r100.c 110 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include "r100_reg_safe.h"
  44. #include "rn50_reg_safe.h"
  45. /* Firmware Names */
  46. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  47. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  48. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  49. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  50. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  51. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  52. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  53. MODULE_FIRMWARE(FIRMWARE_R100);
  54. MODULE_FIRMWARE(FIRMWARE_R200);
  55. MODULE_FIRMWARE(FIRMWARE_R300);
  56. MODULE_FIRMWARE(FIRMWARE_R420);
  57. MODULE_FIRMWARE(FIRMWARE_RS690);
  58. MODULE_FIRMWARE(FIRMWARE_RS600);
  59. MODULE_FIRMWARE(FIRMWARE_R520);
  60. #include "r100_track.h"
  61. /* This files gather functions specifics to:
  62. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  63. */
  64. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  65. {
  66. int i;
  67. rdev->pm.dynpm_can_upclock = true;
  68. rdev->pm.dynpm_can_downclock = true;
  69. switch (rdev->pm.dynpm_planned_action) {
  70. case DYNPM_ACTION_MINIMUM:
  71. rdev->pm.requested_power_state_index = 0;
  72. rdev->pm.dynpm_can_downclock = false;
  73. break;
  74. case DYNPM_ACTION_DOWNCLOCK:
  75. if (rdev->pm.current_power_state_index == 0) {
  76. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  77. rdev->pm.dynpm_can_downclock = false;
  78. } else {
  79. if (rdev->pm.active_crtc_count > 1) {
  80. for (i = 0; i < rdev->pm.num_power_states; i++) {
  81. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  82. continue;
  83. else if (i >= rdev->pm.current_power_state_index) {
  84. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  85. break;
  86. } else {
  87. rdev->pm.requested_power_state_index = i;
  88. break;
  89. }
  90. }
  91. } else
  92. rdev->pm.requested_power_state_index =
  93. rdev->pm.current_power_state_index - 1;
  94. }
  95. /* don't use the power state if crtcs are active and no display flag is set */
  96. if ((rdev->pm.active_crtc_count > 0) &&
  97. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  98. RADEON_PM_MODE_NO_DISPLAY)) {
  99. rdev->pm.requested_power_state_index++;
  100. }
  101. break;
  102. case DYNPM_ACTION_UPCLOCK:
  103. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  104. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  105. rdev->pm.dynpm_can_upclock = false;
  106. } else {
  107. if (rdev->pm.active_crtc_count > 1) {
  108. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  109. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  110. continue;
  111. else if (i <= rdev->pm.current_power_state_index) {
  112. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  113. break;
  114. } else {
  115. rdev->pm.requested_power_state_index = i;
  116. break;
  117. }
  118. }
  119. } else
  120. rdev->pm.requested_power_state_index =
  121. rdev->pm.current_power_state_index + 1;
  122. }
  123. break;
  124. case DYNPM_ACTION_DEFAULT:
  125. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  126. rdev->pm.dynpm_can_upclock = false;
  127. break;
  128. case DYNPM_ACTION_NONE:
  129. default:
  130. DRM_ERROR("Requested mode for not defined action\n");
  131. return;
  132. }
  133. /* only one clock mode per power state */
  134. rdev->pm.requested_clock_mode_index = 0;
  135. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  136. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  137. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  138. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  139. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  140. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  141. pcie_lanes);
  142. }
  143. void r100_pm_init_profile(struct radeon_device *rdev)
  144. {
  145. /* default */
  146. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  147. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  148. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  149. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  150. /* low sh */
  151. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  152. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  153. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  154. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  155. /* mid sh */
  156. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  157. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  158. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  159. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  160. /* high sh */
  161. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  162. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  163. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  164. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  165. /* low mh */
  166. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  167. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  168. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  169. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  170. /* mid mh */
  171. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  172. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  173. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  174. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  175. /* high mh */
  176. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  177. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  178. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  179. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  180. }
  181. void r100_pm_misc(struct radeon_device *rdev)
  182. {
  183. int requested_index = rdev->pm.requested_power_state_index;
  184. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  185. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  186. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  187. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  188. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  189. tmp = RREG32(voltage->gpio.reg);
  190. if (voltage->active_high)
  191. tmp |= voltage->gpio.mask;
  192. else
  193. tmp &= ~(voltage->gpio.mask);
  194. WREG32(voltage->gpio.reg, tmp);
  195. if (voltage->delay)
  196. udelay(voltage->delay);
  197. } else {
  198. tmp = RREG32(voltage->gpio.reg);
  199. if (voltage->active_high)
  200. tmp &= ~voltage->gpio.mask;
  201. else
  202. tmp |= voltage->gpio.mask;
  203. WREG32(voltage->gpio.reg, tmp);
  204. if (voltage->delay)
  205. udelay(voltage->delay);
  206. }
  207. }
  208. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  209. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  210. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  211. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  212. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  213. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  214. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  215. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  216. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  217. else
  218. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  219. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  220. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  221. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  222. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  223. } else
  224. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  225. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  226. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  227. if (voltage->delay) {
  228. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  229. switch (voltage->delay) {
  230. case 33:
  231. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  232. break;
  233. case 66:
  234. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  235. break;
  236. case 99:
  237. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  238. break;
  239. case 132:
  240. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  241. break;
  242. }
  243. } else
  244. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  245. } else
  246. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  247. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  248. sclk_cntl &= ~FORCE_HDP;
  249. else
  250. sclk_cntl |= FORCE_HDP;
  251. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  252. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  253. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  254. /* set pcie lanes */
  255. if ((rdev->flags & RADEON_IS_PCIE) &&
  256. !(rdev->flags & RADEON_IS_IGP) &&
  257. rdev->asic->set_pcie_lanes &&
  258. (ps->pcie_lanes !=
  259. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  260. radeon_set_pcie_lanes(rdev,
  261. ps->pcie_lanes);
  262. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  263. }
  264. }
  265. void r100_pm_prepare(struct radeon_device *rdev)
  266. {
  267. struct drm_device *ddev = rdev->ddev;
  268. struct drm_crtc *crtc;
  269. struct radeon_crtc *radeon_crtc;
  270. u32 tmp;
  271. /* disable any active CRTCs */
  272. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  273. radeon_crtc = to_radeon_crtc(crtc);
  274. if (radeon_crtc->enabled) {
  275. if (radeon_crtc->crtc_id) {
  276. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  277. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  278. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  279. } else {
  280. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  281. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  282. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  283. }
  284. }
  285. }
  286. }
  287. void r100_pm_finish(struct radeon_device *rdev)
  288. {
  289. struct drm_device *ddev = rdev->ddev;
  290. struct drm_crtc *crtc;
  291. struct radeon_crtc *radeon_crtc;
  292. u32 tmp;
  293. /* enable any active CRTCs */
  294. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  295. radeon_crtc = to_radeon_crtc(crtc);
  296. if (radeon_crtc->enabled) {
  297. if (radeon_crtc->crtc_id) {
  298. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  299. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  300. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  301. } else {
  302. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  303. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  304. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  305. }
  306. }
  307. }
  308. }
  309. bool r100_gui_idle(struct radeon_device *rdev)
  310. {
  311. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  312. return false;
  313. else
  314. return true;
  315. }
  316. /* hpd for digital panel detect/disconnect */
  317. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  318. {
  319. bool connected = false;
  320. switch (hpd) {
  321. case RADEON_HPD_1:
  322. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  323. connected = true;
  324. break;
  325. case RADEON_HPD_2:
  326. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  327. connected = true;
  328. break;
  329. default:
  330. break;
  331. }
  332. return connected;
  333. }
  334. void r100_hpd_set_polarity(struct radeon_device *rdev,
  335. enum radeon_hpd_id hpd)
  336. {
  337. u32 tmp;
  338. bool connected = r100_hpd_sense(rdev, hpd);
  339. switch (hpd) {
  340. case RADEON_HPD_1:
  341. tmp = RREG32(RADEON_FP_GEN_CNTL);
  342. if (connected)
  343. tmp &= ~RADEON_FP_DETECT_INT_POL;
  344. else
  345. tmp |= RADEON_FP_DETECT_INT_POL;
  346. WREG32(RADEON_FP_GEN_CNTL, tmp);
  347. break;
  348. case RADEON_HPD_2:
  349. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  350. if (connected)
  351. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  352. else
  353. tmp |= RADEON_FP2_DETECT_INT_POL;
  354. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  355. break;
  356. default:
  357. break;
  358. }
  359. }
  360. void r100_hpd_init(struct radeon_device *rdev)
  361. {
  362. struct drm_device *dev = rdev->ddev;
  363. struct drm_connector *connector;
  364. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  365. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  366. switch (radeon_connector->hpd.hpd) {
  367. case RADEON_HPD_1:
  368. rdev->irq.hpd[0] = true;
  369. break;
  370. case RADEON_HPD_2:
  371. rdev->irq.hpd[1] = true;
  372. break;
  373. default:
  374. break;
  375. }
  376. }
  377. if (rdev->irq.installed)
  378. r100_irq_set(rdev);
  379. }
  380. void r100_hpd_fini(struct radeon_device *rdev)
  381. {
  382. struct drm_device *dev = rdev->ddev;
  383. struct drm_connector *connector;
  384. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  385. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  386. switch (radeon_connector->hpd.hpd) {
  387. case RADEON_HPD_1:
  388. rdev->irq.hpd[0] = false;
  389. break;
  390. case RADEON_HPD_2:
  391. rdev->irq.hpd[1] = false;
  392. break;
  393. default:
  394. break;
  395. }
  396. }
  397. }
  398. /*
  399. * PCI GART
  400. */
  401. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  402. {
  403. /* TODO: can we do somethings here ? */
  404. /* It seems hw only cache one entry so we should discard this
  405. * entry otherwise if first GPU GART read hit this entry it
  406. * could end up in wrong address. */
  407. }
  408. int r100_pci_gart_init(struct radeon_device *rdev)
  409. {
  410. int r;
  411. if (rdev->gart.table.ram.ptr) {
  412. WARN(1, "R100 PCI GART already initialized.\n");
  413. return 0;
  414. }
  415. /* Initialize common gart structure */
  416. r = radeon_gart_init(rdev);
  417. if (r)
  418. return r;
  419. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  420. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  421. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  422. return radeon_gart_table_ram_alloc(rdev);
  423. }
  424. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  425. void r100_enable_bm(struct radeon_device *rdev)
  426. {
  427. uint32_t tmp;
  428. /* Enable bus mastering */
  429. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  430. WREG32(RADEON_BUS_CNTL, tmp);
  431. }
  432. int r100_pci_gart_enable(struct radeon_device *rdev)
  433. {
  434. uint32_t tmp;
  435. radeon_gart_restore(rdev);
  436. /* discard memory request outside of configured range */
  437. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  438. WREG32(RADEON_AIC_CNTL, tmp);
  439. /* set address range for PCI address translate */
  440. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  441. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  442. /* set PCI GART page-table base address */
  443. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  444. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  445. WREG32(RADEON_AIC_CNTL, tmp);
  446. r100_pci_gart_tlb_flush(rdev);
  447. rdev->gart.ready = true;
  448. return 0;
  449. }
  450. void r100_pci_gart_disable(struct radeon_device *rdev)
  451. {
  452. uint32_t tmp;
  453. /* discard memory request outside of configured range */
  454. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  455. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  456. WREG32(RADEON_AIC_LO_ADDR, 0);
  457. WREG32(RADEON_AIC_HI_ADDR, 0);
  458. }
  459. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  460. {
  461. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  462. return -EINVAL;
  463. }
  464. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  465. return 0;
  466. }
  467. void r100_pci_gart_fini(struct radeon_device *rdev)
  468. {
  469. radeon_gart_fini(rdev);
  470. r100_pci_gart_disable(rdev);
  471. radeon_gart_table_ram_free(rdev);
  472. }
  473. int r100_irq_set(struct radeon_device *rdev)
  474. {
  475. uint32_t tmp = 0;
  476. if (!rdev->irq.installed) {
  477. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  478. WREG32(R_000040_GEN_INT_CNTL, 0);
  479. return -EINVAL;
  480. }
  481. if (rdev->irq.sw_int) {
  482. tmp |= RADEON_SW_INT_ENABLE;
  483. }
  484. if (rdev->irq.gui_idle) {
  485. tmp |= RADEON_GUI_IDLE_MASK;
  486. }
  487. if (rdev->irq.crtc_vblank_int[0]) {
  488. tmp |= RADEON_CRTC_VBLANK_MASK;
  489. }
  490. if (rdev->irq.crtc_vblank_int[1]) {
  491. tmp |= RADEON_CRTC2_VBLANK_MASK;
  492. }
  493. if (rdev->irq.hpd[0]) {
  494. tmp |= RADEON_FP_DETECT_MASK;
  495. }
  496. if (rdev->irq.hpd[1]) {
  497. tmp |= RADEON_FP2_DETECT_MASK;
  498. }
  499. WREG32(RADEON_GEN_INT_CNTL, tmp);
  500. return 0;
  501. }
  502. void r100_irq_disable(struct radeon_device *rdev)
  503. {
  504. u32 tmp;
  505. WREG32(R_000040_GEN_INT_CNTL, 0);
  506. /* Wait and acknowledge irq */
  507. mdelay(1);
  508. tmp = RREG32(R_000044_GEN_INT_STATUS);
  509. WREG32(R_000044_GEN_INT_STATUS, tmp);
  510. }
  511. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  512. {
  513. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  514. uint32_t irq_mask = RADEON_SW_INT_TEST |
  515. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  516. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  517. /* the interrupt works, but the status bit is permanently asserted */
  518. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  519. if (!rdev->irq.gui_idle_acked)
  520. irq_mask |= RADEON_GUI_IDLE_STAT;
  521. }
  522. if (irqs) {
  523. WREG32(RADEON_GEN_INT_STATUS, irqs);
  524. }
  525. return irqs & irq_mask;
  526. }
  527. int r100_irq_process(struct radeon_device *rdev)
  528. {
  529. uint32_t status, msi_rearm;
  530. bool queue_hotplug = false;
  531. /* reset gui idle ack. the status bit is broken */
  532. rdev->irq.gui_idle_acked = false;
  533. status = r100_irq_ack(rdev);
  534. if (!status) {
  535. return IRQ_NONE;
  536. }
  537. if (rdev->shutdown) {
  538. return IRQ_NONE;
  539. }
  540. while (status) {
  541. /* SW interrupt */
  542. if (status & RADEON_SW_INT_TEST) {
  543. radeon_fence_process(rdev);
  544. }
  545. /* gui idle interrupt */
  546. if (status & RADEON_GUI_IDLE_STAT) {
  547. rdev->irq.gui_idle_acked = true;
  548. rdev->pm.gui_idle = true;
  549. wake_up(&rdev->irq.idle_queue);
  550. }
  551. /* Vertical blank interrupts */
  552. if (status & RADEON_CRTC_VBLANK_STAT) {
  553. drm_handle_vblank(rdev->ddev, 0);
  554. rdev->pm.vblank_sync = true;
  555. wake_up(&rdev->irq.vblank_queue);
  556. }
  557. if (status & RADEON_CRTC2_VBLANK_STAT) {
  558. drm_handle_vblank(rdev->ddev, 1);
  559. rdev->pm.vblank_sync = true;
  560. wake_up(&rdev->irq.vblank_queue);
  561. }
  562. if (status & RADEON_FP_DETECT_STAT) {
  563. queue_hotplug = true;
  564. DRM_DEBUG("HPD1\n");
  565. }
  566. if (status & RADEON_FP2_DETECT_STAT) {
  567. queue_hotplug = true;
  568. DRM_DEBUG("HPD2\n");
  569. }
  570. status = r100_irq_ack(rdev);
  571. }
  572. /* reset gui idle ack. the status bit is broken */
  573. rdev->irq.gui_idle_acked = false;
  574. if (queue_hotplug)
  575. queue_work(rdev->wq, &rdev->hotplug_work);
  576. if (rdev->msi_enabled) {
  577. switch (rdev->family) {
  578. case CHIP_RS400:
  579. case CHIP_RS480:
  580. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  581. WREG32(RADEON_AIC_CNTL, msi_rearm);
  582. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  583. break;
  584. default:
  585. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  586. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  587. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  588. break;
  589. }
  590. }
  591. return IRQ_HANDLED;
  592. }
  593. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  594. {
  595. if (crtc == 0)
  596. return RREG32(RADEON_CRTC_CRNT_FRAME);
  597. else
  598. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  599. }
  600. /* Who ever call radeon_fence_emit should call ring_lock and ask
  601. * for enough space (today caller are ib schedule and buffer move) */
  602. void r100_fence_ring_emit(struct radeon_device *rdev,
  603. struct radeon_fence *fence)
  604. {
  605. /* We have to make sure that caches are flushed before
  606. * CPU might read something from VRAM. */
  607. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  608. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  609. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  610. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  611. /* Wait until IDLE & CLEAN */
  612. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  613. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  614. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  615. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  616. RADEON_HDP_READ_BUFFER_INVALIDATE);
  617. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  618. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  619. /* Emit fence sequence & fire IRQ */
  620. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  621. radeon_ring_write(rdev, fence->seq);
  622. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  623. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  624. }
  625. int r100_wb_init(struct radeon_device *rdev)
  626. {
  627. int r;
  628. if (rdev->wb.wb_obj == NULL) {
  629. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  630. RADEON_GEM_DOMAIN_GTT,
  631. &rdev->wb.wb_obj);
  632. if (r) {
  633. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  634. return r;
  635. }
  636. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  637. if (unlikely(r != 0))
  638. return r;
  639. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  640. &rdev->wb.gpu_addr);
  641. if (r) {
  642. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  643. radeon_bo_unreserve(rdev->wb.wb_obj);
  644. return r;
  645. }
  646. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  647. radeon_bo_unreserve(rdev->wb.wb_obj);
  648. if (r) {
  649. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  650. return r;
  651. }
  652. }
  653. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  654. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  655. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  656. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  657. return 0;
  658. }
  659. void r100_wb_disable(struct radeon_device *rdev)
  660. {
  661. WREG32(R_000770_SCRATCH_UMSK, 0);
  662. }
  663. void r100_wb_fini(struct radeon_device *rdev)
  664. {
  665. int r;
  666. r100_wb_disable(rdev);
  667. if (rdev->wb.wb_obj) {
  668. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  669. if (unlikely(r != 0)) {
  670. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  671. return;
  672. }
  673. radeon_bo_kunmap(rdev->wb.wb_obj);
  674. radeon_bo_unpin(rdev->wb.wb_obj);
  675. radeon_bo_unreserve(rdev->wb.wb_obj);
  676. radeon_bo_unref(&rdev->wb.wb_obj);
  677. rdev->wb.wb = NULL;
  678. rdev->wb.wb_obj = NULL;
  679. }
  680. }
  681. int r100_copy_blit(struct radeon_device *rdev,
  682. uint64_t src_offset,
  683. uint64_t dst_offset,
  684. unsigned num_pages,
  685. struct radeon_fence *fence)
  686. {
  687. uint32_t cur_pages;
  688. uint32_t stride_bytes = PAGE_SIZE;
  689. uint32_t pitch;
  690. uint32_t stride_pixels;
  691. unsigned ndw;
  692. int num_loops;
  693. int r = 0;
  694. /* radeon limited to 16k stride */
  695. stride_bytes &= 0x3fff;
  696. /* radeon pitch is /64 */
  697. pitch = stride_bytes / 64;
  698. stride_pixels = stride_bytes / 4;
  699. num_loops = DIV_ROUND_UP(num_pages, 8191);
  700. /* Ask for enough room for blit + flush + fence */
  701. ndw = 64 + (10 * num_loops);
  702. r = radeon_ring_lock(rdev, ndw);
  703. if (r) {
  704. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  705. return -EINVAL;
  706. }
  707. while (num_pages > 0) {
  708. cur_pages = num_pages;
  709. if (cur_pages > 8191) {
  710. cur_pages = 8191;
  711. }
  712. num_pages -= cur_pages;
  713. /* pages are in Y direction - height
  714. page width in X direction - width */
  715. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  716. radeon_ring_write(rdev,
  717. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  718. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  719. RADEON_GMC_SRC_CLIPPING |
  720. RADEON_GMC_DST_CLIPPING |
  721. RADEON_GMC_BRUSH_NONE |
  722. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  723. RADEON_GMC_SRC_DATATYPE_COLOR |
  724. RADEON_ROP3_S |
  725. RADEON_DP_SRC_SOURCE_MEMORY |
  726. RADEON_GMC_CLR_CMP_CNTL_DIS |
  727. RADEON_GMC_WR_MSK_DIS);
  728. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  729. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  730. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  731. radeon_ring_write(rdev, 0);
  732. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  733. radeon_ring_write(rdev, num_pages);
  734. radeon_ring_write(rdev, num_pages);
  735. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  736. }
  737. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  738. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  739. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  740. radeon_ring_write(rdev,
  741. RADEON_WAIT_2D_IDLECLEAN |
  742. RADEON_WAIT_HOST_IDLECLEAN |
  743. RADEON_WAIT_DMA_GUI_IDLE);
  744. if (fence) {
  745. r = radeon_fence_emit(rdev, fence);
  746. }
  747. radeon_ring_unlock_commit(rdev);
  748. return r;
  749. }
  750. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  751. {
  752. unsigned i;
  753. u32 tmp;
  754. for (i = 0; i < rdev->usec_timeout; i++) {
  755. tmp = RREG32(R_000E40_RBBM_STATUS);
  756. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  757. return 0;
  758. }
  759. udelay(1);
  760. }
  761. return -1;
  762. }
  763. void r100_ring_start(struct radeon_device *rdev)
  764. {
  765. int r;
  766. r = radeon_ring_lock(rdev, 2);
  767. if (r) {
  768. return;
  769. }
  770. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  771. radeon_ring_write(rdev,
  772. RADEON_ISYNC_ANY2D_IDLE3D |
  773. RADEON_ISYNC_ANY3D_IDLE2D |
  774. RADEON_ISYNC_WAIT_IDLEGUI |
  775. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  776. radeon_ring_unlock_commit(rdev);
  777. }
  778. /* Load the microcode for the CP */
  779. static int r100_cp_init_microcode(struct radeon_device *rdev)
  780. {
  781. struct platform_device *pdev;
  782. const char *fw_name = NULL;
  783. int err;
  784. DRM_DEBUG_KMS("\n");
  785. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  786. err = IS_ERR(pdev);
  787. if (err) {
  788. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  789. return -EINVAL;
  790. }
  791. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  792. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  793. (rdev->family == CHIP_RS200)) {
  794. DRM_INFO("Loading R100 Microcode\n");
  795. fw_name = FIRMWARE_R100;
  796. } else if ((rdev->family == CHIP_R200) ||
  797. (rdev->family == CHIP_RV250) ||
  798. (rdev->family == CHIP_RV280) ||
  799. (rdev->family == CHIP_RS300)) {
  800. DRM_INFO("Loading R200 Microcode\n");
  801. fw_name = FIRMWARE_R200;
  802. } else if ((rdev->family == CHIP_R300) ||
  803. (rdev->family == CHIP_R350) ||
  804. (rdev->family == CHIP_RV350) ||
  805. (rdev->family == CHIP_RV380) ||
  806. (rdev->family == CHIP_RS400) ||
  807. (rdev->family == CHIP_RS480)) {
  808. DRM_INFO("Loading R300 Microcode\n");
  809. fw_name = FIRMWARE_R300;
  810. } else if ((rdev->family == CHIP_R420) ||
  811. (rdev->family == CHIP_R423) ||
  812. (rdev->family == CHIP_RV410)) {
  813. DRM_INFO("Loading R400 Microcode\n");
  814. fw_name = FIRMWARE_R420;
  815. } else if ((rdev->family == CHIP_RS690) ||
  816. (rdev->family == CHIP_RS740)) {
  817. DRM_INFO("Loading RS690/RS740 Microcode\n");
  818. fw_name = FIRMWARE_RS690;
  819. } else if (rdev->family == CHIP_RS600) {
  820. DRM_INFO("Loading RS600 Microcode\n");
  821. fw_name = FIRMWARE_RS600;
  822. } else if ((rdev->family == CHIP_RV515) ||
  823. (rdev->family == CHIP_R520) ||
  824. (rdev->family == CHIP_RV530) ||
  825. (rdev->family == CHIP_R580) ||
  826. (rdev->family == CHIP_RV560) ||
  827. (rdev->family == CHIP_RV570)) {
  828. DRM_INFO("Loading R500 Microcode\n");
  829. fw_name = FIRMWARE_R520;
  830. }
  831. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  832. platform_device_unregister(pdev);
  833. if (err) {
  834. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  835. fw_name);
  836. } else if (rdev->me_fw->size % 8) {
  837. printk(KERN_ERR
  838. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  839. rdev->me_fw->size, fw_name);
  840. err = -EINVAL;
  841. release_firmware(rdev->me_fw);
  842. rdev->me_fw = NULL;
  843. }
  844. return err;
  845. }
  846. static void r100_cp_load_microcode(struct radeon_device *rdev)
  847. {
  848. const __be32 *fw_data;
  849. int i, size;
  850. if (r100_gui_wait_for_idle(rdev)) {
  851. printk(KERN_WARNING "Failed to wait GUI idle while "
  852. "programming pipes. Bad things might happen.\n");
  853. }
  854. if (rdev->me_fw) {
  855. size = rdev->me_fw->size / 4;
  856. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  857. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  858. for (i = 0; i < size; i += 2) {
  859. WREG32(RADEON_CP_ME_RAM_DATAH,
  860. be32_to_cpup(&fw_data[i]));
  861. WREG32(RADEON_CP_ME_RAM_DATAL,
  862. be32_to_cpup(&fw_data[i + 1]));
  863. }
  864. }
  865. }
  866. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  867. {
  868. unsigned rb_bufsz;
  869. unsigned rb_blksz;
  870. unsigned max_fetch;
  871. unsigned pre_write_timer;
  872. unsigned pre_write_limit;
  873. unsigned indirect2_start;
  874. unsigned indirect1_start;
  875. uint32_t tmp;
  876. int r;
  877. if (r100_debugfs_cp_init(rdev)) {
  878. DRM_ERROR("Failed to register debugfs file for CP !\n");
  879. }
  880. if (!rdev->me_fw) {
  881. r = r100_cp_init_microcode(rdev);
  882. if (r) {
  883. DRM_ERROR("Failed to load firmware!\n");
  884. return r;
  885. }
  886. }
  887. /* Align ring size */
  888. rb_bufsz = drm_order(ring_size / 8);
  889. ring_size = (1 << (rb_bufsz + 1)) * 4;
  890. r100_cp_load_microcode(rdev);
  891. r = radeon_ring_init(rdev, ring_size);
  892. if (r) {
  893. return r;
  894. }
  895. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  896. * the rptr copy in system ram */
  897. rb_blksz = 9;
  898. /* cp will read 128bytes at a time (4 dwords) */
  899. max_fetch = 1;
  900. rdev->cp.align_mask = 16 - 1;
  901. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  902. pre_write_timer = 64;
  903. /* Force CP_RB_WPTR write if written more than one time before the
  904. * delay expire
  905. */
  906. pre_write_limit = 0;
  907. /* Setup the cp cache like this (cache size is 96 dwords) :
  908. * RING 0 to 15
  909. * INDIRECT1 16 to 79
  910. * INDIRECT2 80 to 95
  911. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  912. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  913. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  914. * Idea being that most of the gpu cmd will be through indirect1 buffer
  915. * so it gets the bigger cache.
  916. */
  917. indirect2_start = 80;
  918. indirect1_start = 16;
  919. /* cp setup */
  920. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  921. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  922. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  923. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  924. RADEON_RB_NO_UPDATE);
  925. #ifdef __BIG_ENDIAN
  926. tmp |= RADEON_BUF_SWAP_32BIT;
  927. #endif
  928. WREG32(RADEON_CP_RB_CNTL, tmp);
  929. /* Set ring address */
  930. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  931. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  932. /* Force read & write ptr to 0 */
  933. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  934. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  935. WREG32(RADEON_CP_RB_WPTR, 0);
  936. WREG32(RADEON_CP_RB_CNTL, tmp);
  937. udelay(10);
  938. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  939. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  940. /* protect against crazy HW on resume */
  941. rdev->cp.wptr &= rdev->cp.ptr_mask;
  942. /* Set cp mode to bus mastering & enable cp*/
  943. WREG32(RADEON_CP_CSQ_MODE,
  944. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  945. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  946. WREG32(0x718, 0);
  947. WREG32(0x744, 0x00004D4D);
  948. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  949. radeon_ring_start(rdev);
  950. r = radeon_ring_test(rdev);
  951. if (r) {
  952. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  953. return r;
  954. }
  955. rdev->cp.ready = true;
  956. rdev->mc.active_vram_size = rdev->mc.real_vram_size;
  957. return 0;
  958. }
  959. void r100_cp_fini(struct radeon_device *rdev)
  960. {
  961. if (r100_cp_wait_for_idle(rdev)) {
  962. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  963. }
  964. /* Disable ring */
  965. r100_cp_disable(rdev);
  966. radeon_ring_fini(rdev);
  967. DRM_INFO("radeon: cp finalized\n");
  968. }
  969. void r100_cp_disable(struct radeon_device *rdev)
  970. {
  971. /* Disable ring */
  972. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  973. rdev->cp.ready = false;
  974. WREG32(RADEON_CP_CSQ_MODE, 0);
  975. WREG32(RADEON_CP_CSQ_CNTL, 0);
  976. if (r100_gui_wait_for_idle(rdev)) {
  977. printk(KERN_WARNING "Failed to wait GUI idle while "
  978. "programming pipes. Bad things might happen.\n");
  979. }
  980. }
  981. void r100_cp_commit(struct radeon_device *rdev)
  982. {
  983. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  984. (void)RREG32(RADEON_CP_RB_WPTR);
  985. }
  986. /*
  987. * CS functions
  988. */
  989. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  990. struct radeon_cs_packet *pkt,
  991. const unsigned *auth, unsigned n,
  992. radeon_packet0_check_t check)
  993. {
  994. unsigned reg;
  995. unsigned i, j, m;
  996. unsigned idx;
  997. int r;
  998. idx = pkt->idx + 1;
  999. reg = pkt->reg;
  1000. /* Check that register fall into register range
  1001. * determined by the number of entry (n) in the
  1002. * safe register bitmap.
  1003. */
  1004. if (pkt->one_reg_wr) {
  1005. if ((reg >> 7) > n) {
  1006. return -EINVAL;
  1007. }
  1008. } else {
  1009. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1010. return -EINVAL;
  1011. }
  1012. }
  1013. for (i = 0; i <= pkt->count; i++, idx++) {
  1014. j = (reg >> 7);
  1015. m = 1 << ((reg >> 2) & 31);
  1016. if (auth[j] & m) {
  1017. r = check(p, pkt, idx, reg);
  1018. if (r) {
  1019. return r;
  1020. }
  1021. }
  1022. if (pkt->one_reg_wr) {
  1023. if (!(auth[j] & m)) {
  1024. break;
  1025. }
  1026. } else {
  1027. reg += 4;
  1028. }
  1029. }
  1030. return 0;
  1031. }
  1032. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1033. struct radeon_cs_packet *pkt)
  1034. {
  1035. volatile uint32_t *ib;
  1036. unsigned i;
  1037. unsigned idx;
  1038. ib = p->ib->ptr;
  1039. idx = pkt->idx;
  1040. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1041. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1042. }
  1043. }
  1044. /**
  1045. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1046. * @parser: parser structure holding parsing context.
  1047. * @pkt: where to store packet informations
  1048. *
  1049. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1050. * if packet is bigger than remaining ib size. or if packets is unknown.
  1051. **/
  1052. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1053. struct radeon_cs_packet *pkt,
  1054. unsigned idx)
  1055. {
  1056. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1057. uint32_t header;
  1058. if (idx >= ib_chunk->length_dw) {
  1059. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1060. idx, ib_chunk->length_dw);
  1061. return -EINVAL;
  1062. }
  1063. header = radeon_get_ib_value(p, idx);
  1064. pkt->idx = idx;
  1065. pkt->type = CP_PACKET_GET_TYPE(header);
  1066. pkt->count = CP_PACKET_GET_COUNT(header);
  1067. switch (pkt->type) {
  1068. case PACKET_TYPE0:
  1069. pkt->reg = CP_PACKET0_GET_REG(header);
  1070. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1071. break;
  1072. case PACKET_TYPE3:
  1073. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1074. break;
  1075. case PACKET_TYPE2:
  1076. pkt->count = -1;
  1077. break;
  1078. default:
  1079. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1080. return -EINVAL;
  1081. }
  1082. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1083. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1084. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1085. return -EINVAL;
  1086. }
  1087. return 0;
  1088. }
  1089. /**
  1090. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1091. * @parser: parser structure holding parsing context.
  1092. *
  1093. * Userspace sends a special sequence for VLINE waits.
  1094. * PACKET0 - VLINE_START_END + value
  1095. * PACKET0 - WAIT_UNTIL +_value
  1096. * RELOC (P3) - crtc_id in reloc.
  1097. *
  1098. * This function parses this and relocates the VLINE START END
  1099. * and WAIT UNTIL packets to the correct crtc.
  1100. * It also detects a switched off crtc and nulls out the
  1101. * wait in that case.
  1102. */
  1103. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1104. {
  1105. struct drm_mode_object *obj;
  1106. struct drm_crtc *crtc;
  1107. struct radeon_crtc *radeon_crtc;
  1108. struct radeon_cs_packet p3reloc, waitreloc;
  1109. int crtc_id;
  1110. int r;
  1111. uint32_t header, h_idx, reg;
  1112. volatile uint32_t *ib;
  1113. ib = p->ib->ptr;
  1114. /* parse the wait until */
  1115. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1116. if (r)
  1117. return r;
  1118. /* check its a wait until and only 1 count */
  1119. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1120. waitreloc.count != 0) {
  1121. DRM_ERROR("vline wait had illegal wait until segment\n");
  1122. r = -EINVAL;
  1123. return r;
  1124. }
  1125. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1126. DRM_ERROR("vline wait had illegal wait until\n");
  1127. r = -EINVAL;
  1128. return r;
  1129. }
  1130. /* jump over the NOP */
  1131. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1132. if (r)
  1133. return r;
  1134. h_idx = p->idx - 2;
  1135. p->idx += waitreloc.count + 2;
  1136. p->idx += p3reloc.count + 2;
  1137. header = radeon_get_ib_value(p, h_idx);
  1138. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1139. reg = CP_PACKET0_GET_REG(header);
  1140. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1141. if (!obj) {
  1142. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1143. r = -EINVAL;
  1144. goto out;
  1145. }
  1146. crtc = obj_to_crtc(obj);
  1147. radeon_crtc = to_radeon_crtc(crtc);
  1148. crtc_id = radeon_crtc->crtc_id;
  1149. if (!crtc->enabled) {
  1150. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1151. ib[h_idx + 2] = PACKET2(0);
  1152. ib[h_idx + 3] = PACKET2(0);
  1153. } else if (crtc_id == 1) {
  1154. switch (reg) {
  1155. case AVIVO_D1MODE_VLINE_START_END:
  1156. header &= ~R300_CP_PACKET0_REG_MASK;
  1157. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1158. break;
  1159. case RADEON_CRTC_GUI_TRIG_VLINE:
  1160. header &= ~R300_CP_PACKET0_REG_MASK;
  1161. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1162. break;
  1163. default:
  1164. DRM_ERROR("unknown crtc reloc\n");
  1165. r = -EINVAL;
  1166. goto out;
  1167. }
  1168. ib[h_idx] = header;
  1169. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1170. }
  1171. out:
  1172. return r;
  1173. }
  1174. /**
  1175. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1176. * @parser: parser structure holding parsing context.
  1177. * @data: pointer to relocation data
  1178. * @offset_start: starting offset
  1179. * @offset_mask: offset mask (to align start offset on)
  1180. * @reloc: reloc informations
  1181. *
  1182. * Check next packet is relocation packet3, do bo validation and compute
  1183. * GPU offset using the provided start.
  1184. **/
  1185. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1186. struct radeon_cs_reloc **cs_reloc)
  1187. {
  1188. struct radeon_cs_chunk *relocs_chunk;
  1189. struct radeon_cs_packet p3reloc;
  1190. unsigned idx;
  1191. int r;
  1192. if (p->chunk_relocs_idx == -1) {
  1193. DRM_ERROR("No relocation chunk !\n");
  1194. return -EINVAL;
  1195. }
  1196. *cs_reloc = NULL;
  1197. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1198. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1199. if (r) {
  1200. return r;
  1201. }
  1202. p->idx += p3reloc.count + 2;
  1203. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1204. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1205. p3reloc.idx);
  1206. r100_cs_dump_packet(p, &p3reloc);
  1207. return -EINVAL;
  1208. }
  1209. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1210. if (idx >= relocs_chunk->length_dw) {
  1211. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1212. idx, relocs_chunk->length_dw);
  1213. r100_cs_dump_packet(p, &p3reloc);
  1214. return -EINVAL;
  1215. }
  1216. /* FIXME: we assume reloc size is 4 dwords */
  1217. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1218. return 0;
  1219. }
  1220. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1221. {
  1222. int vtx_size;
  1223. vtx_size = 2;
  1224. /* ordered according to bits in spec */
  1225. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1226. vtx_size++;
  1227. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1228. vtx_size += 3;
  1229. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1230. vtx_size++;
  1231. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1232. vtx_size++;
  1233. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1234. vtx_size += 3;
  1235. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1236. vtx_size++;
  1237. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1238. vtx_size++;
  1239. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1240. vtx_size += 2;
  1241. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1242. vtx_size += 2;
  1243. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1244. vtx_size++;
  1245. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1246. vtx_size += 2;
  1247. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1248. vtx_size++;
  1249. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1250. vtx_size += 2;
  1251. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1252. vtx_size++;
  1253. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1254. vtx_size++;
  1255. /* blend weight */
  1256. if (vtx_fmt & (0x7 << 15))
  1257. vtx_size += (vtx_fmt >> 15) & 0x7;
  1258. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1259. vtx_size += 3;
  1260. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1261. vtx_size += 2;
  1262. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1263. vtx_size++;
  1264. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1265. vtx_size++;
  1266. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1267. vtx_size++;
  1268. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1269. vtx_size++;
  1270. return vtx_size;
  1271. }
  1272. static int r100_packet0_check(struct radeon_cs_parser *p,
  1273. struct radeon_cs_packet *pkt,
  1274. unsigned idx, unsigned reg)
  1275. {
  1276. struct radeon_cs_reloc *reloc;
  1277. struct r100_cs_track *track;
  1278. volatile uint32_t *ib;
  1279. uint32_t tmp;
  1280. int r;
  1281. int i, face;
  1282. u32 tile_flags = 0;
  1283. u32 idx_value;
  1284. ib = p->ib->ptr;
  1285. track = (struct r100_cs_track *)p->track;
  1286. idx_value = radeon_get_ib_value(p, idx);
  1287. switch (reg) {
  1288. case RADEON_CRTC_GUI_TRIG_VLINE:
  1289. r = r100_cs_packet_parse_vline(p);
  1290. if (r) {
  1291. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1292. idx, reg);
  1293. r100_cs_dump_packet(p, pkt);
  1294. return r;
  1295. }
  1296. break;
  1297. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1298. * range access */
  1299. case RADEON_DST_PITCH_OFFSET:
  1300. case RADEON_SRC_PITCH_OFFSET:
  1301. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1302. if (r)
  1303. return r;
  1304. break;
  1305. case RADEON_RB3D_DEPTHOFFSET:
  1306. r = r100_cs_packet_next_reloc(p, &reloc);
  1307. if (r) {
  1308. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1309. idx, reg);
  1310. r100_cs_dump_packet(p, pkt);
  1311. return r;
  1312. }
  1313. track->zb.robj = reloc->robj;
  1314. track->zb.offset = idx_value;
  1315. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1316. break;
  1317. case RADEON_RB3D_COLOROFFSET:
  1318. r = r100_cs_packet_next_reloc(p, &reloc);
  1319. if (r) {
  1320. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1321. idx, reg);
  1322. r100_cs_dump_packet(p, pkt);
  1323. return r;
  1324. }
  1325. track->cb[0].robj = reloc->robj;
  1326. track->cb[0].offset = idx_value;
  1327. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1328. break;
  1329. case RADEON_PP_TXOFFSET_0:
  1330. case RADEON_PP_TXOFFSET_1:
  1331. case RADEON_PP_TXOFFSET_2:
  1332. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1333. r = r100_cs_packet_next_reloc(p, &reloc);
  1334. if (r) {
  1335. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1336. idx, reg);
  1337. r100_cs_dump_packet(p, pkt);
  1338. return r;
  1339. }
  1340. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1341. track->textures[i].robj = reloc->robj;
  1342. break;
  1343. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1344. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1345. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1346. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1347. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1348. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1349. r = r100_cs_packet_next_reloc(p, &reloc);
  1350. if (r) {
  1351. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1352. idx, reg);
  1353. r100_cs_dump_packet(p, pkt);
  1354. return r;
  1355. }
  1356. track->textures[0].cube_info[i].offset = idx_value;
  1357. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1358. track->textures[0].cube_info[i].robj = reloc->robj;
  1359. break;
  1360. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1361. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1362. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1363. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1364. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1365. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1366. r = r100_cs_packet_next_reloc(p, &reloc);
  1367. if (r) {
  1368. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1369. idx, reg);
  1370. r100_cs_dump_packet(p, pkt);
  1371. return r;
  1372. }
  1373. track->textures[1].cube_info[i].offset = idx_value;
  1374. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1375. track->textures[1].cube_info[i].robj = reloc->robj;
  1376. break;
  1377. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1378. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1379. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1380. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1381. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1382. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1383. r = r100_cs_packet_next_reloc(p, &reloc);
  1384. if (r) {
  1385. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1386. idx, reg);
  1387. r100_cs_dump_packet(p, pkt);
  1388. return r;
  1389. }
  1390. track->textures[2].cube_info[i].offset = idx_value;
  1391. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1392. track->textures[2].cube_info[i].robj = reloc->robj;
  1393. break;
  1394. case RADEON_RE_WIDTH_HEIGHT:
  1395. track->maxy = ((idx_value >> 16) & 0x7FF);
  1396. break;
  1397. case RADEON_RB3D_COLORPITCH:
  1398. r = r100_cs_packet_next_reloc(p, &reloc);
  1399. if (r) {
  1400. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1401. idx, reg);
  1402. r100_cs_dump_packet(p, pkt);
  1403. return r;
  1404. }
  1405. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1406. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1407. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1408. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1409. tmp = idx_value & ~(0x7 << 16);
  1410. tmp |= tile_flags;
  1411. ib[idx] = tmp;
  1412. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1413. break;
  1414. case RADEON_RB3D_DEPTHPITCH:
  1415. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1416. break;
  1417. case RADEON_RB3D_CNTL:
  1418. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1419. case 7:
  1420. case 8:
  1421. case 9:
  1422. case 11:
  1423. case 12:
  1424. track->cb[0].cpp = 1;
  1425. break;
  1426. case 3:
  1427. case 4:
  1428. case 15:
  1429. track->cb[0].cpp = 2;
  1430. break;
  1431. case 6:
  1432. track->cb[0].cpp = 4;
  1433. break;
  1434. default:
  1435. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1436. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1437. return -EINVAL;
  1438. }
  1439. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1440. break;
  1441. case RADEON_RB3D_ZSTENCILCNTL:
  1442. switch (idx_value & 0xf) {
  1443. case 0:
  1444. track->zb.cpp = 2;
  1445. break;
  1446. case 2:
  1447. case 3:
  1448. case 4:
  1449. case 5:
  1450. case 9:
  1451. case 11:
  1452. track->zb.cpp = 4;
  1453. break;
  1454. default:
  1455. break;
  1456. }
  1457. break;
  1458. case RADEON_RB3D_ZPASS_ADDR:
  1459. r = r100_cs_packet_next_reloc(p, &reloc);
  1460. if (r) {
  1461. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1462. idx, reg);
  1463. r100_cs_dump_packet(p, pkt);
  1464. return r;
  1465. }
  1466. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1467. break;
  1468. case RADEON_PP_CNTL:
  1469. {
  1470. uint32_t temp = idx_value >> 4;
  1471. for (i = 0; i < track->num_texture; i++)
  1472. track->textures[i].enabled = !!(temp & (1 << i));
  1473. }
  1474. break;
  1475. case RADEON_SE_VF_CNTL:
  1476. track->vap_vf_cntl = idx_value;
  1477. break;
  1478. case RADEON_SE_VTX_FMT:
  1479. track->vtx_size = r100_get_vtx_size(idx_value);
  1480. break;
  1481. case RADEON_PP_TEX_SIZE_0:
  1482. case RADEON_PP_TEX_SIZE_1:
  1483. case RADEON_PP_TEX_SIZE_2:
  1484. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1485. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1486. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1487. break;
  1488. case RADEON_PP_TEX_PITCH_0:
  1489. case RADEON_PP_TEX_PITCH_1:
  1490. case RADEON_PP_TEX_PITCH_2:
  1491. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1492. track->textures[i].pitch = idx_value + 32;
  1493. break;
  1494. case RADEON_PP_TXFILTER_0:
  1495. case RADEON_PP_TXFILTER_1:
  1496. case RADEON_PP_TXFILTER_2:
  1497. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1498. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1499. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1500. tmp = (idx_value >> 23) & 0x7;
  1501. if (tmp == 2 || tmp == 6)
  1502. track->textures[i].roundup_w = false;
  1503. tmp = (idx_value >> 27) & 0x7;
  1504. if (tmp == 2 || tmp == 6)
  1505. track->textures[i].roundup_h = false;
  1506. break;
  1507. case RADEON_PP_TXFORMAT_0:
  1508. case RADEON_PP_TXFORMAT_1:
  1509. case RADEON_PP_TXFORMAT_2:
  1510. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1511. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1512. track->textures[i].use_pitch = 1;
  1513. } else {
  1514. track->textures[i].use_pitch = 0;
  1515. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1516. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1517. }
  1518. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1519. track->textures[i].tex_coord_type = 2;
  1520. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1521. case RADEON_TXFORMAT_I8:
  1522. case RADEON_TXFORMAT_RGB332:
  1523. case RADEON_TXFORMAT_Y8:
  1524. track->textures[i].cpp = 1;
  1525. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1526. break;
  1527. case RADEON_TXFORMAT_AI88:
  1528. case RADEON_TXFORMAT_ARGB1555:
  1529. case RADEON_TXFORMAT_RGB565:
  1530. case RADEON_TXFORMAT_ARGB4444:
  1531. case RADEON_TXFORMAT_VYUY422:
  1532. case RADEON_TXFORMAT_YVYU422:
  1533. case RADEON_TXFORMAT_SHADOW16:
  1534. case RADEON_TXFORMAT_LDUDV655:
  1535. case RADEON_TXFORMAT_DUDV88:
  1536. track->textures[i].cpp = 2;
  1537. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1538. break;
  1539. case RADEON_TXFORMAT_ARGB8888:
  1540. case RADEON_TXFORMAT_RGBA8888:
  1541. case RADEON_TXFORMAT_SHADOW32:
  1542. case RADEON_TXFORMAT_LDUDUV8888:
  1543. track->textures[i].cpp = 4;
  1544. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1545. break;
  1546. case RADEON_TXFORMAT_DXT1:
  1547. track->textures[i].cpp = 1;
  1548. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1549. break;
  1550. case RADEON_TXFORMAT_DXT23:
  1551. case RADEON_TXFORMAT_DXT45:
  1552. track->textures[i].cpp = 1;
  1553. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1554. break;
  1555. }
  1556. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1557. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1558. break;
  1559. case RADEON_PP_CUBIC_FACES_0:
  1560. case RADEON_PP_CUBIC_FACES_1:
  1561. case RADEON_PP_CUBIC_FACES_2:
  1562. tmp = idx_value;
  1563. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1564. for (face = 0; face < 4; face++) {
  1565. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1566. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1567. }
  1568. break;
  1569. default:
  1570. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1571. reg, idx);
  1572. return -EINVAL;
  1573. }
  1574. return 0;
  1575. }
  1576. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1577. struct radeon_cs_packet *pkt,
  1578. struct radeon_bo *robj)
  1579. {
  1580. unsigned idx;
  1581. u32 value;
  1582. idx = pkt->idx + 1;
  1583. value = radeon_get_ib_value(p, idx + 2);
  1584. if ((value + 1) > radeon_bo_size(robj)) {
  1585. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1586. "(need %u have %lu) !\n",
  1587. value + 1,
  1588. radeon_bo_size(robj));
  1589. return -EINVAL;
  1590. }
  1591. return 0;
  1592. }
  1593. static int r100_packet3_check(struct radeon_cs_parser *p,
  1594. struct radeon_cs_packet *pkt)
  1595. {
  1596. struct radeon_cs_reloc *reloc;
  1597. struct r100_cs_track *track;
  1598. unsigned idx;
  1599. volatile uint32_t *ib;
  1600. int r;
  1601. ib = p->ib->ptr;
  1602. idx = pkt->idx + 1;
  1603. track = (struct r100_cs_track *)p->track;
  1604. switch (pkt->opcode) {
  1605. case PACKET3_3D_LOAD_VBPNTR:
  1606. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1607. if (r)
  1608. return r;
  1609. break;
  1610. case PACKET3_INDX_BUFFER:
  1611. r = r100_cs_packet_next_reloc(p, &reloc);
  1612. if (r) {
  1613. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1614. r100_cs_dump_packet(p, pkt);
  1615. return r;
  1616. }
  1617. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1618. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1619. if (r) {
  1620. return r;
  1621. }
  1622. break;
  1623. case 0x23:
  1624. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1625. r = r100_cs_packet_next_reloc(p, &reloc);
  1626. if (r) {
  1627. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1628. r100_cs_dump_packet(p, pkt);
  1629. return r;
  1630. }
  1631. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1632. track->num_arrays = 1;
  1633. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1634. track->arrays[0].robj = reloc->robj;
  1635. track->arrays[0].esize = track->vtx_size;
  1636. track->max_indx = radeon_get_ib_value(p, idx+1);
  1637. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1638. track->immd_dwords = pkt->count - 1;
  1639. r = r100_cs_track_check(p->rdev, track);
  1640. if (r)
  1641. return r;
  1642. break;
  1643. case PACKET3_3D_DRAW_IMMD:
  1644. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1645. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1646. return -EINVAL;
  1647. }
  1648. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1649. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1650. track->immd_dwords = pkt->count - 1;
  1651. r = r100_cs_track_check(p->rdev, track);
  1652. if (r)
  1653. return r;
  1654. break;
  1655. /* triggers drawing using in-packet vertex data */
  1656. case PACKET3_3D_DRAW_IMMD_2:
  1657. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1658. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1659. return -EINVAL;
  1660. }
  1661. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1662. track->immd_dwords = pkt->count;
  1663. r = r100_cs_track_check(p->rdev, track);
  1664. if (r)
  1665. return r;
  1666. break;
  1667. /* triggers drawing using in-packet vertex data */
  1668. case PACKET3_3D_DRAW_VBUF_2:
  1669. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1670. r = r100_cs_track_check(p->rdev, track);
  1671. if (r)
  1672. return r;
  1673. break;
  1674. /* triggers drawing of vertex buffers setup elsewhere */
  1675. case PACKET3_3D_DRAW_INDX_2:
  1676. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1677. r = r100_cs_track_check(p->rdev, track);
  1678. if (r)
  1679. return r;
  1680. break;
  1681. /* triggers drawing using indices to vertex buffer */
  1682. case PACKET3_3D_DRAW_VBUF:
  1683. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1684. r = r100_cs_track_check(p->rdev, track);
  1685. if (r)
  1686. return r;
  1687. break;
  1688. /* triggers drawing of vertex buffers setup elsewhere */
  1689. case PACKET3_3D_DRAW_INDX:
  1690. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1691. r = r100_cs_track_check(p->rdev, track);
  1692. if (r)
  1693. return r;
  1694. break;
  1695. /* triggers drawing using indices to vertex buffer */
  1696. case PACKET3_3D_CLEAR_HIZ:
  1697. case PACKET3_3D_CLEAR_ZMASK:
  1698. if (p->rdev->hyperz_filp != p->filp)
  1699. return -EINVAL;
  1700. break;
  1701. case PACKET3_NOP:
  1702. break;
  1703. default:
  1704. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1705. return -EINVAL;
  1706. }
  1707. return 0;
  1708. }
  1709. int r100_cs_parse(struct radeon_cs_parser *p)
  1710. {
  1711. struct radeon_cs_packet pkt;
  1712. struct r100_cs_track *track;
  1713. int r;
  1714. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1715. r100_cs_track_clear(p->rdev, track);
  1716. p->track = track;
  1717. do {
  1718. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1719. if (r) {
  1720. return r;
  1721. }
  1722. p->idx += pkt.count + 2;
  1723. switch (pkt.type) {
  1724. case PACKET_TYPE0:
  1725. if (p->rdev->family >= CHIP_R200)
  1726. r = r100_cs_parse_packet0(p, &pkt,
  1727. p->rdev->config.r100.reg_safe_bm,
  1728. p->rdev->config.r100.reg_safe_bm_size,
  1729. &r200_packet0_check);
  1730. else
  1731. r = r100_cs_parse_packet0(p, &pkt,
  1732. p->rdev->config.r100.reg_safe_bm,
  1733. p->rdev->config.r100.reg_safe_bm_size,
  1734. &r100_packet0_check);
  1735. break;
  1736. case PACKET_TYPE2:
  1737. break;
  1738. case PACKET_TYPE3:
  1739. r = r100_packet3_check(p, &pkt);
  1740. break;
  1741. default:
  1742. DRM_ERROR("Unknown packet type %d !\n",
  1743. pkt.type);
  1744. return -EINVAL;
  1745. }
  1746. if (r) {
  1747. return r;
  1748. }
  1749. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1750. return 0;
  1751. }
  1752. /*
  1753. * Global GPU functions
  1754. */
  1755. void r100_errata(struct radeon_device *rdev)
  1756. {
  1757. rdev->pll_errata = 0;
  1758. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1759. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1760. }
  1761. if (rdev->family == CHIP_RV100 ||
  1762. rdev->family == CHIP_RS100 ||
  1763. rdev->family == CHIP_RS200) {
  1764. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1765. }
  1766. }
  1767. /* Wait for vertical sync on primary CRTC */
  1768. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1769. {
  1770. uint32_t crtc_gen_cntl, tmp;
  1771. int i;
  1772. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1773. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1774. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1775. return;
  1776. }
  1777. /* Clear the CRTC_VBLANK_SAVE bit */
  1778. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1779. for (i = 0; i < rdev->usec_timeout; i++) {
  1780. tmp = RREG32(RADEON_CRTC_STATUS);
  1781. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1782. return;
  1783. }
  1784. DRM_UDELAY(1);
  1785. }
  1786. }
  1787. /* Wait for vertical sync on secondary CRTC */
  1788. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1789. {
  1790. uint32_t crtc2_gen_cntl, tmp;
  1791. int i;
  1792. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1793. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1794. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1795. return;
  1796. /* Clear the CRTC_VBLANK_SAVE bit */
  1797. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1798. for (i = 0; i < rdev->usec_timeout; i++) {
  1799. tmp = RREG32(RADEON_CRTC2_STATUS);
  1800. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1801. return;
  1802. }
  1803. DRM_UDELAY(1);
  1804. }
  1805. }
  1806. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1807. {
  1808. unsigned i;
  1809. uint32_t tmp;
  1810. for (i = 0; i < rdev->usec_timeout; i++) {
  1811. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1812. if (tmp >= n) {
  1813. return 0;
  1814. }
  1815. DRM_UDELAY(1);
  1816. }
  1817. return -1;
  1818. }
  1819. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1820. {
  1821. unsigned i;
  1822. uint32_t tmp;
  1823. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1824. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1825. " Bad things might happen.\n");
  1826. }
  1827. for (i = 0; i < rdev->usec_timeout; i++) {
  1828. tmp = RREG32(RADEON_RBBM_STATUS);
  1829. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1830. return 0;
  1831. }
  1832. DRM_UDELAY(1);
  1833. }
  1834. return -1;
  1835. }
  1836. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1837. {
  1838. unsigned i;
  1839. uint32_t tmp;
  1840. for (i = 0; i < rdev->usec_timeout; i++) {
  1841. /* read MC_STATUS */
  1842. tmp = RREG32(RADEON_MC_STATUS);
  1843. if (tmp & RADEON_MC_IDLE) {
  1844. return 0;
  1845. }
  1846. DRM_UDELAY(1);
  1847. }
  1848. return -1;
  1849. }
  1850. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1851. {
  1852. lockup->last_cp_rptr = cp->rptr;
  1853. lockup->last_jiffies = jiffies;
  1854. }
  1855. /**
  1856. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1857. * @rdev: radeon device structure
  1858. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1859. * @cp: radeon_cp structure holding CP information
  1860. *
  1861. * We don't need to initialize the lockup tracking information as we will either
  1862. * have CP rptr to a different value of jiffies wrap around which will force
  1863. * initialization of the lockup tracking informations.
  1864. *
  1865. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1866. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1867. * if the elapsed time since last call is bigger than 2 second than we return
  1868. * false and update the tracking information. Due to this the caller must call
  1869. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1870. * the fencing code should be cautious about that.
  1871. *
  1872. * Caller should write to the ring to force CP to do something so we don't get
  1873. * false positive when CP is just gived nothing to do.
  1874. *
  1875. **/
  1876. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1877. {
  1878. unsigned long cjiffies, elapsed;
  1879. cjiffies = jiffies;
  1880. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1881. /* likely a wrap around */
  1882. lockup->last_cp_rptr = cp->rptr;
  1883. lockup->last_jiffies = jiffies;
  1884. return false;
  1885. }
  1886. if (cp->rptr != lockup->last_cp_rptr) {
  1887. /* CP is still working no lockup */
  1888. lockup->last_cp_rptr = cp->rptr;
  1889. lockup->last_jiffies = jiffies;
  1890. return false;
  1891. }
  1892. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  1893. if (elapsed >= 10000) {
  1894. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  1895. return true;
  1896. }
  1897. /* give a chance to the GPU ... */
  1898. return false;
  1899. }
  1900. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  1901. {
  1902. u32 rbbm_status;
  1903. int r;
  1904. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  1905. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  1906. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  1907. return false;
  1908. }
  1909. /* force CP activities */
  1910. r = radeon_ring_lock(rdev, 2);
  1911. if (!r) {
  1912. /* PACKET2 NOP */
  1913. radeon_ring_write(rdev, 0x80000000);
  1914. radeon_ring_write(rdev, 0x80000000);
  1915. radeon_ring_unlock_commit(rdev);
  1916. }
  1917. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1918. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  1919. }
  1920. void r100_bm_disable(struct radeon_device *rdev)
  1921. {
  1922. u32 tmp;
  1923. /* disable bus mastering */
  1924. tmp = RREG32(R_000030_BUS_CNTL);
  1925. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  1926. mdelay(1);
  1927. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  1928. mdelay(1);
  1929. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  1930. tmp = RREG32(RADEON_BUS_CNTL);
  1931. mdelay(1);
  1932. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  1933. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  1934. mdelay(1);
  1935. }
  1936. int r100_asic_reset(struct radeon_device *rdev)
  1937. {
  1938. struct r100_mc_save save;
  1939. u32 status, tmp;
  1940. r100_mc_stop(rdev, &save);
  1941. status = RREG32(R_000E40_RBBM_STATUS);
  1942. if (!G_000E40_GUI_ACTIVE(status)) {
  1943. return 0;
  1944. }
  1945. status = RREG32(R_000E40_RBBM_STATUS);
  1946. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1947. /* stop CP */
  1948. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1949. tmp = RREG32(RADEON_CP_RB_CNTL);
  1950. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  1951. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1952. WREG32(RADEON_CP_RB_WPTR, 0);
  1953. WREG32(RADEON_CP_RB_CNTL, tmp);
  1954. /* save PCI state */
  1955. pci_save_state(rdev->pdev);
  1956. /* disable bus mastering */
  1957. r100_bm_disable(rdev);
  1958. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  1959. S_0000F0_SOFT_RESET_RE(1) |
  1960. S_0000F0_SOFT_RESET_PP(1) |
  1961. S_0000F0_SOFT_RESET_RB(1));
  1962. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1963. mdelay(500);
  1964. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1965. mdelay(1);
  1966. status = RREG32(R_000E40_RBBM_STATUS);
  1967. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1968. /* reset CP */
  1969. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  1970. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1971. mdelay(500);
  1972. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1973. mdelay(1);
  1974. status = RREG32(R_000E40_RBBM_STATUS);
  1975. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1976. /* restore PCI & busmastering */
  1977. pci_restore_state(rdev->pdev);
  1978. r100_enable_bm(rdev);
  1979. /* Check if GPU is idle */
  1980. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  1981. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  1982. dev_err(rdev->dev, "failed to reset GPU\n");
  1983. rdev->gpu_lockup = true;
  1984. return -1;
  1985. }
  1986. r100_mc_resume(rdev, &save);
  1987. dev_info(rdev->dev, "GPU reset succeed\n");
  1988. return 0;
  1989. }
  1990. void r100_set_common_regs(struct radeon_device *rdev)
  1991. {
  1992. struct drm_device *dev = rdev->ddev;
  1993. bool force_dac2 = false;
  1994. u32 tmp;
  1995. /* set these so they don't interfere with anything */
  1996. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1997. WREG32(RADEON_SUBPIC_CNTL, 0);
  1998. WREG32(RADEON_VIPH_CONTROL, 0);
  1999. WREG32(RADEON_I2C_CNTL_1, 0);
  2000. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2001. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2002. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2003. /* always set up dac2 on rn50 and some rv100 as lots
  2004. * of servers seem to wire it up to a VGA port but
  2005. * don't report it in the bios connector
  2006. * table.
  2007. */
  2008. switch (dev->pdev->device) {
  2009. /* RN50 */
  2010. case 0x515e:
  2011. case 0x5969:
  2012. force_dac2 = true;
  2013. break;
  2014. /* RV100*/
  2015. case 0x5159:
  2016. case 0x515a:
  2017. /* DELL triple head servers */
  2018. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2019. ((dev->pdev->subsystem_device == 0x016c) ||
  2020. (dev->pdev->subsystem_device == 0x016d) ||
  2021. (dev->pdev->subsystem_device == 0x016e) ||
  2022. (dev->pdev->subsystem_device == 0x016f) ||
  2023. (dev->pdev->subsystem_device == 0x0170) ||
  2024. (dev->pdev->subsystem_device == 0x017d) ||
  2025. (dev->pdev->subsystem_device == 0x017e) ||
  2026. (dev->pdev->subsystem_device == 0x0183) ||
  2027. (dev->pdev->subsystem_device == 0x018a) ||
  2028. (dev->pdev->subsystem_device == 0x019a)))
  2029. force_dac2 = true;
  2030. break;
  2031. }
  2032. if (force_dac2) {
  2033. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2034. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2035. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2036. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2037. enable it, even it's detected.
  2038. */
  2039. /* force it to crtc0 */
  2040. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2041. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2042. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2043. /* set up the TV DAC */
  2044. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2045. RADEON_TV_DAC_STD_MASK |
  2046. RADEON_TV_DAC_RDACPD |
  2047. RADEON_TV_DAC_GDACPD |
  2048. RADEON_TV_DAC_BDACPD |
  2049. RADEON_TV_DAC_BGADJ_MASK |
  2050. RADEON_TV_DAC_DACADJ_MASK);
  2051. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2052. RADEON_TV_DAC_NHOLD |
  2053. RADEON_TV_DAC_STD_PS2 |
  2054. (0x58 << 16));
  2055. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2056. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2057. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2058. }
  2059. /* switch PM block to ACPI mode */
  2060. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2061. tmp &= ~RADEON_PM_MODE_SEL;
  2062. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2063. }
  2064. /*
  2065. * VRAM info
  2066. */
  2067. static void r100_vram_get_type(struct radeon_device *rdev)
  2068. {
  2069. uint32_t tmp;
  2070. rdev->mc.vram_is_ddr = false;
  2071. if (rdev->flags & RADEON_IS_IGP)
  2072. rdev->mc.vram_is_ddr = true;
  2073. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2074. rdev->mc.vram_is_ddr = true;
  2075. if ((rdev->family == CHIP_RV100) ||
  2076. (rdev->family == CHIP_RS100) ||
  2077. (rdev->family == CHIP_RS200)) {
  2078. tmp = RREG32(RADEON_MEM_CNTL);
  2079. if (tmp & RV100_HALF_MODE) {
  2080. rdev->mc.vram_width = 32;
  2081. } else {
  2082. rdev->mc.vram_width = 64;
  2083. }
  2084. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2085. rdev->mc.vram_width /= 4;
  2086. rdev->mc.vram_is_ddr = true;
  2087. }
  2088. } else if (rdev->family <= CHIP_RV280) {
  2089. tmp = RREG32(RADEON_MEM_CNTL);
  2090. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2091. rdev->mc.vram_width = 128;
  2092. } else {
  2093. rdev->mc.vram_width = 64;
  2094. }
  2095. } else {
  2096. /* newer IGPs */
  2097. rdev->mc.vram_width = 128;
  2098. }
  2099. }
  2100. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2101. {
  2102. u32 aper_size;
  2103. u8 byte;
  2104. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2105. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2106. * that is has the 2nd generation multifunction PCI interface
  2107. */
  2108. if (rdev->family == CHIP_RV280 ||
  2109. rdev->family >= CHIP_RV350) {
  2110. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2111. ~RADEON_HDP_APER_CNTL);
  2112. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2113. return aper_size * 2;
  2114. }
  2115. /* Older cards have all sorts of funny issues to deal with. First
  2116. * check if it's a multifunction card by reading the PCI config
  2117. * header type... Limit those to one aperture size
  2118. */
  2119. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2120. if (byte & 0x80) {
  2121. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2122. DRM_INFO("Limiting VRAM to one aperture\n");
  2123. return aper_size;
  2124. }
  2125. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2126. * have set it up. We don't write this as it's broken on some ASICs but
  2127. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2128. */
  2129. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2130. return aper_size * 2;
  2131. return aper_size;
  2132. }
  2133. void r100_vram_init_sizes(struct radeon_device *rdev)
  2134. {
  2135. u64 config_aper_size;
  2136. /* work out accessible VRAM */
  2137. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2138. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2139. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2140. /* FIXME we don't use the second aperture yet when we could use it */
  2141. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2142. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2143. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  2144. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2145. if (rdev->flags & RADEON_IS_IGP) {
  2146. uint32_t tom;
  2147. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2148. tom = RREG32(RADEON_NB_TOM);
  2149. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2150. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2151. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2152. } else {
  2153. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2154. /* Some production boards of m6 will report 0
  2155. * if it's 8 MB
  2156. */
  2157. if (rdev->mc.real_vram_size == 0) {
  2158. rdev->mc.real_vram_size = 8192 * 1024;
  2159. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2160. }
  2161. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2162. * Novell bug 204882 + along with lots of ubuntu ones
  2163. */
  2164. if (config_aper_size > rdev->mc.real_vram_size)
  2165. rdev->mc.mc_vram_size = config_aper_size;
  2166. else
  2167. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2168. }
  2169. }
  2170. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2171. {
  2172. uint32_t temp;
  2173. temp = RREG32(RADEON_CONFIG_CNTL);
  2174. if (state == false) {
  2175. temp &= ~(1<<8);
  2176. temp |= (1<<9);
  2177. } else {
  2178. temp &= ~(1<<9);
  2179. }
  2180. WREG32(RADEON_CONFIG_CNTL, temp);
  2181. }
  2182. void r100_mc_init(struct radeon_device *rdev)
  2183. {
  2184. u64 base;
  2185. r100_vram_get_type(rdev);
  2186. r100_vram_init_sizes(rdev);
  2187. base = rdev->mc.aper_base;
  2188. if (rdev->flags & RADEON_IS_IGP)
  2189. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2190. radeon_vram_location(rdev, &rdev->mc, base);
  2191. rdev->mc.gtt_base_align = 0;
  2192. if (!(rdev->flags & RADEON_IS_AGP))
  2193. radeon_gtt_location(rdev, &rdev->mc);
  2194. radeon_update_bandwidth_info(rdev);
  2195. }
  2196. /*
  2197. * Indirect registers accessor
  2198. */
  2199. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2200. {
  2201. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2202. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2203. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2204. }
  2205. }
  2206. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2207. {
  2208. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2209. * or the chip could hang on a subsequent access
  2210. */
  2211. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2212. udelay(5000);
  2213. }
  2214. /* This function is required to workaround a hardware bug in some (all?)
  2215. * revisions of the R300. This workaround should be called after every
  2216. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2217. * may not be correct.
  2218. */
  2219. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2220. uint32_t save, tmp;
  2221. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2222. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2223. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2224. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2225. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2226. }
  2227. }
  2228. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2229. {
  2230. uint32_t data;
  2231. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2232. r100_pll_errata_after_index(rdev);
  2233. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2234. r100_pll_errata_after_data(rdev);
  2235. return data;
  2236. }
  2237. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2238. {
  2239. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2240. r100_pll_errata_after_index(rdev);
  2241. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2242. r100_pll_errata_after_data(rdev);
  2243. }
  2244. void r100_set_safe_registers(struct radeon_device *rdev)
  2245. {
  2246. if (ASIC_IS_RN50(rdev)) {
  2247. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2248. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2249. } else if (rdev->family < CHIP_R200) {
  2250. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2251. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2252. } else {
  2253. r200_set_safe_registers(rdev);
  2254. }
  2255. }
  2256. /*
  2257. * Debugfs info
  2258. */
  2259. #if defined(CONFIG_DEBUG_FS)
  2260. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2261. {
  2262. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2263. struct drm_device *dev = node->minor->dev;
  2264. struct radeon_device *rdev = dev->dev_private;
  2265. uint32_t reg, value;
  2266. unsigned i;
  2267. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2268. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2269. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2270. for (i = 0; i < 64; i++) {
  2271. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2272. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2273. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2274. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2275. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2276. }
  2277. return 0;
  2278. }
  2279. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2280. {
  2281. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2282. struct drm_device *dev = node->minor->dev;
  2283. struct radeon_device *rdev = dev->dev_private;
  2284. uint32_t rdp, wdp;
  2285. unsigned count, i, j;
  2286. radeon_ring_free_size(rdev);
  2287. rdp = RREG32(RADEON_CP_RB_RPTR);
  2288. wdp = RREG32(RADEON_CP_RB_WPTR);
  2289. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2290. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2291. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2292. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2293. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2294. seq_printf(m, "%u dwords in ring\n", count);
  2295. for (j = 0; j <= count; j++) {
  2296. i = (rdp + j) & rdev->cp.ptr_mask;
  2297. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2298. }
  2299. return 0;
  2300. }
  2301. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2302. {
  2303. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2304. struct drm_device *dev = node->minor->dev;
  2305. struct radeon_device *rdev = dev->dev_private;
  2306. uint32_t csq_stat, csq2_stat, tmp;
  2307. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2308. unsigned i;
  2309. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2310. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2311. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2312. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2313. r_rptr = (csq_stat >> 0) & 0x3ff;
  2314. r_wptr = (csq_stat >> 10) & 0x3ff;
  2315. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2316. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2317. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2318. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2319. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2320. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2321. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2322. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2323. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2324. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2325. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2326. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2327. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2328. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2329. seq_printf(m, "Ring fifo:\n");
  2330. for (i = 0; i < 256; i++) {
  2331. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2332. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2333. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2334. }
  2335. seq_printf(m, "Indirect1 fifo:\n");
  2336. for (i = 256; i <= 512; i++) {
  2337. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2338. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2339. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2340. }
  2341. seq_printf(m, "Indirect2 fifo:\n");
  2342. for (i = 640; i < ib1_wptr; i++) {
  2343. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2344. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2345. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2346. }
  2347. return 0;
  2348. }
  2349. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2350. {
  2351. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2352. struct drm_device *dev = node->minor->dev;
  2353. struct radeon_device *rdev = dev->dev_private;
  2354. uint32_t tmp;
  2355. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2356. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2357. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2358. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2359. tmp = RREG32(RADEON_BUS_CNTL);
  2360. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2361. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2362. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2363. tmp = RREG32(RADEON_AGP_BASE);
  2364. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2365. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2366. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2367. tmp = RREG32(0x01D0);
  2368. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2369. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2370. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2371. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2372. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2373. tmp = RREG32(0x01E4);
  2374. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2375. return 0;
  2376. }
  2377. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2378. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2379. };
  2380. static struct drm_info_list r100_debugfs_cp_list[] = {
  2381. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2382. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2383. };
  2384. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2385. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2386. };
  2387. #endif
  2388. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2389. {
  2390. #if defined(CONFIG_DEBUG_FS)
  2391. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2392. #else
  2393. return 0;
  2394. #endif
  2395. }
  2396. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2397. {
  2398. #if defined(CONFIG_DEBUG_FS)
  2399. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2400. #else
  2401. return 0;
  2402. #endif
  2403. }
  2404. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2405. {
  2406. #if defined(CONFIG_DEBUG_FS)
  2407. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2408. #else
  2409. return 0;
  2410. #endif
  2411. }
  2412. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2413. uint32_t tiling_flags, uint32_t pitch,
  2414. uint32_t offset, uint32_t obj_size)
  2415. {
  2416. int surf_index = reg * 16;
  2417. int flags = 0;
  2418. if (rdev->family <= CHIP_RS200) {
  2419. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2420. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2421. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2422. if (tiling_flags & RADEON_TILING_MACRO)
  2423. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2424. } else if (rdev->family <= CHIP_RV280) {
  2425. if (tiling_flags & (RADEON_TILING_MACRO))
  2426. flags |= R200_SURF_TILE_COLOR_MACRO;
  2427. if (tiling_flags & RADEON_TILING_MICRO)
  2428. flags |= R200_SURF_TILE_COLOR_MICRO;
  2429. } else {
  2430. if (tiling_flags & RADEON_TILING_MACRO)
  2431. flags |= R300_SURF_TILE_MACRO;
  2432. if (tiling_flags & RADEON_TILING_MICRO)
  2433. flags |= R300_SURF_TILE_MICRO;
  2434. }
  2435. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2436. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2437. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2438. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2439. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2440. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2441. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2442. if (ASIC_IS_RN50(rdev))
  2443. pitch /= 16;
  2444. }
  2445. /* r100/r200 divide by 16 */
  2446. if (rdev->family < CHIP_R300)
  2447. flags |= pitch / 16;
  2448. else
  2449. flags |= pitch / 8;
  2450. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2451. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2452. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2453. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2454. return 0;
  2455. }
  2456. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2457. {
  2458. int surf_index = reg * 16;
  2459. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2460. }
  2461. void r100_bandwidth_update(struct radeon_device *rdev)
  2462. {
  2463. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2464. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2465. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2466. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2467. fixed20_12 memtcas_ff[8] = {
  2468. dfixed_init(1),
  2469. dfixed_init(2),
  2470. dfixed_init(3),
  2471. dfixed_init(0),
  2472. dfixed_init_half(1),
  2473. dfixed_init_half(2),
  2474. dfixed_init(0),
  2475. };
  2476. fixed20_12 memtcas_rs480_ff[8] = {
  2477. dfixed_init(0),
  2478. dfixed_init(1),
  2479. dfixed_init(2),
  2480. dfixed_init(3),
  2481. dfixed_init(0),
  2482. dfixed_init_half(1),
  2483. dfixed_init_half(2),
  2484. dfixed_init_half(3),
  2485. };
  2486. fixed20_12 memtcas2_ff[8] = {
  2487. dfixed_init(0),
  2488. dfixed_init(1),
  2489. dfixed_init(2),
  2490. dfixed_init(3),
  2491. dfixed_init(4),
  2492. dfixed_init(5),
  2493. dfixed_init(6),
  2494. dfixed_init(7),
  2495. };
  2496. fixed20_12 memtrbs[8] = {
  2497. dfixed_init(1),
  2498. dfixed_init_half(1),
  2499. dfixed_init(2),
  2500. dfixed_init_half(2),
  2501. dfixed_init(3),
  2502. dfixed_init_half(3),
  2503. dfixed_init(4),
  2504. dfixed_init_half(4)
  2505. };
  2506. fixed20_12 memtrbs_r4xx[8] = {
  2507. dfixed_init(4),
  2508. dfixed_init(5),
  2509. dfixed_init(6),
  2510. dfixed_init(7),
  2511. dfixed_init(8),
  2512. dfixed_init(9),
  2513. dfixed_init(10),
  2514. dfixed_init(11)
  2515. };
  2516. fixed20_12 min_mem_eff;
  2517. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2518. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2519. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2520. disp_drain_rate2, read_return_rate;
  2521. fixed20_12 time_disp1_drop_priority;
  2522. int c;
  2523. int cur_size = 16; /* in octawords */
  2524. int critical_point = 0, critical_point2;
  2525. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2526. int stop_req, max_stop_req;
  2527. struct drm_display_mode *mode1 = NULL;
  2528. struct drm_display_mode *mode2 = NULL;
  2529. uint32_t pixel_bytes1 = 0;
  2530. uint32_t pixel_bytes2 = 0;
  2531. radeon_update_display_priority(rdev);
  2532. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2533. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2534. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2535. }
  2536. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2537. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2538. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2539. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2540. }
  2541. }
  2542. min_mem_eff.full = dfixed_const_8(0);
  2543. /* get modes */
  2544. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2545. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2546. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2547. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2548. /* check crtc enables */
  2549. if (mode2)
  2550. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2551. if (mode1)
  2552. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2553. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2554. }
  2555. /*
  2556. * determine is there is enough bw for current mode
  2557. */
  2558. sclk_ff = rdev->pm.sclk;
  2559. mclk_ff = rdev->pm.mclk;
  2560. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2561. temp_ff.full = dfixed_const(temp);
  2562. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2563. pix_clk.full = 0;
  2564. pix_clk2.full = 0;
  2565. peak_disp_bw.full = 0;
  2566. if (mode1) {
  2567. temp_ff.full = dfixed_const(1000);
  2568. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2569. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2570. temp_ff.full = dfixed_const(pixel_bytes1);
  2571. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2572. }
  2573. if (mode2) {
  2574. temp_ff.full = dfixed_const(1000);
  2575. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2576. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2577. temp_ff.full = dfixed_const(pixel_bytes2);
  2578. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2579. }
  2580. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2581. if (peak_disp_bw.full >= mem_bw.full) {
  2582. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2583. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2584. }
  2585. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2586. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2587. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2588. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2589. mem_trp = ((temp & 0x3)) + 1;
  2590. mem_tras = ((temp & 0x70) >> 4) + 1;
  2591. } else if (rdev->family == CHIP_R300 ||
  2592. rdev->family == CHIP_R350) { /* r300, r350 */
  2593. mem_trcd = (temp & 0x7) + 1;
  2594. mem_trp = ((temp >> 8) & 0x7) + 1;
  2595. mem_tras = ((temp >> 11) & 0xf) + 4;
  2596. } else if (rdev->family == CHIP_RV350 ||
  2597. rdev->family <= CHIP_RV380) {
  2598. /* rv3x0 */
  2599. mem_trcd = (temp & 0x7) + 3;
  2600. mem_trp = ((temp >> 8) & 0x7) + 3;
  2601. mem_tras = ((temp >> 11) & 0xf) + 6;
  2602. } else if (rdev->family == CHIP_R420 ||
  2603. rdev->family == CHIP_R423 ||
  2604. rdev->family == CHIP_RV410) {
  2605. /* r4xx */
  2606. mem_trcd = (temp & 0xf) + 3;
  2607. if (mem_trcd > 15)
  2608. mem_trcd = 15;
  2609. mem_trp = ((temp >> 8) & 0xf) + 3;
  2610. if (mem_trp > 15)
  2611. mem_trp = 15;
  2612. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2613. if (mem_tras > 31)
  2614. mem_tras = 31;
  2615. } else { /* RV200, R200 */
  2616. mem_trcd = (temp & 0x7) + 1;
  2617. mem_trp = ((temp >> 8) & 0x7) + 1;
  2618. mem_tras = ((temp >> 12) & 0xf) + 4;
  2619. }
  2620. /* convert to FF */
  2621. trcd_ff.full = dfixed_const(mem_trcd);
  2622. trp_ff.full = dfixed_const(mem_trp);
  2623. tras_ff.full = dfixed_const(mem_tras);
  2624. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2625. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2626. data = (temp & (7 << 20)) >> 20;
  2627. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2628. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2629. tcas_ff = memtcas_rs480_ff[data];
  2630. else
  2631. tcas_ff = memtcas_ff[data];
  2632. } else
  2633. tcas_ff = memtcas2_ff[data];
  2634. if (rdev->family == CHIP_RS400 ||
  2635. rdev->family == CHIP_RS480) {
  2636. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2637. data = (temp >> 23) & 0x7;
  2638. if (data < 5)
  2639. tcas_ff.full += dfixed_const(data);
  2640. }
  2641. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2642. /* on the R300, Tcas is included in Trbs.
  2643. */
  2644. temp = RREG32(RADEON_MEM_CNTL);
  2645. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2646. if (data == 1) {
  2647. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2648. temp = RREG32(R300_MC_IND_INDEX);
  2649. temp &= ~R300_MC_IND_ADDR_MASK;
  2650. temp |= R300_MC_READ_CNTL_CD_mcind;
  2651. WREG32(R300_MC_IND_INDEX, temp);
  2652. temp = RREG32(R300_MC_IND_DATA);
  2653. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2654. } else {
  2655. temp = RREG32(R300_MC_READ_CNTL_AB);
  2656. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2657. }
  2658. } else {
  2659. temp = RREG32(R300_MC_READ_CNTL_AB);
  2660. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2661. }
  2662. if (rdev->family == CHIP_RV410 ||
  2663. rdev->family == CHIP_R420 ||
  2664. rdev->family == CHIP_R423)
  2665. trbs_ff = memtrbs_r4xx[data];
  2666. else
  2667. trbs_ff = memtrbs[data];
  2668. tcas_ff.full += trbs_ff.full;
  2669. }
  2670. sclk_eff_ff.full = sclk_ff.full;
  2671. if (rdev->flags & RADEON_IS_AGP) {
  2672. fixed20_12 agpmode_ff;
  2673. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2674. temp_ff.full = dfixed_const_666(16);
  2675. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2676. }
  2677. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2678. if (ASIC_IS_R300(rdev)) {
  2679. sclk_delay_ff.full = dfixed_const(250);
  2680. } else {
  2681. if ((rdev->family == CHIP_RV100) ||
  2682. rdev->flags & RADEON_IS_IGP) {
  2683. if (rdev->mc.vram_is_ddr)
  2684. sclk_delay_ff.full = dfixed_const(41);
  2685. else
  2686. sclk_delay_ff.full = dfixed_const(33);
  2687. } else {
  2688. if (rdev->mc.vram_width == 128)
  2689. sclk_delay_ff.full = dfixed_const(57);
  2690. else
  2691. sclk_delay_ff.full = dfixed_const(41);
  2692. }
  2693. }
  2694. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2695. if (rdev->mc.vram_is_ddr) {
  2696. if (rdev->mc.vram_width == 32) {
  2697. k1.full = dfixed_const(40);
  2698. c = 3;
  2699. } else {
  2700. k1.full = dfixed_const(20);
  2701. c = 1;
  2702. }
  2703. } else {
  2704. k1.full = dfixed_const(40);
  2705. c = 3;
  2706. }
  2707. temp_ff.full = dfixed_const(2);
  2708. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2709. temp_ff.full = dfixed_const(c);
  2710. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2711. temp_ff.full = dfixed_const(4);
  2712. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2713. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2714. mc_latency_mclk.full += k1.full;
  2715. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2716. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2717. /*
  2718. HW cursor time assuming worst case of full size colour cursor.
  2719. */
  2720. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2721. temp_ff.full += trcd_ff.full;
  2722. if (temp_ff.full < tras_ff.full)
  2723. temp_ff.full = tras_ff.full;
  2724. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2725. temp_ff.full = dfixed_const(cur_size);
  2726. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2727. /*
  2728. Find the total latency for the display data.
  2729. */
  2730. disp_latency_overhead.full = dfixed_const(8);
  2731. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2732. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2733. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2734. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2735. disp_latency.full = mc_latency_mclk.full;
  2736. else
  2737. disp_latency.full = mc_latency_sclk.full;
  2738. /* setup Max GRPH_STOP_REQ default value */
  2739. if (ASIC_IS_RV100(rdev))
  2740. max_stop_req = 0x5c;
  2741. else
  2742. max_stop_req = 0x7c;
  2743. if (mode1) {
  2744. /* CRTC1
  2745. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2746. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2747. */
  2748. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2749. if (stop_req > max_stop_req)
  2750. stop_req = max_stop_req;
  2751. /*
  2752. Find the drain rate of the display buffer.
  2753. */
  2754. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2755. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2756. /*
  2757. Find the critical point of the display buffer.
  2758. */
  2759. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2760. crit_point_ff.full += dfixed_const_half(0);
  2761. critical_point = dfixed_trunc(crit_point_ff);
  2762. if (rdev->disp_priority == 2) {
  2763. critical_point = 0;
  2764. }
  2765. /*
  2766. The critical point should never be above max_stop_req-4. Setting
  2767. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2768. */
  2769. if (max_stop_req - critical_point < 4)
  2770. critical_point = 0;
  2771. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2772. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2773. critical_point = 0x10;
  2774. }
  2775. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2776. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2777. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2778. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2779. if ((rdev->family == CHIP_R350) &&
  2780. (stop_req > 0x15)) {
  2781. stop_req -= 0x10;
  2782. }
  2783. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2784. temp |= RADEON_GRPH_BUFFER_SIZE;
  2785. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2786. RADEON_GRPH_CRITICAL_AT_SOF |
  2787. RADEON_GRPH_STOP_CNTL);
  2788. /*
  2789. Write the result into the register.
  2790. */
  2791. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2792. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2793. #if 0
  2794. if ((rdev->family == CHIP_RS400) ||
  2795. (rdev->family == CHIP_RS480)) {
  2796. /* attempt to program RS400 disp regs correctly ??? */
  2797. temp = RREG32(RS400_DISP1_REG_CNTL);
  2798. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2799. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2800. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2801. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2802. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2803. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2804. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2805. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2806. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2807. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2808. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2809. }
  2810. #endif
  2811. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  2812. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2813. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2814. }
  2815. if (mode2) {
  2816. u32 grph2_cntl;
  2817. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2818. if (stop_req > max_stop_req)
  2819. stop_req = max_stop_req;
  2820. /*
  2821. Find the drain rate of the display buffer.
  2822. */
  2823. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2824. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2825. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2826. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2827. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2828. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2829. if ((rdev->family == CHIP_R350) &&
  2830. (stop_req > 0x15)) {
  2831. stop_req -= 0x10;
  2832. }
  2833. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2834. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2835. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2836. RADEON_GRPH_CRITICAL_AT_SOF |
  2837. RADEON_GRPH_STOP_CNTL);
  2838. if ((rdev->family == CHIP_RS100) ||
  2839. (rdev->family == CHIP_RS200))
  2840. critical_point2 = 0;
  2841. else {
  2842. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2843. temp_ff.full = dfixed_const(temp);
  2844. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2845. if (sclk_ff.full < temp_ff.full)
  2846. temp_ff.full = sclk_ff.full;
  2847. read_return_rate.full = temp_ff.full;
  2848. if (mode1) {
  2849. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2850. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2851. } else {
  2852. time_disp1_drop_priority.full = 0;
  2853. }
  2854. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2855. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2856. crit_point_ff.full += dfixed_const_half(0);
  2857. critical_point2 = dfixed_trunc(crit_point_ff);
  2858. if (rdev->disp_priority == 2) {
  2859. critical_point2 = 0;
  2860. }
  2861. if (max_stop_req - critical_point2 < 4)
  2862. critical_point2 = 0;
  2863. }
  2864. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2865. /* some R300 cards have problem with this set to 0 */
  2866. critical_point2 = 0x10;
  2867. }
  2868. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2869. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2870. if ((rdev->family == CHIP_RS400) ||
  2871. (rdev->family == CHIP_RS480)) {
  2872. #if 0
  2873. /* attempt to program RS400 disp2 regs correctly ??? */
  2874. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2875. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2876. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2877. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2878. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2879. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2880. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2881. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2882. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2883. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2884. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2885. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2886. #endif
  2887. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2888. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2889. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2890. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2891. }
  2892. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  2893. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2894. }
  2895. }
  2896. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2897. {
  2898. DRM_ERROR("pitch %d\n", t->pitch);
  2899. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2900. DRM_ERROR("width %d\n", t->width);
  2901. DRM_ERROR("width_11 %d\n", t->width_11);
  2902. DRM_ERROR("height %d\n", t->height);
  2903. DRM_ERROR("height_11 %d\n", t->height_11);
  2904. DRM_ERROR("num levels %d\n", t->num_levels);
  2905. DRM_ERROR("depth %d\n", t->txdepth);
  2906. DRM_ERROR("bpp %d\n", t->cpp);
  2907. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2908. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2909. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2910. DRM_ERROR("compress format %d\n", t->compress_format);
  2911. }
  2912. static int r100_track_compress_size(int compress_format, int w, int h)
  2913. {
  2914. int block_width, block_height, block_bytes;
  2915. int wblocks, hblocks;
  2916. int min_wblocks;
  2917. int sz;
  2918. block_width = 4;
  2919. block_height = 4;
  2920. switch (compress_format) {
  2921. case R100_TRACK_COMP_DXT1:
  2922. block_bytes = 8;
  2923. min_wblocks = 4;
  2924. break;
  2925. default:
  2926. case R100_TRACK_COMP_DXT35:
  2927. block_bytes = 16;
  2928. min_wblocks = 2;
  2929. break;
  2930. }
  2931. hblocks = (h + block_height - 1) / block_height;
  2932. wblocks = (w + block_width - 1) / block_width;
  2933. if (wblocks < min_wblocks)
  2934. wblocks = min_wblocks;
  2935. sz = wblocks * hblocks * block_bytes;
  2936. return sz;
  2937. }
  2938. static int r100_cs_track_cube(struct radeon_device *rdev,
  2939. struct r100_cs_track *track, unsigned idx)
  2940. {
  2941. unsigned face, w, h;
  2942. struct radeon_bo *cube_robj;
  2943. unsigned long size;
  2944. unsigned compress_format = track->textures[idx].compress_format;
  2945. for (face = 0; face < 5; face++) {
  2946. cube_robj = track->textures[idx].cube_info[face].robj;
  2947. w = track->textures[idx].cube_info[face].width;
  2948. h = track->textures[idx].cube_info[face].height;
  2949. if (compress_format) {
  2950. size = r100_track_compress_size(compress_format, w, h);
  2951. } else
  2952. size = w * h;
  2953. size *= track->textures[idx].cpp;
  2954. size += track->textures[idx].cube_info[face].offset;
  2955. if (size > radeon_bo_size(cube_robj)) {
  2956. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2957. size, radeon_bo_size(cube_robj));
  2958. r100_cs_track_texture_print(&track->textures[idx]);
  2959. return -1;
  2960. }
  2961. }
  2962. return 0;
  2963. }
  2964. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2965. struct r100_cs_track *track)
  2966. {
  2967. struct radeon_bo *robj;
  2968. unsigned long size;
  2969. unsigned u, i, w, h, d;
  2970. int ret;
  2971. for (u = 0; u < track->num_texture; u++) {
  2972. if (!track->textures[u].enabled)
  2973. continue;
  2974. robj = track->textures[u].robj;
  2975. if (robj == NULL) {
  2976. DRM_ERROR("No texture bound to unit %u\n", u);
  2977. return -EINVAL;
  2978. }
  2979. size = 0;
  2980. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2981. if (track->textures[u].use_pitch) {
  2982. if (rdev->family < CHIP_R300)
  2983. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2984. else
  2985. w = track->textures[u].pitch / (1 << i);
  2986. } else {
  2987. w = track->textures[u].width;
  2988. if (rdev->family >= CHIP_RV515)
  2989. w |= track->textures[u].width_11;
  2990. w = w / (1 << i);
  2991. if (track->textures[u].roundup_w)
  2992. w = roundup_pow_of_two(w);
  2993. }
  2994. h = track->textures[u].height;
  2995. if (rdev->family >= CHIP_RV515)
  2996. h |= track->textures[u].height_11;
  2997. h = h / (1 << i);
  2998. if (track->textures[u].roundup_h)
  2999. h = roundup_pow_of_two(h);
  3000. if (track->textures[u].tex_coord_type == 1) {
  3001. d = (1 << track->textures[u].txdepth) / (1 << i);
  3002. if (!d)
  3003. d = 1;
  3004. } else {
  3005. d = 1;
  3006. }
  3007. if (track->textures[u].compress_format) {
  3008. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3009. /* compressed textures are block based */
  3010. } else
  3011. size += w * h * d;
  3012. }
  3013. size *= track->textures[u].cpp;
  3014. switch (track->textures[u].tex_coord_type) {
  3015. case 0:
  3016. case 1:
  3017. break;
  3018. case 2:
  3019. if (track->separate_cube) {
  3020. ret = r100_cs_track_cube(rdev, track, u);
  3021. if (ret)
  3022. return ret;
  3023. } else
  3024. size *= 6;
  3025. break;
  3026. default:
  3027. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3028. "%u\n", track->textures[u].tex_coord_type, u);
  3029. return -EINVAL;
  3030. }
  3031. if (size > radeon_bo_size(robj)) {
  3032. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3033. "%lu\n", u, size, radeon_bo_size(robj));
  3034. r100_cs_track_texture_print(&track->textures[u]);
  3035. return -EINVAL;
  3036. }
  3037. }
  3038. return 0;
  3039. }
  3040. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3041. {
  3042. unsigned i;
  3043. unsigned long size;
  3044. unsigned prim_walk;
  3045. unsigned nverts;
  3046. unsigned num_cb = track->num_cb;
  3047. if (!track->zb_cb_clear && !track->color_channel_mask &&
  3048. !track->blend_read_enable)
  3049. num_cb = 0;
  3050. for (i = 0; i < num_cb; i++) {
  3051. if (track->cb[i].robj == NULL) {
  3052. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3053. return -EINVAL;
  3054. }
  3055. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3056. size += track->cb[i].offset;
  3057. if (size > radeon_bo_size(track->cb[i].robj)) {
  3058. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3059. "(need %lu have %lu) !\n", i, size,
  3060. radeon_bo_size(track->cb[i].robj));
  3061. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3062. i, track->cb[i].pitch, track->cb[i].cpp,
  3063. track->cb[i].offset, track->maxy);
  3064. return -EINVAL;
  3065. }
  3066. }
  3067. if (track->z_enabled) {
  3068. if (track->zb.robj == NULL) {
  3069. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3070. return -EINVAL;
  3071. }
  3072. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3073. size += track->zb.offset;
  3074. if (size > radeon_bo_size(track->zb.robj)) {
  3075. DRM_ERROR("[drm] Buffer too small for z buffer "
  3076. "(need %lu have %lu) !\n", size,
  3077. radeon_bo_size(track->zb.robj));
  3078. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3079. track->zb.pitch, track->zb.cpp,
  3080. track->zb.offset, track->maxy);
  3081. return -EINVAL;
  3082. }
  3083. }
  3084. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3085. if (track->vap_vf_cntl & (1 << 14)) {
  3086. nverts = track->vap_alt_nverts;
  3087. } else {
  3088. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3089. }
  3090. switch (prim_walk) {
  3091. case 1:
  3092. for (i = 0; i < track->num_arrays; i++) {
  3093. size = track->arrays[i].esize * track->max_indx * 4;
  3094. if (track->arrays[i].robj == NULL) {
  3095. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3096. "bound\n", prim_walk, i);
  3097. return -EINVAL;
  3098. }
  3099. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3100. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3101. "need %lu dwords have %lu dwords\n",
  3102. prim_walk, i, size >> 2,
  3103. radeon_bo_size(track->arrays[i].robj)
  3104. >> 2);
  3105. DRM_ERROR("Max indices %u\n", track->max_indx);
  3106. return -EINVAL;
  3107. }
  3108. }
  3109. break;
  3110. case 2:
  3111. for (i = 0; i < track->num_arrays; i++) {
  3112. size = track->arrays[i].esize * (nverts - 1) * 4;
  3113. if (track->arrays[i].robj == NULL) {
  3114. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3115. "bound\n", prim_walk, i);
  3116. return -EINVAL;
  3117. }
  3118. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3119. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3120. "need %lu dwords have %lu dwords\n",
  3121. prim_walk, i, size >> 2,
  3122. radeon_bo_size(track->arrays[i].robj)
  3123. >> 2);
  3124. return -EINVAL;
  3125. }
  3126. }
  3127. break;
  3128. case 3:
  3129. size = track->vtx_size * nverts;
  3130. if (size != track->immd_dwords) {
  3131. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3132. track->immd_dwords, size);
  3133. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3134. nverts, track->vtx_size);
  3135. return -EINVAL;
  3136. }
  3137. break;
  3138. default:
  3139. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3140. prim_walk);
  3141. return -EINVAL;
  3142. }
  3143. return r100_cs_track_texture_check(rdev, track);
  3144. }
  3145. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3146. {
  3147. unsigned i, face;
  3148. if (rdev->family < CHIP_R300) {
  3149. track->num_cb = 1;
  3150. if (rdev->family <= CHIP_RS200)
  3151. track->num_texture = 3;
  3152. else
  3153. track->num_texture = 6;
  3154. track->maxy = 2048;
  3155. track->separate_cube = 1;
  3156. } else {
  3157. track->num_cb = 4;
  3158. track->num_texture = 16;
  3159. track->maxy = 4096;
  3160. track->separate_cube = 0;
  3161. }
  3162. for (i = 0; i < track->num_cb; i++) {
  3163. track->cb[i].robj = NULL;
  3164. track->cb[i].pitch = 8192;
  3165. track->cb[i].cpp = 16;
  3166. track->cb[i].offset = 0;
  3167. }
  3168. track->z_enabled = true;
  3169. track->zb.robj = NULL;
  3170. track->zb.pitch = 8192;
  3171. track->zb.cpp = 4;
  3172. track->zb.offset = 0;
  3173. track->vtx_size = 0x7F;
  3174. track->immd_dwords = 0xFFFFFFFFUL;
  3175. track->num_arrays = 11;
  3176. track->max_indx = 0x00FFFFFFUL;
  3177. for (i = 0; i < track->num_arrays; i++) {
  3178. track->arrays[i].robj = NULL;
  3179. track->arrays[i].esize = 0x7F;
  3180. }
  3181. for (i = 0; i < track->num_texture; i++) {
  3182. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3183. track->textures[i].pitch = 16536;
  3184. track->textures[i].width = 16536;
  3185. track->textures[i].height = 16536;
  3186. track->textures[i].width_11 = 1 << 11;
  3187. track->textures[i].height_11 = 1 << 11;
  3188. track->textures[i].num_levels = 12;
  3189. if (rdev->family <= CHIP_RS200) {
  3190. track->textures[i].tex_coord_type = 0;
  3191. track->textures[i].txdepth = 0;
  3192. } else {
  3193. track->textures[i].txdepth = 16;
  3194. track->textures[i].tex_coord_type = 1;
  3195. }
  3196. track->textures[i].cpp = 64;
  3197. track->textures[i].robj = NULL;
  3198. /* CS IB emission code makes sure texture unit are disabled */
  3199. track->textures[i].enabled = false;
  3200. track->textures[i].roundup_w = true;
  3201. track->textures[i].roundup_h = true;
  3202. if (track->separate_cube)
  3203. for (face = 0; face < 5; face++) {
  3204. track->textures[i].cube_info[face].robj = NULL;
  3205. track->textures[i].cube_info[face].width = 16536;
  3206. track->textures[i].cube_info[face].height = 16536;
  3207. track->textures[i].cube_info[face].offset = 0;
  3208. }
  3209. }
  3210. }
  3211. int r100_ring_test(struct radeon_device *rdev)
  3212. {
  3213. uint32_t scratch;
  3214. uint32_t tmp = 0;
  3215. unsigned i;
  3216. int r;
  3217. r = radeon_scratch_get(rdev, &scratch);
  3218. if (r) {
  3219. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3220. return r;
  3221. }
  3222. WREG32(scratch, 0xCAFEDEAD);
  3223. r = radeon_ring_lock(rdev, 2);
  3224. if (r) {
  3225. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3226. radeon_scratch_free(rdev, scratch);
  3227. return r;
  3228. }
  3229. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3230. radeon_ring_write(rdev, 0xDEADBEEF);
  3231. radeon_ring_unlock_commit(rdev);
  3232. for (i = 0; i < rdev->usec_timeout; i++) {
  3233. tmp = RREG32(scratch);
  3234. if (tmp == 0xDEADBEEF) {
  3235. break;
  3236. }
  3237. DRM_UDELAY(1);
  3238. }
  3239. if (i < rdev->usec_timeout) {
  3240. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3241. } else {
  3242. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  3243. scratch, tmp);
  3244. r = -EINVAL;
  3245. }
  3246. radeon_scratch_free(rdev, scratch);
  3247. return r;
  3248. }
  3249. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3250. {
  3251. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3252. radeon_ring_write(rdev, ib->gpu_addr);
  3253. radeon_ring_write(rdev, ib->length_dw);
  3254. }
  3255. int r100_ib_test(struct radeon_device *rdev)
  3256. {
  3257. struct radeon_ib *ib;
  3258. uint32_t scratch;
  3259. uint32_t tmp = 0;
  3260. unsigned i;
  3261. int r;
  3262. r = radeon_scratch_get(rdev, &scratch);
  3263. if (r) {
  3264. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3265. return r;
  3266. }
  3267. WREG32(scratch, 0xCAFEDEAD);
  3268. r = radeon_ib_get(rdev, &ib);
  3269. if (r) {
  3270. return r;
  3271. }
  3272. ib->ptr[0] = PACKET0(scratch, 0);
  3273. ib->ptr[1] = 0xDEADBEEF;
  3274. ib->ptr[2] = PACKET2(0);
  3275. ib->ptr[3] = PACKET2(0);
  3276. ib->ptr[4] = PACKET2(0);
  3277. ib->ptr[5] = PACKET2(0);
  3278. ib->ptr[6] = PACKET2(0);
  3279. ib->ptr[7] = PACKET2(0);
  3280. ib->length_dw = 8;
  3281. r = radeon_ib_schedule(rdev, ib);
  3282. if (r) {
  3283. radeon_scratch_free(rdev, scratch);
  3284. radeon_ib_free(rdev, &ib);
  3285. return r;
  3286. }
  3287. r = radeon_fence_wait(ib->fence, false);
  3288. if (r) {
  3289. return r;
  3290. }
  3291. for (i = 0; i < rdev->usec_timeout; i++) {
  3292. tmp = RREG32(scratch);
  3293. if (tmp == 0xDEADBEEF) {
  3294. break;
  3295. }
  3296. DRM_UDELAY(1);
  3297. }
  3298. if (i < rdev->usec_timeout) {
  3299. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3300. } else {
  3301. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  3302. scratch, tmp);
  3303. r = -EINVAL;
  3304. }
  3305. radeon_scratch_free(rdev, scratch);
  3306. radeon_ib_free(rdev, &ib);
  3307. return r;
  3308. }
  3309. void r100_ib_fini(struct radeon_device *rdev)
  3310. {
  3311. radeon_ib_pool_fini(rdev);
  3312. }
  3313. int r100_ib_init(struct radeon_device *rdev)
  3314. {
  3315. int r;
  3316. r = radeon_ib_pool_init(rdev);
  3317. if (r) {
  3318. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  3319. r100_ib_fini(rdev);
  3320. return r;
  3321. }
  3322. r = r100_ib_test(rdev);
  3323. if (r) {
  3324. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  3325. r100_ib_fini(rdev);
  3326. return r;
  3327. }
  3328. return 0;
  3329. }
  3330. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3331. {
  3332. /* Shutdown CP we shouldn't need to do that but better be safe than
  3333. * sorry
  3334. */
  3335. rdev->cp.ready = false;
  3336. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3337. /* Save few CRTC registers */
  3338. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3339. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3340. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3341. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3342. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3343. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3344. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3345. }
  3346. /* Disable VGA aperture access */
  3347. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3348. /* Disable cursor, overlay, crtc */
  3349. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3350. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3351. S_000054_CRTC_DISPLAY_DIS(1));
  3352. WREG32(R_000050_CRTC_GEN_CNTL,
  3353. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3354. S_000050_CRTC_DISP_REQ_EN_B(1));
  3355. WREG32(R_000420_OV0_SCALE_CNTL,
  3356. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3357. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3358. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3359. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3360. S_000360_CUR2_LOCK(1));
  3361. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3362. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3363. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3364. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3365. WREG32(R_000360_CUR2_OFFSET,
  3366. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3367. }
  3368. }
  3369. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3370. {
  3371. /* Update base address for crtc */
  3372. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3373. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3374. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3375. }
  3376. /* Restore CRTC registers */
  3377. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3378. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3379. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3380. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3381. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3382. }
  3383. }
  3384. void r100_vga_render_disable(struct radeon_device *rdev)
  3385. {
  3386. u32 tmp;
  3387. tmp = RREG8(R_0003C2_GENMO_WT);
  3388. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3389. }
  3390. static void r100_debugfs(struct radeon_device *rdev)
  3391. {
  3392. int r;
  3393. r = r100_debugfs_mc_info_init(rdev);
  3394. if (r)
  3395. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3396. }
  3397. static void r100_mc_program(struct radeon_device *rdev)
  3398. {
  3399. struct r100_mc_save save;
  3400. /* Stops all mc clients */
  3401. r100_mc_stop(rdev, &save);
  3402. if (rdev->flags & RADEON_IS_AGP) {
  3403. WREG32(R_00014C_MC_AGP_LOCATION,
  3404. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3405. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3406. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3407. if (rdev->family > CHIP_RV200)
  3408. WREG32(R_00015C_AGP_BASE_2,
  3409. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3410. } else {
  3411. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3412. WREG32(R_000170_AGP_BASE, 0);
  3413. if (rdev->family > CHIP_RV200)
  3414. WREG32(R_00015C_AGP_BASE_2, 0);
  3415. }
  3416. /* Wait for mc idle */
  3417. if (r100_mc_wait_for_idle(rdev))
  3418. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3419. /* Program MC, should be a 32bits limited address space */
  3420. WREG32(R_000148_MC_FB_LOCATION,
  3421. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3422. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3423. r100_mc_resume(rdev, &save);
  3424. }
  3425. void r100_clock_startup(struct radeon_device *rdev)
  3426. {
  3427. u32 tmp;
  3428. if (radeon_dynclks != -1 && radeon_dynclks)
  3429. radeon_legacy_set_clock_gating(rdev, 1);
  3430. /* We need to force on some of the block */
  3431. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3432. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3433. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3434. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3435. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3436. }
  3437. static int r100_startup(struct radeon_device *rdev)
  3438. {
  3439. int r;
  3440. /* set common regs */
  3441. r100_set_common_regs(rdev);
  3442. /* program mc */
  3443. r100_mc_program(rdev);
  3444. /* Resume clock */
  3445. r100_clock_startup(rdev);
  3446. /* Initialize GPU configuration (# pipes, ...) */
  3447. // r100_gpu_init(rdev);
  3448. /* Initialize GART (initialize after TTM so we can allocate
  3449. * memory through TTM but finalize after TTM) */
  3450. r100_enable_bm(rdev);
  3451. if (rdev->flags & RADEON_IS_PCI) {
  3452. r = r100_pci_gart_enable(rdev);
  3453. if (r)
  3454. return r;
  3455. }
  3456. /* Enable IRQ */
  3457. r100_irq_set(rdev);
  3458. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3459. /* 1M ring buffer */
  3460. r = r100_cp_init(rdev, 1024 * 1024);
  3461. if (r) {
  3462. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3463. return r;
  3464. }
  3465. r = r100_wb_init(rdev);
  3466. if (r)
  3467. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3468. r = r100_ib_init(rdev);
  3469. if (r) {
  3470. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3471. return r;
  3472. }
  3473. return 0;
  3474. }
  3475. int r100_resume(struct radeon_device *rdev)
  3476. {
  3477. /* Make sur GART are not working */
  3478. if (rdev->flags & RADEON_IS_PCI)
  3479. r100_pci_gart_disable(rdev);
  3480. /* Resume clock before doing reset */
  3481. r100_clock_startup(rdev);
  3482. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3483. if (radeon_asic_reset(rdev)) {
  3484. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3485. RREG32(R_000E40_RBBM_STATUS),
  3486. RREG32(R_0007C0_CP_STAT));
  3487. }
  3488. /* post */
  3489. radeon_combios_asic_init(rdev->ddev);
  3490. /* Resume clock after posting */
  3491. r100_clock_startup(rdev);
  3492. /* Initialize surface registers */
  3493. radeon_surface_init(rdev);
  3494. return r100_startup(rdev);
  3495. }
  3496. int r100_suspend(struct radeon_device *rdev)
  3497. {
  3498. r100_cp_disable(rdev);
  3499. r100_wb_disable(rdev);
  3500. r100_irq_disable(rdev);
  3501. if (rdev->flags & RADEON_IS_PCI)
  3502. r100_pci_gart_disable(rdev);
  3503. return 0;
  3504. }
  3505. void r100_fini(struct radeon_device *rdev)
  3506. {
  3507. r100_cp_fini(rdev);
  3508. r100_wb_fini(rdev);
  3509. r100_ib_fini(rdev);
  3510. radeon_gem_fini(rdev);
  3511. if (rdev->flags & RADEON_IS_PCI)
  3512. r100_pci_gart_fini(rdev);
  3513. radeon_agp_fini(rdev);
  3514. radeon_irq_kms_fini(rdev);
  3515. radeon_fence_driver_fini(rdev);
  3516. radeon_bo_fini(rdev);
  3517. radeon_atombios_fini(rdev);
  3518. kfree(rdev->bios);
  3519. rdev->bios = NULL;
  3520. }
  3521. /*
  3522. * Due to how kexec works, it can leave the hw fully initialised when it
  3523. * boots the new kernel. However doing our init sequence with the CP and
  3524. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3525. * do some quick sanity checks and restore sane values to avoid this
  3526. * problem.
  3527. */
  3528. void r100_restore_sanity(struct radeon_device *rdev)
  3529. {
  3530. u32 tmp;
  3531. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3532. if (tmp) {
  3533. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3534. }
  3535. tmp = RREG32(RADEON_CP_RB_CNTL);
  3536. if (tmp) {
  3537. WREG32(RADEON_CP_RB_CNTL, 0);
  3538. }
  3539. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3540. if (tmp) {
  3541. WREG32(RADEON_SCRATCH_UMSK, 0);
  3542. }
  3543. }
  3544. int r100_init(struct radeon_device *rdev)
  3545. {
  3546. int r;
  3547. /* Register debugfs file specific to this group of asics */
  3548. r100_debugfs(rdev);
  3549. /* Disable VGA */
  3550. r100_vga_render_disable(rdev);
  3551. /* Initialize scratch registers */
  3552. radeon_scratch_init(rdev);
  3553. /* Initialize surface registers */
  3554. radeon_surface_init(rdev);
  3555. /* sanity check some register to avoid hangs like after kexec */
  3556. r100_restore_sanity(rdev);
  3557. /* TODO: disable VGA need to use VGA request */
  3558. /* BIOS*/
  3559. if (!radeon_get_bios(rdev)) {
  3560. if (ASIC_IS_AVIVO(rdev))
  3561. return -EINVAL;
  3562. }
  3563. if (rdev->is_atom_bios) {
  3564. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3565. return -EINVAL;
  3566. } else {
  3567. r = radeon_combios_init(rdev);
  3568. if (r)
  3569. return r;
  3570. }
  3571. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3572. if (radeon_asic_reset(rdev)) {
  3573. dev_warn(rdev->dev,
  3574. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3575. RREG32(R_000E40_RBBM_STATUS),
  3576. RREG32(R_0007C0_CP_STAT));
  3577. }
  3578. /* check if cards are posted or not */
  3579. if (radeon_boot_test_post_card(rdev) == false)
  3580. return -EINVAL;
  3581. /* Set asic errata */
  3582. r100_errata(rdev);
  3583. /* Initialize clocks */
  3584. radeon_get_clock_info(rdev->ddev);
  3585. /* initialize AGP */
  3586. if (rdev->flags & RADEON_IS_AGP) {
  3587. r = radeon_agp_init(rdev);
  3588. if (r) {
  3589. radeon_agp_disable(rdev);
  3590. }
  3591. }
  3592. /* initialize VRAM */
  3593. r100_mc_init(rdev);
  3594. /* Fence driver */
  3595. r = radeon_fence_driver_init(rdev);
  3596. if (r)
  3597. return r;
  3598. r = radeon_irq_kms_init(rdev);
  3599. if (r)
  3600. return r;
  3601. /* Memory manager */
  3602. r = radeon_bo_init(rdev);
  3603. if (r)
  3604. return r;
  3605. if (rdev->flags & RADEON_IS_PCI) {
  3606. r = r100_pci_gart_init(rdev);
  3607. if (r)
  3608. return r;
  3609. }
  3610. r100_set_safe_registers(rdev);
  3611. rdev->accel_working = true;
  3612. r = r100_startup(rdev);
  3613. if (r) {
  3614. /* Somethings want wront with the accel init stop accel */
  3615. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3616. r100_cp_fini(rdev);
  3617. r100_wb_fini(rdev);
  3618. r100_ib_fini(rdev);
  3619. radeon_irq_kms_fini(rdev);
  3620. if (rdev->flags & RADEON_IS_PCI)
  3621. r100_pci_gart_fini(rdev);
  3622. rdev->accel_working = false;
  3623. }
  3624. return 0;
  3625. }