vmx.c 113 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. *
  14. * This work is licensed under the terms of the GNU GPL, version 2. See
  15. * the COPYING file in the top-level directory.
  16. *
  17. */
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include <linux/kvm_host.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/mm.h>
  24. #include <linux/highmem.h>
  25. #include <linux/sched.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/ftrace_event.h>
  28. #include <linux/slab.h>
  29. #include <linux/tboot.h>
  30. #include "kvm_cache_regs.h"
  31. #include "x86.h"
  32. #include <asm/io.h>
  33. #include <asm/desc.h>
  34. #include <asm/vmx.h>
  35. #include <asm/virtext.h>
  36. #include <asm/mce.h>
  37. #include <asm/i387.h>
  38. #include <asm/xcr.h>
  39. #include "trace.h"
  40. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  41. MODULE_AUTHOR("Qumranet");
  42. MODULE_LICENSE("GPL");
  43. static int __read_mostly bypass_guest_pf = 1;
  44. module_param(bypass_guest_pf, bool, S_IRUGO);
  45. static int __read_mostly enable_vpid = 1;
  46. module_param_named(vpid, enable_vpid, bool, 0444);
  47. static int __read_mostly flexpriority_enabled = 1;
  48. module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
  49. static int __read_mostly enable_ept = 1;
  50. module_param_named(ept, enable_ept, bool, S_IRUGO);
  51. static int __read_mostly enable_unrestricted_guest = 1;
  52. module_param_named(unrestricted_guest,
  53. enable_unrestricted_guest, bool, S_IRUGO);
  54. static int __read_mostly emulate_invalid_guest_state = 0;
  55. module_param(emulate_invalid_guest_state, bool, S_IRUGO);
  56. static int __read_mostly vmm_exclusive = 1;
  57. module_param(vmm_exclusive, bool, S_IRUGO);
  58. #define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
  59. (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
  60. #define KVM_GUEST_CR0_MASK \
  61. (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  62. #define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
  63. (X86_CR0_WP | X86_CR0_NE)
  64. #define KVM_VM_CR0_ALWAYS_ON \
  65. (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  66. #define KVM_CR4_GUEST_OWNED_BITS \
  67. (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
  68. | X86_CR4_OSXMMEXCPT)
  69. #define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
  70. #define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
  71. #define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
  72. /*
  73. * These 2 parameters are used to config the controls for Pause-Loop Exiting:
  74. * ple_gap: upper bound on the amount of time between two successive
  75. * executions of PAUSE in a loop. Also indicate if ple enabled.
  76. * According to test, this time is usually small than 41 cycles.
  77. * ple_window: upper bound on the amount of time a guest is allowed to execute
  78. * in a PAUSE loop. Tests indicate that most spinlocks are held for
  79. * less than 2^12 cycles
  80. * Time is measured based on a counter that runs at the same rate as the TSC,
  81. * refer SDM volume 3b section 21.6.13 & 22.1.3.
  82. */
  83. #define KVM_VMX_DEFAULT_PLE_GAP 41
  84. #define KVM_VMX_DEFAULT_PLE_WINDOW 4096
  85. static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
  86. module_param(ple_gap, int, S_IRUGO);
  87. static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
  88. module_param(ple_window, int, S_IRUGO);
  89. #define NR_AUTOLOAD_MSRS 1
  90. struct vmcs {
  91. u32 revision_id;
  92. u32 abort;
  93. char data[0];
  94. };
  95. struct shared_msr_entry {
  96. unsigned index;
  97. u64 data;
  98. u64 mask;
  99. };
  100. struct vcpu_vmx {
  101. struct kvm_vcpu vcpu;
  102. struct list_head local_vcpus_link;
  103. unsigned long host_rsp;
  104. int launched;
  105. u8 fail;
  106. u32 idt_vectoring_info;
  107. struct shared_msr_entry *guest_msrs;
  108. int nmsrs;
  109. int save_nmsrs;
  110. #ifdef CONFIG_X86_64
  111. u64 msr_host_kernel_gs_base;
  112. u64 msr_guest_kernel_gs_base;
  113. #endif
  114. struct vmcs *vmcs;
  115. struct msr_autoload {
  116. unsigned nr;
  117. struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
  118. struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
  119. } msr_autoload;
  120. struct {
  121. int loaded;
  122. u16 fs_sel, gs_sel, ldt_sel;
  123. int gs_ldt_reload_needed;
  124. int fs_reload_needed;
  125. } host_state;
  126. struct {
  127. int vm86_active;
  128. ulong save_rflags;
  129. struct kvm_save_segment {
  130. u16 selector;
  131. unsigned long base;
  132. u32 limit;
  133. u32 ar;
  134. } tr, es, ds, fs, gs;
  135. struct {
  136. bool pending;
  137. u8 vector;
  138. unsigned rip;
  139. } irq;
  140. } rmode;
  141. int vpid;
  142. bool emulation_required;
  143. /* Support for vnmi-less CPUs */
  144. int soft_vnmi_blocked;
  145. ktime_t entry_time;
  146. s64 vnmi_blocked_time;
  147. u32 exit_reason;
  148. bool rdtscp_enabled;
  149. };
  150. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  151. {
  152. return container_of(vcpu, struct vcpu_vmx, vcpu);
  153. }
  154. static int init_rmode(struct kvm *kvm);
  155. static u64 construct_eptp(unsigned long root_hpa);
  156. static void kvm_cpu_vmxon(u64 addr);
  157. static void kvm_cpu_vmxoff(void);
  158. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  159. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  160. static DEFINE_PER_CPU(struct list_head, vcpus_on_cpu);
  161. static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
  162. static unsigned long *vmx_io_bitmap_a;
  163. static unsigned long *vmx_io_bitmap_b;
  164. static unsigned long *vmx_msr_bitmap_legacy;
  165. static unsigned long *vmx_msr_bitmap_longmode;
  166. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  167. static DEFINE_SPINLOCK(vmx_vpid_lock);
  168. static struct vmcs_config {
  169. int size;
  170. int order;
  171. u32 revision_id;
  172. u32 pin_based_exec_ctrl;
  173. u32 cpu_based_exec_ctrl;
  174. u32 cpu_based_2nd_exec_ctrl;
  175. u32 vmexit_ctrl;
  176. u32 vmentry_ctrl;
  177. } vmcs_config;
  178. static struct vmx_capability {
  179. u32 ept;
  180. u32 vpid;
  181. } vmx_capability;
  182. #define VMX_SEGMENT_FIELD(seg) \
  183. [VCPU_SREG_##seg] = { \
  184. .selector = GUEST_##seg##_SELECTOR, \
  185. .base = GUEST_##seg##_BASE, \
  186. .limit = GUEST_##seg##_LIMIT, \
  187. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  188. }
  189. static struct kvm_vmx_segment_field {
  190. unsigned selector;
  191. unsigned base;
  192. unsigned limit;
  193. unsigned ar_bytes;
  194. } kvm_vmx_segment_fields[] = {
  195. VMX_SEGMENT_FIELD(CS),
  196. VMX_SEGMENT_FIELD(DS),
  197. VMX_SEGMENT_FIELD(ES),
  198. VMX_SEGMENT_FIELD(FS),
  199. VMX_SEGMENT_FIELD(GS),
  200. VMX_SEGMENT_FIELD(SS),
  201. VMX_SEGMENT_FIELD(TR),
  202. VMX_SEGMENT_FIELD(LDTR),
  203. };
  204. static u64 host_efer;
  205. static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
  206. /*
  207. * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
  208. * away by decrementing the array size.
  209. */
  210. static const u32 vmx_msr_index[] = {
  211. #ifdef CONFIG_X86_64
  212. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
  213. #endif
  214. MSR_EFER, MSR_TSC_AUX, MSR_STAR,
  215. };
  216. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  217. static inline bool is_page_fault(u32 intr_info)
  218. {
  219. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  220. INTR_INFO_VALID_MASK)) ==
  221. (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  222. }
  223. static inline bool is_no_device(u32 intr_info)
  224. {
  225. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  226. INTR_INFO_VALID_MASK)) ==
  227. (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  228. }
  229. static inline bool is_invalid_opcode(u32 intr_info)
  230. {
  231. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  232. INTR_INFO_VALID_MASK)) ==
  233. (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  234. }
  235. static inline bool is_external_interrupt(u32 intr_info)
  236. {
  237. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  238. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  239. }
  240. static inline bool is_machine_check(u32 intr_info)
  241. {
  242. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  243. INTR_INFO_VALID_MASK)) ==
  244. (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
  245. }
  246. static inline bool cpu_has_vmx_msr_bitmap(void)
  247. {
  248. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
  249. }
  250. static inline bool cpu_has_vmx_tpr_shadow(void)
  251. {
  252. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
  253. }
  254. static inline bool vm_need_tpr_shadow(struct kvm *kvm)
  255. {
  256. return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
  257. }
  258. static inline bool cpu_has_secondary_exec_ctrls(void)
  259. {
  260. return vmcs_config.cpu_based_exec_ctrl &
  261. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  262. }
  263. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  264. {
  265. return vmcs_config.cpu_based_2nd_exec_ctrl &
  266. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  267. }
  268. static inline bool cpu_has_vmx_flexpriority(void)
  269. {
  270. return cpu_has_vmx_tpr_shadow() &&
  271. cpu_has_vmx_virtualize_apic_accesses();
  272. }
  273. static inline bool cpu_has_vmx_ept_execute_only(void)
  274. {
  275. return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
  276. }
  277. static inline bool cpu_has_vmx_eptp_uncacheable(void)
  278. {
  279. return vmx_capability.ept & VMX_EPTP_UC_BIT;
  280. }
  281. static inline bool cpu_has_vmx_eptp_writeback(void)
  282. {
  283. return vmx_capability.ept & VMX_EPTP_WB_BIT;
  284. }
  285. static inline bool cpu_has_vmx_ept_2m_page(void)
  286. {
  287. return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
  288. }
  289. static inline bool cpu_has_vmx_ept_1g_page(void)
  290. {
  291. return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
  292. }
  293. static inline bool cpu_has_vmx_ept_4levels(void)
  294. {
  295. return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
  296. }
  297. static inline bool cpu_has_vmx_invept_individual_addr(void)
  298. {
  299. return vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT;
  300. }
  301. static inline bool cpu_has_vmx_invept_context(void)
  302. {
  303. return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
  304. }
  305. static inline bool cpu_has_vmx_invept_global(void)
  306. {
  307. return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
  308. }
  309. static inline bool cpu_has_vmx_invvpid_single(void)
  310. {
  311. return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
  312. }
  313. static inline bool cpu_has_vmx_invvpid_global(void)
  314. {
  315. return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
  316. }
  317. static inline bool cpu_has_vmx_ept(void)
  318. {
  319. return vmcs_config.cpu_based_2nd_exec_ctrl &
  320. SECONDARY_EXEC_ENABLE_EPT;
  321. }
  322. static inline bool cpu_has_vmx_unrestricted_guest(void)
  323. {
  324. return vmcs_config.cpu_based_2nd_exec_ctrl &
  325. SECONDARY_EXEC_UNRESTRICTED_GUEST;
  326. }
  327. static inline bool cpu_has_vmx_ple(void)
  328. {
  329. return vmcs_config.cpu_based_2nd_exec_ctrl &
  330. SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  331. }
  332. static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
  333. {
  334. return flexpriority_enabled && irqchip_in_kernel(kvm);
  335. }
  336. static inline bool cpu_has_vmx_vpid(void)
  337. {
  338. return vmcs_config.cpu_based_2nd_exec_ctrl &
  339. SECONDARY_EXEC_ENABLE_VPID;
  340. }
  341. static inline bool cpu_has_vmx_rdtscp(void)
  342. {
  343. return vmcs_config.cpu_based_2nd_exec_ctrl &
  344. SECONDARY_EXEC_RDTSCP;
  345. }
  346. static inline bool cpu_has_virtual_nmis(void)
  347. {
  348. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  349. }
  350. static inline bool cpu_has_vmx_wbinvd_exit(void)
  351. {
  352. return vmcs_config.cpu_based_2nd_exec_ctrl &
  353. SECONDARY_EXEC_WBINVD_EXITING;
  354. }
  355. static inline bool report_flexpriority(void)
  356. {
  357. return flexpriority_enabled;
  358. }
  359. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  360. {
  361. int i;
  362. for (i = 0; i < vmx->nmsrs; ++i)
  363. if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
  364. return i;
  365. return -1;
  366. }
  367. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  368. {
  369. struct {
  370. u64 vpid : 16;
  371. u64 rsvd : 48;
  372. u64 gva;
  373. } operand = { vpid, 0, gva };
  374. asm volatile (__ex(ASM_VMX_INVVPID)
  375. /* CF==1 or ZF==1 --> rc = -1 */
  376. "; ja 1f ; ud2 ; 1:"
  377. : : "a"(&operand), "c"(ext) : "cc", "memory");
  378. }
  379. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  380. {
  381. struct {
  382. u64 eptp, gpa;
  383. } operand = {eptp, gpa};
  384. asm volatile (__ex(ASM_VMX_INVEPT)
  385. /* CF==1 or ZF==1 --> rc = -1 */
  386. "; ja 1f ; ud2 ; 1:\n"
  387. : : "a" (&operand), "c" (ext) : "cc", "memory");
  388. }
  389. static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  390. {
  391. int i;
  392. i = __find_msr_index(vmx, msr);
  393. if (i >= 0)
  394. return &vmx->guest_msrs[i];
  395. return NULL;
  396. }
  397. static void vmcs_clear(struct vmcs *vmcs)
  398. {
  399. u64 phys_addr = __pa(vmcs);
  400. u8 error;
  401. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  402. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  403. : "cc", "memory");
  404. if (error)
  405. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  406. vmcs, phys_addr);
  407. }
  408. static void vmcs_load(struct vmcs *vmcs)
  409. {
  410. u64 phys_addr = __pa(vmcs);
  411. u8 error;
  412. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  413. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  414. : "cc", "memory");
  415. if (error)
  416. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  417. vmcs, phys_addr);
  418. }
  419. static void __vcpu_clear(void *arg)
  420. {
  421. struct vcpu_vmx *vmx = arg;
  422. int cpu = raw_smp_processor_id();
  423. if (vmx->vcpu.cpu == cpu)
  424. vmcs_clear(vmx->vmcs);
  425. if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
  426. per_cpu(current_vmcs, cpu) = NULL;
  427. rdtscll(vmx->vcpu.arch.host_tsc);
  428. list_del(&vmx->local_vcpus_link);
  429. vmx->vcpu.cpu = -1;
  430. vmx->launched = 0;
  431. }
  432. static void vcpu_clear(struct vcpu_vmx *vmx)
  433. {
  434. if (vmx->vcpu.cpu == -1)
  435. return;
  436. smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 1);
  437. }
  438. static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
  439. {
  440. if (vmx->vpid == 0)
  441. return;
  442. if (cpu_has_vmx_invvpid_single())
  443. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  444. }
  445. static inline void vpid_sync_vcpu_global(void)
  446. {
  447. if (cpu_has_vmx_invvpid_global())
  448. __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
  449. }
  450. static inline void vpid_sync_context(struct vcpu_vmx *vmx)
  451. {
  452. if (cpu_has_vmx_invvpid_single())
  453. vpid_sync_vcpu_single(vmx);
  454. else
  455. vpid_sync_vcpu_global();
  456. }
  457. static inline void ept_sync_global(void)
  458. {
  459. if (cpu_has_vmx_invept_global())
  460. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  461. }
  462. static inline void ept_sync_context(u64 eptp)
  463. {
  464. if (enable_ept) {
  465. if (cpu_has_vmx_invept_context())
  466. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  467. else
  468. ept_sync_global();
  469. }
  470. }
  471. static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
  472. {
  473. if (enable_ept) {
  474. if (cpu_has_vmx_invept_individual_addr())
  475. __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
  476. eptp, gpa);
  477. else
  478. ept_sync_context(eptp);
  479. }
  480. }
  481. static unsigned long vmcs_readl(unsigned long field)
  482. {
  483. unsigned long value;
  484. asm volatile (__ex(ASM_VMX_VMREAD_RDX_RAX)
  485. : "=a"(value) : "d"(field) : "cc");
  486. return value;
  487. }
  488. static u16 vmcs_read16(unsigned long field)
  489. {
  490. return vmcs_readl(field);
  491. }
  492. static u32 vmcs_read32(unsigned long field)
  493. {
  494. return vmcs_readl(field);
  495. }
  496. static u64 vmcs_read64(unsigned long field)
  497. {
  498. #ifdef CONFIG_X86_64
  499. return vmcs_readl(field);
  500. #else
  501. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  502. #endif
  503. }
  504. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  505. {
  506. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  507. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  508. dump_stack();
  509. }
  510. static void vmcs_writel(unsigned long field, unsigned long value)
  511. {
  512. u8 error;
  513. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  514. : "=q"(error) : "a"(value), "d"(field) : "cc");
  515. if (unlikely(error))
  516. vmwrite_error(field, value);
  517. }
  518. static void vmcs_write16(unsigned long field, u16 value)
  519. {
  520. vmcs_writel(field, value);
  521. }
  522. static void vmcs_write32(unsigned long field, u32 value)
  523. {
  524. vmcs_writel(field, value);
  525. }
  526. static void vmcs_write64(unsigned long field, u64 value)
  527. {
  528. vmcs_writel(field, value);
  529. #ifndef CONFIG_X86_64
  530. asm volatile ("");
  531. vmcs_writel(field+1, value >> 32);
  532. #endif
  533. }
  534. static void vmcs_clear_bits(unsigned long field, u32 mask)
  535. {
  536. vmcs_writel(field, vmcs_readl(field) & ~mask);
  537. }
  538. static void vmcs_set_bits(unsigned long field, u32 mask)
  539. {
  540. vmcs_writel(field, vmcs_readl(field) | mask);
  541. }
  542. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  543. {
  544. u32 eb;
  545. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
  546. (1u << NM_VECTOR) | (1u << DB_VECTOR);
  547. if ((vcpu->guest_debug &
  548. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
  549. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
  550. eb |= 1u << BP_VECTOR;
  551. if (to_vmx(vcpu)->rmode.vm86_active)
  552. eb = ~0;
  553. if (enable_ept)
  554. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  555. if (vcpu->fpu_active)
  556. eb &= ~(1u << NM_VECTOR);
  557. vmcs_write32(EXCEPTION_BITMAP, eb);
  558. }
  559. static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
  560. {
  561. unsigned i;
  562. struct msr_autoload *m = &vmx->msr_autoload;
  563. for (i = 0; i < m->nr; ++i)
  564. if (m->guest[i].index == msr)
  565. break;
  566. if (i == m->nr)
  567. return;
  568. --m->nr;
  569. m->guest[i] = m->guest[m->nr];
  570. m->host[i] = m->host[m->nr];
  571. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  572. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  573. }
  574. static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
  575. u64 guest_val, u64 host_val)
  576. {
  577. unsigned i;
  578. struct msr_autoload *m = &vmx->msr_autoload;
  579. for (i = 0; i < m->nr; ++i)
  580. if (m->guest[i].index == msr)
  581. break;
  582. if (i == m->nr) {
  583. ++m->nr;
  584. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  585. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  586. }
  587. m->guest[i].index = msr;
  588. m->guest[i].value = guest_val;
  589. m->host[i].index = msr;
  590. m->host[i].value = host_val;
  591. }
  592. static void reload_tss(void)
  593. {
  594. /*
  595. * VT restores TR but not its size. Useless.
  596. */
  597. struct desc_ptr gdt;
  598. struct desc_struct *descs;
  599. native_store_gdt(&gdt);
  600. descs = (void *)gdt.address;
  601. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  602. load_TR_desc();
  603. }
  604. static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
  605. {
  606. u64 guest_efer;
  607. u64 ignore_bits;
  608. guest_efer = vmx->vcpu.arch.efer;
  609. /*
  610. * NX is emulated; LMA and LME handled by hardware; SCE meaninless
  611. * outside long mode
  612. */
  613. ignore_bits = EFER_NX | EFER_SCE;
  614. #ifdef CONFIG_X86_64
  615. ignore_bits |= EFER_LMA | EFER_LME;
  616. /* SCE is meaningful only in long mode on Intel */
  617. if (guest_efer & EFER_LMA)
  618. ignore_bits &= ~(u64)EFER_SCE;
  619. #endif
  620. guest_efer &= ~ignore_bits;
  621. guest_efer |= host_efer & ignore_bits;
  622. vmx->guest_msrs[efer_offset].data = guest_efer;
  623. vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
  624. clear_atomic_switch_msr(vmx, MSR_EFER);
  625. /* On ept, can't emulate nx, and must switch nx atomically */
  626. if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
  627. guest_efer = vmx->vcpu.arch.efer;
  628. if (!(guest_efer & EFER_LMA))
  629. guest_efer &= ~EFER_LME;
  630. add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
  631. return false;
  632. }
  633. return true;
  634. }
  635. static unsigned long segment_base(u16 selector)
  636. {
  637. struct desc_ptr gdt;
  638. struct desc_struct *d;
  639. unsigned long table_base;
  640. unsigned long v;
  641. if (!(selector & ~3))
  642. return 0;
  643. native_store_gdt(&gdt);
  644. table_base = gdt.address;
  645. if (selector & 4) { /* from ldt */
  646. u16 ldt_selector = kvm_read_ldt();
  647. if (!(ldt_selector & ~3))
  648. return 0;
  649. table_base = segment_base(ldt_selector);
  650. }
  651. d = (struct desc_struct *)(table_base + (selector & ~7));
  652. v = get_desc_base(d);
  653. #ifdef CONFIG_X86_64
  654. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  655. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  656. #endif
  657. return v;
  658. }
  659. static inline unsigned long kvm_read_tr_base(void)
  660. {
  661. u16 tr;
  662. asm("str %0" : "=g"(tr));
  663. return segment_base(tr);
  664. }
  665. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  666. {
  667. struct vcpu_vmx *vmx = to_vmx(vcpu);
  668. int i;
  669. if (vmx->host_state.loaded)
  670. return;
  671. vmx->host_state.loaded = 1;
  672. /*
  673. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  674. * allow segment selectors with cpl > 0 or ti == 1.
  675. */
  676. vmx->host_state.ldt_sel = kvm_read_ldt();
  677. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  678. savesegment(fs, vmx->host_state.fs_sel);
  679. if (!(vmx->host_state.fs_sel & 7)) {
  680. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  681. vmx->host_state.fs_reload_needed = 0;
  682. } else {
  683. vmcs_write16(HOST_FS_SELECTOR, 0);
  684. vmx->host_state.fs_reload_needed = 1;
  685. }
  686. savesegment(gs, vmx->host_state.gs_sel);
  687. if (!(vmx->host_state.gs_sel & 7))
  688. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  689. else {
  690. vmcs_write16(HOST_GS_SELECTOR, 0);
  691. vmx->host_state.gs_ldt_reload_needed = 1;
  692. }
  693. #ifdef CONFIG_X86_64
  694. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  695. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  696. #else
  697. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  698. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  699. #endif
  700. #ifdef CONFIG_X86_64
  701. if (is_long_mode(&vmx->vcpu)) {
  702. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  703. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  704. }
  705. #endif
  706. for (i = 0; i < vmx->save_nmsrs; ++i)
  707. kvm_set_shared_msr(vmx->guest_msrs[i].index,
  708. vmx->guest_msrs[i].data,
  709. vmx->guest_msrs[i].mask);
  710. }
  711. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  712. {
  713. if (!vmx->host_state.loaded)
  714. return;
  715. ++vmx->vcpu.stat.host_state_reload;
  716. vmx->host_state.loaded = 0;
  717. if (vmx->host_state.fs_reload_needed)
  718. loadsegment(fs, vmx->host_state.fs_sel);
  719. if (vmx->host_state.gs_ldt_reload_needed) {
  720. kvm_load_ldt(vmx->host_state.ldt_sel);
  721. #ifdef CONFIG_X86_64
  722. load_gs_index(vmx->host_state.gs_sel);
  723. wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gs);
  724. #else
  725. loadsegment(gs, vmx->host_state.gs_sel);
  726. #endif
  727. }
  728. reload_tss();
  729. #ifdef CONFIG_X86_64
  730. if (is_long_mode(&vmx->vcpu)) {
  731. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  732. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  733. }
  734. #endif
  735. if (current_thread_info()->status & TS_USEDFPU)
  736. clts();
  737. load_gdt(&__get_cpu_var(host_gdt));
  738. }
  739. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  740. {
  741. preempt_disable();
  742. __vmx_load_host_state(vmx);
  743. preempt_enable();
  744. }
  745. /*
  746. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  747. * vcpu mutex is already taken.
  748. */
  749. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  750. {
  751. struct vcpu_vmx *vmx = to_vmx(vcpu);
  752. u64 tsc_this, delta, new_offset;
  753. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  754. if (!vmm_exclusive)
  755. kvm_cpu_vmxon(phys_addr);
  756. else if (vcpu->cpu != cpu)
  757. vcpu_clear(vmx);
  758. if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
  759. per_cpu(current_vmcs, cpu) = vmx->vmcs;
  760. vmcs_load(vmx->vmcs);
  761. }
  762. if (vcpu->cpu != cpu) {
  763. struct desc_ptr dt;
  764. unsigned long sysenter_esp;
  765. kvm_migrate_timers(vcpu);
  766. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  767. local_irq_disable();
  768. list_add(&vmx->local_vcpus_link,
  769. &per_cpu(vcpus_on_cpu, cpu));
  770. local_irq_enable();
  771. vcpu->cpu = cpu;
  772. /*
  773. * Linux uses per-cpu TSS and GDT, so set these when switching
  774. * processors.
  775. */
  776. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  777. native_store_gdt(&dt);
  778. vmcs_writel(HOST_GDTR_BASE, dt.address); /* 22.2.4 */
  779. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  780. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  781. /*
  782. * Make sure the time stamp counter is monotonous.
  783. */
  784. rdtscll(tsc_this);
  785. if (tsc_this < vcpu->arch.host_tsc) {
  786. delta = vcpu->arch.host_tsc - tsc_this;
  787. new_offset = vmcs_read64(TSC_OFFSET) + delta;
  788. vmcs_write64(TSC_OFFSET, new_offset);
  789. }
  790. }
  791. }
  792. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  793. {
  794. __vmx_load_host_state(to_vmx(vcpu));
  795. if (!vmm_exclusive) {
  796. __vcpu_clear(to_vmx(vcpu));
  797. kvm_cpu_vmxoff();
  798. }
  799. }
  800. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  801. {
  802. ulong cr0;
  803. if (vcpu->fpu_active)
  804. return;
  805. vcpu->fpu_active = 1;
  806. cr0 = vmcs_readl(GUEST_CR0);
  807. cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
  808. cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
  809. vmcs_writel(GUEST_CR0, cr0);
  810. update_exception_bitmap(vcpu);
  811. vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
  812. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  813. }
  814. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
  815. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  816. {
  817. vmx_decache_cr0_guest_bits(vcpu);
  818. vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
  819. update_exception_bitmap(vcpu);
  820. vcpu->arch.cr0_guest_owned_bits = 0;
  821. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  822. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  823. }
  824. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  825. {
  826. unsigned long rflags, save_rflags;
  827. rflags = vmcs_readl(GUEST_RFLAGS);
  828. if (to_vmx(vcpu)->rmode.vm86_active) {
  829. rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  830. save_rflags = to_vmx(vcpu)->rmode.save_rflags;
  831. rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  832. }
  833. return rflags;
  834. }
  835. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  836. {
  837. if (to_vmx(vcpu)->rmode.vm86_active) {
  838. to_vmx(vcpu)->rmode.save_rflags = rflags;
  839. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  840. }
  841. vmcs_writel(GUEST_RFLAGS, rflags);
  842. }
  843. static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  844. {
  845. u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  846. int ret = 0;
  847. if (interruptibility & GUEST_INTR_STATE_STI)
  848. ret |= KVM_X86_SHADOW_INT_STI;
  849. if (interruptibility & GUEST_INTR_STATE_MOV_SS)
  850. ret |= KVM_X86_SHADOW_INT_MOV_SS;
  851. return ret & mask;
  852. }
  853. static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  854. {
  855. u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  856. u32 interruptibility = interruptibility_old;
  857. interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
  858. if (mask & KVM_X86_SHADOW_INT_MOV_SS)
  859. interruptibility |= GUEST_INTR_STATE_MOV_SS;
  860. else if (mask & KVM_X86_SHADOW_INT_STI)
  861. interruptibility |= GUEST_INTR_STATE_STI;
  862. if ((interruptibility != interruptibility_old))
  863. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
  864. }
  865. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  866. {
  867. unsigned long rip;
  868. rip = kvm_rip_read(vcpu);
  869. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  870. kvm_rip_write(vcpu, rip);
  871. /* skipping an emulated instruction also counts */
  872. vmx_set_interrupt_shadow(vcpu, 0);
  873. }
  874. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  875. bool has_error_code, u32 error_code,
  876. bool reinject)
  877. {
  878. struct vcpu_vmx *vmx = to_vmx(vcpu);
  879. u32 intr_info = nr | INTR_INFO_VALID_MASK;
  880. if (has_error_code) {
  881. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  882. intr_info |= INTR_INFO_DELIVER_CODE_MASK;
  883. }
  884. if (vmx->rmode.vm86_active) {
  885. vmx->rmode.irq.pending = true;
  886. vmx->rmode.irq.vector = nr;
  887. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  888. if (kvm_exception_is_soft(nr))
  889. vmx->rmode.irq.rip +=
  890. vmx->vcpu.arch.event_exit_inst_len;
  891. intr_info |= INTR_TYPE_SOFT_INTR;
  892. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  893. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  894. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  895. return;
  896. }
  897. if (kvm_exception_is_soft(nr)) {
  898. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  899. vmx->vcpu.arch.event_exit_inst_len);
  900. intr_info |= INTR_TYPE_SOFT_EXCEPTION;
  901. } else
  902. intr_info |= INTR_TYPE_HARD_EXCEPTION;
  903. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  904. }
  905. static bool vmx_rdtscp_supported(void)
  906. {
  907. return cpu_has_vmx_rdtscp();
  908. }
  909. /*
  910. * Swap MSR entry in host/guest MSR entry array.
  911. */
  912. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  913. {
  914. struct shared_msr_entry tmp;
  915. tmp = vmx->guest_msrs[to];
  916. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  917. vmx->guest_msrs[from] = tmp;
  918. }
  919. /*
  920. * Set up the vmcs to automatically save and restore system
  921. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  922. * mode, as fiddling with msrs is very expensive.
  923. */
  924. static void setup_msrs(struct vcpu_vmx *vmx)
  925. {
  926. int save_nmsrs, index;
  927. unsigned long *msr_bitmap;
  928. vmx_load_host_state(vmx);
  929. save_nmsrs = 0;
  930. #ifdef CONFIG_X86_64
  931. if (is_long_mode(&vmx->vcpu)) {
  932. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  933. if (index >= 0)
  934. move_msr_up(vmx, index, save_nmsrs++);
  935. index = __find_msr_index(vmx, MSR_LSTAR);
  936. if (index >= 0)
  937. move_msr_up(vmx, index, save_nmsrs++);
  938. index = __find_msr_index(vmx, MSR_CSTAR);
  939. if (index >= 0)
  940. move_msr_up(vmx, index, save_nmsrs++);
  941. index = __find_msr_index(vmx, MSR_TSC_AUX);
  942. if (index >= 0 && vmx->rdtscp_enabled)
  943. move_msr_up(vmx, index, save_nmsrs++);
  944. /*
  945. * MSR_STAR is only needed on long mode guests, and only
  946. * if efer.sce is enabled.
  947. */
  948. index = __find_msr_index(vmx, MSR_STAR);
  949. if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
  950. move_msr_up(vmx, index, save_nmsrs++);
  951. }
  952. #endif
  953. index = __find_msr_index(vmx, MSR_EFER);
  954. if (index >= 0 && update_transition_efer(vmx, index))
  955. move_msr_up(vmx, index, save_nmsrs++);
  956. vmx->save_nmsrs = save_nmsrs;
  957. if (cpu_has_vmx_msr_bitmap()) {
  958. if (is_long_mode(&vmx->vcpu))
  959. msr_bitmap = vmx_msr_bitmap_longmode;
  960. else
  961. msr_bitmap = vmx_msr_bitmap_legacy;
  962. vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
  963. }
  964. }
  965. /*
  966. * reads and returns guest's timestamp counter "register"
  967. * guest_tsc = host_tsc + tsc_offset -- 21.3
  968. */
  969. static u64 guest_read_tsc(void)
  970. {
  971. u64 host_tsc, tsc_offset;
  972. rdtscll(host_tsc);
  973. tsc_offset = vmcs_read64(TSC_OFFSET);
  974. return host_tsc + tsc_offset;
  975. }
  976. /*
  977. * writes 'guest_tsc' into guest's timestamp counter "register"
  978. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  979. */
  980. static void guest_write_tsc(u64 guest_tsc, u64 host_tsc)
  981. {
  982. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  983. }
  984. /*
  985. * Reads an msr value (of 'msr_index') into 'pdata'.
  986. * Returns 0 on success, non-0 otherwise.
  987. * Assumes vcpu_load() was already called.
  988. */
  989. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  990. {
  991. u64 data;
  992. struct shared_msr_entry *msr;
  993. if (!pdata) {
  994. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  995. return -EINVAL;
  996. }
  997. switch (msr_index) {
  998. #ifdef CONFIG_X86_64
  999. case MSR_FS_BASE:
  1000. data = vmcs_readl(GUEST_FS_BASE);
  1001. break;
  1002. case MSR_GS_BASE:
  1003. data = vmcs_readl(GUEST_GS_BASE);
  1004. break;
  1005. case MSR_KERNEL_GS_BASE:
  1006. vmx_load_host_state(to_vmx(vcpu));
  1007. data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
  1008. break;
  1009. #endif
  1010. case MSR_EFER:
  1011. return kvm_get_msr_common(vcpu, msr_index, pdata);
  1012. case MSR_IA32_TSC:
  1013. data = guest_read_tsc();
  1014. break;
  1015. case MSR_IA32_SYSENTER_CS:
  1016. data = vmcs_read32(GUEST_SYSENTER_CS);
  1017. break;
  1018. case MSR_IA32_SYSENTER_EIP:
  1019. data = vmcs_readl(GUEST_SYSENTER_EIP);
  1020. break;
  1021. case MSR_IA32_SYSENTER_ESP:
  1022. data = vmcs_readl(GUEST_SYSENTER_ESP);
  1023. break;
  1024. case MSR_TSC_AUX:
  1025. if (!to_vmx(vcpu)->rdtscp_enabled)
  1026. return 1;
  1027. /* Otherwise falls through */
  1028. default:
  1029. vmx_load_host_state(to_vmx(vcpu));
  1030. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  1031. if (msr) {
  1032. vmx_load_host_state(to_vmx(vcpu));
  1033. data = msr->data;
  1034. break;
  1035. }
  1036. return kvm_get_msr_common(vcpu, msr_index, pdata);
  1037. }
  1038. *pdata = data;
  1039. return 0;
  1040. }
  1041. /*
  1042. * Writes msr value into into the appropriate "register".
  1043. * Returns 0 on success, non-0 otherwise.
  1044. * Assumes vcpu_load() was already called.
  1045. */
  1046. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  1047. {
  1048. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1049. struct shared_msr_entry *msr;
  1050. u64 host_tsc;
  1051. int ret = 0;
  1052. switch (msr_index) {
  1053. case MSR_EFER:
  1054. vmx_load_host_state(vmx);
  1055. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1056. break;
  1057. #ifdef CONFIG_X86_64
  1058. case MSR_FS_BASE:
  1059. vmcs_writel(GUEST_FS_BASE, data);
  1060. break;
  1061. case MSR_GS_BASE:
  1062. vmcs_writel(GUEST_GS_BASE, data);
  1063. break;
  1064. case MSR_KERNEL_GS_BASE:
  1065. vmx_load_host_state(vmx);
  1066. vmx->msr_guest_kernel_gs_base = data;
  1067. break;
  1068. #endif
  1069. case MSR_IA32_SYSENTER_CS:
  1070. vmcs_write32(GUEST_SYSENTER_CS, data);
  1071. break;
  1072. case MSR_IA32_SYSENTER_EIP:
  1073. vmcs_writel(GUEST_SYSENTER_EIP, data);
  1074. break;
  1075. case MSR_IA32_SYSENTER_ESP:
  1076. vmcs_writel(GUEST_SYSENTER_ESP, data);
  1077. break;
  1078. case MSR_IA32_TSC:
  1079. rdtscll(host_tsc);
  1080. guest_write_tsc(data, host_tsc);
  1081. break;
  1082. case MSR_IA32_CR_PAT:
  1083. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  1084. vmcs_write64(GUEST_IA32_PAT, data);
  1085. vcpu->arch.pat = data;
  1086. break;
  1087. }
  1088. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1089. break;
  1090. case MSR_TSC_AUX:
  1091. if (!vmx->rdtscp_enabled)
  1092. return 1;
  1093. /* Check reserved bit, higher 32 bits should be zero */
  1094. if ((data >> 32) != 0)
  1095. return 1;
  1096. /* Otherwise falls through */
  1097. default:
  1098. msr = find_msr_entry(vmx, msr_index);
  1099. if (msr) {
  1100. vmx_load_host_state(vmx);
  1101. msr->data = data;
  1102. break;
  1103. }
  1104. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1105. }
  1106. return ret;
  1107. }
  1108. static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  1109. {
  1110. __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
  1111. switch (reg) {
  1112. case VCPU_REGS_RSP:
  1113. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  1114. break;
  1115. case VCPU_REGS_RIP:
  1116. vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
  1117. break;
  1118. case VCPU_EXREG_PDPTR:
  1119. if (enable_ept)
  1120. ept_save_pdptrs(vcpu);
  1121. break;
  1122. default:
  1123. break;
  1124. }
  1125. }
  1126. static void set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
  1127. {
  1128. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
  1129. vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]);
  1130. else
  1131. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  1132. update_exception_bitmap(vcpu);
  1133. }
  1134. static __init int cpu_has_kvm_support(void)
  1135. {
  1136. return cpu_has_vmx();
  1137. }
  1138. static __init int vmx_disabled_by_bios(void)
  1139. {
  1140. u64 msr;
  1141. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  1142. if (msr & FEATURE_CONTROL_LOCKED) {
  1143. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  1144. && tboot_enabled())
  1145. return 1;
  1146. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  1147. && !tboot_enabled())
  1148. return 1;
  1149. }
  1150. return 0;
  1151. /* locked but not enabled */
  1152. }
  1153. static void kvm_cpu_vmxon(u64 addr)
  1154. {
  1155. asm volatile (ASM_VMX_VMXON_RAX
  1156. : : "a"(&addr), "m"(addr)
  1157. : "memory", "cc");
  1158. }
  1159. static int hardware_enable(void *garbage)
  1160. {
  1161. int cpu = raw_smp_processor_id();
  1162. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  1163. u64 old, test_bits;
  1164. if (read_cr4() & X86_CR4_VMXE)
  1165. return -EBUSY;
  1166. INIT_LIST_HEAD(&per_cpu(vcpus_on_cpu, cpu));
  1167. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  1168. test_bits = FEATURE_CONTROL_LOCKED;
  1169. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
  1170. if (tboot_enabled())
  1171. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
  1172. if ((old & test_bits) != test_bits) {
  1173. /* enable and lock */
  1174. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
  1175. }
  1176. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  1177. if (vmm_exclusive) {
  1178. kvm_cpu_vmxon(phys_addr);
  1179. ept_sync_global();
  1180. }
  1181. store_gdt(&__get_cpu_var(host_gdt));
  1182. return 0;
  1183. }
  1184. static void vmclear_local_vcpus(void)
  1185. {
  1186. int cpu = raw_smp_processor_id();
  1187. struct vcpu_vmx *vmx, *n;
  1188. list_for_each_entry_safe(vmx, n, &per_cpu(vcpus_on_cpu, cpu),
  1189. local_vcpus_link)
  1190. __vcpu_clear(vmx);
  1191. }
  1192. /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
  1193. * tricks.
  1194. */
  1195. static void kvm_cpu_vmxoff(void)
  1196. {
  1197. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  1198. }
  1199. static void hardware_disable(void *garbage)
  1200. {
  1201. if (vmm_exclusive) {
  1202. vmclear_local_vcpus();
  1203. kvm_cpu_vmxoff();
  1204. }
  1205. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  1206. }
  1207. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  1208. u32 msr, u32 *result)
  1209. {
  1210. u32 vmx_msr_low, vmx_msr_high;
  1211. u32 ctl = ctl_min | ctl_opt;
  1212. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  1213. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  1214. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  1215. /* Ensure minimum (required) set of control bits are supported. */
  1216. if (ctl_min & ~ctl)
  1217. return -EIO;
  1218. *result = ctl;
  1219. return 0;
  1220. }
  1221. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  1222. {
  1223. u32 vmx_msr_low, vmx_msr_high;
  1224. u32 min, opt, min2, opt2;
  1225. u32 _pin_based_exec_control = 0;
  1226. u32 _cpu_based_exec_control = 0;
  1227. u32 _cpu_based_2nd_exec_control = 0;
  1228. u32 _vmexit_control = 0;
  1229. u32 _vmentry_control = 0;
  1230. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  1231. opt = PIN_BASED_VIRTUAL_NMIS;
  1232. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  1233. &_pin_based_exec_control) < 0)
  1234. return -EIO;
  1235. min = CPU_BASED_HLT_EXITING |
  1236. #ifdef CONFIG_X86_64
  1237. CPU_BASED_CR8_LOAD_EXITING |
  1238. CPU_BASED_CR8_STORE_EXITING |
  1239. #endif
  1240. CPU_BASED_CR3_LOAD_EXITING |
  1241. CPU_BASED_CR3_STORE_EXITING |
  1242. CPU_BASED_USE_IO_BITMAPS |
  1243. CPU_BASED_MOV_DR_EXITING |
  1244. CPU_BASED_USE_TSC_OFFSETING |
  1245. CPU_BASED_MWAIT_EXITING |
  1246. CPU_BASED_MONITOR_EXITING |
  1247. CPU_BASED_INVLPG_EXITING;
  1248. opt = CPU_BASED_TPR_SHADOW |
  1249. CPU_BASED_USE_MSR_BITMAPS |
  1250. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  1251. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  1252. &_cpu_based_exec_control) < 0)
  1253. return -EIO;
  1254. #ifdef CONFIG_X86_64
  1255. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  1256. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  1257. ~CPU_BASED_CR8_STORE_EXITING;
  1258. #endif
  1259. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  1260. min2 = 0;
  1261. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  1262. SECONDARY_EXEC_WBINVD_EXITING |
  1263. SECONDARY_EXEC_ENABLE_VPID |
  1264. SECONDARY_EXEC_ENABLE_EPT |
  1265. SECONDARY_EXEC_UNRESTRICTED_GUEST |
  1266. SECONDARY_EXEC_PAUSE_LOOP_EXITING |
  1267. SECONDARY_EXEC_RDTSCP;
  1268. if (adjust_vmx_controls(min2, opt2,
  1269. MSR_IA32_VMX_PROCBASED_CTLS2,
  1270. &_cpu_based_2nd_exec_control) < 0)
  1271. return -EIO;
  1272. }
  1273. #ifndef CONFIG_X86_64
  1274. if (!(_cpu_based_2nd_exec_control &
  1275. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  1276. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  1277. #endif
  1278. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  1279. /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
  1280. enabled */
  1281. _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
  1282. CPU_BASED_CR3_STORE_EXITING |
  1283. CPU_BASED_INVLPG_EXITING);
  1284. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  1285. vmx_capability.ept, vmx_capability.vpid);
  1286. }
  1287. min = 0;
  1288. #ifdef CONFIG_X86_64
  1289. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  1290. #endif
  1291. opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
  1292. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  1293. &_vmexit_control) < 0)
  1294. return -EIO;
  1295. min = 0;
  1296. opt = VM_ENTRY_LOAD_IA32_PAT;
  1297. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  1298. &_vmentry_control) < 0)
  1299. return -EIO;
  1300. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  1301. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  1302. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  1303. return -EIO;
  1304. #ifdef CONFIG_X86_64
  1305. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  1306. if (vmx_msr_high & (1u<<16))
  1307. return -EIO;
  1308. #endif
  1309. /* Require Write-Back (WB) memory type for VMCS accesses. */
  1310. if (((vmx_msr_high >> 18) & 15) != 6)
  1311. return -EIO;
  1312. vmcs_conf->size = vmx_msr_high & 0x1fff;
  1313. vmcs_conf->order = get_order(vmcs_config.size);
  1314. vmcs_conf->revision_id = vmx_msr_low;
  1315. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  1316. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  1317. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  1318. vmcs_conf->vmexit_ctrl = _vmexit_control;
  1319. vmcs_conf->vmentry_ctrl = _vmentry_control;
  1320. return 0;
  1321. }
  1322. static struct vmcs *alloc_vmcs_cpu(int cpu)
  1323. {
  1324. int node = cpu_to_node(cpu);
  1325. struct page *pages;
  1326. struct vmcs *vmcs;
  1327. pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
  1328. if (!pages)
  1329. return NULL;
  1330. vmcs = page_address(pages);
  1331. memset(vmcs, 0, vmcs_config.size);
  1332. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  1333. return vmcs;
  1334. }
  1335. static struct vmcs *alloc_vmcs(void)
  1336. {
  1337. return alloc_vmcs_cpu(raw_smp_processor_id());
  1338. }
  1339. static void free_vmcs(struct vmcs *vmcs)
  1340. {
  1341. free_pages((unsigned long)vmcs, vmcs_config.order);
  1342. }
  1343. static void free_kvm_area(void)
  1344. {
  1345. int cpu;
  1346. for_each_possible_cpu(cpu) {
  1347. free_vmcs(per_cpu(vmxarea, cpu));
  1348. per_cpu(vmxarea, cpu) = NULL;
  1349. }
  1350. }
  1351. static __init int alloc_kvm_area(void)
  1352. {
  1353. int cpu;
  1354. for_each_possible_cpu(cpu) {
  1355. struct vmcs *vmcs;
  1356. vmcs = alloc_vmcs_cpu(cpu);
  1357. if (!vmcs) {
  1358. free_kvm_area();
  1359. return -ENOMEM;
  1360. }
  1361. per_cpu(vmxarea, cpu) = vmcs;
  1362. }
  1363. return 0;
  1364. }
  1365. static __init int hardware_setup(void)
  1366. {
  1367. if (setup_vmcs_config(&vmcs_config) < 0)
  1368. return -EIO;
  1369. if (boot_cpu_has(X86_FEATURE_NX))
  1370. kvm_enable_efer_bits(EFER_NX);
  1371. if (!cpu_has_vmx_vpid())
  1372. enable_vpid = 0;
  1373. if (!cpu_has_vmx_ept() ||
  1374. !cpu_has_vmx_ept_4levels()) {
  1375. enable_ept = 0;
  1376. enable_unrestricted_guest = 0;
  1377. }
  1378. if (!cpu_has_vmx_unrestricted_guest())
  1379. enable_unrestricted_guest = 0;
  1380. if (!cpu_has_vmx_flexpriority())
  1381. flexpriority_enabled = 0;
  1382. if (!cpu_has_vmx_tpr_shadow())
  1383. kvm_x86_ops->update_cr8_intercept = NULL;
  1384. if (enable_ept && !cpu_has_vmx_ept_2m_page())
  1385. kvm_disable_largepages();
  1386. if (!cpu_has_vmx_ple())
  1387. ple_gap = 0;
  1388. return alloc_kvm_area();
  1389. }
  1390. static __exit void hardware_unsetup(void)
  1391. {
  1392. free_kvm_area();
  1393. }
  1394. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  1395. {
  1396. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1397. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  1398. vmcs_write16(sf->selector, save->selector);
  1399. vmcs_writel(sf->base, save->base);
  1400. vmcs_write32(sf->limit, save->limit);
  1401. vmcs_write32(sf->ar_bytes, save->ar);
  1402. } else {
  1403. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  1404. << AR_DPL_SHIFT;
  1405. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  1406. }
  1407. }
  1408. static void enter_pmode(struct kvm_vcpu *vcpu)
  1409. {
  1410. unsigned long flags;
  1411. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1412. vmx->emulation_required = 1;
  1413. vmx->rmode.vm86_active = 0;
  1414. vmcs_writel(GUEST_TR_BASE, vmx->rmode.tr.base);
  1415. vmcs_write32(GUEST_TR_LIMIT, vmx->rmode.tr.limit);
  1416. vmcs_write32(GUEST_TR_AR_BYTES, vmx->rmode.tr.ar);
  1417. flags = vmcs_readl(GUEST_RFLAGS);
  1418. flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  1419. flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  1420. vmcs_writel(GUEST_RFLAGS, flags);
  1421. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  1422. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  1423. update_exception_bitmap(vcpu);
  1424. if (emulate_invalid_guest_state)
  1425. return;
  1426. fix_pmode_dataseg(VCPU_SREG_ES, &vmx->rmode.es);
  1427. fix_pmode_dataseg(VCPU_SREG_DS, &vmx->rmode.ds);
  1428. fix_pmode_dataseg(VCPU_SREG_GS, &vmx->rmode.gs);
  1429. fix_pmode_dataseg(VCPU_SREG_FS, &vmx->rmode.fs);
  1430. vmcs_write16(GUEST_SS_SELECTOR, 0);
  1431. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  1432. vmcs_write16(GUEST_CS_SELECTOR,
  1433. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  1434. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1435. }
  1436. static gva_t rmode_tss_base(struct kvm *kvm)
  1437. {
  1438. if (!kvm->arch.tss_addr) {
  1439. struct kvm_memslots *slots;
  1440. gfn_t base_gfn;
  1441. slots = kvm_memslots(kvm);
  1442. base_gfn = slots->memslots[0].base_gfn +
  1443. kvm->memslots->memslots[0].npages - 3;
  1444. return base_gfn << PAGE_SHIFT;
  1445. }
  1446. return kvm->arch.tss_addr;
  1447. }
  1448. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  1449. {
  1450. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1451. save->selector = vmcs_read16(sf->selector);
  1452. save->base = vmcs_readl(sf->base);
  1453. save->limit = vmcs_read32(sf->limit);
  1454. save->ar = vmcs_read32(sf->ar_bytes);
  1455. vmcs_write16(sf->selector, save->base >> 4);
  1456. vmcs_write32(sf->base, save->base & 0xfffff);
  1457. vmcs_write32(sf->limit, 0xffff);
  1458. vmcs_write32(sf->ar_bytes, 0xf3);
  1459. }
  1460. static void enter_rmode(struct kvm_vcpu *vcpu)
  1461. {
  1462. unsigned long flags;
  1463. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1464. if (enable_unrestricted_guest)
  1465. return;
  1466. vmx->emulation_required = 1;
  1467. vmx->rmode.vm86_active = 1;
  1468. vmx->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  1469. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  1470. vmx->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  1471. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  1472. vmx->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1473. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1474. flags = vmcs_readl(GUEST_RFLAGS);
  1475. vmx->rmode.save_rflags = flags;
  1476. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1477. vmcs_writel(GUEST_RFLAGS, flags);
  1478. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  1479. update_exception_bitmap(vcpu);
  1480. if (emulate_invalid_guest_state)
  1481. goto continue_rmode;
  1482. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  1483. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  1484. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  1485. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  1486. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1487. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  1488. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  1489. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  1490. fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.es);
  1491. fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.ds);
  1492. fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.gs);
  1493. fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.fs);
  1494. continue_rmode:
  1495. kvm_mmu_reset_context(vcpu);
  1496. init_rmode(vcpu->kvm);
  1497. }
  1498. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  1499. {
  1500. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1501. struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  1502. if (!msr)
  1503. return;
  1504. /*
  1505. * Force kernel_gs_base reloading before EFER changes, as control
  1506. * of this msr depends on is_long_mode().
  1507. */
  1508. vmx_load_host_state(to_vmx(vcpu));
  1509. vcpu->arch.efer = efer;
  1510. if (efer & EFER_LMA) {
  1511. vmcs_write32(VM_ENTRY_CONTROLS,
  1512. vmcs_read32(VM_ENTRY_CONTROLS) |
  1513. VM_ENTRY_IA32E_MODE);
  1514. msr->data = efer;
  1515. } else {
  1516. vmcs_write32(VM_ENTRY_CONTROLS,
  1517. vmcs_read32(VM_ENTRY_CONTROLS) &
  1518. ~VM_ENTRY_IA32E_MODE);
  1519. msr->data = efer & ~EFER_LME;
  1520. }
  1521. setup_msrs(vmx);
  1522. }
  1523. #ifdef CONFIG_X86_64
  1524. static void enter_lmode(struct kvm_vcpu *vcpu)
  1525. {
  1526. u32 guest_tr_ar;
  1527. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1528. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  1529. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  1530. __func__);
  1531. vmcs_write32(GUEST_TR_AR_BYTES,
  1532. (guest_tr_ar & ~AR_TYPE_MASK)
  1533. | AR_TYPE_BUSY_64_TSS);
  1534. }
  1535. vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
  1536. }
  1537. static void exit_lmode(struct kvm_vcpu *vcpu)
  1538. {
  1539. vmcs_write32(VM_ENTRY_CONTROLS,
  1540. vmcs_read32(VM_ENTRY_CONTROLS)
  1541. & ~VM_ENTRY_IA32E_MODE);
  1542. vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
  1543. }
  1544. #endif
  1545. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1546. {
  1547. vpid_sync_context(to_vmx(vcpu));
  1548. if (enable_ept) {
  1549. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1550. return;
  1551. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  1552. }
  1553. }
  1554. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
  1555. {
  1556. ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
  1557. vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
  1558. vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
  1559. }
  1560. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  1561. {
  1562. ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
  1563. vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
  1564. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
  1565. }
  1566. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  1567. {
  1568. if (!test_bit(VCPU_EXREG_PDPTR,
  1569. (unsigned long *)&vcpu->arch.regs_dirty))
  1570. return;
  1571. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1572. vmcs_write64(GUEST_PDPTR0, vcpu->arch.pdptrs[0]);
  1573. vmcs_write64(GUEST_PDPTR1, vcpu->arch.pdptrs[1]);
  1574. vmcs_write64(GUEST_PDPTR2, vcpu->arch.pdptrs[2]);
  1575. vmcs_write64(GUEST_PDPTR3, vcpu->arch.pdptrs[3]);
  1576. }
  1577. }
  1578. static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
  1579. {
  1580. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1581. vcpu->arch.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
  1582. vcpu->arch.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
  1583. vcpu->arch.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
  1584. vcpu->arch.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
  1585. }
  1586. __set_bit(VCPU_EXREG_PDPTR,
  1587. (unsigned long *)&vcpu->arch.regs_avail);
  1588. __set_bit(VCPU_EXREG_PDPTR,
  1589. (unsigned long *)&vcpu->arch.regs_dirty);
  1590. }
  1591. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  1592. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  1593. unsigned long cr0,
  1594. struct kvm_vcpu *vcpu)
  1595. {
  1596. if (!(cr0 & X86_CR0_PG)) {
  1597. /* From paging/starting to nonpaging */
  1598. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1599. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  1600. (CPU_BASED_CR3_LOAD_EXITING |
  1601. CPU_BASED_CR3_STORE_EXITING));
  1602. vcpu->arch.cr0 = cr0;
  1603. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  1604. } else if (!is_paging(vcpu)) {
  1605. /* From nonpaging to paging */
  1606. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1607. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  1608. ~(CPU_BASED_CR3_LOAD_EXITING |
  1609. CPU_BASED_CR3_STORE_EXITING));
  1610. vcpu->arch.cr0 = cr0;
  1611. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  1612. }
  1613. if (!(cr0 & X86_CR0_WP))
  1614. *hw_cr0 &= ~X86_CR0_WP;
  1615. }
  1616. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  1617. {
  1618. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1619. unsigned long hw_cr0;
  1620. if (enable_unrestricted_guest)
  1621. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
  1622. | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
  1623. else
  1624. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
  1625. if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
  1626. enter_pmode(vcpu);
  1627. if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
  1628. enter_rmode(vcpu);
  1629. #ifdef CONFIG_X86_64
  1630. if (vcpu->arch.efer & EFER_LME) {
  1631. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  1632. enter_lmode(vcpu);
  1633. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  1634. exit_lmode(vcpu);
  1635. }
  1636. #endif
  1637. if (enable_ept)
  1638. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  1639. if (!vcpu->fpu_active)
  1640. hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
  1641. vmcs_writel(CR0_READ_SHADOW, cr0);
  1642. vmcs_writel(GUEST_CR0, hw_cr0);
  1643. vcpu->arch.cr0 = cr0;
  1644. }
  1645. static u64 construct_eptp(unsigned long root_hpa)
  1646. {
  1647. u64 eptp;
  1648. /* TODO write the value reading from MSR */
  1649. eptp = VMX_EPT_DEFAULT_MT |
  1650. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  1651. eptp |= (root_hpa & PAGE_MASK);
  1652. return eptp;
  1653. }
  1654. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  1655. {
  1656. unsigned long guest_cr3;
  1657. u64 eptp;
  1658. guest_cr3 = cr3;
  1659. if (enable_ept) {
  1660. eptp = construct_eptp(cr3);
  1661. vmcs_write64(EPT_POINTER, eptp);
  1662. guest_cr3 = is_paging(vcpu) ? vcpu->arch.cr3 :
  1663. vcpu->kvm->arch.ept_identity_map_addr;
  1664. ept_load_pdptrs(vcpu);
  1665. }
  1666. vmx_flush_tlb(vcpu);
  1667. vmcs_writel(GUEST_CR3, guest_cr3);
  1668. }
  1669. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1670. {
  1671. unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
  1672. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  1673. vcpu->arch.cr4 = cr4;
  1674. if (enable_ept) {
  1675. if (!is_paging(vcpu)) {
  1676. hw_cr4 &= ~X86_CR4_PAE;
  1677. hw_cr4 |= X86_CR4_PSE;
  1678. } else if (!(cr4 & X86_CR4_PAE)) {
  1679. hw_cr4 &= ~X86_CR4_PAE;
  1680. }
  1681. }
  1682. vmcs_writel(CR4_READ_SHADOW, cr4);
  1683. vmcs_writel(GUEST_CR4, hw_cr4);
  1684. }
  1685. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1686. {
  1687. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1688. return vmcs_readl(sf->base);
  1689. }
  1690. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  1691. struct kvm_segment *var, int seg)
  1692. {
  1693. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1694. u32 ar;
  1695. var->base = vmcs_readl(sf->base);
  1696. var->limit = vmcs_read32(sf->limit);
  1697. var->selector = vmcs_read16(sf->selector);
  1698. ar = vmcs_read32(sf->ar_bytes);
  1699. if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
  1700. ar = 0;
  1701. var->type = ar & 15;
  1702. var->s = (ar >> 4) & 1;
  1703. var->dpl = (ar >> 5) & 3;
  1704. var->present = (ar >> 7) & 1;
  1705. var->avl = (ar >> 12) & 1;
  1706. var->l = (ar >> 13) & 1;
  1707. var->db = (ar >> 14) & 1;
  1708. var->g = (ar >> 15) & 1;
  1709. var->unusable = (ar >> 16) & 1;
  1710. }
  1711. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  1712. {
  1713. if (!is_protmode(vcpu))
  1714. return 0;
  1715. if (vmx_get_rflags(vcpu) & X86_EFLAGS_VM) /* if virtual 8086 */
  1716. return 3;
  1717. return vmcs_read16(GUEST_CS_SELECTOR) & 3;
  1718. }
  1719. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  1720. {
  1721. u32 ar;
  1722. if (var->unusable)
  1723. ar = 1 << 16;
  1724. else {
  1725. ar = var->type & 15;
  1726. ar |= (var->s & 1) << 4;
  1727. ar |= (var->dpl & 3) << 5;
  1728. ar |= (var->present & 1) << 7;
  1729. ar |= (var->avl & 1) << 12;
  1730. ar |= (var->l & 1) << 13;
  1731. ar |= (var->db & 1) << 14;
  1732. ar |= (var->g & 1) << 15;
  1733. }
  1734. if (ar == 0) /* a 0 value means unusable */
  1735. ar = AR_UNUSABLE_MASK;
  1736. return ar;
  1737. }
  1738. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  1739. struct kvm_segment *var, int seg)
  1740. {
  1741. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1742. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1743. u32 ar;
  1744. if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
  1745. vmx->rmode.tr.selector = var->selector;
  1746. vmx->rmode.tr.base = var->base;
  1747. vmx->rmode.tr.limit = var->limit;
  1748. vmx->rmode.tr.ar = vmx_segment_access_rights(var);
  1749. return;
  1750. }
  1751. vmcs_writel(sf->base, var->base);
  1752. vmcs_write32(sf->limit, var->limit);
  1753. vmcs_write16(sf->selector, var->selector);
  1754. if (vmx->rmode.vm86_active && var->s) {
  1755. /*
  1756. * Hack real-mode segments into vm86 compatibility.
  1757. */
  1758. if (var->base == 0xffff0000 && var->selector == 0xf000)
  1759. vmcs_writel(sf->base, 0xf0000);
  1760. ar = 0xf3;
  1761. } else
  1762. ar = vmx_segment_access_rights(var);
  1763. /*
  1764. * Fix the "Accessed" bit in AR field of segment registers for older
  1765. * qemu binaries.
  1766. * IA32 arch specifies that at the time of processor reset the
  1767. * "Accessed" bit in the AR field of segment registers is 1. And qemu
  1768. * is setting it to 0 in the usedland code. This causes invalid guest
  1769. * state vmexit when "unrestricted guest" mode is turned on.
  1770. * Fix for this setup issue in cpu_reset is being pushed in the qemu
  1771. * tree. Newer qemu binaries with that qemu fix would not need this
  1772. * kvm hack.
  1773. */
  1774. if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
  1775. ar |= 0x1; /* Accessed */
  1776. vmcs_write32(sf->ar_bytes, ar);
  1777. }
  1778. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  1779. {
  1780. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1781. *db = (ar >> 14) & 1;
  1782. *l = (ar >> 13) & 1;
  1783. }
  1784. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  1785. {
  1786. dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
  1787. dt->address = vmcs_readl(GUEST_IDTR_BASE);
  1788. }
  1789. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  1790. {
  1791. vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
  1792. vmcs_writel(GUEST_IDTR_BASE, dt->address);
  1793. }
  1794. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  1795. {
  1796. dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
  1797. dt->address = vmcs_readl(GUEST_GDTR_BASE);
  1798. }
  1799. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  1800. {
  1801. vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
  1802. vmcs_writel(GUEST_GDTR_BASE, dt->address);
  1803. }
  1804. static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
  1805. {
  1806. struct kvm_segment var;
  1807. u32 ar;
  1808. vmx_get_segment(vcpu, &var, seg);
  1809. ar = vmx_segment_access_rights(&var);
  1810. if (var.base != (var.selector << 4))
  1811. return false;
  1812. if (var.limit != 0xffff)
  1813. return false;
  1814. if (ar != 0xf3)
  1815. return false;
  1816. return true;
  1817. }
  1818. static bool code_segment_valid(struct kvm_vcpu *vcpu)
  1819. {
  1820. struct kvm_segment cs;
  1821. unsigned int cs_rpl;
  1822. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  1823. cs_rpl = cs.selector & SELECTOR_RPL_MASK;
  1824. if (cs.unusable)
  1825. return false;
  1826. if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
  1827. return false;
  1828. if (!cs.s)
  1829. return false;
  1830. if (cs.type & AR_TYPE_WRITEABLE_MASK) {
  1831. if (cs.dpl > cs_rpl)
  1832. return false;
  1833. } else {
  1834. if (cs.dpl != cs_rpl)
  1835. return false;
  1836. }
  1837. if (!cs.present)
  1838. return false;
  1839. /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
  1840. return true;
  1841. }
  1842. static bool stack_segment_valid(struct kvm_vcpu *vcpu)
  1843. {
  1844. struct kvm_segment ss;
  1845. unsigned int ss_rpl;
  1846. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  1847. ss_rpl = ss.selector & SELECTOR_RPL_MASK;
  1848. if (ss.unusable)
  1849. return true;
  1850. if (ss.type != 3 && ss.type != 7)
  1851. return false;
  1852. if (!ss.s)
  1853. return false;
  1854. if (ss.dpl != ss_rpl) /* DPL != RPL */
  1855. return false;
  1856. if (!ss.present)
  1857. return false;
  1858. return true;
  1859. }
  1860. static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
  1861. {
  1862. struct kvm_segment var;
  1863. unsigned int rpl;
  1864. vmx_get_segment(vcpu, &var, seg);
  1865. rpl = var.selector & SELECTOR_RPL_MASK;
  1866. if (var.unusable)
  1867. return true;
  1868. if (!var.s)
  1869. return false;
  1870. if (!var.present)
  1871. return false;
  1872. if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
  1873. if (var.dpl < rpl) /* DPL < RPL */
  1874. return false;
  1875. }
  1876. /* TODO: Add other members to kvm_segment_field to allow checking for other access
  1877. * rights flags
  1878. */
  1879. return true;
  1880. }
  1881. static bool tr_valid(struct kvm_vcpu *vcpu)
  1882. {
  1883. struct kvm_segment tr;
  1884. vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
  1885. if (tr.unusable)
  1886. return false;
  1887. if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  1888. return false;
  1889. if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
  1890. return false;
  1891. if (!tr.present)
  1892. return false;
  1893. return true;
  1894. }
  1895. static bool ldtr_valid(struct kvm_vcpu *vcpu)
  1896. {
  1897. struct kvm_segment ldtr;
  1898. vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
  1899. if (ldtr.unusable)
  1900. return true;
  1901. if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  1902. return false;
  1903. if (ldtr.type != 2)
  1904. return false;
  1905. if (!ldtr.present)
  1906. return false;
  1907. return true;
  1908. }
  1909. static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
  1910. {
  1911. struct kvm_segment cs, ss;
  1912. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  1913. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  1914. return ((cs.selector & SELECTOR_RPL_MASK) ==
  1915. (ss.selector & SELECTOR_RPL_MASK));
  1916. }
  1917. /*
  1918. * Check if guest state is valid. Returns true if valid, false if
  1919. * not.
  1920. * We assume that registers are always usable
  1921. */
  1922. static bool guest_state_valid(struct kvm_vcpu *vcpu)
  1923. {
  1924. /* real mode guest state checks */
  1925. if (!is_protmode(vcpu)) {
  1926. if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
  1927. return false;
  1928. if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
  1929. return false;
  1930. if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
  1931. return false;
  1932. if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
  1933. return false;
  1934. if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
  1935. return false;
  1936. if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
  1937. return false;
  1938. } else {
  1939. /* protected mode guest state checks */
  1940. if (!cs_ss_rpl_check(vcpu))
  1941. return false;
  1942. if (!code_segment_valid(vcpu))
  1943. return false;
  1944. if (!stack_segment_valid(vcpu))
  1945. return false;
  1946. if (!data_segment_valid(vcpu, VCPU_SREG_DS))
  1947. return false;
  1948. if (!data_segment_valid(vcpu, VCPU_SREG_ES))
  1949. return false;
  1950. if (!data_segment_valid(vcpu, VCPU_SREG_FS))
  1951. return false;
  1952. if (!data_segment_valid(vcpu, VCPU_SREG_GS))
  1953. return false;
  1954. if (!tr_valid(vcpu))
  1955. return false;
  1956. if (!ldtr_valid(vcpu))
  1957. return false;
  1958. }
  1959. /* TODO:
  1960. * - Add checks on RIP
  1961. * - Add checks on RFLAGS
  1962. */
  1963. return true;
  1964. }
  1965. static int init_rmode_tss(struct kvm *kvm)
  1966. {
  1967. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  1968. u16 data = 0;
  1969. int ret = 0;
  1970. int r;
  1971. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1972. if (r < 0)
  1973. goto out;
  1974. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  1975. r = kvm_write_guest_page(kvm, fn++, &data,
  1976. TSS_IOPB_BASE_OFFSET, sizeof(u16));
  1977. if (r < 0)
  1978. goto out;
  1979. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  1980. if (r < 0)
  1981. goto out;
  1982. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1983. if (r < 0)
  1984. goto out;
  1985. data = ~0;
  1986. r = kvm_write_guest_page(kvm, fn, &data,
  1987. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  1988. sizeof(u8));
  1989. if (r < 0)
  1990. goto out;
  1991. ret = 1;
  1992. out:
  1993. return ret;
  1994. }
  1995. static int init_rmode_identity_map(struct kvm *kvm)
  1996. {
  1997. int i, r, ret;
  1998. pfn_t identity_map_pfn;
  1999. u32 tmp;
  2000. if (!enable_ept)
  2001. return 1;
  2002. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  2003. printk(KERN_ERR "EPT: identity-mapping pagetable "
  2004. "haven't been allocated!\n");
  2005. return 0;
  2006. }
  2007. if (likely(kvm->arch.ept_identity_pagetable_done))
  2008. return 1;
  2009. ret = 0;
  2010. identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
  2011. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  2012. if (r < 0)
  2013. goto out;
  2014. /* Set up identity-mapping pagetable for EPT in real mode */
  2015. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  2016. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  2017. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  2018. r = kvm_write_guest_page(kvm, identity_map_pfn,
  2019. &tmp, i * sizeof(tmp), sizeof(tmp));
  2020. if (r < 0)
  2021. goto out;
  2022. }
  2023. kvm->arch.ept_identity_pagetable_done = true;
  2024. ret = 1;
  2025. out:
  2026. return ret;
  2027. }
  2028. static void seg_setup(int seg)
  2029. {
  2030. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2031. unsigned int ar;
  2032. vmcs_write16(sf->selector, 0);
  2033. vmcs_writel(sf->base, 0);
  2034. vmcs_write32(sf->limit, 0xffff);
  2035. if (enable_unrestricted_guest) {
  2036. ar = 0x93;
  2037. if (seg == VCPU_SREG_CS)
  2038. ar |= 0x08; /* code segment */
  2039. } else
  2040. ar = 0xf3;
  2041. vmcs_write32(sf->ar_bytes, ar);
  2042. }
  2043. static int alloc_apic_access_page(struct kvm *kvm)
  2044. {
  2045. struct kvm_userspace_memory_region kvm_userspace_mem;
  2046. int r = 0;
  2047. mutex_lock(&kvm->slots_lock);
  2048. if (kvm->arch.apic_access_page)
  2049. goto out;
  2050. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  2051. kvm_userspace_mem.flags = 0;
  2052. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  2053. kvm_userspace_mem.memory_size = PAGE_SIZE;
  2054. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  2055. if (r)
  2056. goto out;
  2057. kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
  2058. out:
  2059. mutex_unlock(&kvm->slots_lock);
  2060. return r;
  2061. }
  2062. static int alloc_identity_pagetable(struct kvm *kvm)
  2063. {
  2064. struct kvm_userspace_memory_region kvm_userspace_mem;
  2065. int r = 0;
  2066. mutex_lock(&kvm->slots_lock);
  2067. if (kvm->arch.ept_identity_pagetable)
  2068. goto out;
  2069. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  2070. kvm_userspace_mem.flags = 0;
  2071. kvm_userspace_mem.guest_phys_addr =
  2072. kvm->arch.ept_identity_map_addr;
  2073. kvm_userspace_mem.memory_size = PAGE_SIZE;
  2074. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  2075. if (r)
  2076. goto out;
  2077. kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
  2078. kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
  2079. out:
  2080. mutex_unlock(&kvm->slots_lock);
  2081. return r;
  2082. }
  2083. static void allocate_vpid(struct vcpu_vmx *vmx)
  2084. {
  2085. int vpid;
  2086. vmx->vpid = 0;
  2087. if (!enable_vpid)
  2088. return;
  2089. spin_lock(&vmx_vpid_lock);
  2090. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  2091. if (vpid < VMX_NR_VPIDS) {
  2092. vmx->vpid = vpid;
  2093. __set_bit(vpid, vmx_vpid_bitmap);
  2094. }
  2095. spin_unlock(&vmx_vpid_lock);
  2096. }
  2097. static void free_vpid(struct vcpu_vmx *vmx)
  2098. {
  2099. if (!enable_vpid)
  2100. return;
  2101. spin_lock(&vmx_vpid_lock);
  2102. if (vmx->vpid != 0)
  2103. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  2104. spin_unlock(&vmx_vpid_lock);
  2105. }
  2106. static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
  2107. {
  2108. int f = sizeof(unsigned long);
  2109. if (!cpu_has_vmx_msr_bitmap())
  2110. return;
  2111. /*
  2112. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  2113. * have the write-low and read-high bitmap offsets the wrong way round.
  2114. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  2115. */
  2116. if (msr <= 0x1fff) {
  2117. __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
  2118. __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
  2119. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  2120. msr &= 0x1fff;
  2121. __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
  2122. __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
  2123. }
  2124. }
  2125. static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
  2126. {
  2127. if (!longmode_only)
  2128. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
  2129. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
  2130. }
  2131. /*
  2132. * Sets up the vmcs for emulated real mode.
  2133. */
  2134. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  2135. {
  2136. u32 host_sysenter_cs, msr_low, msr_high;
  2137. u32 junk;
  2138. u64 host_pat, tsc_this, tsc_base;
  2139. unsigned long a;
  2140. struct desc_ptr dt;
  2141. int i;
  2142. unsigned long kvm_vmx_return;
  2143. u32 exec_control;
  2144. /* I/O */
  2145. vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
  2146. vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
  2147. if (cpu_has_vmx_msr_bitmap())
  2148. vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
  2149. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  2150. /* Control */
  2151. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  2152. vmcs_config.pin_based_exec_ctrl);
  2153. exec_control = vmcs_config.cpu_based_exec_ctrl;
  2154. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  2155. exec_control &= ~CPU_BASED_TPR_SHADOW;
  2156. #ifdef CONFIG_X86_64
  2157. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  2158. CPU_BASED_CR8_LOAD_EXITING;
  2159. #endif
  2160. }
  2161. if (!enable_ept)
  2162. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  2163. CPU_BASED_CR3_LOAD_EXITING |
  2164. CPU_BASED_INVLPG_EXITING;
  2165. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  2166. if (cpu_has_secondary_exec_ctrls()) {
  2167. exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  2168. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  2169. exec_control &=
  2170. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  2171. if (vmx->vpid == 0)
  2172. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  2173. if (!enable_ept) {
  2174. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  2175. enable_unrestricted_guest = 0;
  2176. }
  2177. if (!enable_unrestricted_guest)
  2178. exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
  2179. if (!ple_gap)
  2180. exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  2181. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  2182. }
  2183. if (ple_gap) {
  2184. vmcs_write32(PLE_GAP, ple_gap);
  2185. vmcs_write32(PLE_WINDOW, ple_window);
  2186. }
  2187. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
  2188. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
  2189. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  2190. vmcs_writel(HOST_CR0, read_cr0() | X86_CR0_TS); /* 22.2.3 */
  2191. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  2192. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  2193. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  2194. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  2195. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  2196. vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
  2197. vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
  2198. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  2199. #ifdef CONFIG_X86_64
  2200. rdmsrl(MSR_FS_BASE, a);
  2201. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  2202. rdmsrl(MSR_GS_BASE, a);
  2203. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  2204. #else
  2205. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  2206. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  2207. #endif
  2208. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  2209. native_store_idt(&dt);
  2210. vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
  2211. asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
  2212. vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
  2213. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  2214. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  2215. vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
  2216. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  2217. vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
  2218. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  2219. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  2220. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  2221. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  2222. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  2223. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  2224. if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
  2225. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  2226. host_pat = msr_low | ((u64) msr_high << 32);
  2227. vmcs_write64(HOST_IA32_PAT, host_pat);
  2228. }
  2229. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  2230. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  2231. host_pat = msr_low | ((u64) msr_high << 32);
  2232. /* Write the default value follow host pat */
  2233. vmcs_write64(GUEST_IA32_PAT, host_pat);
  2234. /* Keep arch.pat sync with GUEST_IA32_PAT */
  2235. vmx->vcpu.arch.pat = host_pat;
  2236. }
  2237. for (i = 0; i < NR_VMX_MSR; ++i) {
  2238. u32 index = vmx_msr_index[i];
  2239. u32 data_low, data_high;
  2240. int j = vmx->nmsrs;
  2241. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  2242. continue;
  2243. if (wrmsr_safe(index, data_low, data_high) < 0)
  2244. continue;
  2245. vmx->guest_msrs[j].index = i;
  2246. vmx->guest_msrs[j].data = 0;
  2247. vmx->guest_msrs[j].mask = -1ull;
  2248. ++vmx->nmsrs;
  2249. }
  2250. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  2251. /* 22.2.1, 20.8.1 */
  2252. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  2253. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  2254. vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
  2255. if (enable_ept)
  2256. vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
  2257. vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
  2258. tsc_base = vmx->vcpu.kvm->arch.vm_init_tsc;
  2259. rdtscll(tsc_this);
  2260. if (tsc_this < vmx->vcpu.kvm->arch.vm_init_tsc)
  2261. tsc_base = tsc_this;
  2262. guest_write_tsc(0, tsc_base);
  2263. return 0;
  2264. }
  2265. static int init_rmode(struct kvm *kvm)
  2266. {
  2267. int idx, ret = 0;
  2268. idx = srcu_read_lock(&kvm->srcu);
  2269. if (!init_rmode_tss(kvm))
  2270. goto exit;
  2271. if (!init_rmode_identity_map(kvm))
  2272. goto exit;
  2273. ret = 1;
  2274. exit:
  2275. srcu_read_unlock(&kvm->srcu, idx);
  2276. return ret;
  2277. }
  2278. static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  2279. {
  2280. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2281. u64 msr;
  2282. int ret;
  2283. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
  2284. if (!init_rmode(vmx->vcpu.kvm)) {
  2285. ret = -ENOMEM;
  2286. goto out;
  2287. }
  2288. vmx->rmode.vm86_active = 0;
  2289. vmx->soft_vnmi_blocked = 0;
  2290. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  2291. kvm_set_cr8(&vmx->vcpu, 0);
  2292. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  2293. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  2294. msr |= MSR_IA32_APICBASE_BSP;
  2295. kvm_set_apic_base(&vmx->vcpu, msr);
  2296. ret = fx_init(&vmx->vcpu);
  2297. if (ret != 0)
  2298. goto out;
  2299. seg_setup(VCPU_SREG_CS);
  2300. /*
  2301. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  2302. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  2303. */
  2304. if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
  2305. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  2306. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  2307. } else {
  2308. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
  2309. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
  2310. }
  2311. seg_setup(VCPU_SREG_DS);
  2312. seg_setup(VCPU_SREG_ES);
  2313. seg_setup(VCPU_SREG_FS);
  2314. seg_setup(VCPU_SREG_GS);
  2315. seg_setup(VCPU_SREG_SS);
  2316. vmcs_write16(GUEST_TR_SELECTOR, 0);
  2317. vmcs_writel(GUEST_TR_BASE, 0);
  2318. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  2319. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  2320. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  2321. vmcs_writel(GUEST_LDTR_BASE, 0);
  2322. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  2323. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  2324. vmcs_write32(GUEST_SYSENTER_CS, 0);
  2325. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  2326. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  2327. vmcs_writel(GUEST_RFLAGS, 0x02);
  2328. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  2329. kvm_rip_write(vcpu, 0xfff0);
  2330. else
  2331. kvm_rip_write(vcpu, 0);
  2332. kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
  2333. vmcs_writel(GUEST_DR7, 0x400);
  2334. vmcs_writel(GUEST_GDTR_BASE, 0);
  2335. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  2336. vmcs_writel(GUEST_IDTR_BASE, 0);
  2337. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  2338. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  2339. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  2340. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  2341. /* Special registers */
  2342. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  2343. setup_msrs(vmx);
  2344. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  2345. if (cpu_has_vmx_tpr_shadow()) {
  2346. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  2347. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  2348. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  2349. page_to_phys(vmx->vcpu.arch.apic->regs_page));
  2350. vmcs_write32(TPR_THRESHOLD, 0);
  2351. }
  2352. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  2353. vmcs_write64(APIC_ACCESS_ADDR,
  2354. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  2355. if (vmx->vpid != 0)
  2356. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  2357. vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
  2358. vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
  2359. vmx_set_cr4(&vmx->vcpu, 0);
  2360. vmx_set_efer(&vmx->vcpu, 0);
  2361. vmx_fpu_activate(&vmx->vcpu);
  2362. update_exception_bitmap(&vmx->vcpu);
  2363. vpid_sync_context(vmx);
  2364. ret = 0;
  2365. /* HACK: Don't enable emulation on guest boot/reset */
  2366. vmx->emulation_required = 0;
  2367. out:
  2368. return ret;
  2369. }
  2370. static void enable_irq_window(struct kvm_vcpu *vcpu)
  2371. {
  2372. u32 cpu_based_vm_exec_control;
  2373. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2374. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  2375. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2376. }
  2377. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  2378. {
  2379. u32 cpu_based_vm_exec_control;
  2380. if (!cpu_has_virtual_nmis()) {
  2381. enable_irq_window(vcpu);
  2382. return;
  2383. }
  2384. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2385. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  2386. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2387. }
  2388. static void vmx_inject_irq(struct kvm_vcpu *vcpu)
  2389. {
  2390. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2391. uint32_t intr;
  2392. int irq = vcpu->arch.interrupt.nr;
  2393. trace_kvm_inj_virq(irq);
  2394. ++vcpu->stat.irq_injections;
  2395. if (vmx->rmode.vm86_active) {
  2396. vmx->rmode.irq.pending = true;
  2397. vmx->rmode.irq.vector = irq;
  2398. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  2399. if (vcpu->arch.interrupt.soft)
  2400. vmx->rmode.irq.rip +=
  2401. vmx->vcpu.arch.event_exit_inst_len;
  2402. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2403. irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK);
  2404. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  2405. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  2406. return;
  2407. }
  2408. intr = irq | INTR_INFO_VALID_MASK;
  2409. if (vcpu->arch.interrupt.soft) {
  2410. intr |= INTR_TYPE_SOFT_INTR;
  2411. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  2412. vmx->vcpu.arch.event_exit_inst_len);
  2413. } else
  2414. intr |= INTR_TYPE_EXT_INTR;
  2415. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
  2416. }
  2417. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  2418. {
  2419. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2420. if (!cpu_has_virtual_nmis()) {
  2421. /*
  2422. * Tracking the NMI-blocked state in software is built upon
  2423. * finding the next open IRQ window. This, in turn, depends on
  2424. * well-behaving guests: They have to keep IRQs disabled at
  2425. * least as long as the NMI handler runs. Otherwise we may
  2426. * cause NMI nesting, maybe breaking the guest. But as this is
  2427. * highly unlikely, we can live with the residual risk.
  2428. */
  2429. vmx->soft_vnmi_blocked = 1;
  2430. vmx->vnmi_blocked_time = 0;
  2431. }
  2432. ++vcpu->stat.nmi_injections;
  2433. if (vmx->rmode.vm86_active) {
  2434. vmx->rmode.irq.pending = true;
  2435. vmx->rmode.irq.vector = NMI_VECTOR;
  2436. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  2437. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2438. NMI_VECTOR | INTR_TYPE_SOFT_INTR |
  2439. INTR_INFO_VALID_MASK);
  2440. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  2441. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  2442. return;
  2443. }
  2444. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2445. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  2446. }
  2447. static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
  2448. {
  2449. if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
  2450. return 0;
  2451. return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  2452. (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_NMI));
  2453. }
  2454. static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
  2455. {
  2456. if (!cpu_has_virtual_nmis())
  2457. return to_vmx(vcpu)->soft_vnmi_blocked;
  2458. return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
  2459. }
  2460. static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
  2461. {
  2462. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2463. if (!cpu_has_virtual_nmis()) {
  2464. if (vmx->soft_vnmi_blocked != masked) {
  2465. vmx->soft_vnmi_blocked = masked;
  2466. vmx->vnmi_blocked_time = 0;
  2467. }
  2468. } else {
  2469. if (masked)
  2470. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  2471. GUEST_INTR_STATE_NMI);
  2472. else
  2473. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  2474. GUEST_INTR_STATE_NMI);
  2475. }
  2476. }
  2477. static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
  2478. {
  2479. return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  2480. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  2481. (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
  2482. }
  2483. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  2484. {
  2485. int ret;
  2486. struct kvm_userspace_memory_region tss_mem = {
  2487. .slot = TSS_PRIVATE_MEMSLOT,
  2488. .guest_phys_addr = addr,
  2489. .memory_size = PAGE_SIZE * 3,
  2490. .flags = 0,
  2491. };
  2492. ret = kvm_set_memory_region(kvm, &tss_mem, 0);
  2493. if (ret)
  2494. return ret;
  2495. kvm->arch.tss_addr = addr;
  2496. return 0;
  2497. }
  2498. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  2499. int vec, u32 err_code)
  2500. {
  2501. /*
  2502. * Instruction with address size override prefix opcode 0x67
  2503. * Cause the #SS fault with 0 error code in VM86 mode.
  2504. */
  2505. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  2506. if (emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DONE)
  2507. return 1;
  2508. /*
  2509. * Forward all other exceptions that are valid in real mode.
  2510. * FIXME: Breaks guest debugging in real mode, needs to be fixed with
  2511. * the required debugging infrastructure rework.
  2512. */
  2513. switch (vec) {
  2514. case DB_VECTOR:
  2515. if (vcpu->guest_debug &
  2516. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  2517. return 0;
  2518. kvm_queue_exception(vcpu, vec);
  2519. return 1;
  2520. case BP_VECTOR:
  2521. /*
  2522. * Update instruction length as we may reinject the exception
  2523. * from user space while in guest debugging mode.
  2524. */
  2525. to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
  2526. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  2527. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  2528. return 0;
  2529. /* fall through */
  2530. case DE_VECTOR:
  2531. case OF_VECTOR:
  2532. case BR_VECTOR:
  2533. case UD_VECTOR:
  2534. case DF_VECTOR:
  2535. case SS_VECTOR:
  2536. case GP_VECTOR:
  2537. case MF_VECTOR:
  2538. kvm_queue_exception(vcpu, vec);
  2539. return 1;
  2540. }
  2541. return 0;
  2542. }
  2543. /*
  2544. * Trigger machine check on the host. We assume all the MSRs are already set up
  2545. * by the CPU and that we still run on the same CPU as the MCE occurred on.
  2546. * We pass a fake environment to the machine check handler because we want
  2547. * the guest to be always treated like user space, no matter what context
  2548. * it used internally.
  2549. */
  2550. static void kvm_machine_check(void)
  2551. {
  2552. #if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
  2553. struct pt_regs regs = {
  2554. .cs = 3, /* Fake ring 3 no matter what the guest ran on */
  2555. .flags = X86_EFLAGS_IF,
  2556. };
  2557. do_machine_check(&regs, 0);
  2558. #endif
  2559. }
  2560. static int handle_machine_check(struct kvm_vcpu *vcpu)
  2561. {
  2562. /* already handled by vcpu_run */
  2563. return 1;
  2564. }
  2565. static int handle_exception(struct kvm_vcpu *vcpu)
  2566. {
  2567. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2568. struct kvm_run *kvm_run = vcpu->run;
  2569. u32 intr_info, ex_no, error_code;
  2570. unsigned long cr2, rip, dr6;
  2571. u32 vect_info;
  2572. enum emulation_result er;
  2573. vect_info = vmx->idt_vectoring_info;
  2574. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2575. if (is_machine_check(intr_info))
  2576. return handle_machine_check(vcpu);
  2577. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  2578. !is_page_fault(intr_info)) {
  2579. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  2580. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
  2581. vcpu->run->internal.ndata = 2;
  2582. vcpu->run->internal.data[0] = vect_info;
  2583. vcpu->run->internal.data[1] = intr_info;
  2584. return 0;
  2585. }
  2586. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
  2587. return 1; /* already handled by vmx_vcpu_run() */
  2588. if (is_no_device(intr_info)) {
  2589. vmx_fpu_activate(vcpu);
  2590. return 1;
  2591. }
  2592. if (is_invalid_opcode(intr_info)) {
  2593. er = emulate_instruction(vcpu, 0, 0, EMULTYPE_TRAP_UD);
  2594. if (er != EMULATE_DONE)
  2595. kvm_queue_exception(vcpu, UD_VECTOR);
  2596. return 1;
  2597. }
  2598. error_code = 0;
  2599. rip = kvm_rip_read(vcpu);
  2600. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  2601. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  2602. if (is_page_fault(intr_info)) {
  2603. /* EPT won't cause page fault directly */
  2604. if (enable_ept)
  2605. BUG();
  2606. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  2607. trace_kvm_page_fault(cr2, error_code);
  2608. if (kvm_event_needs_reinjection(vcpu))
  2609. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  2610. return kvm_mmu_page_fault(vcpu, cr2, error_code);
  2611. }
  2612. if (vmx->rmode.vm86_active &&
  2613. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  2614. error_code)) {
  2615. if (vcpu->arch.halt_request) {
  2616. vcpu->arch.halt_request = 0;
  2617. return kvm_emulate_halt(vcpu);
  2618. }
  2619. return 1;
  2620. }
  2621. ex_no = intr_info & INTR_INFO_VECTOR_MASK;
  2622. switch (ex_no) {
  2623. case DB_VECTOR:
  2624. dr6 = vmcs_readl(EXIT_QUALIFICATION);
  2625. if (!(vcpu->guest_debug &
  2626. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
  2627. vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
  2628. kvm_queue_exception(vcpu, DB_VECTOR);
  2629. return 1;
  2630. }
  2631. kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
  2632. kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
  2633. /* fall through */
  2634. case BP_VECTOR:
  2635. /*
  2636. * Update instruction length as we may reinject #BP from
  2637. * user space while in guest debugging mode. Reading it for
  2638. * #DB as well causes no harm, it is not used in that case.
  2639. */
  2640. vmx->vcpu.arch.event_exit_inst_len =
  2641. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  2642. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  2643. kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
  2644. kvm_run->debug.arch.exception = ex_no;
  2645. break;
  2646. default:
  2647. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  2648. kvm_run->ex.exception = ex_no;
  2649. kvm_run->ex.error_code = error_code;
  2650. break;
  2651. }
  2652. return 0;
  2653. }
  2654. static int handle_external_interrupt(struct kvm_vcpu *vcpu)
  2655. {
  2656. ++vcpu->stat.irq_exits;
  2657. return 1;
  2658. }
  2659. static int handle_triple_fault(struct kvm_vcpu *vcpu)
  2660. {
  2661. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  2662. return 0;
  2663. }
  2664. static int handle_io(struct kvm_vcpu *vcpu)
  2665. {
  2666. unsigned long exit_qualification;
  2667. int size, in, string;
  2668. unsigned port;
  2669. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2670. string = (exit_qualification & 16) != 0;
  2671. in = (exit_qualification & 8) != 0;
  2672. ++vcpu->stat.io_exits;
  2673. if (string || in)
  2674. return emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DONE;
  2675. port = exit_qualification >> 16;
  2676. size = (exit_qualification & 7) + 1;
  2677. skip_emulated_instruction(vcpu);
  2678. return kvm_fast_pio_out(vcpu, size, port);
  2679. }
  2680. static void
  2681. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  2682. {
  2683. /*
  2684. * Patch in the VMCALL instruction:
  2685. */
  2686. hypercall[0] = 0x0f;
  2687. hypercall[1] = 0x01;
  2688. hypercall[2] = 0xc1;
  2689. }
  2690. static void complete_insn_gp(struct kvm_vcpu *vcpu, int err)
  2691. {
  2692. if (err)
  2693. kvm_inject_gp(vcpu, 0);
  2694. else
  2695. skip_emulated_instruction(vcpu);
  2696. }
  2697. static int handle_cr(struct kvm_vcpu *vcpu)
  2698. {
  2699. unsigned long exit_qualification, val;
  2700. int cr;
  2701. int reg;
  2702. int err;
  2703. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2704. cr = exit_qualification & 15;
  2705. reg = (exit_qualification >> 8) & 15;
  2706. switch ((exit_qualification >> 4) & 3) {
  2707. case 0: /* mov to cr */
  2708. val = kvm_register_read(vcpu, reg);
  2709. trace_kvm_cr_write(cr, val);
  2710. switch (cr) {
  2711. case 0:
  2712. err = kvm_set_cr0(vcpu, val);
  2713. complete_insn_gp(vcpu, err);
  2714. return 1;
  2715. case 3:
  2716. err = kvm_set_cr3(vcpu, val);
  2717. complete_insn_gp(vcpu, err);
  2718. return 1;
  2719. case 4:
  2720. err = kvm_set_cr4(vcpu, val);
  2721. complete_insn_gp(vcpu, err);
  2722. return 1;
  2723. case 8: {
  2724. u8 cr8_prev = kvm_get_cr8(vcpu);
  2725. u8 cr8 = kvm_register_read(vcpu, reg);
  2726. kvm_set_cr8(vcpu, cr8);
  2727. skip_emulated_instruction(vcpu);
  2728. if (irqchip_in_kernel(vcpu->kvm))
  2729. return 1;
  2730. if (cr8_prev <= cr8)
  2731. return 1;
  2732. vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
  2733. return 0;
  2734. }
  2735. };
  2736. break;
  2737. case 2: /* clts */
  2738. vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
  2739. trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
  2740. skip_emulated_instruction(vcpu);
  2741. vmx_fpu_activate(vcpu);
  2742. return 1;
  2743. case 1: /*mov from cr*/
  2744. switch (cr) {
  2745. case 3:
  2746. kvm_register_write(vcpu, reg, vcpu->arch.cr3);
  2747. trace_kvm_cr_read(cr, vcpu->arch.cr3);
  2748. skip_emulated_instruction(vcpu);
  2749. return 1;
  2750. case 8:
  2751. val = kvm_get_cr8(vcpu);
  2752. kvm_register_write(vcpu, reg, val);
  2753. trace_kvm_cr_read(cr, val);
  2754. skip_emulated_instruction(vcpu);
  2755. return 1;
  2756. }
  2757. break;
  2758. case 3: /* lmsw */
  2759. val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
  2760. trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
  2761. kvm_lmsw(vcpu, val);
  2762. skip_emulated_instruction(vcpu);
  2763. return 1;
  2764. default:
  2765. break;
  2766. }
  2767. vcpu->run->exit_reason = 0;
  2768. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  2769. (int)(exit_qualification >> 4) & 3, cr);
  2770. return 0;
  2771. }
  2772. static int handle_dr(struct kvm_vcpu *vcpu)
  2773. {
  2774. unsigned long exit_qualification;
  2775. int dr, reg;
  2776. /* Do not handle if the CPL > 0, will trigger GP on re-entry */
  2777. if (!kvm_require_cpl(vcpu, 0))
  2778. return 1;
  2779. dr = vmcs_readl(GUEST_DR7);
  2780. if (dr & DR7_GD) {
  2781. /*
  2782. * As the vm-exit takes precedence over the debug trap, we
  2783. * need to emulate the latter, either for the host or the
  2784. * guest debugging itself.
  2785. */
  2786. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  2787. vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
  2788. vcpu->run->debug.arch.dr7 = dr;
  2789. vcpu->run->debug.arch.pc =
  2790. vmcs_readl(GUEST_CS_BASE) +
  2791. vmcs_readl(GUEST_RIP);
  2792. vcpu->run->debug.arch.exception = DB_VECTOR;
  2793. vcpu->run->exit_reason = KVM_EXIT_DEBUG;
  2794. return 0;
  2795. } else {
  2796. vcpu->arch.dr7 &= ~DR7_GD;
  2797. vcpu->arch.dr6 |= DR6_BD;
  2798. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  2799. kvm_queue_exception(vcpu, DB_VECTOR);
  2800. return 1;
  2801. }
  2802. }
  2803. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2804. dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
  2805. reg = DEBUG_REG_ACCESS_REG(exit_qualification);
  2806. if (exit_qualification & TYPE_MOV_FROM_DR) {
  2807. unsigned long val;
  2808. if (!kvm_get_dr(vcpu, dr, &val))
  2809. kvm_register_write(vcpu, reg, val);
  2810. } else
  2811. kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
  2812. skip_emulated_instruction(vcpu);
  2813. return 1;
  2814. }
  2815. static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
  2816. {
  2817. vmcs_writel(GUEST_DR7, val);
  2818. }
  2819. static int handle_cpuid(struct kvm_vcpu *vcpu)
  2820. {
  2821. kvm_emulate_cpuid(vcpu);
  2822. return 1;
  2823. }
  2824. static int handle_rdmsr(struct kvm_vcpu *vcpu)
  2825. {
  2826. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2827. u64 data;
  2828. if (vmx_get_msr(vcpu, ecx, &data)) {
  2829. trace_kvm_msr_read_ex(ecx);
  2830. kvm_inject_gp(vcpu, 0);
  2831. return 1;
  2832. }
  2833. trace_kvm_msr_read(ecx, data);
  2834. /* FIXME: handling of bits 32:63 of rax, rdx */
  2835. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  2836. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  2837. skip_emulated_instruction(vcpu);
  2838. return 1;
  2839. }
  2840. static int handle_wrmsr(struct kvm_vcpu *vcpu)
  2841. {
  2842. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2843. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  2844. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  2845. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  2846. trace_kvm_msr_write_ex(ecx, data);
  2847. kvm_inject_gp(vcpu, 0);
  2848. return 1;
  2849. }
  2850. trace_kvm_msr_write(ecx, data);
  2851. skip_emulated_instruction(vcpu);
  2852. return 1;
  2853. }
  2854. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
  2855. {
  2856. return 1;
  2857. }
  2858. static int handle_interrupt_window(struct kvm_vcpu *vcpu)
  2859. {
  2860. u32 cpu_based_vm_exec_control;
  2861. /* clear pending irq */
  2862. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2863. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  2864. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2865. ++vcpu->stat.irq_window_exits;
  2866. /*
  2867. * If the user space waits to inject interrupts, exit as soon as
  2868. * possible
  2869. */
  2870. if (!irqchip_in_kernel(vcpu->kvm) &&
  2871. vcpu->run->request_interrupt_window &&
  2872. !kvm_cpu_has_interrupt(vcpu)) {
  2873. vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  2874. return 0;
  2875. }
  2876. return 1;
  2877. }
  2878. static int handle_halt(struct kvm_vcpu *vcpu)
  2879. {
  2880. skip_emulated_instruction(vcpu);
  2881. return kvm_emulate_halt(vcpu);
  2882. }
  2883. static int handle_vmcall(struct kvm_vcpu *vcpu)
  2884. {
  2885. skip_emulated_instruction(vcpu);
  2886. kvm_emulate_hypercall(vcpu);
  2887. return 1;
  2888. }
  2889. static int handle_vmx_insn(struct kvm_vcpu *vcpu)
  2890. {
  2891. kvm_queue_exception(vcpu, UD_VECTOR);
  2892. return 1;
  2893. }
  2894. static int handle_invlpg(struct kvm_vcpu *vcpu)
  2895. {
  2896. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2897. kvm_mmu_invlpg(vcpu, exit_qualification);
  2898. skip_emulated_instruction(vcpu);
  2899. return 1;
  2900. }
  2901. static int handle_wbinvd(struct kvm_vcpu *vcpu)
  2902. {
  2903. skip_emulated_instruction(vcpu);
  2904. kvm_emulate_wbinvd(vcpu);
  2905. return 1;
  2906. }
  2907. static int handle_xsetbv(struct kvm_vcpu *vcpu)
  2908. {
  2909. u64 new_bv = kvm_read_edx_eax(vcpu);
  2910. u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2911. if (kvm_set_xcr(vcpu, index, new_bv) == 0)
  2912. skip_emulated_instruction(vcpu);
  2913. return 1;
  2914. }
  2915. static int handle_apic_access(struct kvm_vcpu *vcpu)
  2916. {
  2917. return emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DONE;
  2918. }
  2919. static int handle_task_switch(struct kvm_vcpu *vcpu)
  2920. {
  2921. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2922. unsigned long exit_qualification;
  2923. bool has_error_code = false;
  2924. u32 error_code = 0;
  2925. u16 tss_selector;
  2926. int reason, type, idt_v;
  2927. idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
  2928. type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
  2929. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2930. reason = (u32)exit_qualification >> 30;
  2931. if (reason == TASK_SWITCH_GATE && idt_v) {
  2932. switch (type) {
  2933. case INTR_TYPE_NMI_INTR:
  2934. vcpu->arch.nmi_injected = false;
  2935. if (cpu_has_virtual_nmis())
  2936. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  2937. GUEST_INTR_STATE_NMI);
  2938. break;
  2939. case INTR_TYPE_EXT_INTR:
  2940. case INTR_TYPE_SOFT_INTR:
  2941. kvm_clear_interrupt_queue(vcpu);
  2942. break;
  2943. case INTR_TYPE_HARD_EXCEPTION:
  2944. if (vmx->idt_vectoring_info &
  2945. VECTORING_INFO_DELIVER_CODE_MASK) {
  2946. has_error_code = true;
  2947. error_code =
  2948. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  2949. }
  2950. /* fall through */
  2951. case INTR_TYPE_SOFT_EXCEPTION:
  2952. kvm_clear_exception_queue(vcpu);
  2953. break;
  2954. default:
  2955. break;
  2956. }
  2957. }
  2958. tss_selector = exit_qualification;
  2959. if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
  2960. type != INTR_TYPE_EXT_INTR &&
  2961. type != INTR_TYPE_NMI_INTR))
  2962. skip_emulated_instruction(vcpu);
  2963. if (kvm_task_switch(vcpu, tss_selector, reason,
  2964. has_error_code, error_code) == EMULATE_FAIL) {
  2965. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  2966. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  2967. vcpu->run->internal.ndata = 0;
  2968. return 0;
  2969. }
  2970. /* clear all local breakpoint enable flags */
  2971. vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
  2972. /*
  2973. * TODO: What about debug traps on tss switch?
  2974. * Are we supposed to inject them and update dr6?
  2975. */
  2976. return 1;
  2977. }
  2978. static int handle_ept_violation(struct kvm_vcpu *vcpu)
  2979. {
  2980. unsigned long exit_qualification;
  2981. gpa_t gpa;
  2982. int gla_validity;
  2983. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2984. if (exit_qualification & (1 << 6)) {
  2985. printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
  2986. return -EINVAL;
  2987. }
  2988. gla_validity = (exit_qualification >> 7) & 0x3;
  2989. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  2990. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  2991. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  2992. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  2993. vmcs_readl(GUEST_LINEAR_ADDRESS));
  2994. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  2995. (long unsigned int)exit_qualification);
  2996. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  2997. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
  2998. return 0;
  2999. }
  3000. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  3001. trace_kvm_page_fault(gpa, exit_qualification);
  3002. return kvm_mmu_page_fault(vcpu, gpa & PAGE_MASK, 0);
  3003. }
  3004. static u64 ept_rsvd_mask(u64 spte, int level)
  3005. {
  3006. int i;
  3007. u64 mask = 0;
  3008. for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
  3009. mask |= (1ULL << i);
  3010. if (level > 2)
  3011. /* bits 7:3 reserved */
  3012. mask |= 0xf8;
  3013. else if (level == 2) {
  3014. if (spte & (1ULL << 7))
  3015. /* 2MB ref, bits 20:12 reserved */
  3016. mask |= 0x1ff000;
  3017. else
  3018. /* bits 6:3 reserved */
  3019. mask |= 0x78;
  3020. }
  3021. return mask;
  3022. }
  3023. static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
  3024. int level)
  3025. {
  3026. printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
  3027. /* 010b (write-only) */
  3028. WARN_ON((spte & 0x7) == 0x2);
  3029. /* 110b (write/execute) */
  3030. WARN_ON((spte & 0x7) == 0x6);
  3031. /* 100b (execute-only) and value not supported by logical processor */
  3032. if (!cpu_has_vmx_ept_execute_only())
  3033. WARN_ON((spte & 0x7) == 0x4);
  3034. /* not 000b */
  3035. if ((spte & 0x7)) {
  3036. u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
  3037. if (rsvd_bits != 0) {
  3038. printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
  3039. __func__, rsvd_bits);
  3040. WARN_ON(1);
  3041. }
  3042. if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
  3043. u64 ept_mem_type = (spte & 0x38) >> 3;
  3044. if (ept_mem_type == 2 || ept_mem_type == 3 ||
  3045. ept_mem_type == 7) {
  3046. printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
  3047. __func__, ept_mem_type);
  3048. WARN_ON(1);
  3049. }
  3050. }
  3051. }
  3052. }
  3053. static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
  3054. {
  3055. u64 sptes[4];
  3056. int nr_sptes, i;
  3057. gpa_t gpa;
  3058. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  3059. printk(KERN_ERR "EPT: Misconfiguration.\n");
  3060. printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
  3061. nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
  3062. for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
  3063. ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
  3064. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  3065. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
  3066. return 0;
  3067. }
  3068. static int handle_nmi_window(struct kvm_vcpu *vcpu)
  3069. {
  3070. u32 cpu_based_vm_exec_control;
  3071. /* clear pending NMI */
  3072. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3073. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  3074. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3075. ++vcpu->stat.nmi_window_exits;
  3076. return 1;
  3077. }
  3078. static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
  3079. {
  3080. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3081. enum emulation_result err = EMULATE_DONE;
  3082. int ret = 1;
  3083. while (!guest_state_valid(vcpu)) {
  3084. err = emulate_instruction(vcpu, 0, 0, 0);
  3085. if (err == EMULATE_DO_MMIO) {
  3086. ret = 0;
  3087. goto out;
  3088. }
  3089. if (err != EMULATE_DONE)
  3090. return 0;
  3091. if (signal_pending(current))
  3092. goto out;
  3093. if (need_resched())
  3094. schedule();
  3095. }
  3096. vmx->emulation_required = 0;
  3097. out:
  3098. return ret;
  3099. }
  3100. /*
  3101. * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
  3102. * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
  3103. */
  3104. static int handle_pause(struct kvm_vcpu *vcpu)
  3105. {
  3106. skip_emulated_instruction(vcpu);
  3107. kvm_vcpu_on_spin(vcpu);
  3108. return 1;
  3109. }
  3110. static int handle_invalid_op(struct kvm_vcpu *vcpu)
  3111. {
  3112. kvm_queue_exception(vcpu, UD_VECTOR);
  3113. return 1;
  3114. }
  3115. /*
  3116. * The exit handlers return 1 if the exit was handled fully and guest execution
  3117. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  3118. * to be done to userspace and return 0.
  3119. */
  3120. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
  3121. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  3122. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  3123. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  3124. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  3125. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  3126. [EXIT_REASON_CR_ACCESS] = handle_cr,
  3127. [EXIT_REASON_DR_ACCESS] = handle_dr,
  3128. [EXIT_REASON_CPUID] = handle_cpuid,
  3129. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  3130. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  3131. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  3132. [EXIT_REASON_HLT] = handle_halt,
  3133. [EXIT_REASON_INVLPG] = handle_invlpg,
  3134. [EXIT_REASON_VMCALL] = handle_vmcall,
  3135. [EXIT_REASON_VMCLEAR] = handle_vmx_insn,
  3136. [EXIT_REASON_VMLAUNCH] = handle_vmx_insn,
  3137. [EXIT_REASON_VMPTRLD] = handle_vmx_insn,
  3138. [EXIT_REASON_VMPTRST] = handle_vmx_insn,
  3139. [EXIT_REASON_VMREAD] = handle_vmx_insn,
  3140. [EXIT_REASON_VMRESUME] = handle_vmx_insn,
  3141. [EXIT_REASON_VMWRITE] = handle_vmx_insn,
  3142. [EXIT_REASON_VMOFF] = handle_vmx_insn,
  3143. [EXIT_REASON_VMON] = handle_vmx_insn,
  3144. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  3145. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  3146. [EXIT_REASON_WBINVD] = handle_wbinvd,
  3147. [EXIT_REASON_XSETBV] = handle_xsetbv,
  3148. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  3149. [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
  3150. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  3151. [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
  3152. [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
  3153. [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
  3154. [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
  3155. };
  3156. static const int kvm_vmx_max_exit_handlers =
  3157. ARRAY_SIZE(kvm_vmx_exit_handlers);
  3158. /*
  3159. * The guest has exited. See if we can fix it or if we need userspace
  3160. * assistance.
  3161. */
  3162. static int vmx_handle_exit(struct kvm_vcpu *vcpu)
  3163. {
  3164. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3165. u32 exit_reason = vmx->exit_reason;
  3166. u32 vectoring_info = vmx->idt_vectoring_info;
  3167. trace_kvm_exit(exit_reason, vcpu);
  3168. /* If guest state is invalid, start emulating */
  3169. if (vmx->emulation_required && emulate_invalid_guest_state)
  3170. return handle_invalid_guest_state(vcpu);
  3171. /* Access CR3 don't cause VMExit in paging mode, so we need
  3172. * to sync with guest real CR3. */
  3173. if (enable_ept && is_paging(vcpu))
  3174. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  3175. if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
  3176. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  3177. vcpu->run->fail_entry.hardware_entry_failure_reason
  3178. = exit_reason;
  3179. return 0;
  3180. }
  3181. if (unlikely(vmx->fail)) {
  3182. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  3183. vcpu->run->fail_entry.hardware_entry_failure_reason
  3184. = vmcs_read32(VM_INSTRUCTION_ERROR);
  3185. return 0;
  3186. }
  3187. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  3188. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  3189. exit_reason != EXIT_REASON_EPT_VIOLATION &&
  3190. exit_reason != EXIT_REASON_TASK_SWITCH))
  3191. printk(KERN_WARNING "%s: unexpected, valid vectoring info "
  3192. "(0x%x) and exit reason is 0x%x\n",
  3193. __func__, vectoring_info, exit_reason);
  3194. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked)) {
  3195. if (vmx_interrupt_allowed(vcpu)) {
  3196. vmx->soft_vnmi_blocked = 0;
  3197. } else if (vmx->vnmi_blocked_time > 1000000000LL &&
  3198. vcpu->arch.nmi_pending) {
  3199. /*
  3200. * This CPU don't support us in finding the end of an
  3201. * NMI-blocked window if the guest runs with IRQs
  3202. * disabled. So we pull the trigger after 1 s of
  3203. * futile waiting, but inform the user about this.
  3204. */
  3205. printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
  3206. "state on VCPU %d after 1 s timeout\n",
  3207. __func__, vcpu->vcpu_id);
  3208. vmx->soft_vnmi_blocked = 0;
  3209. }
  3210. }
  3211. if (exit_reason < kvm_vmx_max_exit_handlers
  3212. && kvm_vmx_exit_handlers[exit_reason])
  3213. return kvm_vmx_exit_handlers[exit_reason](vcpu);
  3214. else {
  3215. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  3216. vcpu->run->hw.hardware_exit_reason = exit_reason;
  3217. }
  3218. return 0;
  3219. }
  3220. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  3221. {
  3222. if (irr == -1 || tpr < irr) {
  3223. vmcs_write32(TPR_THRESHOLD, 0);
  3224. return;
  3225. }
  3226. vmcs_write32(TPR_THRESHOLD, irr);
  3227. }
  3228. static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
  3229. {
  3230. u32 exit_intr_info;
  3231. u32 idt_vectoring_info = vmx->idt_vectoring_info;
  3232. bool unblock_nmi;
  3233. u8 vector;
  3234. int type;
  3235. bool idtv_info_valid;
  3236. exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  3237. vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
  3238. /* Handle machine checks before interrupts are enabled */
  3239. if ((vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
  3240. || (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI
  3241. && is_machine_check(exit_intr_info)))
  3242. kvm_machine_check();
  3243. /* We need to handle NMIs before interrupts are enabled */
  3244. if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
  3245. (exit_intr_info & INTR_INFO_VALID_MASK)) {
  3246. kvm_before_handle_nmi(&vmx->vcpu);
  3247. asm("int $2");
  3248. kvm_after_handle_nmi(&vmx->vcpu);
  3249. }
  3250. idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  3251. if (cpu_has_virtual_nmis()) {
  3252. unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
  3253. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  3254. /*
  3255. * SDM 3: 27.7.1.2 (September 2008)
  3256. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  3257. * a guest IRET fault.
  3258. * SDM 3: 23.2.2 (September 2008)
  3259. * Bit 12 is undefined in any of the following cases:
  3260. * If the VM exit sets the valid bit in the IDT-vectoring
  3261. * information field.
  3262. * If the VM exit is due to a double fault.
  3263. */
  3264. if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
  3265. vector != DF_VECTOR && !idtv_info_valid)
  3266. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  3267. GUEST_INTR_STATE_NMI);
  3268. } else if (unlikely(vmx->soft_vnmi_blocked))
  3269. vmx->vnmi_blocked_time +=
  3270. ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
  3271. vmx->vcpu.arch.nmi_injected = false;
  3272. kvm_clear_exception_queue(&vmx->vcpu);
  3273. kvm_clear_interrupt_queue(&vmx->vcpu);
  3274. if (!idtv_info_valid)
  3275. return;
  3276. vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
  3277. type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
  3278. switch (type) {
  3279. case INTR_TYPE_NMI_INTR:
  3280. vmx->vcpu.arch.nmi_injected = true;
  3281. /*
  3282. * SDM 3: 27.7.1.2 (September 2008)
  3283. * Clear bit "block by NMI" before VM entry if a NMI
  3284. * delivery faulted.
  3285. */
  3286. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  3287. GUEST_INTR_STATE_NMI);
  3288. break;
  3289. case INTR_TYPE_SOFT_EXCEPTION:
  3290. vmx->vcpu.arch.event_exit_inst_len =
  3291. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3292. /* fall through */
  3293. case INTR_TYPE_HARD_EXCEPTION:
  3294. if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
  3295. u32 err = vmcs_read32(IDT_VECTORING_ERROR_CODE);
  3296. kvm_queue_exception_e(&vmx->vcpu, vector, err);
  3297. } else
  3298. kvm_queue_exception(&vmx->vcpu, vector);
  3299. break;
  3300. case INTR_TYPE_SOFT_INTR:
  3301. vmx->vcpu.arch.event_exit_inst_len =
  3302. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3303. /* fall through */
  3304. case INTR_TYPE_EXT_INTR:
  3305. kvm_queue_interrupt(&vmx->vcpu, vector,
  3306. type == INTR_TYPE_SOFT_INTR);
  3307. break;
  3308. default:
  3309. break;
  3310. }
  3311. }
  3312. /*
  3313. * Failure to inject an interrupt should give us the information
  3314. * in IDT_VECTORING_INFO_FIELD. However, if the failure occurs
  3315. * when fetching the interrupt redirection bitmap in the real-mode
  3316. * tss, this doesn't happen. So we do it ourselves.
  3317. */
  3318. static void fixup_rmode_irq(struct vcpu_vmx *vmx)
  3319. {
  3320. vmx->rmode.irq.pending = 0;
  3321. if (kvm_rip_read(&vmx->vcpu) + 1 != vmx->rmode.irq.rip)
  3322. return;
  3323. kvm_rip_write(&vmx->vcpu, vmx->rmode.irq.rip);
  3324. if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
  3325. vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK;
  3326. vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR;
  3327. return;
  3328. }
  3329. vmx->idt_vectoring_info =
  3330. VECTORING_INFO_VALID_MASK
  3331. | INTR_TYPE_EXT_INTR
  3332. | vmx->rmode.irq.vector;
  3333. }
  3334. #ifdef CONFIG_X86_64
  3335. #define R "r"
  3336. #define Q "q"
  3337. #else
  3338. #define R "e"
  3339. #define Q "l"
  3340. #endif
  3341. static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
  3342. {
  3343. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3344. /* Record the guest's net vcpu time for enforced NMI injections. */
  3345. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
  3346. vmx->entry_time = ktime_get();
  3347. /* Don't enter VMX if guest state is invalid, let the exit handler
  3348. start emulation until we arrive back to a valid state */
  3349. if (vmx->emulation_required && emulate_invalid_guest_state)
  3350. return;
  3351. if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
  3352. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  3353. if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
  3354. vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
  3355. /* When single-stepping over STI and MOV SS, we must clear the
  3356. * corresponding interruptibility bits in the guest state. Otherwise
  3357. * vmentry fails as it then expects bit 14 (BS) in pending debug
  3358. * exceptions being set, but that's not correct for the guest debugging
  3359. * case. */
  3360. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  3361. vmx_set_interrupt_shadow(vcpu, 0);
  3362. asm(
  3363. /* Store host registers */
  3364. "push %%"R"dx; push %%"R"bp;"
  3365. "push %%"R"cx \n\t"
  3366. "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
  3367. "je 1f \n\t"
  3368. "mov %%"R"sp, %c[host_rsp](%0) \n\t"
  3369. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  3370. "1: \n\t"
  3371. /* Reload cr2 if changed */
  3372. "mov %c[cr2](%0), %%"R"ax \n\t"
  3373. "mov %%cr2, %%"R"dx \n\t"
  3374. "cmp %%"R"ax, %%"R"dx \n\t"
  3375. "je 2f \n\t"
  3376. "mov %%"R"ax, %%cr2 \n\t"
  3377. "2: \n\t"
  3378. /* Check if vmlaunch of vmresume is needed */
  3379. "cmpl $0, %c[launched](%0) \n\t"
  3380. /* Load guest registers. Don't clobber flags. */
  3381. "mov %c[rax](%0), %%"R"ax \n\t"
  3382. "mov %c[rbx](%0), %%"R"bx \n\t"
  3383. "mov %c[rdx](%0), %%"R"dx \n\t"
  3384. "mov %c[rsi](%0), %%"R"si \n\t"
  3385. "mov %c[rdi](%0), %%"R"di \n\t"
  3386. "mov %c[rbp](%0), %%"R"bp \n\t"
  3387. #ifdef CONFIG_X86_64
  3388. "mov %c[r8](%0), %%r8 \n\t"
  3389. "mov %c[r9](%0), %%r9 \n\t"
  3390. "mov %c[r10](%0), %%r10 \n\t"
  3391. "mov %c[r11](%0), %%r11 \n\t"
  3392. "mov %c[r12](%0), %%r12 \n\t"
  3393. "mov %c[r13](%0), %%r13 \n\t"
  3394. "mov %c[r14](%0), %%r14 \n\t"
  3395. "mov %c[r15](%0), %%r15 \n\t"
  3396. #endif
  3397. "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
  3398. /* Enter guest mode */
  3399. "jne .Llaunched \n\t"
  3400. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  3401. "jmp .Lkvm_vmx_return \n\t"
  3402. ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
  3403. ".Lkvm_vmx_return: "
  3404. /* Save guest registers, load host registers, keep flags */
  3405. "xchg %0, (%%"R"sp) \n\t"
  3406. "mov %%"R"ax, %c[rax](%0) \n\t"
  3407. "mov %%"R"bx, %c[rbx](%0) \n\t"
  3408. "push"Q" (%%"R"sp); pop"Q" %c[rcx](%0) \n\t"
  3409. "mov %%"R"dx, %c[rdx](%0) \n\t"
  3410. "mov %%"R"si, %c[rsi](%0) \n\t"
  3411. "mov %%"R"di, %c[rdi](%0) \n\t"
  3412. "mov %%"R"bp, %c[rbp](%0) \n\t"
  3413. #ifdef CONFIG_X86_64
  3414. "mov %%r8, %c[r8](%0) \n\t"
  3415. "mov %%r9, %c[r9](%0) \n\t"
  3416. "mov %%r10, %c[r10](%0) \n\t"
  3417. "mov %%r11, %c[r11](%0) \n\t"
  3418. "mov %%r12, %c[r12](%0) \n\t"
  3419. "mov %%r13, %c[r13](%0) \n\t"
  3420. "mov %%r14, %c[r14](%0) \n\t"
  3421. "mov %%r15, %c[r15](%0) \n\t"
  3422. #endif
  3423. "mov %%cr2, %%"R"ax \n\t"
  3424. "mov %%"R"ax, %c[cr2](%0) \n\t"
  3425. "pop %%"R"bp; pop %%"R"bp; pop %%"R"dx \n\t"
  3426. "setbe %c[fail](%0) \n\t"
  3427. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  3428. [launched]"i"(offsetof(struct vcpu_vmx, launched)),
  3429. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  3430. [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
  3431. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  3432. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  3433. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  3434. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  3435. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  3436. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  3437. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  3438. #ifdef CONFIG_X86_64
  3439. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  3440. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  3441. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  3442. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  3443. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  3444. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  3445. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  3446. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  3447. #endif
  3448. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2))
  3449. : "cc", "memory"
  3450. , R"bx", R"di", R"si"
  3451. #ifdef CONFIG_X86_64
  3452. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  3453. #endif
  3454. );
  3455. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
  3456. | (1 << VCPU_EXREG_PDPTR));
  3457. vcpu->arch.regs_dirty = 0;
  3458. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  3459. if (vmx->rmode.irq.pending)
  3460. fixup_rmode_irq(vmx);
  3461. asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  3462. vmx->launched = 1;
  3463. vmx_complete_interrupts(vmx);
  3464. }
  3465. #undef R
  3466. #undef Q
  3467. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  3468. {
  3469. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3470. if (vmx->vmcs) {
  3471. vcpu_clear(vmx);
  3472. free_vmcs(vmx->vmcs);
  3473. vmx->vmcs = NULL;
  3474. }
  3475. }
  3476. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  3477. {
  3478. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3479. free_vpid(vmx);
  3480. vmx_free_vmcs(vcpu);
  3481. kfree(vmx->guest_msrs);
  3482. kvm_vcpu_uninit(vcpu);
  3483. kmem_cache_free(kvm_vcpu_cache, vmx);
  3484. }
  3485. static inline void vmcs_init(struct vmcs *vmcs)
  3486. {
  3487. u64 phys_addr = __pa(per_cpu(vmxarea, raw_smp_processor_id()));
  3488. if (!vmm_exclusive)
  3489. kvm_cpu_vmxon(phys_addr);
  3490. vmcs_clear(vmcs);
  3491. if (!vmm_exclusive)
  3492. kvm_cpu_vmxoff();
  3493. }
  3494. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  3495. {
  3496. int err;
  3497. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  3498. int cpu;
  3499. if (!vmx)
  3500. return ERR_PTR(-ENOMEM);
  3501. allocate_vpid(vmx);
  3502. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  3503. if (err)
  3504. goto free_vcpu;
  3505. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  3506. if (!vmx->guest_msrs) {
  3507. err = -ENOMEM;
  3508. goto uninit_vcpu;
  3509. }
  3510. vmx->vmcs = alloc_vmcs();
  3511. if (!vmx->vmcs)
  3512. goto free_msrs;
  3513. vmcs_init(vmx->vmcs);
  3514. cpu = get_cpu();
  3515. vmx_vcpu_load(&vmx->vcpu, cpu);
  3516. err = vmx_vcpu_setup(vmx);
  3517. vmx_vcpu_put(&vmx->vcpu);
  3518. put_cpu();
  3519. if (err)
  3520. goto free_vmcs;
  3521. if (vm_need_virtualize_apic_accesses(kvm))
  3522. if (alloc_apic_access_page(kvm) != 0)
  3523. goto free_vmcs;
  3524. if (enable_ept) {
  3525. if (!kvm->arch.ept_identity_map_addr)
  3526. kvm->arch.ept_identity_map_addr =
  3527. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  3528. if (alloc_identity_pagetable(kvm) != 0)
  3529. goto free_vmcs;
  3530. }
  3531. return &vmx->vcpu;
  3532. free_vmcs:
  3533. free_vmcs(vmx->vmcs);
  3534. free_msrs:
  3535. kfree(vmx->guest_msrs);
  3536. uninit_vcpu:
  3537. kvm_vcpu_uninit(&vmx->vcpu);
  3538. free_vcpu:
  3539. free_vpid(vmx);
  3540. kmem_cache_free(kvm_vcpu_cache, vmx);
  3541. return ERR_PTR(err);
  3542. }
  3543. static void __init vmx_check_processor_compat(void *rtn)
  3544. {
  3545. struct vmcs_config vmcs_conf;
  3546. *(int *)rtn = 0;
  3547. if (setup_vmcs_config(&vmcs_conf) < 0)
  3548. *(int *)rtn = -EIO;
  3549. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  3550. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  3551. smp_processor_id());
  3552. *(int *)rtn = -EIO;
  3553. }
  3554. }
  3555. static int get_ept_level(void)
  3556. {
  3557. return VMX_EPT_DEFAULT_GAW + 1;
  3558. }
  3559. static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  3560. {
  3561. u64 ret;
  3562. /* For VT-d and EPT combination
  3563. * 1. MMIO: always map as UC
  3564. * 2. EPT with VT-d:
  3565. * a. VT-d without snooping control feature: can't guarantee the
  3566. * result, try to trust guest.
  3567. * b. VT-d with snooping control feature: snooping control feature of
  3568. * VT-d engine can guarantee the cache correctness. Just set it
  3569. * to WB to keep consistent with host. So the same as item 3.
  3570. * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
  3571. * consistent with host MTRR
  3572. */
  3573. if (is_mmio)
  3574. ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
  3575. else if (vcpu->kvm->arch.iommu_domain &&
  3576. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
  3577. ret = kvm_get_guest_memory_type(vcpu, gfn) <<
  3578. VMX_EPT_MT_EPTE_SHIFT;
  3579. else
  3580. ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
  3581. | VMX_EPT_IPAT_BIT;
  3582. return ret;
  3583. }
  3584. #define _ER(x) { EXIT_REASON_##x, #x }
  3585. static const struct trace_print_flags vmx_exit_reasons_str[] = {
  3586. _ER(EXCEPTION_NMI),
  3587. _ER(EXTERNAL_INTERRUPT),
  3588. _ER(TRIPLE_FAULT),
  3589. _ER(PENDING_INTERRUPT),
  3590. _ER(NMI_WINDOW),
  3591. _ER(TASK_SWITCH),
  3592. _ER(CPUID),
  3593. _ER(HLT),
  3594. _ER(INVLPG),
  3595. _ER(RDPMC),
  3596. _ER(RDTSC),
  3597. _ER(VMCALL),
  3598. _ER(VMCLEAR),
  3599. _ER(VMLAUNCH),
  3600. _ER(VMPTRLD),
  3601. _ER(VMPTRST),
  3602. _ER(VMREAD),
  3603. _ER(VMRESUME),
  3604. _ER(VMWRITE),
  3605. _ER(VMOFF),
  3606. _ER(VMON),
  3607. _ER(CR_ACCESS),
  3608. _ER(DR_ACCESS),
  3609. _ER(IO_INSTRUCTION),
  3610. _ER(MSR_READ),
  3611. _ER(MSR_WRITE),
  3612. _ER(MWAIT_INSTRUCTION),
  3613. _ER(MONITOR_INSTRUCTION),
  3614. _ER(PAUSE_INSTRUCTION),
  3615. _ER(MCE_DURING_VMENTRY),
  3616. _ER(TPR_BELOW_THRESHOLD),
  3617. _ER(APIC_ACCESS),
  3618. _ER(EPT_VIOLATION),
  3619. _ER(EPT_MISCONFIG),
  3620. _ER(WBINVD),
  3621. { -1, NULL }
  3622. };
  3623. #undef _ER
  3624. static int vmx_get_lpage_level(void)
  3625. {
  3626. if (enable_ept && !cpu_has_vmx_ept_1g_page())
  3627. return PT_DIRECTORY_LEVEL;
  3628. else
  3629. /* For shadow and EPT supported 1GB page */
  3630. return PT_PDPE_LEVEL;
  3631. }
  3632. static inline u32 bit(int bitno)
  3633. {
  3634. return 1 << (bitno & 31);
  3635. }
  3636. static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
  3637. {
  3638. struct kvm_cpuid_entry2 *best;
  3639. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3640. u32 exec_control;
  3641. vmx->rdtscp_enabled = false;
  3642. if (vmx_rdtscp_supported()) {
  3643. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  3644. if (exec_control & SECONDARY_EXEC_RDTSCP) {
  3645. best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  3646. if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
  3647. vmx->rdtscp_enabled = true;
  3648. else {
  3649. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  3650. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  3651. exec_control);
  3652. }
  3653. }
  3654. }
  3655. }
  3656. static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
  3657. {
  3658. }
  3659. static struct kvm_x86_ops vmx_x86_ops = {
  3660. .cpu_has_kvm_support = cpu_has_kvm_support,
  3661. .disabled_by_bios = vmx_disabled_by_bios,
  3662. .hardware_setup = hardware_setup,
  3663. .hardware_unsetup = hardware_unsetup,
  3664. .check_processor_compatibility = vmx_check_processor_compat,
  3665. .hardware_enable = hardware_enable,
  3666. .hardware_disable = hardware_disable,
  3667. .cpu_has_accelerated_tpr = report_flexpriority,
  3668. .vcpu_create = vmx_create_vcpu,
  3669. .vcpu_free = vmx_free_vcpu,
  3670. .vcpu_reset = vmx_vcpu_reset,
  3671. .prepare_guest_switch = vmx_save_host_state,
  3672. .vcpu_load = vmx_vcpu_load,
  3673. .vcpu_put = vmx_vcpu_put,
  3674. .set_guest_debug = set_guest_debug,
  3675. .get_msr = vmx_get_msr,
  3676. .set_msr = vmx_set_msr,
  3677. .get_segment_base = vmx_get_segment_base,
  3678. .get_segment = vmx_get_segment,
  3679. .set_segment = vmx_set_segment,
  3680. .get_cpl = vmx_get_cpl,
  3681. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  3682. .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
  3683. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  3684. .set_cr0 = vmx_set_cr0,
  3685. .set_cr3 = vmx_set_cr3,
  3686. .set_cr4 = vmx_set_cr4,
  3687. .set_efer = vmx_set_efer,
  3688. .get_idt = vmx_get_idt,
  3689. .set_idt = vmx_set_idt,
  3690. .get_gdt = vmx_get_gdt,
  3691. .set_gdt = vmx_set_gdt,
  3692. .set_dr7 = vmx_set_dr7,
  3693. .cache_reg = vmx_cache_reg,
  3694. .get_rflags = vmx_get_rflags,
  3695. .set_rflags = vmx_set_rflags,
  3696. .fpu_activate = vmx_fpu_activate,
  3697. .fpu_deactivate = vmx_fpu_deactivate,
  3698. .tlb_flush = vmx_flush_tlb,
  3699. .run = vmx_vcpu_run,
  3700. .handle_exit = vmx_handle_exit,
  3701. .skip_emulated_instruction = skip_emulated_instruction,
  3702. .set_interrupt_shadow = vmx_set_interrupt_shadow,
  3703. .get_interrupt_shadow = vmx_get_interrupt_shadow,
  3704. .patch_hypercall = vmx_patch_hypercall,
  3705. .set_irq = vmx_inject_irq,
  3706. .set_nmi = vmx_inject_nmi,
  3707. .queue_exception = vmx_queue_exception,
  3708. .interrupt_allowed = vmx_interrupt_allowed,
  3709. .nmi_allowed = vmx_nmi_allowed,
  3710. .get_nmi_mask = vmx_get_nmi_mask,
  3711. .set_nmi_mask = vmx_set_nmi_mask,
  3712. .enable_nmi_window = enable_nmi_window,
  3713. .enable_irq_window = enable_irq_window,
  3714. .update_cr8_intercept = update_cr8_intercept,
  3715. .set_tss_addr = vmx_set_tss_addr,
  3716. .get_tdp_level = get_ept_level,
  3717. .get_mt_mask = vmx_get_mt_mask,
  3718. .exit_reasons_str = vmx_exit_reasons_str,
  3719. .get_lpage_level = vmx_get_lpage_level,
  3720. .cpuid_update = vmx_cpuid_update,
  3721. .rdtscp_supported = vmx_rdtscp_supported,
  3722. .set_supported_cpuid = vmx_set_supported_cpuid,
  3723. .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
  3724. };
  3725. static int __init vmx_init(void)
  3726. {
  3727. int r, i;
  3728. rdmsrl_safe(MSR_EFER, &host_efer);
  3729. for (i = 0; i < NR_VMX_MSR; ++i)
  3730. kvm_define_shared_msr(i, vmx_msr_index[i]);
  3731. vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
  3732. if (!vmx_io_bitmap_a)
  3733. return -ENOMEM;
  3734. vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
  3735. if (!vmx_io_bitmap_b) {
  3736. r = -ENOMEM;
  3737. goto out;
  3738. }
  3739. vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
  3740. if (!vmx_msr_bitmap_legacy) {
  3741. r = -ENOMEM;
  3742. goto out1;
  3743. }
  3744. vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
  3745. if (!vmx_msr_bitmap_longmode) {
  3746. r = -ENOMEM;
  3747. goto out2;
  3748. }
  3749. /*
  3750. * Allow direct access to the PC debug port (it is often used for I/O
  3751. * delays, but the vmexits simply slow things down).
  3752. */
  3753. memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
  3754. clear_bit(0x80, vmx_io_bitmap_a);
  3755. memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
  3756. memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
  3757. memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
  3758. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  3759. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
  3760. __alignof__(struct vcpu_vmx), THIS_MODULE);
  3761. if (r)
  3762. goto out3;
  3763. vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
  3764. vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
  3765. vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
  3766. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
  3767. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
  3768. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
  3769. if (enable_ept) {
  3770. bypass_guest_pf = 0;
  3771. kvm_mmu_set_base_ptes(VMX_EPT_READABLE_MASK |
  3772. VMX_EPT_WRITABLE_MASK);
  3773. kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull,
  3774. VMX_EPT_EXECUTABLE_MASK);
  3775. kvm_enable_tdp();
  3776. } else
  3777. kvm_disable_tdp();
  3778. if (bypass_guest_pf)
  3779. kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
  3780. return 0;
  3781. out3:
  3782. free_page((unsigned long)vmx_msr_bitmap_longmode);
  3783. out2:
  3784. free_page((unsigned long)vmx_msr_bitmap_legacy);
  3785. out1:
  3786. free_page((unsigned long)vmx_io_bitmap_b);
  3787. out:
  3788. free_page((unsigned long)vmx_io_bitmap_a);
  3789. return r;
  3790. }
  3791. static void __exit vmx_exit(void)
  3792. {
  3793. free_page((unsigned long)vmx_msr_bitmap_legacy);
  3794. free_page((unsigned long)vmx_msr_bitmap_longmode);
  3795. free_page((unsigned long)vmx_io_bitmap_b);
  3796. free_page((unsigned long)vmx_io_bitmap_a);
  3797. kvm_exit();
  3798. }
  3799. module_init(vmx_init)
  3800. module_exit(vmx_exit)