smpboot.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <asm/acpi.h>
  53. #include <asm/desc.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/idle.h>
  57. #include <asm/trampoline.h>
  58. #include <asm/cpu.h>
  59. #include <asm/numa.h>
  60. #include <asm/pgtable.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/mtrr.h>
  63. #include <asm/mwait.h>
  64. #include <asm/apic.h>
  65. #include <asm/setup.h>
  66. #include <asm/uv/uv.h>
  67. #include <linux/mc146818rtc.h>
  68. #include <asm/smpboot_hooks.h>
  69. #include <asm/i8259.h>
  70. #ifdef CONFIG_X86_32
  71. u8 apicid_2_node[MAX_APICID];
  72. #endif
  73. /* State of each CPU */
  74. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  75. /* Store all idle threads, this can be reused instead of creating
  76. * a new thread. Also avoids complicated thread destroy functionality
  77. * for idle threads.
  78. */
  79. #ifdef CONFIG_HOTPLUG_CPU
  80. /*
  81. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  82. * removed after init for !CONFIG_HOTPLUG_CPU.
  83. */
  84. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  85. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  86. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  87. /*
  88. * We need this for trampoline_base protection from concurrent accesses when
  89. * off- and onlining cores wildly.
  90. */
  91. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  92. void cpu_hotplug_driver_lock()
  93. {
  94. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  95. }
  96. void cpu_hotplug_driver_unlock()
  97. {
  98. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  99. }
  100. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  101. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  102. #else
  103. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  104. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  105. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  106. #endif
  107. /* Number of siblings per CPU package */
  108. int smp_num_siblings = 1;
  109. EXPORT_SYMBOL(smp_num_siblings);
  110. /* Last level cache ID of each logical CPU */
  111. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  112. /* representing HT siblings of each logical CPU */
  113. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  114. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  115. /* representing HT and core siblings of each logical CPU */
  116. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  117. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  118. /* Per CPU bogomips and other parameters */
  119. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  120. EXPORT_PER_CPU_SYMBOL(cpu_info);
  121. atomic_t init_deasserted;
  122. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  123. /* which node each logical CPU is on */
  124. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  125. EXPORT_SYMBOL(cpu_to_node_map);
  126. /* set up a mapping between cpu and node. */
  127. static void map_cpu_to_node(int cpu, int node)
  128. {
  129. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  130. cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
  131. cpu_to_node_map[cpu] = node;
  132. }
  133. /* undo a mapping between cpu and node. */
  134. static void unmap_cpu_to_node(int cpu)
  135. {
  136. int node;
  137. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  138. for (node = 0; node < MAX_NUMNODES; node++)
  139. cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
  140. cpu_to_node_map[cpu] = 0;
  141. }
  142. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  143. #define map_cpu_to_node(cpu, node) ({})
  144. #define unmap_cpu_to_node(cpu) ({})
  145. #endif
  146. #ifdef CONFIG_X86_32
  147. static int boot_cpu_logical_apicid;
  148. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  149. { [0 ... NR_CPUS-1] = BAD_APICID };
  150. static void map_cpu_to_logical_apicid(void)
  151. {
  152. int cpu = smp_processor_id();
  153. int apicid = logical_smp_processor_id();
  154. int node = apic->apicid_to_node(apicid);
  155. if (!node_online(node))
  156. node = first_online_node;
  157. cpu_2_logical_apicid[cpu] = apicid;
  158. map_cpu_to_node(cpu, node);
  159. }
  160. void numa_remove_cpu(int cpu)
  161. {
  162. cpu_2_logical_apicid[cpu] = BAD_APICID;
  163. unmap_cpu_to_node(cpu);
  164. }
  165. #else
  166. #define map_cpu_to_logical_apicid() do {} while (0)
  167. #endif
  168. /*
  169. * Report back to the Boot Processor.
  170. * Running on AP.
  171. */
  172. static void __cpuinit smp_callin(void)
  173. {
  174. int cpuid, phys_id;
  175. unsigned long timeout;
  176. /*
  177. * If waken up by an INIT in an 82489DX configuration
  178. * we may get here before an INIT-deassert IPI reaches
  179. * our local APIC. We have to wait for the IPI or we'll
  180. * lock up on an APIC access.
  181. */
  182. if (apic->wait_for_init_deassert)
  183. apic->wait_for_init_deassert(&init_deasserted);
  184. /*
  185. * (This works even if the APIC is not enabled.)
  186. */
  187. phys_id = read_apic_id();
  188. cpuid = smp_processor_id();
  189. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  190. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  191. phys_id, cpuid);
  192. }
  193. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  194. /*
  195. * STARTUP IPIs are fragile beasts as they might sometimes
  196. * trigger some glue motherboard logic. Complete APIC bus
  197. * silence for 1 second, this overestimates the time the
  198. * boot CPU is spending to send the up to 2 STARTUP IPIs
  199. * by a factor of two. This should be enough.
  200. */
  201. /*
  202. * Waiting 2s total for startup (udelay is not yet working)
  203. */
  204. timeout = jiffies + 2*HZ;
  205. while (time_before(jiffies, timeout)) {
  206. /*
  207. * Has the boot CPU finished it's STARTUP sequence?
  208. */
  209. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  210. break;
  211. cpu_relax();
  212. }
  213. if (!time_before(jiffies, timeout)) {
  214. panic("%s: CPU%d started up but did not get a callout!\n",
  215. __func__, cpuid);
  216. }
  217. /*
  218. * the boot CPU has finished the init stage and is spinning
  219. * on callin_map until we finish. We are free to set up this
  220. * CPU, first the APIC. (this is probably redundant on most
  221. * boards)
  222. */
  223. pr_debug("CALLIN, before setup_local_APIC().\n");
  224. if (apic->smp_callin_clear_local_apic)
  225. apic->smp_callin_clear_local_apic();
  226. setup_local_APIC();
  227. end_local_APIC_setup();
  228. map_cpu_to_logical_apicid();
  229. /*
  230. * Need to setup vector mappings before we enable interrupts.
  231. */
  232. setup_vector_irq(smp_processor_id());
  233. /*
  234. * Get our bogomips.
  235. *
  236. * Need to enable IRQs because it can take longer and then
  237. * the NMI watchdog might kill us.
  238. */
  239. local_irq_enable();
  240. calibrate_delay();
  241. local_irq_disable();
  242. pr_debug("Stack at about %p\n", &cpuid);
  243. /*
  244. * Save our processor parameters
  245. */
  246. smp_store_cpu_info(cpuid);
  247. notify_cpu_starting(cpuid);
  248. /*
  249. * Allow the master to continue.
  250. */
  251. cpumask_set_cpu(cpuid, cpu_callin_mask);
  252. }
  253. /*
  254. * Activate a secondary processor.
  255. */
  256. notrace static void __cpuinit start_secondary(void *unused)
  257. {
  258. /*
  259. * Don't put *anything* before cpu_init(), SMP booting is too
  260. * fragile that we want to limit the things done here to the
  261. * most necessary things.
  262. */
  263. #ifdef CONFIG_X86_32
  264. /*
  265. * Switch away from the trampoline page-table
  266. *
  267. * Do this before cpu_init() because it needs to access per-cpu
  268. * data which may not be mapped in the trampoline page-table.
  269. */
  270. load_cr3(swapper_pg_dir);
  271. __flush_tlb_all();
  272. #endif
  273. cpu_init();
  274. preempt_disable();
  275. smp_callin();
  276. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  277. barrier();
  278. /*
  279. * Check TSC synchronization with the BP:
  280. */
  281. check_tsc_sync_target();
  282. if (nmi_watchdog == NMI_IO_APIC) {
  283. legacy_pic->mask(0);
  284. enable_NMI_through_LVT0();
  285. legacy_pic->unmask(0);
  286. }
  287. /* This must be done before setting cpu_online_mask */
  288. set_cpu_sibling_map(raw_smp_processor_id());
  289. wmb();
  290. /*
  291. * We need to hold call_lock, so there is no inconsistency
  292. * between the time smp_call_function() determines number of
  293. * IPI recipients, and the time when the determination is made
  294. * for which cpus receive the IPI. Holding this
  295. * lock helps us to not include this cpu in a currently in progress
  296. * smp_call_function().
  297. *
  298. * We need to hold vector_lock so there the set of online cpus
  299. * does not change while we are assigning vectors to cpus. Holding
  300. * this lock ensures we don't half assign or remove an irq from a cpu.
  301. */
  302. ipi_call_lock();
  303. lock_vector_lock();
  304. set_cpu_online(smp_processor_id(), true);
  305. unlock_vector_lock();
  306. ipi_call_unlock();
  307. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  308. x86_platform.nmi_init();
  309. /* enable local interrupts */
  310. local_irq_enable();
  311. /* to prevent fake stack check failure in clock setup */
  312. boot_init_stack_canary();
  313. x86_cpuinit.setup_percpu_clockev();
  314. wmb();
  315. cpu_idle();
  316. }
  317. #ifdef CONFIG_CPUMASK_OFFSTACK
  318. /* In this case, llc_shared_map is a pointer to a cpumask. */
  319. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  320. const struct cpuinfo_x86 *src)
  321. {
  322. struct cpumask *llc = dst->llc_shared_map;
  323. *dst = *src;
  324. dst->llc_shared_map = llc;
  325. }
  326. #else
  327. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  328. const struct cpuinfo_x86 *src)
  329. {
  330. *dst = *src;
  331. }
  332. #endif /* CONFIG_CPUMASK_OFFSTACK */
  333. /*
  334. * The bootstrap kernel entry code has set these up. Save them for
  335. * a given CPU
  336. */
  337. void __cpuinit smp_store_cpu_info(int id)
  338. {
  339. struct cpuinfo_x86 *c = &cpu_data(id);
  340. copy_cpuinfo_x86(c, &boot_cpu_data);
  341. c->cpu_index = id;
  342. if (id != 0)
  343. identify_secondary_cpu(c);
  344. }
  345. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  346. {
  347. struct cpuinfo_x86 *c1 = &cpu_data(cpu1);
  348. struct cpuinfo_x86 *c2 = &cpu_data(cpu2);
  349. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  350. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  351. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  352. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  353. cpumask_set_cpu(cpu1, c2->llc_shared_map);
  354. cpumask_set_cpu(cpu2, c1->llc_shared_map);
  355. }
  356. void __cpuinit set_cpu_sibling_map(int cpu)
  357. {
  358. int i;
  359. struct cpuinfo_x86 *c = &cpu_data(cpu);
  360. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  361. if (smp_num_siblings > 1) {
  362. for_each_cpu(i, cpu_sibling_setup_mask) {
  363. struct cpuinfo_x86 *o = &cpu_data(i);
  364. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  365. if (c->phys_proc_id == o->phys_proc_id &&
  366. c->compute_unit_id == o->compute_unit_id)
  367. link_thread_siblings(cpu, i);
  368. } else if (c->phys_proc_id == o->phys_proc_id &&
  369. c->cpu_core_id == o->cpu_core_id) {
  370. link_thread_siblings(cpu, i);
  371. }
  372. }
  373. } else {
  374. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  375. }
  376. cpumask_set_cpu(cpu, c->llc_shared_map);
  377. if (current_cpu_data.x86_max_cores == 1) {
  378. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  379. c->booted_cores = 1;
  380. return;
  381. }
  382. for_each_cpu(i, cpu_sibling_setup_mask) {
  383. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  384. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  385. cpumask_set_cpu(i, c->llc_shared_map);
  386. cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
  387. }
  388. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  389. cpumask_set_cpu(i, cpu_core_mask(cpu));
  390. cpumask_set_cpu(cpu, cpu_core_mask(i));
  391. /*
  392. * Does this new cpu bringup a new core?
  393. */
  394. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  395. /*
  396. * for each core in package, increment
  397. * the booted_cores for this new cpu
  398. */
  399. if (cpumask_first(cpu_sibling_mask(i)) == i)
  400. c->booted_cores++;
  401. /*
  402. * increment the core count for all
  403. * the other cpus in this package
  404. */
  405. if (i != cpu)
  406. cpu_data(i).booted_cores++;
  407. } else if (i != cpu && !c->booted_cores)
  408. c->booted_cores = cpu_data(i).booted_cores;
  409. }
  410. }
  411. }
  412. /* maps the cpu to the sched domain representing multi-core */
  413. const struct cpumask *cpu_coregroup_mask(int cpu)
  414. {
  415. struct cpuinfo_x86 *c = &cpu_data(cpu);
  416. /*
  417. * For perf, we return last level cache shared map.
  418. * And for power savings, we return cpu_core_map
  419. */
  420. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  421. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  422. return cpu_core_mask(cpu);
  423. else
  424. return c->llc_shared_map;
  425. }
  426. static void impress_friends(void)
  427. {
  428. int cpu;
  429. unsigned long bogosum = 0;
  430. /*
  431. * Allow the user to impress friends.
  432. */
  433. pr_debug("Before bogomips.\n");
  434. for_each_possible_cpu(cpu)
  435. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  436. bogosum += cpu_data(cpu).loops_per_jiffy;
  437. printk(KERN_INFO
  438. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  439. num_online_cpus(),
  440. bogosum/(500000/HZ),
  441. (bogosum/(5000/HZ))%100);
  442. pr_debug("Before bogocount - setting activated=1.\n");
  443. }
  444. void __inquire_remote_apic(int apicid)
  445. {
  446. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  447. char *names[] = { "ID", "VERSION", "SPIV" };
  448. int timeout;
  449. u32 status;
  450. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  451. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  452. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  453. /*
  454. * Wait for idle.
  455. */
  456. status = safe_apic_wait_icr_idle();
  457. if (status)
  458. printk(KERN_CONT
  459. "a previous APIC delivery may have failed\n");
  460. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  461. timeout = 0;
  462. do {
  463. udelay(100);
  464. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  465. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  466. switch (status) {
  467. case APIC_ICR_RR_VALID:
  468. status = apic_read(APIC_RRR);
  469. printk(KERN_CONT "%08x\n", status);
  470. break;
  471. default:
  472. printk(KERN_CONT "failed\n");
  473. }
  474. }
  475. }
  476. /*
  477. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  478. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  479. * won't ... remember to clear down the APIC, etc later.
  480. */
  481. int __cpuinit
  482. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  483. {
  484. unsigned long send_status, accept_status = 0;
  485. int maxlvt;
  486. /* Target chip */
  487. /* Boot on the stack */
  488. /* Kick the second */
  489. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  490. pr_debug("Waiting for send to finish...\n");
  491. send_status = safe_apic_wait_icr_idle();
  492. /*
  493. * Give the other CPU some time to accept the IPI.
  494. */
  495. udelay(200);
  496. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  497. maxlvt = lapic_get_maxlvt();
  498. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  499. apic_write(APIC_ESR, 0);
  500. accept_status = (apic_read(APIC_ESR) & 0xEF);
  501. }
  502. pr_debug("NMI sent.\n");
  503. if (send_status)
  504. printk(KERN_ERR "APIC never delivered???\n");
  505. if (accept_status)
  506. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  507. return (send_status | accept_status);
  508. }
  509. static int __cpuinit
  510. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  511. {
  512. unsigned long send_status, accept_status = 0;
  513. int maxlvt, num_starts, j;
  514. maxlvt = lapic_get_maxlvt();
  515. /*
  516. * Be paranoid about clearing APIC errors.
  517. */
  518. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  519. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  520. apic_write(APIC_ESR, 0);
  521. apic_read(APIC_ESR);
  522. }
  523. pr_debug("Asserting INIT.\n");
  524. /*
  525. * Turn INIT on target chip
  526. */
  527. /*
  528. * Send IPI
  529. */
  530. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  531. phys_apicid);
  532. pr_debug("Waiting for send to finish...\n");
  533. send_status = safe_apic_wait_icr_idle();
  534. mdelay(10);
  535. pr_debug("Deasserting INIT.\n");
  536. /* Target chip */
  537. /* Send IPI */
  538. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  539. pr_debug("Waiting for send to finish...\n");
  540. send_status = safe_apic_wait_icr_idle();
  541. mb();
  542. atomic_set(&init_deasserted, 1);
  543. /*
  544. * Should we send STARTUP IPIs ?
  545. *
  546. * Determine this based on the APIC version.
  547. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  548. */
  549. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  550. num_starts = 2;
  551. else
  552. num_starts = 0;
  553. /*
  554. * Paravirt / VMI wants a startup IPI hook here to set up the
  555. * target processor state.
  556. */
  557. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  558. (unsigned long)stack_start.sp);
  559. /*
  560. * Run STARTUP IPI loop.
  561. */
  562. pr_debug("#startup loops: %d.\n", num_starts);
  563. for (j = 1; j <= num_starts; j++) {
  564. pr_debug("Sending STARTUP #%d.\n", j);
  565. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  566. apic_write(APIC_ESR, 0);
  567. apic_read(APIC_ESR);
  568. pr_debug("After apic_write.\n");
  569. /*
  570. * STARTUP IPI
  571. */
  572. /* Target chip */
  573. /* Boot on the stack */
  574. /* Kick the second */
  575. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  576. phys_apicid);
  577. /*
  578. * Give the other CPU some time to accept the IPI.
  579. */
  580. udelay(300);
  581. pr_debug("Startup point 1.\n");
  582. pr_debug("Waiting for send to finish...\n");
  583. send_status = safe_apic_wait_icr_idle();
  584. /*
  585. * Give the other CPU some time to accept the IPI.
  586. */
  587. udelay(200);
  588. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  589. apic_write(APIC_ESR, 0);
  590. accept_status = (apic_read(APIC_ESR) & 0xEF);
  591. if (send_status || accept_status)
  592. break;
  593. }
  594. pr_debug("After Startup.\n");
  595. if (send_status)
  596. printk(KERN_ERR "APIC never delivered???\n");
  597. if (accept_status)
  598. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  599. return (send_status | accept_status);
  600. }
  601. struct create_idle {
  602. struct work_struct work;
  603. struct task_struct *idle;
  604. struct completion done;
  605. int cpu;
  606. };
  607. static void __cpuinit do_fork_idle(struct work_struct *work)
  608. {
  609. struct create_idle *c_idle =
  610. container_of(work, struct create_idle, work);
  611. c_idle->idle = fork_idle(c_idle->cpu);
  612. complete(&c_idle->done);
  613. }
  614. /* reduce the number of lines printed when booting a large cpu count system */
  615. static void __cpuinit announce_cpu(int cpu, int apicid)
  616. {
  617. static int current_node = -1;
  618. int node = early_cpu_to_node(cpu);
  619. if (system_state == SYSTEM_BOOTING) {
  620. if (node != current_node) {
  621. if (current_node > (-1))
  622. pr_cont(" Ok.\n");
  623. current_node = node;
  624. pr_info("Booting Node %3d, Processors ", node);
  625. }
  626. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  627. return;
  628. } else
  629. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  630. node, cpu, apicid);
  631. }
  632. /*
  633. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  634. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  635. * Returns zero if CPU booted OK, else error code from
  636. * ->wakeup_secondary_cpu.
  637. */
  638. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  639. {
  640. unsigned long boot_error = 0;
  641. unsigned long start_ip;
  642. int timeout;
  643. struct create_idle c_idle = {
  644. .cpu = cpu,
  645. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  646. };
  647. INIT_WORK_ON_STACK(&c_idle.work, do_fork_idle);
  648. alternatives_smp_switch(1);
  649. c_idle.idle = get_idle_for_cpu(cpu);
  650. /*
  651. * We can't use kernel_thread since we must avoid to
  652. * reschedule the child.
  653. */
  654. if (c_idle.idle) {
  655. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  656. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  657. init_idle(c_idle.idle, cpu);
  658. goto do_rest;
  659. }
  660. schedule_work(&c_idle.work);
  661. wait_for_completion(&c_idle.done);
  662. if (IS_ERR(c_idle.idle)) {
  663. printk("failed fork for CPU %d\n", cpu);
  664. destroy_work_on_stack(&c_idle.work);
  665. return PTR_ERR(c_idle.idle);
  666. }
  667. set_idle_for_cpu(cpu, c_idle.idle);
  668. do_rest:
  669. per_cpu(current_task, cpu) = c_idle.idle;
  670. #ifdef CONFIG_X86_32
  671. /* Stack for startup_32 can be just as for start_secondary onwards */
  672. irq_ctx_init(cpu);
  673. initial_page_table = __pa(&trampoline_pg_dir);
  674. #else
  675. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  676. initial_gs = per_cpu_offset(cpu);
  677. per_cpu(kernel_stack, cpu) =
  678. (unsigned long)task_stack_page(c_idle.idle) -
  679. KERNEL_STACK_OFFSET + THREAD_SIZE;
  680. #endif
  681. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  682. initial_code = (unsigned long)start_secondary;
  683. stack_start.sp = (void *) c_idle.idle->thread.sp;
  684. /* start_ip had better be page-aligned! */
  685. start_ip = setup_trampoline();
  686. /* So we see what's up */
  687. announce_cpu(cpu, apicid);
  688. /*
  689. * This grunge runs the startup process for
  690. * the targeted processor.
  691. */
  692. atomic_set(&init_deasserted, 0);
  693. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  694. pr_debug("Setting warm reset code and vector.\n");
  695. smpboot_setup_warm_reset_vector(start_ip);
  696. /*
  697. * Be paranoid about clearing APIC errors.
  698. */
  699. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  700. apic_write(APIC_ESR, 0);
  701. apic_read(APIC_ESR);
  702. }
  703. }
  704. /*
  705. * Kick the secondary CPU. Use the method in the APIC driver
  706. * if it's defined - or use an INIT boot APIC message otherwise:
  707. */
  708. if (apic->wakeup_secondary_cpu)
  709. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  710. else
  711. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  712. if (!boot_error) {
  713. /*
  714. * allow APs to start initializing.
  715. */
  716. pr_debug("Before Callout %d.\n", cpu);
  717. cpumask_set_cpu(cpu, cpu_callout_mask);
  718. pr_debug("After Callout %d.\n", cpu);
  719. /*
  720. * Wait 5s total for a response
  721. */
  722. for (timeout = 0; timeout < 50000; timeout++) {
  723. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  724. break; /* It has booted */
  725. udelay(100);
  726. /*
  727. * Allow other tasks to run while we wait for the
  728. * AP to come online. This also gives a chance
  729. * for the MTRR work(triggered by the AP coming online)
  730. * to be completed in the stop machine context.
  731. */
  732. schedule();
  733. }
  734. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  735. pr_debug("CPU%d: has booted.\n", cpu);
  736. else {
  737. boot_error = 1;
  738. if (*((volatile unsigned char *)trampoline_base)
  739. == 0xA5)
  740. /* trampoline started but...? */
  741. pr_err("CPU%d: Stuck ??\n", cpu);
  742. else
  743. /* trampoline code not run */
  744. pr_err("CPU%d: Not responding.\n", cpu);
  745. if (apic->inquire_remote_apic)
  746. apic->inquire_remote_apic(apicid);
  747. }
  748. }
  749. if (boot_error) {
  750. /* Try to put things back the way they were before ... */
  751. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  752. /* was set by do_boot_cpu() */
  753. cpumask_clear_cpu(cpu, cpu_callout_mask);
  754. /* was set by cpu_init() */
  755. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  756. set_cpu_present(cpu, false);
  757. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  758. }
  759. /* mark "stuck" area as not stuck */
  760. *((volatile unsigned long *)trampoline_base) = 0;
  761. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  762. /*
  763. * Cleanup possible dangling ends...
  764. */
  765. smpboot_restore_warm_reset_vector();
  766. }
  767. destroy_work_on_stack(&c_idle.work);
  768. return boot_error;
  769. }
  770. int __cpuinit native_cpu_up(unsigned int cpu)
  771. {
  772. int apicid = apic->cpu_present_to_apicid(cpu);
  773. unsigned long flags;
  774. int err;
  775. WARN_ON(irqs_disabled());
  776. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  777. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  778. !physid_isset(apicid, phys_cpu_present_map)) {
  779. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  780. return -EINVAL;
  781. }
  782. /*
  783. * Already booted CPU?
  784. */
  785. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  786. pr_debug("do_boot_cpu %d Already started\n", cpu);
  787. return -ENOSYS;
  788. }
  789. /*
  790. * Save current MTRR state in case it was changed since early boot
  791. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  792. */
  793. mtrr_save_state();
  794. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  795. err = do_boot_cpu(apicid, cpu);
  796. if (err) {
  797. pr_debug("do_boot_cpu failed %d\n", err);
  798. return -EIO;
  799. }
  800. /*
  801. * Check TSC synchronization with the AP (keep irqs disabled
  802. * while doing so):
  803. */
  804. local_irq_save(flags);
  805. check_tsc_sync_source(cpu);
  806. local_irq_restore(flags);
  807. while (!cpu_online(cpu)) {
  808. cpu_relax();
  809. touch_nmi_watchdog();
  810. }
  811. return 0;
  812. }
  813. /*
  814. * Fall back to non SMP mode after errors.
  815. *
  816. * RED-PEN audit/test this more. I bet there is more state messed up here.
  817. */
  818. static __init void disable_smp(void)
  819. {
  820. init_cpu_present(cpumask_of(0));
  821. init_cpu_possible(cpumask_of(0));
  822. smpboot_clear_io_apic_irqs();
  823. if (smp_found_config)
  824. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  825. else
  826. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  827. map_cpu_to_logical_apicid();
  828. cpumask_set_cpu(0, cpu_sibling_mask(0));
  829. cpumask_set_cpu(0, cpu_core_mask(0));
  830. }
  831. /*
  832. * Various sanity checks.
  833. */
  834. static int __init smp_sanity_check(unsigned max_cpus)
  835. {
  836. preempt_disable();
  837. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  838. if (def_to_bigsmp && nr_cpu_ids > 8) {
  839. unsigned int cpu;
  840. unsigned nr;
  841. printk(KERN_WARNING
  842. "More than 8 CPUs detected - skipping them.\n"
  843. "Use CONFIG_X86_BIGSMP.\n");
  844. nr = 0;
  845. for_each_present_cpu(cpu) {
  846. if (nr >= 8)
  847. set_cpu_present(cpu, false);
  848. nr++;
  849. }
  850. nr = 0;
  851. for_each_possible_cpu(cpu) {
  852. if (nr >= 8)
  853. set_cpu_possible(cpu, false);
  854. nr++;
  855. }
  856. nr_cpu_ids = 8;
  857. }
  858. #endif
  859. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  860. printk(KERN_WARNING
  861. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  862. hard_smp_processor_id());
  863. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  864. }
  865. /*
  866. * If we couldn't find an SMP configuration at boot time,
  867. * get out of here now!
  868. */
  869. if (!smp_found_config && !acpi_lapic) {
  870. preempt_enable();
  871. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  872. disable_smp();
  873. if (APIC_init_uniprocessor())
  874. printk(KERN_NOTICE "Local APIC not detected."
  875. " Using dummy APIC emulation.\n");
  876. return -1;
  877. }
  878. /*
  879. * Should not be necessary because the MP table should list the boot
  880. * CPU too, but we do it for the sake of robustness anyway.
  881. */
  882. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  883. printk(KERN_NOTICE
  884. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  885. boot_cpu_physical_apicid);
  886. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  887. }
  888. preempt_enable();
  889. /*
  890. * If we couldn't find a local APIC, then get out of here now!
  891. */
  892. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  893. !cpu_has_apic) {
  894. if (!disable_apic) {
  895. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  896. boot_cpu_physical_apicid);
  897. pr_err("... forcing use of dummy APIC emulation."
  898. "(tell your hw vendor)\n");
  899. }
  900. smpboot_clear_io_apic();
  901. arch_disable_smp_support();
  902. return -1;
  903. }
  904. verify_local_APIC();
  905. /*
  906. * If SMP should be disabled, then really disable it!
  907. */
  908. if (!max_cpus) {
  909. printk(KERN_INFO "SMP mode deactivated.\n");
  910. smpboot_clear_io_apic();
  911. localise_nmi_watchdog();
  912. connect_bsp_APIC();
  913. setup_local_APIC();
  914. end_local_APIC_setup();
  915. return -1;
  916. }
  917. return 0;
  918. }
  919. static void __init smp_cpu_index_default(void)
  920. {
  921. int i;
  922. struct cpuinfo_x86 *c;
  923. for_each_possible_cpu(i) {
  924. c = &cpu_data(i);
  925. /* mark all to hotplug */
  926. c->cpu_index = nr_cpu_ids;
  927. }
  928. }
  929. /*
  930. * Prepare for SMP bootup. The MP table or ACPI has been read
  931. * earlier. Just do some sanity checking here and enable APIC mode.
  932. */
  933. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  934. {
  935. unsigned int i;
  936. preempt_disable();
  937. smp_cpu_index_default();
  938. current_cpu_data = boot_cpu_data;
  939. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  940. mb();
  941. /*
  942. * Setup boot CPU information
  943. */
  944. smp_store_cpu_info(0); /* Final full version of the data */
  945. #ifdef CONFIG_X86_32
  946. boot_cpu_logical_apicid = logical_smp_processor_id();
  947. #endif
  948. current_thread_info()->cpu = 0; /* needed? */
  949. for_each_possible_cpu(i) {
  950. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  951. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  952. zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
  953. }
  954. set_cpu_sibling_map(0);
  955. if (smp_sanity_check(max_cpus) < 0) {
  956. printk(KERN_INFO "SMP disabled\n");
  957. disable_smp();
  958. goto out;
  959. }
  960. default_setup_apic_routing();
  961. preempt_disable();
  962. if (read_apic_id() != boot_cpu_physical_apicid) {
  963. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  964. read_apic_id(), boot_cpu_physical_apicid);
  965. /* Or can we switch back to PIC here? */
  966. }
  967. preempt_enable();
  968. connect_bsp_APIC();
  969. /*
  970. * Switch from PIC to APIC mode.
  971. */
  972. setup_local_APIC();
  973. /*
  974. * Enable IO APIC before setting up error vector
  975. */
  976. if (!skip_ioapic_setup && nr_ioapics)
  977. enable_IO_APIC();
  978. end_local_APIC_setup();
  979. map_cpu_to_logical_apicid();
  980. if (apic->setup_portio_remap)
  981. apic->setup_portio_remap();
  982. smpboot_setup_io_apic();
  983. /*
  984. * Set up local APIC timer on boot CPU.
  985. */
  986. printk(KERN_INFO "CPU%d: ", 0);
  987. print_cpu_info(&cpu_data(0));
  988. x86_init.timers.setup_percpu_clockev();
  989. if (is_uv_system())
  990. uv_system_init();
  991. set_mtrr_aps_delayed_init();
  992. out:
  993. preempt_enable();
  994. }
  995. void arch_enable_nonboot_cpus_begin(void)
  996. {
  997. set_mtrr_aps_delayed_init();
  998. }
  999. void arch_enable_nonboot_cpus_end(void)
  1000. {
  1001. mtrr_aps_init();
  1002. }
  1003. /*
  1004. * Early setup to make printk work.
  1005. */
  1006. void __init native_smp_prepare_boot_cpu(void)
  1007. {
  1008. int me = smp_processor_id();
  1009. switch_to_new_gdt(me);
  1010. /* already set me in cpu_online_mask in boot_cpu_init() */
  1011. cpumask_set_cpu(me, cpu_callout_mask);
  1012. per_cpu(cpu_state, me) = CPU_ONLINE;
  1013. }
  1014. void __init native_smp_cpus_done(unsigned int max_cpus)
  1015. {
  1016. pr_debug("Boot done.\n");
  1017. impress_friends();
  1018. #ifdef CONFIG_X86_IO_APIC
  1019. setup_ioapic_dest();
  1020. #endif
  1021. check_nmi_watchdog();
  1022. mtrr_aps_init();
  1023. }
  1024. static int __initdata setup_possible_cpus = -1;
  1025. static int __init _setup_possible_cpus(char *str)
  1026. {
  1027. get_option(&str, &setup_possible_cpus);
  1028. return 0;
  1029. }
  1030. early_param("possible_cpus", _setup_possible_cpus);
  1031. /*
  1032. * cpu_possible_mask should be static, it cannot change as cpu's
  1033. * are onlined, or offlined. The reason is per-cpu data-structures
  1034. * are allocated by some modules at init time, and dont expect to
  1035. * do this dynamically on cpu arrival/departure.
  1036. * cpu_present_mask on the other hand can change dynamically.
  1037. * In case when cpu_hotplug is not compiled, then we resort to current
  1038. * behaviour, which is cpu_possible == cpu_present.
  1039. * - Ashok Raj
  1040. *
  1041. * Three ways to find out the number of additional hotplug CPUs:
  1042. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1043. * - The user can overwrite it with possible_cpus=NUM
  1044. * - Otherwise don't reserve additional CPUs.
  1045. * We do this because additional CPUs waste a lot of memory.
  1046. * -AK
  1047. */
  1048. __init void prefill_possible_map(void)
  1049. {
  1050. int i, possible;
  1051. /* no processor from mptable or madt */
  1052. if (!num_processors)
  1053. num_processors = 1;
  1054. i = setup_max_cpus ?: 1;
  1055. if (setup_possible_cpus == -1) {
  1056. possible = num_processors;
  1057. #ifdef CONFIG_HOTPLUG_CPU
  1058. if (setup_max_cpus)
  1059. possible += disabled_cpus;
  1060. #else
  1061. if (possible > i)
  1062. possible = i;
  1063. #endif
  1064. } else
  1065. possible = setup_possible_cpus;
  1066. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1067. /* nr_cpu_ids could be reduced via nr_cpus= */
  1068. if (possible > nr_cpu_ids) {
  1069. printk(KERN_WARNING
  1070. "%d Processors exceeds NR_CPUS limit of %d\n",
  1071. possible, nr_cpu_ids);
  1072. possible = nr_cpu_ids;
  1073. }
  1074. #ifdef CONFIG_HOTPLUG_CPU
  1075. if (!setup_max_cpus)
  1076. #endif
  1077. if (possible > i) {
  1078. printk(KERN_WARNING
  1079. "%d Processors exceeds max_cpus limit of %u\n",
  1080. possible, setup_max_cpus);
  1081. possible = i;
  1082. }
  1083. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1084. possible, max_t(int, possible - num_processors, 0));
  1085. for (i = 0; i < possible; i++)
  1086. set_cpu_possible(i, true);
  1087. for (; i < NR_CPUS; i++)
  1088. set_cpu_possible(i, false);
  1089. nr_cpu_ids = possible;
  1090. }
  1091. #ifdef CONFIG_HOTPLUG_CPU
  1092. static void remove_siblinginfo(int cpu)
  1093. {
  1094. int sibling;
  1095. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1096. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1097. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1098. /*/
  1099. * last thread sibling in this cpu core going down
  1100. */
  1101. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1102. cpu_data(sibling).booted_cores--;
  1103. }
  1104. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1105. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1106. cpumask_clear(cpu_sibling_mask(cpu));
  1107. cpumask_clear(cpu_core_mask(cpu));
  1108. c->phys_proc_id = 0;
  1109. c->cpu_core_id = 0;
  1110. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1111. }
  1112. static void __ref remove_cpu_from_maps(int cpu)
  1113. {
  1114. set_cpu_online(cpu, false);
  1115. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1116. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1117. /* was set by cpu_init() */
  1118. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1119. numa_remove_cpu(cpu);
  1120. }
  1121. void cpu_disable_common(void)
  1122. {
  1123. int cpu = smp_processor_id();
  1124. remove_siblinginfo(cpu);
  1125. /* It's now safe to remove this processor from the online map */
  1126. lock_vector_lock();
  1127. remove_cpu_from_maps(cpu);
  1128. unlock_vector_lock();
  1129. fixup_irqs();
  1130. }
  1131. int native_cpu_disable(void)
  1132. {
  1133. int cpu = smp_processor_id();
  1134. /*
  1135. * Perhaps use cpufreq to drop frequency, but that could go
  1136. * into generic code.
  1137. *
  1138. * We won't take down the boot processor on i386 due to some
  1139. * interrupts only being able to be serviced by the BSP.
  1140. * Especially so if we're not using an IOAPIC -zwane
  1141. */
  1142. if (cpu == 0)
  1143. return -EBUSY;
  1144. if (nmi_watchdog == NMI_LOCAL_APIC)
  1145. stop_apic_nmi_watchdog(NULL);
  1146. clear_local_APIC();
  1147. cpu_disable_common();
  1148. return 0;
  1149. }
  1150. void native_cpu_die(unsigned int cpu)
  1151. {
  1152. /* We don't do anything here: idle task is faking death itself. */
  1153. unsigned int i;
  1154. for (i = 0; i < 10; i++) {
  1155. /* They ack this in play_dead by setting CPU_DEAD */
  1156. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1157. if (system_state == SYSTEM_RUNNING)
  1158. pr_info("CPU %u is now offline\n", cpu);
  1159. if (1 == num_online_cpus())
  1160. alternatives_smp_switch(0);
  1161. return;
  1162. }
  1163. msleep(100);
  1164. }
  1165. pr_err("CPU %u didn't die...\n", cpu);
  1166. }
  1167. void play_dead_common(void)
  1168. {
  1169. idle_task_exit();
  1170. reset_lazy_tlbstate();
  1171. irq_ctx_exit(raw_smp_processor_id());
  1172. c1e_remove_cpu(raw_smp_processor_id());
  1173. mb();
  1174. /* Ack it */
  1175. __get_cpu_var(cpu_state) = CPU_DEAD;
  1176. /*
  1177. * With physical CPU hotplug, we should halt the cpu
  1178. */
  1179. local_irq_disable();
  1180. }
  1181. /*
  1182. * We need to flush the caches before going to sleep, lest we have
  1183. * dirty data in our caches when we come back up.
  1184. */
  1185. static inline void mwait_play_dead(void)
  1186. {
  1187. unsigned int eax, ebx, ecx, edx;
  1188. unsigned int highest_cstate = 0;
  1189. unsigned int highest_subcstate = 0;
  1190. int i;
  1191. void *mwait_ptr;
  1192. if (!cpu_has(&current_cpu_data, X86_FEATURE_MWAIT))
  1193. return;
  1194. if (!cpu_has(&current_cpu_data, X86_FEATURE_CLFLSH))
  1195. return;
  1196. if (current_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
  1197. return;
  1198. eax = CPUID_MWAIT_LEAF;
  1199. ecx = 0;
  1200. native_cpuid(&eax, &ebx, &ecx, &edx);
  1201. /*
  1202. * eax will be 0 if EDX enumeration is not valid.
  1203. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1204. */
  1205. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1206. eax = 0;
  1207. } else {
  1208. edx >>= MWAIT_SUBSTATE_SIZE;
  1209. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1210. if (edx & MWAIT_SUBSTATE_MASK) {
  1211. highest_cstate = i;
  1212. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1213. }
  1214. }
  1215. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1216. (highest_subcstate - 1);
  1217. }
  1218. /*
  1219. * This should be a memory location in a cache line which is
  1220. * unlikely to be touched by other processors. The actual
  1221. * content is immaterial as it is not actually modified in any way.
  1222. */
  1223. mwait_ptr = &current_thread_info()->flags;
  1224. wbinvd();
  1225. while (1) {
  1226. /*
  1227. * The CLFLUSH is a workaround for erratum AAI65 for
  1228. * the Xeon 7400 series. It's not clear it is actually
  1229. * needed, but it should be harmless in either case.
  1230. * The WBINVD is insufficient due to the spurious-wakeup
  1231. * case where we return around the loop.
  1232. */
  1233. clflush(mwait_ptr);
  1234. __monitor(mwait_ptr, 0, 0);
  1235. mb();
  1236. __mwait(eax, 0);
  1237. }
  1238. }
  1239. static inline void hlt_play_dead(void)
  1240. {
  1241. if (current_cpu_data.x86 >= 4)
  1242. wbinvd();
  1243. while (1) {
  1244. native_halt();
  1245. }
  1246. }
  1247. void native_play_dead(void)
  1248. {
  1249. play_dead_common();
  1250. tboot_shutdown(TB_SHUTDOWN_WFS);
  1251. mwait_play_dead(); /* Only returns on failure */
  1252. hlt_play_dead();
  1253. }
  1254. #else /* ... !CONFIG_HOTPLUG_CPU */
  1255. int native_cpu_disable(void)
  1256. {
  1257. return -ENOSYS;
  1258. }
  1259. void native_cpu_die(unsigned int cpu)
  1260. {
  1261. /* We said "no" in __cpu_disable */
  1262. BUG();
  1263. }
  1264. void native_play_dead(void)
  1265. {
  1266. BUG();
  1267. }
  1268. #endif