io_apic.c 100 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <linux/slab.h>
  39. #ifdef CONFIG_ACPI
  40. #include <acpi/acpi_bus.h>
  41. #endif
  42. #include <linux/bootmem.h>
  43. #include <linux/dmar.h>
  44. #include <linux/hpet.h>
  45. #include <asm/idle.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/cpu.h>
  49. #include <asm/desc.h>
  50. #include <asm/proto.h>
  51. #include <asm/acpi.h>
  52. #include <asm/dma.h>
  53. #include <asm/timer.h>
  54. #include <asm/i8259.h>
  55. #include <asm/nmi.h>
  56. #include <asm/msidef.h>
  57. #include <asm/hypertransport.h>
  58. #include <asm/setup.h>
  59. #include <asm/irq_remapping.h>
  60. #include <asm/hpet.h>
  61. #include <asm/hw_irq.h>
  62. #include <asm/apic.h>
  63. #define __apicdebuginit(type) static type __init
  64. #define for_each_irq_pin(entry, head) \
  65. for (entry = head; entry; entry = entry->next)
  66. /*
  67. * Is the SiS APIC rmw bug present ?
  68. * -1 = don't know, 0 = no, 1 = yes
  69. */
  70. int sis_apic_bug = -1;
  71. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  72. static DEFINE_RAW_SPINLOCK(vector_lock);
  73. /*
  74. * # of IRQ routing registers
  75. */
  76. int nr_ioapic_registers[MAX_IO_APICS];
  77. /* I/O APIC entries */
  78. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  79. int nr_ioapics;
  80. /* IO APIC gsi routing info */
  81. struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
  82. /* The one past the highest gsi number used */
  83. u32 gsi_top;
  84. /* MP IRQ source entries */
  85. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  86. /* # of MP IRQ source entries */
  87. int mp_irq_entries;
  88. /* GSI interrupts */
  89. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  90. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  91. int mp_bus_id_to_type[MAX_MP_BUSSES];
  92. #endif
  93. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  94. int skip_ioapic_setup;
  95. void arch_disable_smp_support(void)
  96. {
  97. #ifdef CONFIG_PCI
  98. noioapicquirk = 1;
  99. noioapicreroute = -1;
  100. #endif
  101. skip_ioapic_setup = 1;
  102. }
  103. static int __init parse_noapic(char *str)
  104. {
  105. /* disable IO-APIC */
  106. arch_disable_smp_support();
  107. return 0;
  108. }
  109. early_param("noapic", parse_noapic);
  110. struct irq_pin_list {
  111. int apic, pin;
  112. struct irq_pin_list *next;
  113. };
  114. static struct irq_pin_list *alloc_irq_pin_list(int node)
  115. {
  116. return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
  117. }
  118. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  119. #ifdef CONFIG_SPARSE_IRQ
  120. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  121. #else
  122. static struct irq_cfg irq_cfgx[NR_IRQS];
  123. #endif
  124. int __init arch_early_irq_init(void)
  125. {
  126. struct irq_cfg *cfg;
  127. int count, node, i;
  128. if (!legacy_pic->nr_legacy_irqs) {
  129. nr_irqs_gsi = 0;
  130. io_apic_irqs = ~0UL;
  131. }
  132. cfg = irq_cfgx;
  133. count = ARRAY_SIZE(irq_cfgx);
  134. node = cpu_to_node(0);
  135. /* Make sure the legacy interrupts are marked in the bitmap */
  136. irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);
  137. for (i = 0; i < count; i++) {
  138. set_irq_chip_data(i, &cfg[i]);
  139. zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
  140. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
  141. /*
  142. * For legacy IRQ's, start with assigning irq0 to irq15 to
  143. * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
  144. */
  145. if (i < legacy_pic->nr_legacy_irqs) {
  146. cfg[i].vector = IRQ0_VECTOR + i;
  147. cpumask_set_cpu(0, cfg[i].domain);
  148. }
  149. }
  150. return 0;
  151. }
  152. #ifdef CONFIG_SPARSE_IRQ
  153. static struct irq_cfg *irq_cfg(unsigned int irq)
  154. {
  155. return get_irq_chip_data(irq);
  156. }
  157. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  158. {
  159. struct irq_cfg *cfg;
  160. cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
  161. if (!cfg)
  162. return NULL;
  163. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
  164. goto out_cfg;
  165. if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
  166. goto out_domain;
  167. return cfg;
  168. out_domain:
  169. free_cpumask_var(cfg->domain);
  170. out_cfg:
  171. kfree(cfg);
  172. return NULL;
  173. }
  174. static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
  175. {
  176. if (!cfg)
  177. return;
  178. set_irq_chip_data(at, NULL);
  179. free_cpumask_var(cfg->domain);
  180. free_cpumask_var(cfg->old_domain);
  181. kfree(cfg);
  182. }
  183. #else
  184. struct irq_cfg *irq_cfg(unsigned int irq)
  185. {
  186. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  187. }
  188. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  189. {
  190. return irq_cfgx + irq;
  191. }
  192. static inline void free_irq_cfg(unsigned int at, struct irq_cfg *cfg) { }
  193. #endif
  194. static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
  195. {
  196. int res = irq_alloc_desc_at(at, node);
  197. struct irq_cfg *cfg;
  198. if (res < 0) {
  199. if (res != -EEXIST)
  200. return NULL;
  201. cfg = get_irq_chip_data(at);
  202. if (cfg)
  203. return cfg;
  204. }
  205. cfg = alloc_irq_cfg(at, node);
  206. if (cfg)
  207. set_irq_chip_data(at, cfg);
  208. else
  209. irq_free_desc(at);
  210. return cfg;
  211. }
  212. static int alloc_irq_from(unsigned int from, int node)
  213. {
  214. return irq_alloc_desc_from(from, node);
  215. }
  216. static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
  217. {
  218. free_irq_cfg(at, cfg);
  219. irq_free_desc(at);
  220. }
  221. struct io_apic {
  222. unsigned int index;
  223. unsigned int unused[3];
  224. unsigned int data;
  225. unsigned int unused2[11];
  226. unsigned int eoi;
  227. };
  228. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  229. {
  230. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  231. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  232. }
  233. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  234. {
  235. struct io_apic __iomem *io_apic = io_apic_base(apic);
  236. writel(vector, &io_apic->eoi);
  237. }
  238. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  239. {
  240. struct io_apic __iomem *io_apic = io_apic_base(apic);
  241. writel(reg, &io_apic->index);
  242. return readl(&io_apic->data);
  243. }
  244. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  245. {
  246. struct io_apic __iomem *io_apic = io_apic_base(apic);
  247. writel(reg, &io_apic->index);
  248. writel(value, &io_apic->data);
  249. }
  250. /*
  251. * Re-write a value: to be used for read-modify-write
  252. * cycles where the read already set up the index register.
  253. *
  254. * Older SiS APIC requires we rewrite the index register
  255. */
  256. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  257. {
  258. struct io_apic __iomem *io_apic = io_apic_base(apic);
  259. if (sis_apic_bug)
  260. writel(reg, &io_apic->index);
  261. writel(value, &io_apic->data);
  262. }
  263. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  264. {
  265. struct irq_pin_list *entry;
  266. unsigned long flags;
  267. raw_spin_lock_irqsave(&ioapic_lock, flags);
  268. for_each_irq_pin(entry, cfg->irq_2_pin) {
  269. unsigned int reg;
  270. int pin;
  271. pin = entry->pin;
  272. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  273. /* Is the remote IRR bit set? */
  274. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  275. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  276. return true;
  277. }
  278. }
  279. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  280. return false;
  281. }
  282. union entry_union {
  283. struct { u32 w1, w2; };
  284. struct IO_APIC_route_entry entry;
  285. };
  286. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  287. {
  288. union entry_union eu;
  289. unsigned long flags;
  290. raw_spin_lock_irqsave(&ioapic_lock, flags);
  291. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  292. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  293. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  294. return eu.entry;
  295. }
  296. /*
  297. * When we write a new IO APIC routing entry, we need to write the high
  298. * word first! If the mask bit in the low word is clear, we will enable
  299. * the interrupt, and we need to make sure the entry is fully populated
  300. * before that happens.
  301. */
  302. static void
  303. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  304. {
  305. union entry_union eu = {{0, 0}};
  306. eu.entry = e;
  307. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  308. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  309. }
  310. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  311. {
  312. unsigned long flags;
  313. raw_spin_lock_irqsave(&ioapic_lock, flags);
  314. __ioapic_write_entry(apic, pin, e);
  315. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  316. }
  317. /*
  318. * When we mask an IO APIC routing entry, we need to write the low
  319. * word first, in order to set the mask bit before we change the
  320. * high bits!
  321. */
  322. static void ioapic_mask_entry(int apic, int pin)
  323. {
  324. unsigned long flags;
  325. union entry_union eu = { .entry.mask = 1 };
  326. raw_spin_lock_irqsave(&ioapic_lock, flags);
  327. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  328. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  329. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  330. }
  331. /*
  332. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  333. * shared ISA-space IRQs, so we have to support them. We are super
  334. * fast in the common case, and fast for shared ISA-space IRQs.
  335. */
  336. static int
  337. __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  338. {
  339. struct irq_pin_list **last, *entry;
  340. /* don't allow duplicates */
  341. last = &cfg->irq_2_pin;
  342. for_each_irq_pin(entry, cfg->irq_2_pin) {
  343. if (entry->apic == apic && entry->pin == pin)
  344. return 0;
  345. last = &entry->next;
  346. }
  347. entry = alloc_irq_pin_list(node);
  348. if (!entry) {
  349. printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
  350. node, apic, pin);
  351. return -ENOMEM;
  352. }
  353. entry->apic = apic;
  354. entry->pin = pin;
  355. *last = entry;
  356. return 0;
  357. }
  358. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  359. {
  360. if (__add_pin_to_irq_node(cfg, node, apic, pin))
  361. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  362. }
  363. /*
  364. * Reroute an IRQ to a different pin.
  365. */
  366. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  367. int oldapic, int oldpin,
  368. int newapic, int newpin)
  369. {
  370. struct irq_pin_list *entry;
  371. for_each_irq_pin(entry, cfg->irq_2_pin) {
  372. if (entry->apic == oldapic && entry->pin == oldpin) {
  373. entry->apic = newapic;
  374. entry->pin = newpin;
  375. /* every one is different, right? */
  376. return;
  377. }
  378. }
  379. /* old apic/pin didn't exist, so just add new ones */
  380. add_pin_to_irq_node(cfg, node, newapic, newpin);
  381. }
  382. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  383. int mask_and, int mask_or,
  384. void (*final)(struct irq_pin_list *entry))
  385. {
  386. unsigned int reg, pin;
  387. pin = entry->pin;
  388. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  389. reg &= mask_and;
  390. reg |= mask_or;
  391. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  392. if (final)
  393. final(entry);
  394. }
  395. static void io_apic_modify_irq(struct irq_cfg *cfg,
  396. int mask_and, int mask_or,
  397. void (*final)(struct irq_pin_list *entry))
  398. {
  399. struct irq_pin_list *entry;
  400. for_each_irq_pin(entry, cfg->irq_2_pin)
  401. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  402. }
  403. static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
  404. {
  405. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  406. IO_APIC_REDIR_MASKED, NULL);
  407. }
  408. static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
  409. {
  410. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
  411. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  412. }
  413. static void io_apic_sync(struct irq_pin_list *entry)
  414. {
  415. /*
  416. * Synchronize the IO-APIC and the CPU by doing
  417. * a dummy read from the IO-APIC
  418. */
  419. struct io_apic __iomem *io_apic;
  420. io_apic = io_apic_base(entry->apic);
  421. readl(&io_apic->data);
  422. }
  423. static void mask_ioapic(struct irq_cfg *cfg)
  424. {
  425. unsigned long flags;
  426. raw_spin_lock_irqsave(&ioapic_lock, flags);
  427. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  428. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  429. }
  430. static void mask_ioapic_irq(struct irq_data *data)
  431. {
  432. mask_ioapic(data->chip_data);
  433. }
  434. static void __unmask_ioapic(struct irq_cfg *cfg)
  435. {
  436. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  437. }
  438. static void unmask_ioapic(struct irq_cfg *cfg)
  439. {
  440. unsigned long flags;
  441. raw_spin_lock_irqsave(&ioapic_lock, flags);
  442. __unmask_ioapic(cfg);
  443. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  444. }
  445. static void unmask_ioapic_irq(struct irq_data *data)
  446. {
  447. unmask_ioapic(data->chip_data);
  448. }
  449. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  450. {
  451. struct IO_APIC_route_entry entry;
  452. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  453. entry = ioapic_read_entry(apic, pin);
  454. if (entry.delivery_mode == dest_SMI)
  455. return;
  456. /*
  457. * Disable it in the IO-APIC irq-routing table:
  458. */
  459. ioapic_mask_entry(apic, pin);
  460. }
  461. static void clear_IO_APIC (void)
  462. {
  463. int apic, pin;
  464. for (apic = 0; apic < nr_ioapics; apic++)
  465. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  466. clear_IO_APIC_pin(apic, pin);
  467. }
  468. #ifdef CONFIG_X86_32
  469. /*
  470. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  471. * specific CPU-side IRQs.
  472. */
  473. #define MAX_PIRQS 8
  474. static int pirq_entries[MAX_PIRQS] = {
  475. [0 ... MAX_PIRQS - 1] = -1
  476. };
  477. static int __init ioapic_pirq_setup(char *str)
  478. {
  479. int i, max;
  480. int ints[MAX_PIRQS+1];
  481. get_options(str, ARRAY_SIZE(ints), ints);
  482. apic_printk(APIC_VERBOSE, KERN_INFO
  483. "PIRQ redirection, working around broken MP-BIOS.\n");
  484. max = MAX_PIRQS;
  485. if (ints[0] < MAX_PIRQS)
  486. max = ints[0];
  487. for (i = 0; i < max; i++) {
  488. apic_printk(APIC_VERBOSE, KERN_DEBUG
  489. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  490. /*
  491. * PIRQs are mapped upside down, usually.
  492. */
  493. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  494. }
  495. return 1;
  496. }
  497. __setup("pirq=", ioapic_pirq_setup);
  498. #endif /* CONFIG_X86_32 */
  499. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  500. {
  501. int apic;
  502. struct IO_APIC_route_entry **ioapic_entries;
  503. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  504. GFP_KERNEL);
  505. if (!ioapic_entries)
  506. return 0;
  507. for (apic = 0; apic < nr_ioapics; apic++) {
  508. ioapic_entries[apic] =
  509. kzalloc(sizeof(struct IO_APIC_route_entry) *
  510. nr_ioapic_registers[apic], GFP_KERNEL);
  511. if (!ioapic_entries[apic])
  512. goto nomem;
  513. }
  514. return ioapic_entries;
  515. nomem:
  516. while (--apic >= 0)
  517. kfree(ioapic_entries[apic]);
  518. kfree(ioapic_entries);
  519. return 0;
  520. }
  521. /*
  522. * Saves all the IO-APIC RTE's
  523. */
  524. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  525. {
  526. int apic, pin;
  527. if (!ioapic_entries)
  528. return -ENOMEM;
  529. for (apic = 0; apic < nr_ioapics; apic++) {
  530. if (!ioapic_entries[apic])
  531. return -ENOMEM;
  532. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  533. ioapic_entries[apic][pin] =
  534. ioapic_read_entry(apic, pin);
  535. }
  536. return 0;
  537. }
  538. /*
  539. * Mask all IO APIC entries.
  540. */
  541. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  542. {
  543. int apic, pin;
  544. if (!ioapic_entries)
  545. return;
  546. for (apic = 0; apic < nr_ioapics; apic++) {
  547. if (!ioapic_entries[apic])
  548. break;
  549. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  550. struct IO_APIC_route_entry entry;
  551. entry = ioapic_entries[apic][pin];
  552. if (!entry.mask) {
  553. entry.mask = 1;
  554. ioapic_write_entry(apic, pin, entry);
  555. }
  556. }
  557. }
  558. }
  559. /*
  560. * Restore IO APIC entries which was saved in ioapic_entries.
  561. */
  562. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  563. {
  564. int apic, pin;
  565. if (!ioapic_entries)
  566. return -ENOMEM;
  567. for (apic = 0; apic < nr_ioapics; apic++) {
  568. if (!ioapic_entries[apic])
  569. return -ENOMEM;
  570. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  571. ioapic_write_entry(apic, pin,
  572. ioapic_entries[apic][pin]);
  573. }
  574. return 0;
  575. }
  576. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  577. {
  578. int apic;
  579. for (apic = 0; apic < nr_ioapics; apic++)
  580. kfree(ioapic_entries[apic]);
  581. kfree(ioapic_entries);
  582. }
  583. /*
  584. * Find the IRQ entry number of a certain pin.
  585. */
  586. static int find_irq_entry(int apic, int pin, int type)
  587. {
  588. int i;
  589. for (i = 0; i < mp_irq_entries; i++)
  590. if (mp_irqs[i].irqtype == type &&
  591. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  592. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  593. mp_irqs[i].dstirq == pin)
  594. return i;
  595. return -1;
  596. }
  597. /*
  598. * Find the pin to which IRQ[irq] (ISA) is connected
  599. */
  600. static int __init find_isa_irq_pin(int irq, int type)
  601. {
  602. int i;
  603. for (i = 0; i < mp_irq_entries; i++) {
  604. int lbus = mp_irqs[i].srcbus;
  605. if (test_bit(lbus, mp_bus_not_pci) &&
  606. (mp_irqs[i].irqtype == type) &&
  607. (mp_irqs[i].srcbusirq == irq))
  608. return mp_irqs[i].dstirq;
  609. }
  610. return -1;
  611. }
  612. static int __init find_isa_irq_apic(int irq, int type)
  613. {
  614. int i;
  615. for (i = 0; i < mp_irq_entries; i++) {
  616. int lbus = mp_irqs[i].srcbus;
  617. if (test_bit(lbus, mp_bus_not_pci) &&
  618. (mp_irqs[i].irqtype == type) &&
  619. (mp_irqs[i].srcbusirq == irq))
  620. break;
  621. }
  622. if (i < mp_irq_entries) {
  623. int apic;
  624. for(apic = 0; apic < nr_ioapics; apic++) {
  625. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  626. return apic;
  627. }
  628. }
  629. return -1;
  630. }
  631. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  632. /*
  633. * EISA Edge/Level control register, ELCR
  634. */
  635. static int EISA_ELCR(unsigned int irq)
  636. {
  637. if (irq < legacy_pic->nr_legacy_irqs) {
  638. unsigned int port = 0x4d0 + (irq >> 3);
  639. return (inb(port) >> (irq & 7)) & 1;
  640. }
  641. apic_printk(APIC_VERBOSE, KERN_INFO
  642. "Broken MPtable reports ISA irq %d\n", irq);
  643. return 0;
  644. }
  645. #endif
  646. /* ISA interrupts are always polarity zero edge triggered,
  647. * when listed as conforming in the MP table. */
  648. #define default_ISA_trigger(idx) (0)
  649. #define default_ISA_polarity(idx) (0)
  650. /* EISA interrupts are always polarity zero and can be edge or level
  651. * trigger depending on the ELCR value. If an interrupt is listed as
  652. * EISA conforming in the MP table, that means its trigger type must
  653. * be read in from the ELCR */
  654. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  655. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  656. /* PCI interrupts are always polarity one level triggered,
  657. * when listed as conforming in the MP table. */
  658. #define default_PCI_trigger(idx) (1)
  659. #define default_PCI_polarity(idx) (1)
  660. /* MCA interrupts are always polarity zero level triggered,
  661. * when listed as conforming in the MP table. */
  662. #define default_MCA_trigger(idx) (1)
  663. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  664. static int MPBIOS_polarity(int idx)
  665. {
  666. int bus = mp_irqs[idx].srcbus;
  667. int polarity;
  668. /*
  669. * Determine IRQ line polarity (high active or low active):
  670. */
  671. switch (mp_irqs[idx].irqflag & 3)
  672. {
  673. case 0: /* conforms, ie. bus-type dependent polarity */
  674. if (test_bit(bus, mp_bus_not_pci))
  675. polarity = default_ISA_polarity(idx);
  676. else
  677. polarity = default_PCI_polarity(idx);
  678. break;
  679. case 1: /* high active */
  680. {
  681. polarity = 0;
  682. break;
  683. }
  684. case 2: /* reserved */
  685. {
  686. printk(KERN_WARNING "broken BIOS!!\n");
  687. polarity = 1;
  688. break;
  689. }
  690. case 3: /* low active */
  691. {
  692. polarity = 1;
  693. break;
  694. }
  695. default: /* invalid */
  696. {
  697. printk(KERN_WARNING "broken BIOS!!\n");
  698. polarity = 1;
  699. break;
  700. }
  701. }
  702. return polarity;
  703. }
  704. static int MPBIOS_trigger(int idx)
  705. {
  706. int bus = mp_irqs[idx].srcbus;
  707. int trigger;
  708. /*
  709. * Determine IRQ trigger mode (edge or level sensitive):
  710. */
  711. switch ((mp_irqs[idx].irqflag>>2) & 3)
  712. {
  713. case 0: /* conforms, ie. bus-type dependent */
  714. if (test_bit(bus, mp_bus_not_pci))
  715. trigger = default_ISA_trigger(idx);
  716. else
  717. trigger = default_PCI_trigger(idx);
  718. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  719. switch (mp_bus_id_to_type[bus]) {
  720. case MP_BUS_ISA: /* ISA pin */
  721. {
  722. /* set before the switch */
  723. break;
  724. }
  725. case MP_BUS_EISA: /* EISA pin */
  726. {
  727. trigger = default_EISA_trigger(idx);
  728. break;
  729. }
  730. case MP_BUS_PCI: /* PCI pin */
  731. {
  732. /* set before the switch */
  733. break;
  734. }
  735. case MP_BUS_MCA: /* MCA pin */
  736. {
  737. trigger = default_MCA_trigger(idx);
  738. break;
  739. }
  740. default:
  741. {
  742. printk(KERN_WARNING "broken BIOS!!\n");
  743. trigger = 1;
  744. break;
  745. }
  746. }
  747. #endif
  748. break;
  749. case 1: /* edge */
  750. {
  751. trigger = 0;
  752. break;
  753. }
  754. case 2: /* reserved */
  755. {
  756. printk(KERN_WARNING "broken BIOS!!\n");
  757. trigger = 1;
  758. break;
  759. }
  760. case 3: /* level */
  761. {
  762. trigger = 1;
  763. break;
  764. }
  765. default: /* invalid */
  766. {
  767. printk(KERN_WARNING "broken BIOS!!\n");
  768. trigger = 0;
  769. break;
  770. }
  771. }
  772. return trigger;
  773. }
  774. static inline int irq_polarity(int idx)
  775. {
  776. return MPBIOS_polarity(idx);
  777. }
  778. static inline int irq_trigger(int idx)
  779. {
  780. return MPBIOS_trigger(idx);
  781. }
  782. static int pin_2_irq(int idx, int apic, int pin)
  783. {
  784. int irq;
  785. int bus = mp_irqs[idx].srcbus;
  786. /*
  787. * Debugging check, we are in big trouble if this message pops up!
  788. */
  789. if (mp_irqs[idx].dstirq != pin)
  790. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  791. if (test_bit(bus, mp_bus_not_pci)) {
  792. irq = mp_irqs[idx].srcbusirq;
  793. } else {
  794. u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
  795. if (gsi >= NR_IRQS_LEGACY)
  796. irq = gsi;
  797. else
  798. irq = gsi_top + gsi;
  799. }
  800. #ifdef CONFIG_X86_32
  801. /*
  802. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  803. */
  804. if ((pin >= 16) && (pin <= 23)) {
  805. if (pirq_entries[pin-16] != -1) {
  806. if (!pirq_entries[pin-16]) {
  807. apic_printk(APIC_VERBOSE, KERN_DEBUG
  808. "disabling PIRQ%d\n", pin-16);
  809. } else {
  810. irq = pirq_entries[pin-16];
  811. apic_printk(APIC_VERBOSE, KERN_DEBUG
  812. "using PIRQ%d -> IRQ %d\n",
  813. pin-16, irq);
  814. }
  815. }
  816. }
  817. #endif
  818. return irq;
  819. }
  820. /*
  821. * Find a specific PCI IRQ entry.
  822. * Not an __init, possibly needed by modules
  823. */
  824. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  825. struct io_apic_irq_attr *irq_attr)
  826. {
  827. int apic, i, best_guess = -1;
  828. apic_printk(APIC_DEBUG,
  829. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  830. bus, slot, pin);
  831. if (test_bit(bus, mp_bus_not_pci)) {
  832. apic_printk(APIC_VERBOSE,
  833. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  834. return -1;
  835. }
  836. for (i = 0; i < mp_irq_entries; i++) {
  837. int lbus = mp_irqs[i].srcbus;
  838. for (apic = 0; apic < nr_ioapics; apic++)
  839. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  840. mp_irqs[i].dstapic == MP_APIC_ALL)
  841. break;
  842. if (!test_bit(lbus, mp_bus_not_pci) &&
  843. !mp_irqs[i].irqtype &&
  844. (bus == lbus) &&
  845. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  846. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  847. if (!(apic || IO_APIC_IRQ(irq)))
  848. continue;
  849. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  850. set_io_apic_irq_attr(irq_attr, apic,
  851. mp_irqs[i].dstirq,
  852. irq_trigger(i),
  853. irq_polarity(i));
  854. return irq;
  855. }
  856. /*
  857. * Use the first all-but-pin matching entry as a
  858. * best-guess fuzzy result for broken mptables.
  859. */
  860. if (best_guess < 0) {
  861. set_io_apic_irq_attr(irq_attr, apic,
  862. mp_irqs[i].dstirq,
  863. irq_trigger(i),
  864. irq_polarity(i));
  865. best_guess = irq;
  866. }
  867. }
  868. }
  869. return best_guess;
  870. }
  871. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  872. void lock_vector_lock(void)
  873. {
  874. /* Used to the online set of cpus does not change
  875. * during assign_irq_vector.
  876. */
  877. raw_spin_lock(&vector_lock);
  878. }
  879. void unlock_vector_lock(void)
  880. {
  881. raw_spin_unlock(&vector_lock);
  882. }
  883. static int
  884. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  885. {
  886. /*
  887. * NOTE! The local APIC isn't very good at handling
  888. * multiple interrupts at the same interrupt level.
  889. * As the interrupt level is determined by taking the
  890. * vector number and shifting that right by 4, we
  891. * want to spread these out a bit so that they don't
  892. * all fall in the same interrupt level.
  893. *
  894. * Also, we've got to be careful not to trash gate
  895. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  896. */
  897. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  898. static int current_offset = VECTOR_OFFSET_START % 8;
  899. unsigned int old_vector;
  900. int cpu, err;
  901. cpumask_var_t tmp_mask;
  902. if (cfg->move_in_progress)
  903. return -EBUSY;
  904. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  905. return -ENOMEM;
  906. old_vector = cfg->vector;
  907. if (old_vector) {
  908. cpumask_and(tmp_mask, mask, cpu_online_mask);
  909. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  910. if (!cpumask_empty(tmp_mask)) {
  911. free_cpumask_var(tmp_mask);
  912. return 0;
  913. }
  914. }
  915. /* Only try and allocate irqs on cpus that are present */
  916. err = -ENOSPC;
  917. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  918. int new_cpu;
  919. int vector, offset;
  920. apic->vector_allocation_domain(cpu, tmp_mask);
  921. vector = current_vector;
  922. offset = current_offset;
  923. next:
  924. vector += 8;
  925. if (vector >= first_system_vector) {
  926. /* If out of vectors on large boxen, must share them. */
  927. offset = (offset + 1) % 8;
  928. vector = FIRST_EXTERNAL_VECTOR + offset;
  929. }
  930. if (unlikely(current_vector == vector))
  931. continue;
  932. if (test_bit(vector, used_vectors))
  933. goto next;
  934. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  935. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  936. goto next;
  937. /* Found one! */
  938. current_vector = vector;
  939. current_offset = offset;
  940. if (old_vector) {
  941. cfg->move_in_progress = 1;
  942. cpumask_copy(cfg->old_domain, cfg->domain);
  943. }
  944. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  945. per_cpu(vector_irq, new_cpu)[vector] = irq;
  946. cfg->vector = vector;
  947. cpumask_copy(cfg->domain, tmp_mask);
  948. err = 0;
  949. break;
  950. }
  951. free_cpumask_var(tmp_mask);
  952. return err;
  953. }
  954. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  955. {
  956. int err;
  957. unsigned long flags;
  958. raw_spin_lock_irqsave(&vector_lock, flags);
  959. err = __assign_irq_vector(irq, cfg, mask);
  960. raw_spin_unlock_irqrestore(&vector_lock, flags);
  961. return err;
  962. }
  963. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  964. {
  965. int cpu, vector;
  966. BUG_ON(!cfg->vector);
  967. vector = cfg->vector;
  968. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  969. per_cpu(vector_irq, cpu)[vector] = -1;
  970. cfg->vector = 0;
  971. cpumask_clear(cfg->domain);
  972. if (likely(!cfg->move_in_progress))
  973. return;
  974. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  975. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  976. vector++) {
  977. if (per_cpu(vector_irq, cpu)[vector] != irq)
  978. continue;
  979. per_cpu(vector_irq, cpu)[vector] = -1;
  980. break;
  981. }
  982. }
  983. cfg->move_in_progress = 0;
  984. }
  985. void __setup_vector_irq(int cpu)
  986. {
  987. /* Initialize vector_irq on a new cpu */
  988. int irq, vector;
  989. struct irq_cfg *cfg;
  990. /*
  991. * vector_lock will make sure that we don't run into irq vector
  992. * assignments that might be happening on another cpu in parallel,
  993. * while we setup our initial vector to irq mappings.
  994. */
  995. raw_spin_lock(&vector_lock);
  996. /* Mark the inuse vectors */
  997. for_each_active_irq(irq) {
  998. cfg = get_irq_chip_data(irq);
  999. if (!cfg)
  1000. continue;
  1001. /*
  1002. * If it is a legacy IRQ handled by the legacy PIC, this cpu
  1003. * will be part of the irq_cfg's domain.
  1004. */
  1005. if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
  1006. cpumask_set_cpu(cpu, cfg->domain);
  1007. if (!cpumask_test_cpu(cpu, cfg->domain))
  1008. continue;
  1009. vector = cfg->vector;
  1010. per_cpu(vector_irq, cpu)[vector] = irq;
  1011. }
  1012. /* Mark the free vectors */
  1013. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1014. irq = per_cpu(vector_irq, cpu)[vector];
  1015. if (irq < 0)
  1016. continue;
  1017. cfg = irq_cfg(irq);
  1018. if (!cpumask_test_cpu(cpu, cfg->domain))
  1019. per_cpu(vector_irq, cpu)[vector] = -1;
  1020. }
  1021. raw_spin_unlock(&vector_lock);
  1022. }
  1023. static struct irq_chip ioapic_chip;
  1024. static struct irq_chip ir_ioapic_chip;
  1025. #define IOAPIC_AUTO -1
  1026. #define IOAPIC_EDGE 0
  1027. #define IOAPIC_LEVEL 1
  1028. #ifdef CONFIG_X86_32
  1029. static inline int IO_APIC_irq_trigger(int irq)
  1030. {
  1031. int apic, idx, pin;
  1032. for (apic = 0; apic < nr_ioapics; apic++) {
  1033. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1034. idx = find_irq_entry(apic, pin, mp_INT);
  1035. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1036. return irq_trigger(idx);
  1037. }
  1038. }
  1039. /*
  1040. * nonexistent IRQs are edge default
  1041. */
  1042. return 0;
  1043. }
  1044. #else
  1045. static inline int IO_APIC_irq_trigger(int irq)
  1046. {
  1047. return 1;
  1048. }
  1049. #endif
  1050. static void ioapic_register_intr(unsigned int irq, unsigned long trigger)
  1051. {
  1052. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1053. trigger == IOAPIC_LEVEL)
  1054. irq_set_status_flags(irq, IRQ_LEVEL);
  1055. else
  1056. irq_clear_status_flags(irq, IRQ_LEVEL);
  1057. if (irq_remapped(get_irq_chip_data(irq))) {
  1058. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  1059. if (trigger)
  1060. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1061. handle_fasteoi_irq,
  1062. "fasteoi");
  1063. else
  1064. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1065. handle_edge_irq, "edge");
  1066. return;
  1067. }
  1068. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1069. trigger == IOAPIC_LEVEL)
  1070. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1071. handle_fasteoi_irq,
  1072. "fasteoi");
  1073. else
  1074. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1075. handle_edge_irq, "edge");
  1076. }
  1077. static int setup_ioapic_entry(int apic_id, int irq,
  1078. struct IO_APIC_route_entry *entry,
  1079. unsigned int destination, int trigger,
  1080. int polarity, int vector, int pin)
  1081. {
  1082. /*
  1083. * add it to the IO-APIC irq-routing table:
  1084. */
  1085. memset(entry,0,sizeof(*entry));
  1086. if (intr_remapping_enabled) {
  1087. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1088. struct irte irte;
  1089. struct IR_IO_APIC_route_entry *ir_entry =
  1090. (struct IR_IO_APIC_route_entry *) entry;
  1091. int index;
  1092. if (!iommu)
  1093. panic("No mapping iommu for ioapic %d\n", apic_id);
  1094. index = alloc_irte(iommu, irq, 1);
  1095. if (index < 0)
  1096. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1097. prepare_irte(&irte, vector, destination);
  1098. /* Set source-id of interrupt request */
  1099. set_ioapic_sid(&irte, apic_id);
  1100. modify_irte(irq, &irte);
  1101. ir_entry->index2 = (index >> 15) & 0x1;
  1102. ir_entry->zero = 0;
  1103. ir_entry->format = 1;
  1104. ir_entry->index = (index & 0x7fff);
  1105. /*
  1106. * IO-APIC RTE will be configured with virtual vector.
  1107. * irq handler will do the explicit EOI to the io-apic.
  1108. */
  1109. ir_entry->vector = pin;
  1110. } else {
  1111. entry->delivery_mode = apic->irq_delivery_mode;
  1112. entry->dest_mode = apic->irq_dest_mode;
  1113. entry->dest = destination;
  1114. entry->vector = vector;
  1115. }
  1116. entry->mask = 0; /* enable IRQ */
  1117. entry->trigger = trigger;
  1118. entry->polarity = polarity;
  1119. /* Mask level triggered irqs.
  1120. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1121. */
  1122. if (trigger)
  1123. entry->mask = 1;
  1124. return 0;
  1125. }
  1126. static void setup_ioapic_irq(int apic_id, int pin, unsigned int irq,
  1127. struct irq_cfg *cfg, int trigger, int polarity)
  1128. {
  1129. struct IO_APIC_route_entry entry;
  1130. unsigned int dest;
  1131. if (!IO_APIC_IRQ(irq))
  1132. return;
  1133. /*
  1134. * For legacy irqs, cfg->domain starts with cpu 0 for legacy
  1135. * controllers like 8259. Now that IO-APIC can handle this irq, update
  1136. * the cfg->domain.
  1137. */
  1138. if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
  1139. apic->vector_allocation_domain(0, cfg->domain);
  1140. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1141. return;
  1142. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1143. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1144. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1145. "IRQ %d Mode:%i Active:%i)\n",
  1146. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1147. irq, trigger, polarity);
  1148. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1149. dest, trigger, polarity, cfg->vector, pin)) {
  1150. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1151. mp_ioapics[apic_id].apicid, pin);
  1152. __clear_irq_vector(irq, cfg);
  1153. return;
  1154. }
  1155. ioapic_register_intr(irq, trigger);
  1156. if (irq < legacy_pic->nr_legacy_irqs)
  1157. legacy_pic->mask(irq);
  1158. ioapic_write_entry(apic_id, pin, entry);
  1159. }
  1160. static struct {
  1161. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  1162. } mp_ioapic_routing[MAX_IO_APICS];
  1163. static void __init setup_IO_APIC_irqs(void)
  1164. {
  1165. int apic_id, pin, idx, irq, notcon = 0;
  1166. int node = cpu_to_node(0);
  1167. struct irq_cfg *cfg;
  1168. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1169. for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
  1170. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1171. idx = find_irq_entry(apic_id, pin, mp_INT);
  1172. if (idx == -1) {
  1173. if (!notcon) {
  1174. notcon = 1;
  1175. apic_printk(APIC_VERBOSE,
  1176. KERN_DEBUG " %d-%d",
  1177. mp_ioapics[apic_id].apicid, pin);
  1178. } else
  1179. apic_printk(APIC_VERBOSE, " %d-%d",
  1180. mp_ioapics[apic_id].apicid, pin);
  1181. continue;
  1182. }
  1183. if (notcon) {
  1184. apic_printk(APIC_VERBOSE,
  1185. " (apicid-pin) not connected\n");
  1186. notcon = 0;
  1187. }
  1188. irq = pin_2_irq(idx, apic_id, pin);
  1189. if ((apic_id > 0) && (irq > 16))
  1190. continue;
  1191. /*
  1192. * Skip the timer IRQ if there's a quirk handler
  1193. * installed and if it returns 1:
  1194. */
  1195. if (apic->multi_timer_check &&
  1196. apic->multi_timer_check(apic_id, irq))
  1197. continue;
  1198. cfg = alloc_irq_and_cfg_at(irq, node);
  1199. if (!cfg)
  1200. continue;
  1201. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1202. /*
  1203. * don't mark it in pin_programmed, so later acpi could
  1204. * set it correctly when irq < 16
  1205. */
  1206. setup_ioapic_irq(apic_id, pin, irq, cfg, irq_trigger(idx),
  1207. irq_polarity(idx));
  1208. }
  1209. if (notcon)
  1210. apic_printk(APIC_VERBOSE,
  1211. " (apicid-pin) not connected\n");
  1212. }
  1213. /*
  1214. * for the gsit that is not in first ioapic
  1215. * but could not use acpi_register_gsi()
  1216. * like some special sci in IBM x3330
  1217. */
  1218. void setup_IO_APIC_irq_extra(u32 gsi)
  1219. {
  1220. int apic_id = 0, pin, idx, irq, node = cpu_to_node(0);
  1221. struct irq_cfg *cfg;
  1222. /*
  1223. * Convert 'gsi' to 'ioapic.pin'.
  1224. */
  1225. apic_id = mp_find_ioapic(gsi);
  1226. if (apic_id < 0)
  1227. return;
  1228. pin = mp_find_ioapic_pin(apic_id, gsi);
  1229. idx = find_irq_entry(apic_id, pin, mp_INT);
  1230. if (idx == -1)
  1231. return;
  1232. irq = pin_2_irq(idx, apic_id, pin);
  1233. /* Only handle the non legacy irqs on secondary ioapics */
  1234. if (apic_id == 0 || irq < NR_IRQS_LEGACY)
  1235. return;
  1236. cfg = alloc_irq_and_cfg_at(irq, node);
  1237. if (!cfg)
  1238. return;
  1239. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1240. if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
  1241. pr_debug("Pin %d-%d already programmed\n",
  1242. mp_ioapics[apic_id].apicid, pin);
  1243. return;
  1244. }
  1245. set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);
  1246. setup_ioapic_irq(apic_id, pin, irq, cfg,
  1247. irq_trigger(idx), irq_polarity(idx));
  1248. }
  1249. /*
  1250. * Set up the timer pin, possibly with the 8259A-master behind.
  1251. */
  1252. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1253. int vector)
  1254. {
  1255. struct IO_APIC_route_entry entry;
  1256. if (intr_remapping_enabled)
  1257. return;
  1258. memset(&entry, 0, sizeof(entry));
  1259. /*
  1260. * We use logical delivery to get the timer IRQ
  1261. * to the first CPU.
  1262. */
  1263. entry.dest_mode = apic->irq_dest_mode;
  1264. entry.mask = 0; /* don't mask IRQ for edge */
  1265. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1266. entry.delivery_mode = apic->irq_delivery_mode;
  1267. entry.polarity = 0;
  1268. entry.trigger = 0;
  1269. entry.vector = vector;
  1270. /*
  1271. * The timer IRQ doesn't have to know that behind the
  1272. * scene we may have a 8259A-master in AEOI mode ...
  1273. */
  1274. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1275. /*
  1276. * Add it to the IO-APIC irq-routing table:
  1277. */
  1278. ioapic_write_entry(apic_id, pin, entry);
  1279. }
  1280. __apicdebuginit(void) print_IO_APIC(void)
  1281. {
  1282. int apic, i;
  1283. union IO_APIC_reg_00 reg_00;
  1284. union IO_APIC_reg_01 reg_01;
  1285. union IO_APIC_reg_02 reg_02;
  1286. union IO_APIC_reg_03 reg_03;
  1287. unsigned long flags;
  1288. struct irq_cfg *cfg;
  1289. unsigned int irq;
  1290. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1291. for (i = 0; i < nr_ioapics; i++)
  1292. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1293. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1294. /*
  1295. * We are a bit conservative about what we expect. We have to
  1296. * know about every hardware change ASAP.
  1297. */
  1298. printk(KERN_INFO "testing the IO APIC.......................\n");
  1299. for (apic = 0; apic < nr_ioapics; apic++) {
  1300. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1301. reg_00.raw = io_apic_read(apic, 0);
  1302. reg_01.raw = io_apic_read(apic, 1);
  1303. if (reg_01.bits.version >= 0x10)
  1304. reg_02.raw = io_apic_read(apic, 2);
  1305. if (reg_01.bits.version >= 0x20)
  1306. reg_03.raw = io_apic_read(apic, 3);
  1307. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1308. printk("\n");
  1309. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1310. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1311. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1312. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1313. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1314. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1315. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1316. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1317. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1318. /*
  1319. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1320. * but the value of reg_02 is read as the previous read register
  1321. * value, so ignore it if reg_02 == reg_01.
  1322. */
  1323. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1324. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1325. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1326. }
  1327. /*
  1328. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1329. * or reg_03, but the value of reg_0[23] is read as the previous read
  1330. * register value, so ignore it if reg_03 == reg_0[12].
  1331. */
  1332. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1333. reg_03.raw != reg_01.raw) {
  1334. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1335. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1336. }
  1337. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1338. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1339. " Stat Dmod Deli Vect:\n");
  1340. for (i = 0; i <= reg_01.bits.entries; i++) {
  1341. struct IO_APIC_route_entry entry;
  1342. entry = ioapic_read_entry(apic, i);
  1343. printk(KERN_DEBUG " %02x %03X ",
  1344. i,
  1345. entry.dest
  1346. );
  1347. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1348. entry.mask,
  1349. entry.trigger,
  1350. entry.irr,
  1351. entry.polarity,
  1352. entry.delivery_status,
  1353. entry.dest_mode,
  1354. entry.delivery_mode,
  1355. entry.vector
  1356. );
  1357. }
  1358. }
  1359. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1360. for_each_active_irq(irq) {
  1361. struct irq_pin_list *entry;
  1362. cfg = get_irq_chip_data(irq);
  1363. if (!cfg)
  1364. continue;
  1365. entry = cfg->irq_2_pin;
  1366. if (!entry)
  1367. continue;
  1368. printk(KERN_DEBUG "IRQ%d ", irq);
  1369. for_each_irq_pin(entry, cfg->irq_2_pin)
  1370. printk("-> %d:%d", entry->apic, entry->pin);
  1371. printk("\n");
  1372. }
  1373. printk(KERN_INFO ".................................... done.\n");
  1374. return;
  1375. }
  1376. __apicdebuginit(void) print_APIC_field(int base)
  1377. {
  1378. int i;
  1379. printk(KERN_DEBUG);
  1380. for (i = 0; i < 8; i++)
  1381. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1382. printk(KERN_CONT "\n");
  1383. }
  1384. __apicdebuginit(void) print_local_APIC(void *dummy)
  1385. {
  1386. unsigned int i, v, ver, maxlvt;
  1387. u64 icr;
  1388. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1389. smp_processor_id(), hard_smp_processor_id());
  1390. v = apic_read(APIC_ID);
  1391. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1392. v = apic_read(APIC_LVR);
  1393. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1394. ver = GET_APIC_VERSION(v);
  1395. maxlvt = lapic_get_maxlvt();
  1396. v = apic_read(APIC_TASKPRI);
  1397. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1398. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1399. if (!APIC_XAPIC(ver)) {
  1400. v = apic_read(APIC_ARBPRI);
  1401. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1402. v & APIC_ARBPRI_MASK);
  1403. }
  1404. v = apic_read(APIC_PROCPRI);
  1405. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1406. }
  1407. /*
  1408. * Remote read supported only in the 82489DX and local APIC for
  1409. * Pentium processors.
  1410. */
  1411. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1412. v = apic_read(APIC_RRR);
  1413. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1414. }
  1415. v = apic_read(APIC_LDR);
  1416. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1417. if (!x2apic_enabled()) {
  1418. v = apic_read(APIC_DFR);
  1419. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1420. }
  1421. v = apic_read(APIC_SPIV);
  1422. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1423. printk(KERN_DEBUG "... APIC ISR field:\n");
  1424. print_APIC_field(APIC_ISR);
  1425. printk(KERN_DEBUG "... APIC TMR field:\n");
  1426. print_APIC_field(APIC_TMR);
  1427. printk(KERN_DEBUG "... APIC IRR field:\n");
  1428. print_APIC_field(APIC_IRR);
  1429. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1430. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1431. apic_write(APIC_ESR, 0);
  1432. v = apic_read(APIC_ESR);
  1433. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1434. }
  1435. icr = apic_icr_read();
  1436. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1437. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1438. v = apic_read(APIC_LVTT);
  1439. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1440. if (maxlvt > 3) { /* PC is LVT#4. */
  1441. v = apic_read(APIC_LVTPC);
  1442. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1443. }
  1444. v = apic_read(APIC_LVT0);
  1445. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1446. v = apic_read(APIC_LVT1);
  1447. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1448. if (maxlvt > 2) { /* ERR is LVT#3. */
  1449. v = apic_read(APIC_LVTERR);
  1450. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1451. }
  1452. v = apic_read(APIC_TMICT);
  1453. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1454. v = apic_read(APIC_TMCCT);
  1455. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1456. v = apic_read(APIC_TDCR);
  1457. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1458. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1459. v = apic_read(APIC_EFEAT);
  1460. maxlvt = (v >> 16) & 0xff;
  1461. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1462. v = apic_read(APIC_ECTRL);
  1463. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1464. for (i = 0; i < maxlvt; i++) {
  1465. v = apic_read(APIC_EILVTn(i));
  1466. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1467. }
  1468. }
  1469. printk("\n");
  1470. }
  1471. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1472. {
  1473. int cpu;
  1474. if (!maxcpu)
  1475. return;
  1476. preempt_disable();
  1477. for_each_online_cpu(cpu) {
  1478. if (cpu >= maxcpu)
  1479. break;
  1480. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1481. }
  1482. preempt_enable();
  1483. }
  1484. __apicdebuginit(void) print_PIC(void)
  1485. {
  1486. unsigned int v;
  1487. unsigned long flags;
  1488. if (!legacy_pic->nr_legacy_irqs)
  1489. return;
  1490. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1491. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1492. v = inb(0xa1) << 8 | inb(0x21);
  1493. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1494. v = inb(0xa0) << 8 | inb(0x20);
  1495. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1496. outb(0x0b,0xa0);
  1497. outb(0x0b,0x20);
  1498. v = inb(0xa0) << 8 | inb(0x20);
  1499. outb(0x0a,0xa0);
  1500. outb(0x0a,0x20);
  1501. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1502. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1503. v = inb(0x4d1) << 8 | inb(0x4d0);
  1504. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1505. }
  1506. static int __initdata show_lapic = 1;
  1507. static __init int setup_show_lapic(char *arg)
  1508. {
  1509. int num = -1;
  1510. if (strcmp(arg, "all") == 0) {
  1511. show_lapic = CONFIG_NR_CPUS;
  1512. } else {
  1513. get_option(&arg, &num);
  1514. if (num >= 0)
  1515. show_lapic = num;
  1516. }
  1517. return 1;
  1518. }
  1519. __setup("show_lapic=", setup_show_lapic);
  1520. __apicdebuginit(int) print_ICs(void)
  1521. {
  1522. if (apic_verbosity == APIC_QUIET)
  1523. return 0;
  1524. print_PIC();
  1525. /* don't print out if apic is not there */
  1526. if (!cpu_has_apic && !apic_from_smp_config())
  1527. return 0;
  1528. print_local_APICs(show_lapic);
  1529. print_IO_APIC();
  1530. return 0;
  1531. }
  1532. fs_initcall(print_ICs);
  1533. /* Where if anywhere is the i8259 connect in external int mode */
  1534. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1535. void __init enable_IO_APIC(void)
  1536. {
  1537. int i8259_apic, i8259_pin;
  1538. int apic;
  1539. if (!legacy_pic->nr_legacy_irqs)
  1540. return;
  1541. for(apic = 0; apic < nr_ioapics; apic++) {
  1542. int pin;
  1543. /* See if any of the pins is in ExtINT mode */
  1544. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1545. struct IO_APIC_route_entry entry;
  1546. entry = ioapic_read_entry(apic, pin);
  1547. /* If the interrupt line is enabled and in ExtInt mode
  1548. * I have found the pin where the i8259 is connected.
  1549. */
  1550. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1551. ioapic_i8259.apic = apic;
  1552. ioapic_i8259.pin = pin;
  1553. goto found_i8259;
  1554. }
  1555. }
  1556. }
  1557. found_i8259:
  1558. /* Look to see what if the MP table has reported the ExtINT */
  1559. /* If we could not find the appropriate pin by looking at the ioapic
  1560. * the i8259 probably is not connected the ioapic but give the
  1561. * mptable a chance anyway.
  1562. */
  1563. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1564. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1565. /* Trust the MP table if nothing is setup in the hardware */
  1566. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1567. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1568. ioapic_i8259.pin = i8259_pin;
  1569. ioapic_i8259.apic = i8259_apic;
  1570. }
  1571. /* Complain if the MP table and the hardware disagree */
  1572. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1573. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1574. {
  1575. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1576. }
  1577. /*
  1578. * Do not trust the IO-APIC being empty at bootup
  1579. */
  1580. clear_IO_APIC();
  1581. }
  1582. /*
  1583. * Not an __init, needed by the reboot code
  1584. */
  1585. void disable_IO_APIC(void)
  1586. {
  1587. /*
  1588. * Clear the IO-APIC before rebooting:
  1589. */
  1590. clear_IO_APIC();
  1591. if (!legacy_pic->nr_legacy_irqs)
  1592. return;
  1593. /*
  1594. * If the i8259 is routed through an IOAPIC
  1595. * Put that IOAPIC in virtual wire mode
  1596. * so legacy interrupts can be delivered.
  1597. *
  1598. * With interrupt-remapping, for now we will use virtual wire A mode,
  1599. * as virtual wire B is little complex (need to configure both
  1600. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1601. * As this gets called during crash dump, keep this simple for now.
  1602. */
  1603. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1604. struct IO_APIC_route_entry entry;
  1605. memset(&entry, 0, sizeof(entry));
  1606. entry.mask = 0; /* Enabled */
  1607. entry.trigger = 0; /* Edge */
  1608. entry.irr = 0;
  1609. entry.polarity = 0; /* High */
  1610. entry.delivery_status = 0;
  1611. entry.dest_mode = 0; /* Physical */
  1612. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1613. entry.vector = 0;
  1614. entry.dest = read_apic_id();
  1615. /*
  1616. * Add it to the IO-APIC irq-routing table:
  1617. */
  1618. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1619. }
  1620. /*
  1621. * Use virtual wire A mode when interrupt remapping is enabled.
  1622. */
  1623. if (cpu_has_apic || apic_from_smp_config())
  1624. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1625. ioapic_i8259.pin != -1);
  1626. }
  1627. #ifdef CONFIG_X86_32
  1628. /*
  1629. * function to set the IO-APIC physical IDs based on the
  1630. * values stored in the MPC table.
  1631. *
  1632. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1633. */
  1634. void __init setup_ioapic_ids_from_mpc(void)
  1635. {
  1636. union IO_APIC_reg_00 reg_00;
  1637. physid_mask_t phys_id_present_map;
  1638. int apic_id;
  1639. int i;
  1640. unsigned char old_id;
  1641. unsigned long flags;
  1642. if (acpi_ioapic)
  1643. return;
  1644. /*
  1645. * Don't check I/O APIC IDs for xAPIC systems. They have
  1646. * no meaning without the serial APIC bus.
  1647. */
  1648. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1649. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1650. return;
  1651. /*
  1652. * This is broken; anything with a real cpu count has to
  1653. * circumvent this idiocy regardless.
  1654. */
  1655. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1656. /*
  1657. * Set the IOAPIC ID to the value stored in the MPC table.
  1658. */
  1659. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1660. /* Read the register 0 value */
  1661. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1662. reg_00.raw = io_apic_read(apic_id, 0);
  1663. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1664. old_id = mp_ioapics[apic_id].apicid;
  1665. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1666. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1667. apic_id, mp_ioapics[apic_id].apicid);
  1668. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1669. reg_00.bits.ID);
  1670. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1671. }
  1672. /*
  1673. * Sanity check, is the ID really free? Every APIC in a
  1674. * system must have a unique ID or we get lots of nice
  1675. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1676. */
  1677. if (apic->check_apicid_used(&phys_id_present_map,
  1678. mp_ioapics[apic_id].apicid)) {
  1679. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1680. apic_id, mp_ioapics[apic_id].apicid);
  1681. for (i = 0; i < get_physical_broadcast(); i++)
  1682. if (!physid_isset(i, phys_id_present_map))
  1683. break;
  1684. if (i >= get_physical_broadcast())
  1685. panic("Max APIC ID exceeded!\n");
  1686. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1687. i);
  1688. physid_set(i, phys_id_present_map);
  1689. mp_ioapics[apic_id].apicid = i;
  1690. } else {
  1691. physid_mask_t tmp;
  1692. apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
  1693. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1694. "phys_id_present_map\n",
  1695. mp_ioapics[apic_id].apicid);
  1696. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1697. }
  1698. /*
  1699. * We need to adjust the IRQ routing table
  1700. * if the ID changed.
  1701. */
  1702. if (old_id != mp_ioapics[apic_id].apicid)
  1703. for (i = 0; i < mp_irq_entries; i++)
  1704. if (mp_irqs[i].dstapic == old_id)
  1705. mp_irqs[i].dstapic
  1706. = mp_ioapics[apic_id].apicid;
  1707. /*
  1708. * Read the right value from the MPC table and
  1709. * write it into the ID register.
  1710. */
  1711. apic_printk(APIC_VERBOSE, KERN_INFO
  1712. "...changing IO-APIC physical APIC ID to %d ...",
  1713. mp_ioapics[apic_id].apicid);
  1714. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1715. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1716. io_apic_write(apic_id, 0, reg_00.raw);
  1717. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1718. /*
  1719. * Sanity check
  1720. */
  1721. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1722. reg_00.raw = io_apic_read(apic_id, 0);
  1723. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1724. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1725. printk("could not set ID!\n");
  1726. else
  1727. apic_printk(APIC_VERBOSE, " ok.\n");
  1728. }
  1729. }
  1730. #endif
  1731. int no_timer_check __initdata;
  1732. static int __init notimercheck(char *s)
  1733. {
  1734. no_timer_check = 1;
  1735. return 1;
  1736. }
  1737. __setup("no_timer_check", notimercheck);
  1738. /*
  1739. * There is a nasty bug in some older SMP boards, their mptable lies
  1740. * about the timer IRQ. We do the following to work around the situation:
  1741. *
  1742. * - timer IRQ defaults to IO-APIC IRQ
  1743. * - if this function detects that timer IRQs are defunct, then we fall
  1744. * back to ISA timer IRQs
  1745. */
  1746. static int __init timer_irq_works(void)
  1747. {
  1748. unsigned long t1 = jiffies;
  1749. unsigned long flags;
  1750. if (no_timer_check)
  1751. return 1;
  1752. local_save_flags(flags);
  1753. local_irq_enable();
  1754. /* Let ten ticks pass... */
  1755. mdelay((10 * 1000) / HZ);
  1756. local_irq_restore(flags);
  1757. /*
  1758. * Expect a few ticks at least, to be sure some possible
  1759. * glue logic does not lock up after one or two first
  1760. * ticks in a non-ExtINT mode. Also the local APIC
  1761. * might have cached one ExtINT interrupt. Finally, at
  1762. * least one tick may be lost due to delays.
  1763. */
  1764. /* jiffies wrap? */
  1765. if (time_after(jiffies, t1 + 4))
  1766. return 1;
  1767. return 0;
  1768. }
  1769. /*
  1770. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1771. * number of pending IRQ events unhandled. These cases are very rare,
  1772. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1773. * better to do it this way as thus we do not have to be aware of
  1774. * 'pending' interrupts in the IRQ path, except at this point.
  1775. */
  1776. /*
  1777. * Edge triggered needs to resend any interrupt
  1778. * that was delayed but this is now handled in the device
  1779. * independent code.
  1780. */
  1781. /*
  1782. * Starting up a edge-triggered IO-APIC interrupt is
  1783. * nasty - we need to make sure that we get the edge.
  1784. * If it is already asserted for some reason, we need
  1785. * return 1 to indicate that is was pending.
  1786. *
  1787. * This is not complete - we should be able to fake
  1788. * an edge even if it isn't on the 8259A...
  1789. */
  1790. static unsigned int startup_ioapic_irq(struct irq_data *data)
  1791. {
  1792. int was_pending = 0, irq = data->irq;
  1793. unsigned long flags;
  1794. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1795. if (irq < legacy_pic->nr_legacy_irqs) {
  1796. legacy_pic->mask(irq);
  1797. if (legacy_pic->irq_pending(irq))
  1798. was_pending = 1;
  1799. }
  1800. __unmask_ioapic(data->chip_data);
  1801. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1802. return was_pending;
  1803. }
  1804. static int ioapic_retrigger_irq(struct irq_data *data)
  1805. {
  1806. struct irq_cfg *cfg = data->chip_data;
  1807. unsigned long flags;
  1808. raw_spin_lock_irqsave(&vector_lock, flags);
  1809. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1810. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1811. return 1;
  1812. }
  1813. /*
  1814. * Level and edge triggered IO-APIC interrupts need different handling,
  1815. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1816. * handled with the level-triggered descriptor, but that one has slightly
  1817. * more overhead. Level-triggered interrupts cannot be handled with the
  1818. * edge-triggered handler, without risking IRQ storms and other ugly
  1819. * races.
  1820. */
  1821. #ifdef CONFIG_SMP
  1822. void send_cleanup_vector(struct irq_cfg *cfg)
  1823. {
  1824. cpumask_var_t cleanup_mask;
  1825. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1826. unsigned int i;
  1827. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1828. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1829. } else {
  1830. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1831. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1832. free_cpumask_var(cleanup_mask);
  1833. }
  1834. cfg->move_in_progress = 0;
  1835. }
  1836. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1837. {
  1838. int apic, pin;
  1839. struct irq_pin_list *entry;
  1840. u8 vector = cfg->vector;
  1841. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1842. unsigned int reg;
  1843. apic = entry->apic;
  1844. pin = entry->pin;
  1845. /*
  1846. * With interrupt-remapping, destination information comes
  1847. * from interrupt-remapping table entry.
  1848. */
  1849. if (!irq_remapped(cfg))
  1850. io_apic_write(apic, 0x11 + pin*2, dest);
  1851. reg = io_apic_read(apic, 0x10 + pin*2);
  1852. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1853. reg |= vector;
  1854. io_apic_modify(apic, 0x10 + pin*2, reg);
  1855. }
  1856. }
  1857. /*
  1858. * Either sets data->affinity to a valid value, and returns
  1859. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1860. * leaves data->affinity untouched.
  1861. */
  1862. int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1863. unsigned int *dest_id)
  1864. {
  1865. struct irq_cfg *cfg = data->chip_data;
  1866. if (!cpumask_intersects(mask, cpu_online_mask))
  1867. return -1;
  1868. if (assign_irq_vector(data->irq, data->chip_data, mask))
  1869. return -1;
  1870. cpumask_copy(data->affinity, mask);
  1871. *dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
  1872. return 0;
  1873. }
  1874. static int
  1875. ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1876. bool force)
  1877. {
  1878. unsigned int dest, irq = data->irq;
  1879. unsigned long flags;
  1880. int ret;
  1881. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1882. ret = __ioapic_set_affinity(data, mask, &dest);
  1883. if (!ret) {
  1884. /* Only the high 8 bits are valid. */
  1885. dest = SET_APIC_LOGICAL_ID(dest);
  1886. __target_IO_APIC_irq(irq, dest, data->chip_data);
  1887. }
  1888. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1889. return ret;
  1890. }
  1891. #ifdef CONFIG_INTR_REMAP
  1892. /*
  1893. * Migrate the IO-APIC irq in the presence of intr-remapping.
  1894. *
  1895. * For both level and edge triggered, irq migration is a simple atomic
  1896. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  1897. *
  1898. * For level triggered, we eliminate the io-apic RTE modification (with the
  1899. * updated vector information), by using a virtual vector (io-apic pin number).
  1900. * Real vector that is used for interrupting cpu will be coming from
  1901. * the interrupt-remapping table entry.
  1902. */
  1903. static int
  1904. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1905. bool force)
  1906. {
  1907. struct irq_cfg *cfg = data->chip_data;
  1908. unsigned int dest, irq = data->irq;
  1909. struct irte irte;
  1910. if (!cpumask_intersects(mask, cpu_online_mask))
  1911. return -EINVAL;
  1912. if (get_irte(irq, &irte))
  1913. return -EBUSY;
  1914. if (assign_irq_vector(irq, cfg, mask))
  1915. return -EBUSY;
  1916. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  1917. irte.vector = cfg->vector;
  1918. irte.dest_id = IRTE_DEST(dest);
  1919. /*
  1920. * Modified the IRTE and flushes the Interrupt entry cache.
  1921. */
  1922. modify_irte(irq, &irte);
  1923. if (cfg->move_in_progress)
  1924. send_cleanup_vector(cfg);
  1925. cpumask_copy(data->affinity, mask);
  1926. return 0;
  1927. }
  1928. #else
  1929. static inline int
  1930. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1931. bool force)
  1932. {
  1933. return 0;
  1934. }
  1935. #endif
  1936. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  1937. {
  1938. unsigned vector, me;
  1939. ack_APIC_irq();
  1940. exit_idle();
  1941. irq_enter();
  1942. me = smp_processor_id();
  1943. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  1944. unsigned int irq;
  1945. unsigned int irr;
  1946. struct irq_desc *desc;
  1947. struct irq_cfg *cfg;
  1948. irq = __get_cpu_var(vector_irq)[vector];
  1949. if (irq == -1)
  1950. continue;
  1951. desc = irq_to_desc(irq);
  1952. if (!desc)
  1953. continue;
  1954. cfg = irq_cfg(irq);
  1955. raw_spin_lock(&desc->lock);
  1956. /*
  1957. * Check if the irq migration is in progress. If so, we
  1958. * haven't received the cleanup request yet for this irq.
  1959. */
  1960. if (cfg->move_in_progress)
  1961. goto unlock;
  1962. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  1963. goto unlock;
  1964. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  1965. /*
  1966. * Check if the vector that needs to be cleanedup is
  1967. * registered at the cpu's IRR. If so, then this is not
  1968. * the best time to clean it up. Lets clean it up in the
  1969. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  1970. * to myself.
  1971. */
  1972. if (irr & (1 << (vector % 32))) {
  1973. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  1974. goto unlock;
  1975. }
  1976. __get_cpu_var(vector_irq)[vector] = -1;
  1977. unlock:
  1978. raw_spin_unlock(&desc->lock);
  1979. }
  1980. irq_exit();
  1981. }
  1982. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  1983. {
  1984. unsigned me;
  1985. if (likely(!cfg->move_in_progress))
  1986. return;
  1987. me = smp_processor_id();
  1988. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  1989. send_cleanup_vector(cfg);
  1990. }
  1991. static void irq_complete_move(struct irq_cfg *cfg)
  1992. {
  1993. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  1994. }
  1995. void irq_force_complete_move(int irq)
  1996. {
  1997. struct irq_cfg *cfg = get_irq_chip_data(irq);
  1998. if (!cfg)
  1999. return;
  2000. __irq_complete_move(cfg, cfg->vector);
  2001. }
  2002. #else
  2003. static inline void irq_complete_move(struct irq_cfg *cfg) { }
  2004. #endif
  2005. static void ack_apic_edge(struct irq_data *data)
  2006. {
  2007. irq_complete_move(data->chip_data);
  2008. move_native_irq(data->irq);
  2009. ack_APIC_irq();
  2010. }
  2011. atomic_t irq_mis_count;
  2012. /*
  2013. * IO-APIC versions below 0x20 don't support EOI register.
  2014. * For the record, here is the information about various versions:
  2015. * 0Xh 82489DX
  2016. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  2017. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  2018. * 30h-FFh Reserved
  2019. *
  2020. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  2021. * version as 0x2. This is an error with documentation and these ICH chips
  2022. * use io-apic's of version 0x20.
  2023. *
  2024. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  2025. * Otherwise, we simulate the EOI message manually by changing the trigger
  2026. * mode to edge and then back to level, with RTE being masked during this.
  2027. */
  2028. static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2029. {
  2030. struct irq_pin_list *entry;
  2031. unsigned long flags;
  2032. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2033. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2034. if (mp_ioapics[entry->apic].apicver >= 0x20) {
  2035. /*
  2036. * Intr-remapping uses pin number as the virtual vector
  2037. * in the RTE. Actual vector is programmed in
  2038. * intr-remapping table entry. Hence for the io-apic
  2039. * EOI we use the pin number.
  2040. */
  2041. if (irq_remapped(cfg))
  2042. io_apic_eoi(entry->apic, entry->pin);
  2043. else
  2044. io_apic_eoi(entry->apic, cfg->vector);
  2045. } else {
  2046. __mask_and_edge_IO_APIC_irq(entry);
  2047. __unmask_and_level_IO_APIC_irq(entry);
  2048. }
  2049. }
  2050. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2051. }
  2052. static void ack_apic_level(struct irq_data *data)
  2053. {
  2054. struct irq_cfg *cfg = data->chip_data;
  2055. int i, do_unmask_irq = 0, irq = data->irq;
  2056. struct irq_desc *desc = irq_to_desc(irq);
  2057. unsigned long v;
  2058. irq_complete_move(cfg);
  2059. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2060. /* If we are moving the irq we need to mask it */
  2061. if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
  2062. do_unmask_irq = 1;
  2063. mask_ioapic(cfg);
  2064. }
  2065. #endif
  2066. /*
  2067. * It appears there is an erratum which affects at least version 0x11
  2068. * of I/O APIC (that's the 82093AA and cores integrated into various
  2069. * chipsets). Under certain conditions a level-triggered interrupt is
  2070. * erroneously delivered as edge-triggered one but the respective IRR
  2071. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2072. * message but it will never arrive and further interrupts are blocked
  2073. * from the source. The exact reason is so far unknown, but the
  2074. * phenomenon was observed when two consecutive interrupt requests
  2075. * from a given source get delivered to the same CPU and the source is
  2076. * temporarily disabled in between.
  2077. *
  2078. * A workaround is to simulate an EOI message manually. We achieve it
  2079. * by setting the trigger mode to edge and then to level when the edge
  2080. * trigger mode gets detected in the TMR of a local APIC for a
  2081. * level-triggered interrupt. We mask the source for the time of the
  2082. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2083. * The idea is from Manfred Spraul. --macro
  2084. *
  2085. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2086. * any unhandled interrupt on the offlined cpu to the new cpu
  2087. * destination that is handling the corresponding interrupt. This
  2088. * interrupt forwarding is done via IPI's. Hence, in this case also
  2089. * level-triggered io-apic interrupt will be seen as an edge
  2090. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2091. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2092. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2093. * supporting EOI register, we do an explicit EOI to clear the
  2094. * remote IRR and on IO-APIC's which don't have an EOI register,
  2095. * we use the above logic (mask+edge followed by unmask+level) from
  2096. * Manfred Spraul to clear the remote IRR.
  2097. */
  2098. i = cfg->vector;
  2099. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2100. /*
  2101. * We must acknowledge the irq before we move it or the acknowledge will
  2102. * not propagate properly.
  2103. */
  2104. ack_APIC_irq();
  2105. /*
  2106. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2107. * message via io-apic EOI register write or simulating it using
  2108. * mask+edge followed by unnask+level logic) manually when the
  2109. * level triggered interrupt is seen as the edge triggered interrupt
  2110. * at the cpu.
  2111. */
  2112. if (!(v & (1 << (i & 0x1f)))) {
  2113. atomic_inc(&irq_mis_count);
  2114. eoi_ioapic_irq(irq, cfg);
  2115. }
  2116. /* Now we can move and renable the irq */
  2117. if (unlikely(do_unmask_irq)) {
  2118. /* Only migrate the irq if the ack has been received.
  2119. *
  2120. * On rare occasions the broadcast level triggered ack gets
  2121. * delayed going to ioapics, and if we reprogram the
  2122. * vector while Remote IRR is still set the irq will never
  2123. * fire again.
  2124. *
  2125. * To prevent this scenario we read the Remote IRR bit
  2126. * of the ioapic. This has two effects.
  2127. * - On any sane system the read of the ioapic will
  2128. * flush writes (and acks) going to the ioapic from
  2129. * this cpu.
  2130. * - We get to see if the ACK has actually been delivered.
  2131. *
  2132. * Based on failed experiments of reprogramming the
  2133. * ioapic entry from outside of irq context starting
  2134. * with masking the ioapic entry and then polling until
  2135. * Remote IRR was clear before reprogramming the
  2136. * ioapic I don't trust the Remote IRR bit to be
  2137. * completey accurate.
  2138. *
  2139. * However there appears to be no other way to plug
  2140. * this race, so if the Remote IRR bit is not
  2141. * accurate and is causing problems then it is a hardware bug
  2142. * and you can go talk to the chipset vendor about it.
  2143. */
  2144. if (!io_apic_level_ack_pending(cfg))
  2145. move_masked_irq(irq);
  2146. unmask_ioapic(cfg);
  2147. }
  2148. }
  2149. #ifdef CONFIG_INTR_REMAP
  2150. static void ir_ack_apic_edge(struct irq_data *data)
  2151. {
  2152. ack_APIC_irq();
  2153. }
  2154. static void ir_ack_apic_level(struct irq_data *data)
  2155. {
  2156. ack_APIC_irq();
  2157. eoi_ioapic_irq(data->irq, data->chip_data);
  2158. }
  2159. #endif /* CONFIG_INTR_REMAP */
  2160. static struct irq_chip ioapic_chip __read_mostly = {
  2161. .name = "IO-APIC",
  2162. .irq_startup = startup_ioapic_irq,
  2163. .irq_mask = mask_ioapic_irq,
  2164. .irq_unmask = unmask_ioapic_irq,
  2165. .irq_ack = ack_apic_edge,
  2166. .irq_eoi = ack_apic_level,
  2167. #ifdef CONFIG_SMP
  2168. .irq_set_affinity = ioapic_set_affinity,
  2169. #endif
  2170. .irq_retrigger = ioapic_retrigger_irq,
  2171. };
  2172. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2173. .name = "IR-IO-APIC",
  2174. .irq_startup = startup_ioapic_irq,
  2175. .irq_mask = mask_ioapic_irq,
  2176. .irq_unmask = unmask_ioapic_irq,
  2177. #ifdef CONFIG_INTR_REMAP
  2178. .irq_ack = ir_ack_apic_edge,
  2179. .irq_eoi = ir_ack_apic_level,
  2180. #ifdef CONFIG_SMP
  2181. .irq_set_affinity = ir_ioapic_set_affinity,
  2182. #endif
  2183. #endif
  2184. .irq_retrigger = ioapic_retrigger_irq,
  2185. };
  2186. static inline void init_IO_APIC_traps(void)
  2187. {
  2188. struct irq_cfg *cfg;
  2189. unsigned int irq;
  2190. /*
  2191. * NOTE! The local APIC isn't very good at handling
  2192. * multiple interrupts at the same interrupt level.
  2193. * As the interrupt level is determined by taking the
  2194. * vector number and shifting that right by 4, we
  2195. * want to spread these out a bit so that they don't
  2196. * all fall in the same interrupt level.
  2197. *
  2198. * Also, we've got to be careful not to trash gate
  2199. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2200. */
  2201. for_each_active_irq(irq) {
  2202. cfg = get_irq_chip_data(irq);
  2203. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2204. /*
  2205. * Hmm.. We don't have an entry for this,
  2206. * so default to an old-fashioned 8259
  2207. * interrupt if we can..
  2208. */
  2209. if (irq < legacy_pic->nr_legacy_irqs)
  2210. legacy_pic->make_irq(irq);
  2211. else
  2212. /* Strange. Oh, well.. */
  2213. set_irq_chip(irq, &no_irq_chip);
  2214. }
  2215. }
  2216. }
  2217. /*
  2218. * The local APIC irq-chip implementation:
  2219. */
  2220. static void mask_lapic_irq(struct irq_data *data)
  2221. {
  2222. unsigned long v;
  2223. v = apic_read(APIC_LVT0);
  2224. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2225. }
  2226. static void unmask_lapic_irq(struct irq_data *data)
  2227. {
  2228. unsigned long v;
  2229. v = apic_read(APIC_LVT0);
  2230. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2231. }
  2232. static void ack_lapic_irq(struct irq_data *data)
  2233. {
  2234. ack_APIC_irq();
  2235. }
  2236. static struct irq_chip lapic_chip __read_mostly = {
  2237. .name = "local-APIC",
  2238. .irq_mask = mask_lapic_irq,
  2239. .irq_unmask = unmask_lapic_irq,
  2240. .irq_ack = ack_lapic_irq,
  2241. };
  2242. static void lapic_register_intr(int irq)
  2243. {
  2244. irq_clear_status_flags(irq, IRQ_LEVEL);
  2245. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2246. "edge");
  2247. }
  2248. static void __init setup_nmi(void)
  2249. {
  2250. /*
  2251. * Dirty trick to enable the NMI watchdog ...
  2252. * We put the 8259A master into AEOI mode and
  2253. * unmask on all local APICs LVT0 as NMI.
  2254. *
  2255. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  2256. * is from Maciej W. Rozycki - so we do not have to EOI from
  2257. * the NMI handler or the timer interrupt.
  2258. */
  2259. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  2260. enable_NMI_through_LVT0();
  2261. apic_printk(APIC_VERBOSE, " done.\n");
  2262. }
  2263. /*
  2264. * This looks a bit hackish but it's about the only one way of sending
  2265. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2266. * not support the ExtINT mode, unfortunately. We need to send these
  2267. * cycles as some i82489DX-based boards have glue logic that keeps the
  2268. * 8259A interrupt line asserted until INTA. --macro
  2269. */
  2270. static inline void __init unlock_ExtINT_logic(void)
  2271. {
  2272. int apic, pin, i;
  2273. struct IO_APIC_route_entry entry0, entry1;
  2274. unsigned char save_control, save_freq_select;
  2275. pin = find_isa_irq_pin(8, mp_INT);
  2276. if (pin == -1) {
  2277. WARN_ON_ONCE(1);
  2278. return;
  2279. }
  2280. apic = find_isa_irq_apic(8, mp_INT);
  2281. if (apic == -1) {
  2282. WARN_ON_ONCE(1);
  2283. return;
  2284. }
  2285. entry0 = ioapic_read_entry(apic, pin);
  2286. clear_IO_APIC_pin(apic, pin);
  2287. memset(&entry1, 0, sizeof(entry1));
  2288. entry1.dest_mode = 0; /* physical delivery */
  2289. entry1.mask = 0; /* unmask IRQ now */
  2290. entry1.dest = hard_smp_processor_id();
  2291. entry1.delivery_mode = dest_ExtINT;
  2292. entry1.polarity = entry0.polarity;
  2293. entry1.trigger = 0;
  2294. entry1.vector = 0;
  2295. ioapic_write_entry(apic, pin, entry1);
  2296. save_control = CMOS_READ(RTC_CONTROL);
  2297. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2298. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2299. RTC_FREQ_SELECT);
  2300. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2301. i = 100;
  2302. while (i-- > 0) {
  2303. mdelay(10);
  2304. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2305. i -= 10;
  2306. }
  2307. CMOS_WRITE(save_control, RTC_CONTROL);
  2308. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2309. clear_IO_APIC_pin(apic, pin);
  2310. ioapic_write_entry(apic, pin, entry0);
  2311. }
  2312. static int disable_timer_pin_1 __initdata;
  2313. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2314. static int __init disable_timer_pin_setup(char *arg)
  2315. {
  2316. disable_timer_pin_1 = 1;
  2317. return 0;
  2318. }
  2319. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2320. int timer_through_8259 __initdata;
  2321. /*
  2322. * This code may look a bit paranoid, but it's supposed to cooperate with
  2323. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2324. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2325. * fanatically on his truly buggy board.
  2326. *
  2327. * FIXME: really need to revamp this for all platforms.
  2328. */
  2329. static inline void __init check_timer(void)
  2330. {
  2331. struct irq_cfg *cfg = get_irq_chip_data(0);
  2332. int node = cpu_to_node(0);
  2333. int apic1, pin1, apic2, pin2;
  2334. unsigned long flags;
  2335. int no_pin1 = 0;
  2336. local_irq_save(flags);
  2337. /*
  2338. * get/set the timer IRQ vector:
  2339. */
  2340. legacy_pic->mask(0);
  2341. assign_irq_vector(0, cfg, apic->target_cpus());
  2342. /*
  2343. * As IRQ0 is to be enabled in the 8259A, the virtual
  2344. * wire has to be disabled in the local APIC. Also
  2345. * timer interrupts need to be acknowledged manually in
  2346. * the 8259A for the i82489DX when using the NMI
  2347. * watchdog as that APIC treats NMIs as level-triggered.
  2348. * The AEOI mode will finish them in the 8259A
  2349. * automatically.
  2350. */
  2351. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2352. legacy_pic->init(1);
  2353. #ifdef CONFIG_X86_32
  2354. {
  2355. unsigned int ver;
  2356. ver = apic_read(APIC_LVR);
  2357. ver = GET_APIC_VERSION(ver);
  2358. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  2359. }
  2360. #endif
  2361. pin1 = find_isa_irq_pin(0, mp_INT);
  2362. apic1 = find_isa_irq_apic(0, mp_INT);
  2363. pin2 = ioapic_i8259.pin;
  2364. apic2 = ioapic_i8259.apic;
  2365. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2366. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2367. cfg->vector, apic1, pin1, apic2, pin2);
  2368. /*
  2369. * Some BIOS writers are clueless and report the ExtINTA
  2370. * I/O APIC input from the cascaded 8259A as the timer
  2371. * interrupt input. So just in case, if only one pin
  2372. * was found above, try it both directly and through the
  2373. * 8259A.
  2374. */
  2375. if (pin1 == -1) {
  2376. if (intr_remapping_enabled)
  2377. panic("BIOS bug: timer not connected to IO-APIC");
  2378. pin1 = pin2;
  2379. apic1 = apic2;
  2380. no_pin1 = 1;
  2381. } else if (pin2 == -1) {
  2382. pin2 = pin1;
  2383. apic2 = apic1;
  2384. }
  2385. if (pin1 != -1) {
  2386. /*
  2387. * Ok, does IRQ0 through the IOAPIC work?
  2388. */
  2389. if (no_pin1) {
  2390. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2391. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2392. } else {
  2393. /* for edge trigger, setup_ioapic_irq already
  2394. * leave it unmasked.
  2395. * so only need to unmask if it is level-trigger
  2396. * do we really have level trigger timer?
  2397. */
  2398. int idx;
  2399. idx = find_irq_entry(apic1, pin1, mp_INT);
  2400. if (idx != -1 && irq_trigger(idx))
  2401. unmask_ioapic(cfg);
  2402. }
  2403. if (timer_irq_works()) {
  2404. if (nmi_watchdog == NMI_IO_APIC) {
  2405. setup_nmi();
  2406. legacy_pic->unmask(0);
  2407. }
  2408. if (disable_timer_pin_1 > 0)
  2409. clear_IO_APIC_pin(0, pin1);
  2410. goto out;
  2411. }
  2412. if (intr_remapping_enabled)
  2413. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2414. local_irq_disable();
  2415. clear_IO_APIC_pin(apic1, pin1);
  2416. if (!no_pin1)
  2417. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2418. "8254 timer not connected to IO-APIC\n");
  2419. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2420. "(IRQ0) through the 8259A ...\n");
  2421. apic_printk(APIC_QUIET, KERN_INFO
  2422. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2423. /*
  2424. * legacy devices should be connected to IO APIC #0
  2425. */
  2426. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2427. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2428. legacy_pic->unmask(0);
  2429. if (timer_irq_works()) {
  2430. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2431. timer_through_8259 = 1;
  2432. if (nmi_watchdog == NMI_IO_APIC) {
  2433. legacy_pic->mask(0);
  2434. setup_nmi();
  2435. legacy_pic->unmask(0);
  2436. }
  2437. goto out;
  2438. }
  2439. /*
  2440. * Cleanup, just in case ...
  2441. */
  2442. local_irq_disable();
  2443. legacy_pic->mask(0);
  2444. clear_IO_APIC_pin(apic2, pin2);
  2445. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2446. }
  2447. if (nmi_watchdog == NMI_IO_APIC) {
  2448. apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
  2449. "through the IO-APIC - disabling NMI Watchdog!\n");
  2450. nmi_watchdog = NMI_NONE;
  2451. }
  2452. #ifdef CONFIG_X86_32
  2453. timer_ack = 0;
  2454. #endif
  2455. apic_printk(APIC_QUIET, KERN_INFO
  2456. "...trying to set up timer as Virtual Wire IRQ...\n");
  2457. lapic_register_intr(0);
  2458. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2459. legacy_pic->unmask(0);
  2460. if (timer_irq_works()) {
  2461. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2462. goto out;
  2463. }
  2464. local_irq_disable();
  2465. legacy_pic->mask(0);
  2466. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2467. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2468. apic_printk(APIC_QUIET, KERN_INFO
  2469. "...trying to set up timer as ExtINT IRQ...\n");
  2470. legacy_pic->init(0);
  2471. legacy_pic->make_irq(0);
  2472. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2473. unlock_ExtINT_logic();
  2474. if (timer_irq_works()) {
  2475. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2476. goto out;
  2477. }
  2478. local_irq_disable();
  2479. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2480. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2481. "report. Then try booting with the 'noapic' option.\n");
  2482. out:
  2483. local_irq_restore(flags);
  2484. }
  2485. /*
  2486. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2487. * to devices. However there may be an I/O APIC pin available for
  2488. * this interrupt regardless. The pin may be left unconnected, but
  2489. * typically it will be reused as an ExtINT cascade interrupt for
  2490. * the master 8259A. In the MPS case such a pin will normally be
  2491. * reported as an ExtINT interrupt in the MP table. With ACPI
  2492. * there is no provision for ExtINT interrupts, and in the absence
  2493. * of an override it would be treated as an ordinary ISA I/O APIC
  2494. * interrupt, that is edge-triggered and unmasked by default. We
  2495. * used to do this, but it caused problems on some systems because
  2496. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2497. * the same ExtINT cascade interrupt to drive the local APIC of the
  2498. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2499. * the I/O APIC in all cases now. No actual device should request
  2500. * it anyway. --macro
  2501. */
  2502. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2503. void __init setup_IO_APIC(void)
  2504. {
  2505. /*
  2506. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2507. */
  2508. io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2509. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2510. /*
  2511. * Set up IO-APIC IRQ routing.
  2512. */
  2513. x86_init.mpparse.setup_ioapic_ids();
  2514. sync_Arb_IDs();
  2515. setup_IO_APIC_irqs();
  2516. init_IO_APIC_traps();
  2517. if (legacy_pic->nr_legacy_irqs)
  2518. check_timer();
  2519. }
  2520. /*
  2521. * Called after all the initialization is done. If we didnt find any
  2522. * APIC bugs then we can allow the modify fast path
  2523. */
  2524. static int __init io_apic_bug_finalize(void)
  2525. {
  2526. if (sis_apic_bug == -1)
  2527. sis_apic_bug = 0;
  2528. return 0;
  2529. }
  2530. late_initcall(io_apic_bug_finalize);
  2531. struct sysfs_ioapic_data {
  2532. struct sys_device dev;
  2533. struct IO_APIC_route_entry entry[0];
  2534. };
  2535. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2536. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2537. {
  2538. struct IO_APIC_route_entry *entry;
  2539. struct sysfs_ioapic_data *data;
  2540. int i;
  2541. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2542. entry = data->entry;
  2543. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2544. *entry = ioapic_read_entry(dev->id, i);
  2545. return 0;
  2546. }
  2547. static int ioapic_resume(struct sys_device *dev)
  2548. {
  2549. struct IO_APIC_route_entry *entry;
  2550. struct sysfs_ioapic_data *data;
  2551. unsigned long flags;
  2552. union IO_APIC_reg_00 reg_00;
  2553. int i;
  2554. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2555. entry = data->entry;
  2556. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2557. reg_00.raw = io_apic_read(dev->id, 0);
  2558. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2559. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2560. io_apic_write(dev->id, 0, reg_00.raw);
  2561. }
  2562. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2563. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2564. ioapic_write_entry(dev->id, i, entry[i]);
  2565. return 0;
  2566. }
  2567. static struct sysdev_class ioapic_sysdev_class = {
  2568. .name = "ioapic",
  2569. .suspend = ioapic_suspend,
  2570. .resume = ioapic_resume,
  2571. };
  2572. static int __init ioapic_init_sysfs(void)
  2573. {
  2574. struct sys_device * dev;
  2575. int i, size, error;
  2576. error = sysdev_class_register(&ioapic_sysdev_class);
  2577. if (error)
  2578. return error;
  2579. for (i = 0; i < nr_ioapics; i++ ) {
  2580. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2581. * sizeof(struct IO_APIC_route_entry);
  2582. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2583. if (!mp_ioapic_data[i]) {
  2584. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2585. continue;
  2586. }
  2587. dev = &mp_ioapic_data[i]->dev;
  2588. dev->id = i;
  2589. dev->cls = &ioapic_sysdev_class;
  2590. error = sysdev_register(dev);
  2591. if (error) {
  2592. kfree(mp_ioapic_data[i]);
  2593. mp_ioapic_data[i] = NULL;
  2594. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2595. continue;
  2596. }
  2597. }
  2598. return 0;
  2599. }
  2600. device_initcall(ioapic_init_sysfs);
  2601. /*
  2602. * Dynamic irq allocate and deallocation
  2603. */
  2604. unsigned int create_irq_nr(unsigned int from, int node)
  2605. {
  2606. struct irq_cfg *cfg;
  2607. unsigned long flags;
  2608. unsigned int ret = 0;
  2609. int irq;
  2610. if (from < nr_irqs_gsi)
  2611. from = nr_irqs_gsi;
  2612. irq = alloc_irq_from(from, node);
  2613. if (irq < 0)
  2614. return 0;
  2615. cfg = alloc_irq_cfg(irq, node);
  2616. if (!cfg) {
  2617. free_irq_at(irq, NULL);
  2618. return 0;
  2619. }
  2620. raw_spin_lock_irqsave(&vector_lock, flags);
  2621. if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
  2622. ret = irq;
  2623. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2624. if (ret) {
  2625. set_irq_chip_data(irq, cfg);
  2626. irq_clear_status_flags(irq, IRQ_NOREQUEST);
  2627. } else {
  2628. free_irq_at(irq, cfg);
  2629. }
  2630. return ret;
  2631. }
  2632. int create_irq(void)
  2633. {
  2634. int node = cpu_to_node(0);
  2635. unsigned int irq_want;
  2636. int irq;
  2637. irq_want = nr_irqs_gsi;
  2638. irq = create_irq_nr(irq_want, node);
  2639. if (irq == 0)
  2640. irq = -1;
  2641. return irq;
  2642. }
  2643. void destroy_irq(unsigned int irq)
  2644. {
  2645. struct irq_cfg *cfg = get_irq_chip_data(irq);
  2646. unsigned long flags;
  2647. irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
  2648. if (intr_remapping_enabled)
  2649. free_irte(irq);
  2650. raw_spin_lock_irqsave(&vector_lock, flags);
  2651. __clear_irq_vector(irq, cfg);
  2652. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2653. free_irq_at(irq, cfg);
  2654. }
  2655. /*
  2656. * MSI message composition
  2657. */
  2658. #ifdef CONFIG_PCI_MSI
  2659. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2660. struct msi_msg *msg, u8 hpet_id)
  2661. {
  2662. struct irq_cfg *cfg;
  2663. int err;
  2664. unsigned dest;
  2665. if (disable_apic)
  2666. return -ENXIO;
  2667. cfg = irq_cfg(irq);
  2668. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2669. if (err)
  2670. return err;
  2671. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2672. if (irq_remapped(get_irq_chip_data(irq))) {
  2673. struct irte irte;
  2674. int ir_index;
  2675. u16 sub_handle;
  2676. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2677. BUG_ON(ir_index == -1);
  2678. prepare_irte(&irte, cfg->vector, dest);
  2679. /* Set source-id of interrupt request */
  2680. if (pdev)
  2681. set_msi_sid(&irte, pdev);
  2682. else
  2683. set_hpet_sid(&irte, hpet_id);
  2684. modify_irte(irq, &irte);
  2685. msg->address_hi = MSI_ADDR_BASE_HI;
  2686. msg->data = sub_handle;
  2687. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2688. MSI_ADDR_IR_SHV |
  2689. MSI_ADDR_IR_INDEX1(ir_index) |
  2690. MSI_ADDR_IR_INDEX2(ir_index);
  2691. } else {
  2692. if (x2apic_enabled())
  2693. msg->address_hi = MSI_ADDR_BASE_HI |
  2694. MSI_ADDR_EXT_DEST_ID(dest);
  2695. else
  2696. msg->address_hi = MSI_ADDR_BASE_HI;
  2697. msg->address_lo =
  2698. MSI_ADDR_BASE_LO |
  2699. ((apic->irq_dest_mode == 0) ?
  2700. MSI_ADDR_DEST_MODE_PHYSICAL:
  2701. MSI_ADDR_DEST_MODE_LOGICAL) |
  2702. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2703. MSI_ADDR_REDIRECTION_CPU:
  2704. MSI_ADDR_REDIRECTION_LOWPRI) |
  2705. MSI_ADDR_DEST_ID(dest);
  2706. msg->data =
  2707. MSI_DATA_TRIGGER_EDGE |
  2708. MSI_DATA_LEVEL_ASSERT |
  2709. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2710. MSI_DATA_DELIVERY_FIXED:
  2711. MSI_DATA_DELIVERY_LOWPRI) |
  2712. MSI_DATA_VECTOR(cfg->vector);
  2713. }
  2714. return err;
  2715. }
  2716. #ifdef CONFIG_SMP
  2717. static int
  2718. msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2719. {
  2720. struct irq_cfg *cfg = data->chip_data;
  2721. struct msi_msg msg;
  2722. unsigned int dest;
  2723. if (__ioapic_set_affinity(data, mask, &dest))
  2724. return -1;
  2725. __get_cached_msi_msg(data->msi_desc, &msg);
  2726. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2727. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2728. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2729. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2730. __write_msi_msg(data->msi_desc, &msg);
  2731. return 0;
  2732. }
  2733. #ifdef CONFIG_INTR_REMAP
  2734. /*
  2735. * Migrate the MSI irq to another cpumask. This migration is
  2736. * done in the process context using interrupt-remapping hardware.
  2737. */
  2738. static int
  2739. ir_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2740. bool force)
  2741. {
  2742. struct irq_cfg *cfg = data->chip_data;
  2743. unsigned int dest, irq = data->irq;
  2744. struct irte irte;
  2745. if (get_irte(irq, &irte))
  2746. return -1;
  2747. if (__ioapic_set_affinity(data, mask, &dest))
  2748. return -1;
  2749. irte.vector = cfg->vector;
  2750. irte.dest_id = IRTE_DEST(dest);
  2751. /*
  2752. * atomically update the IRTE with the new destination and vector.
  2753. */
  2754. modify_irte(irq, &irte);
  2755. /*
  2756. * After this point, all the interrupts will start arriving
  2757. * at the new destination. So, time to cleanup the previous
  2758. * vector allocation.
  2759. */
  2760. if (cfg->move_in_progress)
  2761. send_cleanup_vector(cfg);
  2762. return 0;
  2763. }
  2764. #endif
  2765. #endif /* CONFIG_SMP */
  2766. /*
  2767. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2768. * which implement the MSI or MSI-X Capability Structure.
  2769. */
  2770. static struct irq_chip msi_chip = {
  2771. .name = "PCI-MSI",
  2772. .irq_unmask = unmask_msi_irq,
  2773. .irq_mask = mask_msi_irq,
  2774. .irq_ack = ack_apic_edge,
  2775. #ifdef CONFIG_SMP
  2776. .irq_set_affinity = msi_set_affinity,
  2777. #endif
  2778. .irq_retrigger = ioapic_retrigger_irq,
  2779. };
  2780. static struct irq_chip msi_ir_chip = {
  2781. .name = "IR-PCI-MSI",
  2782. .irq_unmask = unmask_msi_irq,
  2783. .irq_mask = mask_msi_irq,
  2784. #ifdef CONFIG_INTR_REMAP
  2785. .irq_ack = ir_ack_apic_edge,
  2786. #ifdef CONFIG_SMP
  2787. .irq_set_affinity = ir_msi_set_affinity,
  2788. #endif
  2789. #endif
  2790. .irq_retrigger = ioapic_retrigger_irq,
  2791. };
  2792. /*
  2793. * Map the PCI dev to the corresponding remapping hardware unit
  2794. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2795. * in it.
  2796. */
  2797. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2798. {
  2799. struct intel_iommu *iommu;
  2800. int index;
  2801. iommu = map_dev_to_ir(dev);
  2802. if (!iommu) {
  2803. printk(KERN_ERR
  2804. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2805. return -ENOENT;
  2806. }
  2807. index = alloc_irte(iommu, irq, nvec);
  2808. if (index < 0) {
  2809. printk(KERN_ERR
  2810. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2811. pci_name(dev));
  2812. return -ENOSPC;
  2813. }
  2814. return index;
  2815. }
  2816. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2817. {
  2818. struct msi_msg msg;
  2819. int ret;
  2820. ret = msi_compose_msg(dev, irq, &msg, -1);
  2821. if (ret < 0)
  2822. return ret;
  2823. set_irq_msi(irq, msidesc);
  2824. write_msi_msg(irq, &msg);
  2825. if (irq_remapped(get_irq_chip_data(irq))) {
  2826. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2827. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  2828. } else
  2829. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  2830. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2831. return 0;
  2832. }
  2833. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2834. {
  2835. int node, ret, sub_handle, index = 0;
  2836. unsigned int irq, irq_want;
  2837. struct msi_desc *msidesc;
  2838. struct intel_iommu *iommu = NULL;
  2839. /* x86 doesn't support multiple MSI yet */
  2840. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2841. return 1;
  2842. node = dev_to_node(&dev->dev);
  2843. irq_want = nr_irqs_gsi;
  2844. sub_handle = 0;
  2845. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2846. irq = create_irq_nr(irq_want, node);
  2847. if (irq == 0)
  2848. return -1;
  2849. irq_want = irq + 1;
  2850. if (!intr_remapping_enabled)
  2851. goto no_ir;
  2852. if (!sub_handle) {
  2853. /*
  2854. * allocate the consecutive block of IRTE's
  2855. * for 'nvec'
  2856. */
  2857. index = msi_alloc_irte(dev, irq, nvec);
  2858. if (index < 0) {
  2859. ret = index;
  2860. goto error;
  2861. }
  2862. } else {
  2863. iommu = map_dev_to_ir(dev);
  2864. if (!iommu) {
  2865. ret = -ENOENT;
  2866. goto error;
  2867. }
  2868. /*
  2869. * setup the mapping between the irq and the IRTE
  2870. * base index, the sub_handle pointing to the
  2871. * appropriate interrupt remap table entry.
  2872. */
  2873. set_irte_irq(irq, iommu, index, sub_handle);
  2874. }
  2875. no_ir:
  2876. ret = setup_msi_irq(dev, msidesc, irq);
  2877. if (ret < 0)
  2878. goto error;
  2879. sub_handle++;
  2880. }
  2881. return 0;
  2882. error:
  2883. destroy_irq(irq);
  2884. return ret;
  2885. }
  2886. void arch_teardown_msi_irq(unsigned int irq)
  2887. {
  2888. destroy_irq(irq);
  2889. }
  2890. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  2891. #ifdef CONFIG_SMP
  2892. static int
  2893. dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2894. bool force)
  2895. {
  2896. struct irq_cfg *cfg = data->chip_data;
  2897. unsigned int dest, irq = data->irq;
  2898. struct msi_msg msg;
  2899. if (__ioapic_set_affinity(data, mask, &dest))
  2900. return -1;
  2901. dmar_msi_read(irq, &msg);
  2902. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2903. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2904. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2905. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2906. dmar_msi_write(irq, &msg);
  2907. return 0;
  2908. }
  2909. #endif /* CONFIG_SMP */
  2910. static struct irq_chip dmar_msi_type = {
  2911. .name = "DMAR_MSI",
  2912. .irq_unmask = dmar_msi_unmask,
  2913. .irq_mask = dmar_msi_mask,
  2914. .irq_ack = ack_apic_edge,
  2915. #ifdef CONFIG_SMP
  2916. .irq_set_affinity = dmar_msi_set_affinity,
  2917. #endif
  2918. .irq_retrigger = ioapic_retrigger_irq,
  2919. };
  2920. int arch_setup_dmar_msi(unsigned int irq)
  2921. {
  2922. int ret;
  2923. struct msi_msg msg;
  2924. ret = msi_compose_msg(NULL, irq, &msg, -1);
  2925. if (ret < 0)
  2926. return ret;
  2927. dmar_msi_write(irq, &msg);
  2928. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  2929. "edge");
  2930. return 0;
  2931. }
  2932. #endif
  2933. #ifdef CONFIG_HPET_TIMER
  2934. #ifdef CONFIG_SMP
  2935. static int hpet_msi_set_affinity(struct irq_data *data,
  2936. const struct cpumask *mask, bool force)
  2937. {
  2938. struct irq_cfg *cfg = data->chip_data;
  2939. struct msi_msg msg;
  2940. unsigned int dest;
  2941. if (__ioapic_set_affinity(data, mask, &dest))
  2942. return -1;
  2943. hpet_msi_read(data->handler_data, &msg);
  2944. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2945. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2946. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2947. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2948. hpet_msi_write(data->handler_data, &msg);
  2949. return 0;
  2950. }
  2951. #endif /* CONFIG_SMP */
  2952. static struct irq_chip ir_hpet_msi_type = {
  2953. .name = "IR-HPET_MSI",
  2954. .irq_unmask = hpet_msi_unmask,
  2955. .irq_mask = hpet_msi_mask,
  2956. #ifdef CONFIG_INTR_REMAP
  2957. .irq_ack = ir_ack_apic_edge,
  2958. #ifdef CONFIG_SMP
  2959. .irq_set_affinity = ir_msi_set_affinity,
  2960. #endif
  2961. #endif
  2962. .irq_retrigger = ioapic_retrigger_irq,
  2963. };
  2964. static struct irq_chip hpet_msi_type = {
  2965. .name = "HPET_MSI",
  2966. .irq_unmask = hpet_msi_unmask,
  2967. .irq_mask = hpet_msi_mask,
  2968. .irq_ack = ack_apic_edge,
  2969. #ifdef CONFIG_SMP
  2970. .irq_set_affinity = hpet_msi_set_affinity,
  2971. #endif
  2972. .irq_retrigger = ioapic_retrigger_irq,
  2973. };
  2974. int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
  2975. {
  2976. struct msi_msg msg;
  2977. int ret;
  2978. if (intr_remapping_enabled) {
  2979. struct intel_iommu *iommu = map_hpet_to_ir(id);
  2980. int index;
  2981. if (!iommu)
  2982. return -1;
  2983. index = alloc_irte(iommu, irq, 1);
  2984. if (index < 0)
  2985. return -1;
  2986. }
  2987. ret = msi_compose_msg(NULL, irq, &msg, id);
  2988. if (ret < 0)
  2989. return ret;
  2990. hpet_msi_write(get_irq_data(irq), &msg);
  2991. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2992. if (irq_remapped(get_irq_chip_data(irq)))
  2993. set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
  2994. handle_edge_irq, "edge");
  2995. else
  2996. set_irq_chip_and_handler_name(irq, &hpet_msi_type,
  2997. handle_edge_irq, "edge");
  2998. return 0;
  2999. }
  3000. #endif
  3001. #endif /* CONFIG_PCI_MSI */
  3002. /*
  3003. * Hypertransport interrupt support
  3004. */
  3005. #ifdef CONFIG_HT_IRQ
  3006. #ifdef CONFIG_SMP
  3007. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  3008. {
  3009. struct ht_irq_msg msg;
  3010. fetch_ht_irq_msg(irq, &msg);
  3011. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  3012. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  3013. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  3014. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  3015. write_ht_irq_msg(irq, &msg);
  3016. }
  3017. static int
  3018. ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  3019. {
  3020. struct irq_cfg *cfg = data->chip_data;
  3021. unsigned int dest;
  3022. if (__ioapic_set_affinity(data, mask, &dest))
  3023. return -1;
  3024. target_ht_irq(data->irq, dest, cfg->vector);
  3025. return 0;
  3026. }
  3027. #endif
  3028. static struct irq_chip ht_irq_chip = {
  3029. .name = "PCI-HT",
  3030. .irq_mask = mask_ht_irq,
  3031. .irq_unmask = unmask_ht_irq,
  3032. .irq_ack = ack_apic_edge,
  3033. #ifdef CONFIG_SMP
  3034. .irq_set_affinity = ht_set_affinity,
  3035. #endif
  3036. .irq_retrigger = ioapic_retrigger_irq,
  3037. };
  3038. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3039. {
  3040. struct irq_cfg *cfg;
  3041. int err;
  3042. if (disable_apic)
  3043. return -ENXIO;
  3044. cfg = irq_cfg(irq);
  3045. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3046. if (!err) {
  3047. struct ht_irq_msg msg;
  3048. unsigned dest;
  3049. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3050. apic->target_cpus());
  3051. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3052. msg.address_lo =
  3053. HT_IRQ_LOW_BASE |
  3054. HT_IRQ_LOW_DEST_ID(dest) |
  3055. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3056. ((apic->irq_dest_mode == 0) ?
  3057. HT_IRQ_LOW_DM_PHYSICAL :
  3058. HT_IRQ_LOW_DM_LOGICAL) |
  3059. HT_IRQ_LOW_RQEOI_EDGE |
  3060. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3061. HT_IRQ_LOW_MT_FIXED :
  3062. HT_IRQ_LOW_MT_ARBITRATED) |
  3063. HT_IRQ_LOW_IRQ_MASKED;
  3064. write_ht_irq_msg(irq, &msg);
  3065. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3066. handle_edge_irq, "edge");
  3067. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3068. }
  3069. return err;
  3070. }
  3071. #endif /* CONFIG_HT_IRQ */
  3072. int __init io_apic_get_redir_entries (int ioapic)
  3073. {
  3074. union IO_APIC_reg_01 reg_01;
  3075. unsigned long flags;
  3076. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3077. reg_01.raw = io_apic_read(ioapic, 1);
  3078. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3079. /* The register returns the maximum index redir index
  3080. * supported, which is one less than the total number of redir
  3081. * entries.
  3082. */
  3083. return reg_01.bits.entries + 1;
  3084. }
  3085. void __init probe_nr_irqs_gsi(void)
  3086. {
  3087. int nr;
  3088. nr = gsi_top + NR_IRQS_LEGACY;
  3089. if (nr > nr_irqs_gsi)
  3090. nr_irqs_gsi = nr;
  3091. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3092. }
  3093. #ifdef CONFIG_SPARSE_IRQ
  3094. int __init arch_probe_nr_irqs(void)
  3095. {
  3096. int nr;
  3097. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3098. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3099. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3100. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3101. /*
  3102. * for MSI and HT dyn irq
  3103. */
  3104. nr += nr_irqs_gsi * 16;
  3105. #endif
  3106. if (nr < nr_irqs)
  3107. nr_irqs = nr;
  3108. return NR_IRQS_LEGACY;
  3109. }
  3110. #endif
  3111. static int __io_apic_set_pci_routing(struct device *dev, int irq,
  3112. struct io_apic_irq_attr *irq_attr)
  3113. {
  3114. struct irq_cfg *cfg;
  3115. int node;
  3116. int ioapic, pin;
  3117. int trigger, polarity;
  3118. ioapic = irq_attr->ioapic;
  3119. if (!IO_APIC_IRQ(irq)) {
  3120. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3121. ioapic);
  3122. return -EINVAL;
  3123. }
  3124. if (dev)
  3125. node = dev_to_node(dev);
  3126. else
  3127. node = cpu_to_node(0);
  3128. cfg = alloc_irq_and_cfg_at(irq, node);
  3129. if (!cfg)
  3130. return 0;
  3131. pin = irq_attr->ioapic_pin;
  3132. trigger = irq_attr->trigger;
  3133. polarity = irq_attr->polarity;
  3134. /*
  3135. * IRQs < 16 are already in the irq_2_pin[] map
  3136. */
  3137. if (irq >= legacy_pic->nr_legacy_irqs) {
  3138. if (__add_pin_to_irq_node(cfg, node, ioapic, pin)) {
  3139. printk(KERN_INFO "can not add pin %d for irq %d\n",
  3140. pin, irq);
  3141. return 0;
  3142. }
  3143. }
  3144. setup_ioapic_irq(ioapic, pin, irq, cfg, trigger, polarity);
  3145. return 0;
  3146. }
  3147. int io_apic_set_pci_routing(struct device *dev, int irq,
  3148. struct io_apic_irq_attr *irq_attr)
  3149. {
  3150. int ioapic, pin;
  3151. /*
  3152. * Avoid pin reprogramming. PRTs typically include entries
  3153. * with redundant pin->gsi mappings (but unique PCI devices);
  3154. * we only program the IOAPIC on the first.
  3155. */
  3156. ioapic = irq_attr->ioapic;
  3157. pin = irq_attr->ioapic_pin;
  3158. if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
  3159. pr_debug("Pin %d-%d already programmed\n",
  3160. mp_ioapics[ioapic].apicid, pin);
  3161. return 0;
  3162. }
  3163. set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
  3164. return __io_apic_set_pci_routing(dev, irq, irq_attr);
  3165. }
  3166. u8 __init io_apic_unique_id(u8 id)
  3167. {
  3168. #ifdef CONFIG_X86_32
  3169. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3170. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3171. return io_apic_get_unique_id(nr_ioapics, id);
  3172. else
  3173. return id;
  3174. #else
  3175. int i;
  3176. DECLARE_BITMAP(used, 256);
  3177. bitmap_zero(used, 256);
  3178. for (i = 0; i < nr_ioapics; i++) {
  3179. struct mpc_ioapic *ia = &mp_ioapics[i];
  3180. __set_bit(ia->apicid, used);
  3181. }
  3182. if (!test_bit(id, used))
  3183. return id;
  3184. return find_first_zero_bit(used, 256);
  3185. #endif
  3186. }
  3187. #ifdef CONFIG_X86_32
  3188. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3189. {
  3190. union IO_APIC_reg_00 reg_00;
  3191. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3192. physid_mask_t tmp;
  3193. unsigned long flags;
  3194. int i = 0;
  3195. /*
  3196. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3197. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3198. * supports up to 16 on one shared APIC bus.
  3199. *
  3200. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3201. * advantage of new APIC bus architecture.
  3202. */
  3203. if (physids_empty(apic_id_map))
  3204. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  3205. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3206. reg_00.raw = io_apic_read(ioapic, 0);
  3207. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3208. if (apic_id >= get_physical_broadcast()) {
  3209. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3210. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3211. apic_id = reg_00.bits.ID;
  3212. }
  3213. /*
  3214. * Every APIC in a system must have a unique ID or we get lots of nice
  3215. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3216. */
  3217. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  3218. for (i = 0; i < get_physical_broadcast(); i++) {
  3219. if (!apic->check_apicid_used(&apic_id_map, i))
  3220. break;
  3221. }
  3222. if (i == get_physical_broadcast())
  3223. panic("Max apic_id exceeded!\n");
  3224. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3225. "trying %d\n", ioapic, apic_id, i);
  3226. apic_id = i;
  3227. }
  3228. apic->apicid_to_cpu_present(apic_id, &tmp);
  3229. physids_or(apic_id_map, apic_id_map, tmp);
  3230. if (reg_00.bits.ID != apic_id) {
  3231. reg_00.bits.ID = apic_id;
  3232. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3233. io_apic_write(ioapic, 0, reg_00.raw);
  3234. reg_00.raw = io_apic_read(ioapic, 0);
  3235. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3236. /* Sanity check */
  3237. if (reg_00.bits.ID != apic_id) {
  3238. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3239. return -1;
  3240. }
  3241. }
  3242. apic_printk(APIC_VERBOSE, KERN_INFO
  3243. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3244. return apic_id;
  3245. }
  3246. #endif
  3247. int __init io_apic_get_version(int ioapic)
  3248. {
  3249. union IO_APIC_reg_01 reg_01;
  3250. unsigned long flags;
  3251. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3252. reg_01.raw = io_apic_read(ioapic, 1);
  3253. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3254. return reg_01.bits.version;
  3255. }
  3256. int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
  3257. {
  3258. int ioapic, pin, idx;
  3259. if (skip_ioapic_setup)
  3260. return -1;
  3261. ioapic = mp_find_ioapic(gsi);
  3262. if (ioapic < 0)
  3263. return -1;
  3264. pin = mp_find_ioapic_pin(ioapic, gsi);
  3265. if (pin < 0)
  3266. return -1;
  3267. idx = find_irq_entry(ioapic, pin, mp_INT);
  3268. if (idx < 0)
  3269. return -1;
  3270. *trigger = irq_trigger(idx);
  3271. *polarity = irq_polarity(idx);
  3272. return 0;
  3273. }
  3274. /*
  3275. * This function currently is only a helper for the i386 smp boot process where
  3276. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3277. * so mask in all cases should simply be apic->target_cpus()
  3278. */
  3279. #ifdef CONFIG_SMP
  3280. void __init setup_ioapic_dest(void)
  3281. {
  3282. int pin, ioapic, irq, irq_entry;
  3283. struct irq_desc *desc;
  3284. const struct cpumask *mask;
  3285. if (skip_ioapic_setup == 1)
  3286. return;
  3287. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3288. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3289. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3290. if (irq_entry == -1)
  3291. continue;
  3292. irq = pin_2_irq(irq_entry, ioapic, pin);
  3293. if ((ioapic > 0) && (irq > 16))
  3294. continue;
  3295. desc = irq_to_desc(irq);
  3296. /*
  3297. * Honour affinities which have been set in early boot
  3298. */
  3299. if (desc->status &
  3300. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3301. mask = desc->irq_data.affinity;
  3302. else
  3303. mask = apic->target_cpus();
  3304. if (intr_remapping_enabled)
  3305. ir_ioapic_set_affinity(&desc->irq_data, mask, false);
  3306. else
  3307. ioapic_set_affinity(&desc->irq_data, mask, false);
  3308. }
  3309. }
  3310. #endif
  3311. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3312. static struct resource *ioapic_resources;
  3313. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3314. {
  3315. unsigned long n;
  3316. struct resource *res;
  3317. char *mem;
  3318. int i;
  3319. if (nr_ioapics <= 0)
  3320. return NULL;
  3321. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3322. n *= nr_ioapics;
  3323. mem = alloc_bootmem(n);
  3324. res = (void *)mem;
  3325. mem += sizeof(struct resource) * nr_ioapics;
  3326. for (i = 0; i < nr_ioapics; i++) {
  3327. res[i].name = mem;
  3328. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3329. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3330. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3331. }
  3332. ioapic_resources = res;
  3333. return res;
  3334. }
  3335. void __init ioapic_init_mappings(void)
  3336. {
  3337. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3338. struct resource *ioapic_res;
  3339. int i;
  3340. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3341. for (i = 0; i < nr_ioapics; i++) {
  3342. if (smp_found_config) {
  3343. ioapic_phys = mp_ioapics[i].apicaddr;
  3344. #ifdef CONFIG_X86_32
  3345. if (!ioapic_phys) {
  3346. printk(KERN_ERR
  3347. "WARNING: bogus zero IO-APIC "
  3348. "address found in MPTABLE, "
  3349. "disabling IO/APIC support!\n");
  3350. smp_found_config = 0;
  3351. skip_ioapic_setup = 1;
  3352. goto fake_ioapic_page;
  3353. }
  3354. #endif
  3355. } else {
  3356. #ifdef CONFIG_X86_32
  3357. fake_ioapic_page:
  3358. #endif
  3359. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3360. ioapic_phys = __pa(ioapic_phys);
  3361. }
  3362. set_fixmap_nocache(idx, ioapic_phys);
  3363. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3364. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3365. ioapic_phys);
  3366. idx++;
  3367. ioapic_res->start = ioapic_phys;
  3368. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3369. ioapic_res++;
  3370. }
  3371. }
  3372. void __init ioapic_insert_resources(void)
  3373. {
  3374. int i;
  3375. struct resource *r = ioapic_resources;
  3376. if (!r) {
  3377. if (nr_ioapics > 0)
  3378. printk(KERN_ERR
  3379. "IO APIC resources couldn't be allocated.\n");
  3380. return;
  3381. }
  3382. for (i = 0; i < nr_ioapics; i++) {
  3383. insert_resource(&iomem_resource, r);
  3384. r++;
  3385. }
  3386. }
  3387. int mp_find_ioapic(u32 gsi)
  3388. {
  3389. int i = 0;
  3390. /* Find the IOAPIC that manages this GSI. */
  3391. for (i = 0; i < nr_ioapics; i++) {
  3392. if ((gsi >= mp_gsi_routing[i].gsi_base)
  3393. && (gsi <= mp_gsi_routing[i].gsi_end))
  3394. return i;
  3395. }
  3396. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3397. return -1;
  3398. }
  3399. int mp_find_ioapic_pin(int ioapic, u32 gsi)
  3400. {
  3401. if (WARN_ON(ioapic == -1))
  3402. return -1;
  3403. if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
  3404. return -1;
  3405. return gsi - mp_gsi_routing[ioapic].gsi_base;
  3406. }
  3407. static int bad_ioapic(unsigned long address)
  3408. {
  3409. if (nr_ioapics >= MAX_IO_APICS) {
  3410. printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
  3411. "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
  3412. return 1;
  3413. }
  3414. if (!address) {
  3415. printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
  3416. " found in table, skipping!\n");
  3417. return 1;
  3418. }
  3419. return 0;
  3420. }
  3421. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3422. {
  3423. int idx = 0;
  3424. int entries;
  3425. if (bad_ioapic(address))
  3426. return;
  3427. idx = nr_ioapics;
  3428. mp_ioapics[idx].type = MP_IOAPIC;
  3429. mp_ioapics[idx].flags = MPC_APIC_USABLE;
  3430. mp_ioapics[idx].apicaddr = address;
  3431. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3432. mp_ioapics[idx].apicid = io_apic_unique_id(id);
  3433. mp_ioapics[idx].apicver = io_apic_get_version(idx);
  3434. /*
  3435. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3436. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3437. */
  3438. entries = io_apic_get_redir_entries(idx);
  3439. mp_gsi_routing[idx].gsi_base = gsi_base;
  3440. mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;
  3441. /*
  3442. * The number of IO-APIC IRQ registers (== #pins):
  3443. */
  3444. nr_ioapic_registers[idx] = entries;
  3445. if (mp_gsi_routing[idx].gsi_end >= gsi_top)
  3446. gsi_top = mp_gsi_routing[idx].gsi_end + 1;
  3447. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  3448. "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
  3449. mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
  3450. mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
  3451. nr_ioapics++;
  3452. }
  3453. /* Enable IOAPIC early just for system timer */
  3454. void __init pre_init_apic_IRQ0(void)
  3455. {
  3456. struct irq_cfg *cfg;
  3457. printk(KERN_INFO "Early APIC setup for system timer0\n");
  3458. #ifndef CONFIG_SMP
  3459. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  3460. #endif
  3461. /* Make sure the irq descriptor is set up */
  3462. cfg = alloc_irq_and_cfg_at(0, 0);
  3463. setup_local_APIC();
  3464. add_pin_to_irq_node(cfg, 0, 0, 0);
  3465. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  3466. setup_ioapic_irq(0, 0, 0, cfg, 0, 0);
  3467. }