mmu.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084
  1. /*
  2. * linux/arch/arm/mm/mmu.c
  3. *
  4. * Copyright (C) 1995-2005 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/errno.h>
  13. #include <linux/init.h>
  14. #include <linux/mman.h>
  15. #include <linux/nodemask.h>
  16. #include <linux/memblock.h>
  17. #include <linux/sort.h>
  18. #include <linux/fs.h>
  19. #include <asm/cputype.h>
  20. #include <asm/sections.h>
  21. #include <asm/cachetype.h>
  22. #include <asm/setup.h>
  23. #include <asm/sizes.h>
  24. #include <asm/smp_plat.h>
  25. #include <asm/tlb.h>
  26. #include <asm/highmem.h>
  27. #include <asm/mach/arch.h>
  28. #include <asm/mach/map.h>
  29. #include "mm.h"
  30. DEFINE_PER_CPU(struct mmu_gather, mmu_gathers);
  31. /*
  32. * empty_zero_page is a special page that is used for
  33. * zero-initialized data and COW.
  34. */
  35. struct page *empty_zero_page;
  36. EXPORT_SYMBOL(empty_zero_page);
  37. /*
  38. * The pmd table for the upper-most set of pages.
  39. */
  40. pmd_t *top_pmd;
  41. #define CPOLICY_UNCACHED 0
  42. #define CPOLICY_BUFFERED 1
  43. #define CPOLICY_WRITETHROUGH 2
  44. #define CPOLICY_WRITEBACK 3
  45. #define CPOLICY_WRITEALLOC 4
  46. static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
  47. static unsigned int ecc_mask __initdata = 0;
  48. pgprot_t pgprot_user;
  49. pgprot_t pgprot_kernel;
  50. EXPORT_SYMBOL(pgprot_user);
  51. EXPORT_SYMBOL(pgprot_kernel);
  52. struct cachepolicy {
  53. const char policy[16];
  54. unsigned int cr_mask;
  55. unsigned int pmd;
  56. unsigned int pte;
  57. };
  58. static struct cachepolicy cache_policies[] __initdata = {
  59. {
  60. .policy = "uncached",
  61. .cr_mask = CR_W|CR_C,
  62. .pmd = PMD_SECT_UNCACHED,
  63. .pte = L_PTE_MT_UNCACHED,
  64. }, {
  65. .policy = "buffered",
  66. .cr_mask = CR_C,
  67. .pmd = PMD_SECT_BUFFERED,
  68. .pte = L_PTE_MT_BUFFERABLE,
  69. }, {
  70. .policy = "writethrough",
  71. .cr_mask = 0,
  72. .pmd = PMD_SECT_WT,
  73. .pte = L_PTE_MT_WRITETHROUGH,
  74. }, {
  75. .policy = "writeback",
  76. .cr_mask = 0,
  77. .pmd = PMD_SECT_WB,
  78. .pte = L_PTE_MT_WRITEBACK,
  79. }, {
  80. .policy = "writealloc",
  81. .cr_mask = 0,
  82. .pmd = PMD_SECT_WBWA,
  83. .pte = L_PTE_MT_WRITEALLOC,
  84. }
  85. };
  86. /*
  87. * These are useful for identifying cache coherency
  88. * problems by allowing the cache or the cache and
  89. * writebuffer to be turned off. (Note: the write
  90. * buffer should not be on and the cache off).
  91. */
  92. static int __init early_cachepolicy(char *p)
  93. {
  94. int i;
  95. for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
  96. int len = strlen(cache_policies[i].policy);
  97. if (memcmp(p, cache_policies[i].policy, len) == 0) {
  98. cachepolicy = i;
  99. cr_alignment &= ~cache_policies[i].cr_mask;
  100. cr_no_alignment &= ~cache_policies[i].cr_mask;
  101. break;
  102. }
  103. }
  104. if (i == ARRAY_SIZE(cache_policies))
  105. printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
  106. /*
  107. * This restriction is partly to do with the way we boot; it is
  108. * unpredictable to have memory mapped using two different sets of
  109. * memory attributes (shared, type, and cache attribs). We can not
  110. * change these attributes once the initial assembly has setup the
  111. * page tables.
  112. */
  113. if (cpu_architecture() >= CPU_ARCH_ARMv6) {
  114. printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
  115. cachepolicy = CPOLICY_WRITEBACK;
  116. }
  117. flush_cache_all();
  118. set_cr(cr_alignment);
  119. return 0;
  120. }
  121. early_param("cachepolicy", early_cachepolicy);
  122. static int __init early_nocache(char *__unused)
  123. {
  124. char *p = "buffered";
  125. printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
  126. early_cachepolicy(p);
  127. return 0;
  128. }
  129. early_param("nocache", early_nocache);
  130. static int __init early_nowrite(char *__unused)
  131. {
  132. char *p = "uncached";
  133. printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
  134. early_cachepolicy(p);
  135. return 0;
  136. }
  137. early_param("nowb", early_nowrite);
  138. static int __init early_ecc(char *p)
  139. {
  140. if (memcmp(p, "on", 2) == 0)
  141. ecc_mask = PMD_PROTECTION;
  142. else if (memcmp(p, "off", 3) == 0)
  143. ecc_mask = 0;
  144. return 0;
  145. }
  146. early_param("ecc", early_ecc);
  147. static int __init noalign_setup(char *__unused)
  148. {
  149. cr_alignment &= ~CR_A;
  150. cr_no_alignment &= ~CR_A;
  151. set_cr(cr_alignment);
  152. return 1;
  153. }
  154. __setup("noalign", noalign_setup);
  155. #ifndef CONFIG_SMP
  156. void adjust_cr(unsigned long mask, unsigned long set)
  157. {
  158. unsigned long flags;
  159. mask &= ~CR_A;
  160. set &= mask;
  161. local_irq_save(flags);
  162. cr_no_alignment = (cr_no_alignment & ~mask) | set;
  163. cr_alignment = (cr_alignment & ~mask) | set;
  164. set_cr((get_cr() & ~mask) | set);
  165. local_irq_restore(flags);
  166. }
  167. #endif
  168. #define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_WRITE
  169. #define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
  170. static struct mem_type mem_types[] = {
  171. [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
  172. .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
  173. L_PTE_SHARED,
  174. .prot_l1 = PMD_TYPE_TABLE,
  175. .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
  176. .domain = DOMAIN_IO,
  177. },
  178. [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
  179. .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
  180. .prot_l1 = PMD_TYPE_TABLE,
  181. .prot_sect = PROT_SECT_DEVICE,
  182. .domain = DOMAIN_IO,
  183. },
  184. [MT_DEVICE_CACHED] = { /* ioremap_cached */
  185. .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
  186. .prot_l1 = PMD_TYPE_TABLE,
  187. .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
  188. .domain = DOMAIN_IO,
  189. },
  190. [MT_DEVICE_WC] = { /* ioremap_wc */
  191. .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
  192. .prot_l1 = PMD_TYPE_TABLE,
  193. .prot_sect = PROT_SECT_DEVICE,
  194. .domain = DOMAIN_IO,
  195. },
  196. [MT_UNCACHED] = {
  197. .prot_pte = PROT_PTE_DEVICE,
  198. .prot_l1 = PMD_TYPE_TABLE,
  199. .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
  200. .domain = DOMAIN_IO,
  201. },
  202. [MT_CACHECLEAN] = {
  203. .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
  204. .domain = DOMAIN_KERNEL,
  205. },
  206. [MT_MINICLEAN] = {
  207. .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
  208. .domain = DOMAIN_KERNEL,
  209. },
  210. [MT_LOW_VECTORS] = {
  211. .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
  212. L_PTE_EXEC,
  213. .prot_l1 = PMD_TYPE_TABLE,
  214. .domain = DOMAIN_USER,
  215. },
  216. [MT_HIGH_VECTORS] = {
  217. .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
  218. L_PTE_USER | L_PTE_EXEC,
  219. .prot_l1 = PMD_TYPE_TABLE,
  220. .domain = DOMAIN_USER,
  221. },
  222. [MT_MEMORY] = {
  223. .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
  224. L_PTE_WRITE | L_PTE_EXEC,
  225. .prot_l1 = PMD_TYPE_TABLE,
  226. .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
  227. .domain = DOMAIN_KERNEL,
  228. },
  229. [MT_ROM] = {
  230. .prot_sect = PMD_TYPE_SECT,
  231. .domain = DOMAIN_KERNEL,
  232. },
  233. [MT_MEMORY_NONCACHED] = {
  234. .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
  235. L_PTE_WRITE | L_PTE_EXEC | L_PTE_MT_BUFFERABLE,
  236. .prot_l1 = PMD_TYPE_TABLE,
  237. .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
  238. .domain = DOMAIN_KERNEL,
  239. },
  240. [MT_MEMORY_DTCM] = {
  241. .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG |
  242. L_PTE_DIRTY | L_PTE_WRITE,
  243. .prot_l1 = PMD_TYPE_TABLE,
  244. .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
  245. .domain = DOMAIN_KERNEL,
  246. },
  247. [MT_MEMORY_ITCM] = {
  248. .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
  249. L_PTE_USER | L_PTE_EXEC,
  250. .prot_l1 = PMD_TYPE_TABLE,
  251. .domain = DOMAIN_IO,
  252. },
  253. };
  254. const struct mem_type *get_mem_type(unsigned int type)
  255. {
  256. return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
  257. }
  258. EXPORT_SYMBOL(get_mem_type);
  259. /*
  260. * Adjust the PMD section entries according to the CPU in use.
  261. */
  262. static void __init build_mem_type_table(void)
  263. {
  264. struct cachepolicy *cp;
  265. unsigned int cr = get_cr();
  266. unsigned int user_pgprot, kern_pgprot, vecs_pgprot;
  267. int cpu_arch = cpu_architecture();
  268. int i;
  269. if (cpu_arch < CPU_ARCH_ARMv6) {
  270. #if defined(CONFIG_CPU_DCACHE_DISABLE)
  271. if (cachepolicy > CPOLICY_BUFFERED)
  272. cachepolicy = CPOLICY_BUFFERED;
  273. #elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
  274. if (cachepolicy > CPOLICY_WRITETHROUGH)
  275. cachepolicy = CPOLICY_WRITETHROUGH;
  276. #endif
  277. }
  278. if (cpu_arch < CPU_ARCH_ARMv5) {
  279. if (cachepolicy >= CPOLICY_WRITEALLOC)
  280. cachepolicy = CPOLICY_WRITEBACK;
  281. ecc_mask = 0;
  282. }
  283. if (is_smp())
  284. cachepolicy = CPOLICY_WRITEALLOC;
  285. /*
  286. * Strip out features not present on earlier architectures.
  287. * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
  288. * without extended page tables don't have the 'Shared' bit.
  289. */
  290. if (cpu_arch < CPU_ARCH_ARMv5)
  291. for (i = 0; i < ARRAY_SIZE(mem_types); i++)
  292. mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
  293. if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
  294. for (i = 0; i < ARRAY_SIZE(mem_types); i++)
  295. mem_types[i].prot_sect &= ~PMD_SECT_S;
  296. /*
  297. * ARMv5 and lower, bit 4 must be set for page tables (was: cache
  298. * "update-able on write" bit on ARM610). However, Xscale and
  299. * Xscale3 require this bit to be cleared.
  300. */
  301. if (cpu_is_xscale() || cpu_is_xsc3()) {
  302. for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
  303. mem_types[i].prot_sect &= ~PMD_BIT4;
  304. mem_types[i].prot_l1 &= ~PMD_BIT4;
  305. }
  306. } else if (cpu_arch < CPU_ARCH_ARMv6) {
  307. for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
  308. if (mem_types[i].prot_l1)
  309. mem_types[i].prot_l1 |= PMD_BIT4;
  310. if (mem_types[i].prot_sect)
  311. mem_types[i].prot_sect |= PMD_BIT4;
  312. }
  313. }
  314. /*
  315. * Mark the device areas according to the CPU/architecture.
  316. */
  317. if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
  318. if (!cpu_is_xsc3()) {
  319. /*
  320. * Mark device regions on ARMv6+ as execute-never
  321. * to prevent speculative instruction fetches.
  322. */
  323. mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
  324. mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
  325. mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
  326. mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
  327. }
  328. if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
  329. /*
  330. * For ARMv7 with TEX remapping,
  331. * - shared device is SXCB=1100
  332. * - nonshared device is SXCB=0100
  333. * - write combine device mem is SXCB=0001
  334. * (Uncached Normal memory)
  335. */
  336. mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
  337. mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
  338. mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
  339. } else if (cpu_is_xsc3()) {
  340. /*
  341. * For Xscale3,
  342. * - shared device is TEXCB=00101
  343. * - nonshared device is TEXCB=01000
  344. * - write combine device mem is TEXCB=00100
  345. * (Inner/Outer Uncacheable in xsc3 parlance)
  346. */
  347. mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
  348. mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
  349. mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
  350. } else {
  351. /*
  352. * For ARMv6 and ARMv7 without TEX remapping,
  353. * - shared device is TEXCB=00001
  354. * - nonshared device is TEXCB=01000
  355. * - write combine device mem is TEXCB=00100
  356. * (Uncached Normal in ARMv6 parlance).
  357. */
  358. mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
  359. mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
  360. mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
  361. }
  362. } else {
  363. /*
  364. * On others, write combining is "Uncached/Buffered"
  365. */
  366. mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
  367. }
  368. /*
  369. * Now deal with the memory-type mappings
  370. */
  371. cp = &cache_policies[cachepolicy];
  372. vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
  373. /*
  374. * Only use write-through for non-SMP systems
  375. */
  376. if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH)
  377. vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte;
  378. /*
  379. * Enable CPU-specific coherency if supported.
  380. * (Only available on XSC3 at the moment.)
  381. */
  382. if (arch_is_coherent() && cpu_is_xsc3()) {
  383. mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
  384. mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
  385. mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
  386. mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
  387. }
  388. /*
  389. * ARMv6 and above have extended page tables.
  390. */
  391. if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
  392. /*
  393. * Mark cache clean areas and XIP ROM read only
  394. * from SVC mode and no access from userspace.
  395. */
  396. mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
  397. mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
  398. mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
  399. if (is_smp()) {
  400. /*
  401. * Mark memory with the "shared" attribute
  402. * for SMP systems
  403. */
  404. user_pgprot |= L_PTE_SHARED;
  405. kern_pgprot |= L_PTE_SHARED;
  406. vecs_pgprot |= L_PTE_SHARED;
  407. mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
  408. mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
  409. mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
  410. mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
  411. mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
  412. mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
  413. mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
  414. mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
  415. }
  416. }
  417. /*
  418. * Non-cacheable Normal - intended for memory areas that must
  419. * not cause dirty cache line writebacks when used
  420. */
  421. if (cpu_arch >= CPU_ARCH_ARMv6) {
  422. if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
  423. /* Non-cacheable Normal is XCB = 001 */
  424. mem_types[MT_MEMORY_NONCACHED].prot_sect |=
  425. PMD_SECT_BUFFERED;
  426. } else {
  427. /* For both ARMv6 and non-TEX-remapping ARMv7 */
  428. mem_types[MT_MEMORY_NONCACHED].prot_sect |=
  429. PMD_SECT_TEX(1);
  430. }
  431. } else {
  432. mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
  433. }
  434. for (i = 0; i < 16; i++) {
  435. unsigned long v = pgprot_val(protection_map[i]);
  436. protection_map[i] = __pgprot(v | user_pgprot);
  437. }
  438. mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
  439. mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
  440. pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
  441. pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
  442. L_PTE_DIRTY | L_PTE_WRITE | kern_pgprot);
  443. mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
  444. mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
  445. mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
  446. mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
  447. mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
  448. mem_types[MT_ROM].prot_sect |= cp->pmd;
  449. switch (cp->pmd) {
  450. case PMD_SECT_WT:
  451. mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
  452. break;
  453. case PMD_SECT_WB:
  454. case PMD_SECT_WBWA:
  455. mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
  456. break;
  457. }
  458. printk("Memory policy: ECC %sabled, Data cache %s\n",
  459. ecc_mask ? "en" : "dis", cp->policy);
  460. for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
  461. struct mem_type *t = &mem_types[i];
  462. if (t->prot_l1)
  463. t->prot_l1 |= PMD_DOMAIN(t->domain);
  464. if (t->prot_sect)
  465. t->prot_sect |= PMD_DOMAIN(t->domain);
  466. }
  467. }
  468. #ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
  469. pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
  470. unsigned long size, pgprot_t vma_prot)
  471. {
  472. if (!pfn_valid(pfn))
  473. return pgprot_noncached(vma_prot);
  474. else if (file->f_flags & O_SYNC)
  475. return pgprot_writecombine(vma_prot);
  476. return vma_prot;
  477. }
  478. EXPORT_SYMBOL(phys_mem_access_prot);
  479. #endif
  480. #define vectors_base() (vectors_high() ? 0xffff0000 : 0)
  481. static void __init *early_alloc(unsigned long sz)
  482. {
  483. void *ptr = __va(memblock_alloc(sz, sz));
  484. memset(ptr, 0, sz);
  485. return ptr;
  486. }
  487. static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
  488. {
  489. if (pmd_none(*pmd)) {
  490. pte_t *pte = early_alloc(2 * PTRS_PER_PTE * sizeof(pte_t));
  491. __pmd_populate(pmd, __pa(pte) | prot);
  492. }
  493. BUG_ON(pmd_bad(*pmd));
  494. return pte_offset_kernel(pmd, addr);
  495. }
  496. static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
  497. unsigned long end, unsigned long pfn,
  498. const struct mem_type *type)
  499. {
  500. pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
  501. do {
  502. set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
  503. pfn++;
  504. } while (pte++, addr += PAGE_SIZE, addr != end);
  505. }
  506. static void __init alloc_init_section(pgd_t *pgd, unsigned long addr,
  507. unsigned long end, unsigned long phys,
  508. const struct mem_type *type)
  509. {
  510. pmd_t *pmd = pmd_offset(pgd, addr);
  511. /*
  512. * Try a section mapping - end, addr and phys must all be aligned
  513. * to a section boundary. Note that PMDs refer to the individual
  514. * L1 entries, whereas PGDs refer to a group of L1 entries making
  515. * up one logical pointer to an L2 table.
  516. */
  517. if (((addr | end | phys) & ~SECTION_MASK) == 0) {
  518. pmd_t *p = pmd;
  519. if (addr & SECTION_SIZE)
  520. pmd++;
  521. do {
  522. *pmd = __pmd(phys | type->prot_sect);
  523. phys += SECTION_SIZE;
  524. } while (pmd++, addr += SECTION_SIZE, addr != end);
  525. flush_pmd_entry(p);
  526. } else {
  527. /*
  528. * No need to loop; pte's aren't interested in the
  529. * individual L1 entries.
  530. */
  531. alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
  532. }
  533. }
  534. static void __init create_36bit_mapping(struct map_desc *md,
  535. const struct mem_type *type)
  536. {
  537. unsigned long phys, addr, length, end;
  538. pgd_t *pgd;
  539. addr = md->virtual;
  540. phys = (unsigned long)__pfn_to_phys(md->pfn);
  541. length = PAGE_ALIGN(md->length);
  542. if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
  543. printk(KERN_ERR "MM: CPU does not support supersection "
  544. "mapping for 0x%08llx at 0x%08lx\n",
  545. __pfn_to_phys((u64)md->pfn), addr);
  546. return;
  547. }
  548. /* N.B. ARMv6 supersections are only defined to work with domain 0.
  549. * Since domain assignments can in fact be arbitrary, the
  550. * 'domain == 0' check below is required to insure that ARMv6
  551. * supersections are only allocated for domain 0 regardless
  552. * of the actual domain assignments in use.
  553. */
  554. if (type->domain) {
  555. printk(KERN_ERR "MM: invalid domain in supersection "
  556. "mapping for 0x%08llx at 0x%08lx\n",
  557. __pfn_to_phys((u64)md->pfn), addr);
  558. return;
  559. }
  560. if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
  561. printk(KERN_ERR "MM: cannot create mapping for "
  562. "0x%08llx at 0x%08lx invalid alignment\n",
  563. __pfn_to_phys((u64)md->pfn), addr);
  564. return;
  565. }
  566. /*
  567. * Shift bits [35:32] of address into bits [23:20] of PMD
  568. * (See ARMv6 spec).
  569. */
  570. phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
  571. pgd = pgd_offset_k(addr);
  572. end = addr + length;
  573. do {
  574. pmd_t *pmd = pmd_offset(pgd, addr);
  575. int i;
  576. for (i = 0; i < 16; i++)
  577. *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
  578. addr += SUPERSECTION_SIZE;
  579. phys += SUPERSECTION_SIZE;
  580. pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
  581. } while (addr != end);
  582. }
  583. /*
  584. * Create the page directory entries and any necessary
  585. * page tables for the mapping specified by `md'. We
  586. * are able to cope here with varying sizes and address
  587. * offsets, and we take full advantage of sections and
  588. * supersections.
  589. */
  590. static void __init create_mapping(struct map_desc *md)
  591. {
  592. unsigned long phys, addr, length, end;
  593. const struct mem_type *type;
  594. pgd_t *pgd;
  595. if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
  596. printk(KERN_WARNING "BUG: not creating mapping for "
  597. "0x%08llx at 0x%08lx in user region\n",
  598. __pfn_to_phys((u64)md->pfn), md->virtual);
  599. return;
  600. }
  601. if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
  602. md->virtual >= PAGE_OFFSET && md->virtual < VMALLOC_END) {
  603. printk(KERN_WARNING "BUG: mapping for 0x%08llx at 0x%08lx "
  604. "overlaps vmalloc space\n",
  605. __pfn_to_phys((u64)md->pfn), md->virtual);
  606. }
  607. type = &mem_types[md->type];
  608. /*
  609. * Catch 36-bit addresses
  610. */
  611. if (md->pfn >= 0x100000) {
  612. create_36bit_mapping(md, type);
  613. return;
  614. }
  615. addr = md->virtual & PAGE_MASK;
  616. phys = (unsigned long)__pfn_to_phys(md->pfn);
  617. length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
  618. if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
  619. printk(KERN_WARNING "BUG: map for 0x%08lx at 0x%08lx can not "
  620. "be mapped using pages, ignoring.\n",
  621. __pfn_to_phys(md->pfn), addr);
  622. return;
  623. }
  624. pgd = pgd_offset_k(addr);
  625. end = addr + length;
  626. do {
  627. unsigned long next = pgd_addr_end(addr, end);
  628. alloc_init_section(pgd, addr, next, phys, type);
  629. phys += next - addr;
  630. addr = next;
  631. } while (pgd++, addr != end);
  632. }
  633. /*
  634. * Create the architecture specific mappings
  635. */
  636. void __init iotable_init(struct map_desc *io_desc, int nr)
  637. {
  638. int i;
  639. for (i = 0; i < nr; i++)
  640. create_mapping(io_desc + i);
  641. }
  642. static void * __initdata vmalloc_min = (void *)(VMALLOC_END - SZ_128M);
  643. /*
  644. * vmalloc=size forces the vmalloc area to be exactly 'size'
  645. * bytes. This can be used to increase (or decrease) the vmalloc
  646. * area - the default is 128m.
  647. */
  648. static int __init early_vmalloc(char *arg)
  649. {
  650. unsigned long vmalloc_reserve = memparse(arg, NULL);
  651. if (vmalloc_reserve < SZ_16M) {
  652. vmalloc_reserve = SZ_16M;
  653. printk(KERN_WARNING
  654. "vmalloc area too small, limiting to %luMB\n",
  655. vmalloc_reserve >> 20);
  656. }
  657. if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
  658. vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
  659. printk(KERN_WARNING
  660. "vmalloc area is too big, limiting to %luMB\n",
  661. vmalloc_reserve >> 20);
  662. }
  663. vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
  664. return 0;
  665. }
  666. early_param("vmalloc", early_vmalloc);
  667. phys_addr_t lowmem_end_addr;
  668. static void __init sanity_check_meminfo(void)
  669. {
  670. int i, j, highmem = 0;
  671. lowmem_end_addr = __pa(vmalloc_min - 1) + 1;
  672. for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
  673. struct membank *bank = &meminfo.bank[j];
  674. *bank = meminfo.bank[i];
  675. #ifdef CONFIG_HIGHMEM
  676. if (__va(bank->start) > vmalloc_min ||
  677. __va(bank->start) < (void *)PAGE_OFFSET)
  678. highmem = 1;
  679. bank->highmem = highmem;
  680. /*
  681. * Split those memory banks which are partially overlapping
  682. * the vmalloc area greatly simplifying things later.
  683. */
  684. if (__va(bank->start) < vmalloc_min &&
  685. bank->size > vmalloc_min - __va(bank->start)) {
  686. if (meminfo.nr_banks >= NR_BANKS) {
  687. printk(KERN_CRIT "NR_BANKS too low, "
  688. "ignoring high memory\n");
  689. } else {
  690. memmove(bank + 1, bank,
  691. (meminfo.nr_banks - i) * sizeof(*bank));
  692. meminfo.nr_banks++;
  693. i++;
  694. bank[1].size -= vmalloc_min - __va(bank->start);
  695. bank[1].start = __pa(vmalloc_min - 1) + 1;
  696. bank[1].highmem = highmem = 1;
  697. j++;
  698. }
  699. bank->size = vmalloc_min - __va(bank->start);
  700. }
  701. #else
  702. bank->highmem = highmem;
  703. /*
  704. * Check whether this memory bank would entirely overlap
  705. * the vmalloc area.
  706. */
  707. if (__va(bank->start) >= vmalloc_min ||
  708. __va(bank->start) < (void *)PAGE_OFFSET) {
  709. printk(KERN_NOTICE "Ignoring RAM at %.8lx-%.8lx "
  710. "(vmalloc region overlap).\n",
  711. bank->start, bank->start + bank->size - 1);
  712. continue;
  713. }
  714. /*
  715. * Check whether this memory bank would partially overlap
  716. * the vmalloc area.
  717. */
  718. if (__va(bank->start + bank->size) > vmalloc_min ||
  719. __va(bank->start + bank->size) < __va(bank->start)) {
  720. unsigned long newsize = vmalloc_min - __va(bank->start);
  721. printk(KERN_NOTICE "Truncating RAM at %.8lx-%.8lx "
  722. "to -%.8lx (vmalloc region overlap).\n",
  723. bank->start, bank->start + bank->size - 1,
  724. bank->start + newsize - 1);
  725. bank->size = newsize;
  726. }
  727. #endif
  728. j++;
  729. }
  730. #ifdef CONFIG_HIGHMEM
  731. if (highmem) {
  732. const char *reason = NULL;
  733. if (cache_is_vipt_aliasing()) {
  734. /*
  735. * Interactions between kmap and other mappings
  736. * make highmem support with aliasing VIPT caches
  737. * rather difficult.
  738. */
  739. reason = "with VIPT aliasing cache";
  740. } else if (is_smp() && tlb_ops_need_broadcast()) {
  741. /*
  742. * kmap_high needs to occasionally flush TLB entries,
  743. * however, if the TLB entries need to be broadcast
  744. * we may deadlock:
  745. * kmap_high(irqs off)->flush_all_zero_pkmaps->
  746. * flush_tlb_kernel_range->smp_call_function_many
  747. * (must not be called with irqs off)
  748. */
  749. reason = "without hardware TLB ops broadcasting";
  750. }
  751. if (reason) {
  752. printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
  753. reason);
  754. while (j > 0 && meminfo.bank[j - 1].highmem)
  755. j--;
  756. }
  757. }
  758. #endif
  759. meminfo.nr_banks = j;
  760. }
  761. static inline void prepare_page_table(void)
  762. {
  763. unsigned long addr;
  764. /*
  765. * Clear out all the mappings below the kernel image.
  766. */
  767. for (addr = 0; addr < MODULES_VADDR; addr += PGDIR_SIZE)
  768. pmd_clear(pmd_off_k(addr));
  769. #ifdef CONFIG_XIP_KERNEL
  770. /* The XIP kernel is mapped in the module area -- skip over it */
  771. addr = ((unsigned long)_etext + PGDIR_SIZE - 1) & PGDIR_MASK;
  772. #endif
  773. for ( ; addr < PAGE_OFFSET; addr += PGDIR_SIZE)
  774. pmd_clear(pmd_off_k(addr));
  775. /*
  776. * Clear out all the kernel space mappings, except for the first
  777. * memory bank, up to the end of the vmalloc region.
  778. */
  779. for (addr = __phys_to_virt(bank_phys_end(&meminfo.bank[0]));
  780. addr < VMALLOC_END; addr += PGDIR_SIZE)
  781. pmd_clear(pmd_off_k(addr));
  782. }
  783. /*
  784. * Reserve the special regions of memory
  785. */
  786. void __init arm_mm_memblock_reserve(void)
  787. {
  788. /*
  789. * Reserve the page tables. These are already in use,
  790. * and can only be in node 0.
  791. */
  792. memblock_reserve(__pa(swapper_pg_dir), PTRS_PER_PGD * sizeof(pgd_t));
  793. #ifdef CONFIG_SA1111
  794. /*
  795. * Because of the SA1111 DMA bug, we want to preserve our
  796. * precious DMA-able memory...
  797. */
  798. memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
  799. #endif
  800. }
  801. /*
  802. * Set up device the mappings. Since we clear out the page tables for all
  803. * mappings above VMALLOC_END, we will remove any debug device mappings.
  804. * This means you have to be careful how you debug this function, or any
  805. * called function. This means you can't use any function or debugging
  806. * method which may touch any device, otherwise the kernel _will_ crash.
  807. */
  808. static void __init devicemaps_init(struct machine_desc *mdesc)
  809. {
  810. struct map_desc map;
  811. unsigned long addr;
  812. void *vectors;
  813. /*
  814. * Allocate the vector page early.
  815. */
  816. vectors = early_alloc(PAGE_SIZE);
  817. for (addr = VMALLOC_END; addr; addr += PGDIR_SIZE)
  818. pmd_clear(pmd_off_k(addr));
  819. /*
  820. * Map the kernel if it is XIP.
  821. * It is always first in the modulearea.
  822. */
  823. #ifdef CONFIG_XIP_KERNEL
  824. map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
  825. map.virtual = MODULES_VADDR;
  826. map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
  827. map.type = MT_ROM;
  828. create_mapping(&map);
  829. #endif
  830. /*
  831. * Map the cache flushing regions.
  832. */
  833. #ifdef FLUSH_BASE
  834. map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
  835. map.virtual = FLUSH_BASE;
  836. map.length = SZ_1M;
  837. map.type = MT_CACHECLEAN;
  838. create_mapping(&map);
  839. #endif
  840. #ifdef FLUSH_BASE_MINICACHE
  841. map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
  842. map.virtual = FLUSH_BASE_MINICACHE;
  843. map.length = SZ_1M;
  844. map.type = MT_MINICLEAN;
  845. create_mapping(&map);
  846. #endif
  847. /*
  848. * Create a mapping for the machine vectors at the high-vectors
  849. * location (0xffff0000). If we aren't using high-vectors, also
  850. * create a mapping at the low-vectors virtual address.
  851. */
  852. map.pfn = __phys_to_pfn(virt_to_phys(vectors));
  853. map.virtual = 0xffff0000;
  854. map.length = PAGE_SIZE;
  855. map.type = MT_HIGH_VECTORS;
  856. create_mapping(&map);
  857. if (!vectors_high()) {
  858. map.virtual = 0;
  859. map.type = MT_LOW_VECTORS;
  860. create_mapping(&map);
  861. }
  862. /*
  863. * Ask the machine support to map in the statically mapped devices.
  864. */
  865. if (mdesc->map_io)
  866. mdesc->map_io();
  867. /*
  868. * Finally flush the caches and tlb to ensure that we're in a
  869. * consistent state wrt the writebuffer. This also ensures that
  870. * any write-allocated cache lines in the vector page are written
  871. * back. After this point, we can start to touch devices again.
  872. */
  873. local_flush_tlb_all();
  874. flush_cache_all();
  875. }
  876. static void __init kmap_init(void)
  877. {
  878. #ifdef CONFIG_HIGHMEM
  879. pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
  880. PKMAP_BASE, _PAGE_KERNEL_TABLE);
  881. #endif
  882. }
  883. static inline void map_memory_bank(struct membank *bank)
  884. {
  885. struct map_desc map;
  886. map.pfn = bank_pfn_start(bank);
  887. map.virtual = __phys_to_virt(bank_phys_start(bank));
  888. map.length = bank_phys_size(bank);
  889. map.type = MT_MEMORY;
  890. create_mapping(&map);
  891. }
  892. static void __init map_lowmem(void)
  893. {
  894. struct meminfo *mi = &meminfo;
  895. int i;
  896. /* Map all the lowmem memory banks. */
  897. for (i = 0; i < mi->nr_banks; i++) {
  898. struct membank *bank = &mi->bank[i];
  899. if (!bank->highmem)
  900. map_memory_bank(bank);
  901. }
  902. }
  903. static int __init meminfo_cmp(const void *_a, const void *_b)
  904. {
  905. const struct membank *a = _a, *b = _b;
  906. long cmp = bank_pfn_start(a) - bank_pfn_start(b);
  907. return cmp < 0 ? -1 : cmp > 0 ? 1 : 0;
  908. }
  909. /*
  910. * paging_init() sets up the page tables, initialises the zone memory
  911. * maps, and sets up the zero page, bad page and bad page tables.
  912. */
  913. void __init paging_init(struct machine_desc *mdesc)
  914. {
  915. void *zero_page;
  916. sort(&meminfo.bank, meminfo.nr_banks, sizeof(meminfo.bank[0]), meminfo_cmp, NULL);
  917. build_mem_type_table();
  918. sanity_check_meminfo();
  919. prepare_page_table();
  920. map_lowmem();
  921. devicemaps_init(mdesc);
  922. kmap_init();
  923. top_pmd = pmd_off_k(0xffff0000);
  924. /* allocate the zero page. */
  925. zero_page = early_alloc(PAGE_SIZE);
  926. bootmem_init();
  927. empty_zero_page = virt_to_page(zero_page);
  928. __flush_dcache_page(NULL, empty_zero_page);
  929. }
  930. /*
  931. * In order to soft-boot, we need to insert a 1:1 mapping in place of
  932. * the user-mode pages. This will then ensure that we have predictable
  933. * results when turning the mmu off
  934. */
  935. void setup_mm_for_reboot(char mode)
  936. {
  937. unsigned long base_pmdval;
  938. pgd_t *pgd;
  939. int i;
  940. /*
  941. * We need to access to user-mode page tables here. For kernel threads
  942. * we don't have any user-mode mappings so we use the context that we
  943. * "borrowed".
  944. */
  945. pgd = current->active_mm->pgd;
  946. base_pmdval = PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | PMD_TYPE_SECT;
  947. if (cpu_architecture() <= CPU_ARCH_ARMv5TEJ && !cpu_is_xscale())
  948. base_pmdval |= PMD_BIT4;
  949. for (i = 0; i < FIRST_USER_PGD_NR + USER_PTRS_PER_PGD; i++, pgd++) {
  950. unsigned long pmdval = (i << PGDIR_SHIFT) | base_pmdval;
  951. pmd_t *pmd;
  952. pmd = pmd_off(pgd, i << PGDIR_SHIFT);
  953. pmd[0] = __pmd(pmdval);
  954. pmd[1] = __pmd(pmdval + (1 << (PGDIR_SHIFT - 1)));
  955. flush_pmd_entry(pmd);
  956. }
  957. local_flush_tlb_all();
  958. }