clock.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static struct clksrc_clk clk_mout_apll = {
  31. .clk = {
  32. .name = "mout_apll",
  33. .id = -1,
  34. },
  35. .sources = &clk_src_apll,
  36. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  37. };
  38. static struct clksrc_clk clk_mout_epll = {
  39. .clk = {
  40. .name = "mout_epll",
  41. .id = -1,
  42. },
  43. .sources = &clk_src_epll,
  44. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  45. };
  46. static struct clksrc_clk clk_mout_mpll = {
  47. .clk = {
  48. .name = "mout_mpll",
  49. .id = -1,
  50. },
  51. .sources = &clk_src_mpll,
  52. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  53. };
  54. static struct clk *clkset_armclk_list[] = {
  55. [0] = &clk_mout_apll.clk,
  56. [1] = &clk_mout_mpll.clk,
  57. };
  58. static struct clksrc_sources clkset_armclk = {
  59. .sources = clkset_armclk_list,
  60. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  61. };
  62. static struct clksrc_clk clk_armclk = {
  63. .clk = {
  64. .name = "armclk",
  65. .id = -1,
  66. },
  67. .sources = &clkset_armclk,
  68. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  69. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  70. };
  71. static struct clksrc_clk clk_hclk_msys = {
  72. .clk = {
  73. .name = "hclk_msys",
  74. .id = -1,
  75. .parent = &clk_armclk.clk,
  76. },
  77. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  78. };
  79. static struct clksrc_clk clk_pclk_msys = {
  80. .clk = {
  81. .name = "pclk_msys",
  82. .id = -1,
  83. .parent = &clk_hclk_msys.clk,
  84. },
  85. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  86. };
  87. static struct clksrc_clk clk_sclk_a2m = {
  88. .clk = {
  89. .name = "sclk_a2m",
  90. .id = -1,
  91. .parent = &clk_mout_apll.clk,
  92. },
  93. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  94. };
  95. static struct clk *clkset_hclk_sys_list[] = {
  96. [0] = &clk_mout_mpll.clk,
  97. [1] = &clk_sclk_a2m.clk,
  98. };
  99. static struct clksrc_sources clkset_hclk_sys = {
  100. .sources = clkset_hclk_sys_list,
  101. .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
  102. };
  103. static struct clksrc_clk clk_hclk_dsys = {
  104. .clk = {
  105. .name = "hclk_dsys",
  106. .id = -1,
  107. },
  108. .sources = &clkset_hclk_sys,
  109. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  110. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
  111. };
  112. static struct clksrc_clk clk_pclk_dsys = {
  113. .clk = {
  114. .name = "pclk_dsys",
  115. .id = -1,
  116. .parent = &clk_hclk_dsys.clk,
  117. },
  118. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
  119. };
  120. static struct clksrc_clk clk_hclk_psys = {
  121. .clk = {
  122. .name = "hclk_psys",
  123. .id = -1,
  124. },
  125. .sources = &clkset_hclk_sys,
  126. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  127. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
  128. };
  129. static struct clksrc_clk clk_pclk_psys = {
  130. .clk = {
  131. .name = "pclk_psys",
  132. .id = -1,
  133. .parent = &clk_hclk_psys.clk,
  134. },
  135. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
  136. };
  137. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  138. {
  139. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  140. }
  141. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  142. {
  143. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  144. }
  145. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  146. {
  147. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  148. }
  149. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  150. {
  151. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  152. }
  153. static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
  154. {
  155. return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
  156. }
  157. static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
  158. {
  159. return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
  160. }
  161. static struct clk clk_sclk_hdmi27m = {
  162. .name = "sclk_hdmi27m",
  163. .id = -1,
  164. .rate = 27000000,
  165. };
  166. static struct clk clk_sclk_hdmiphy = {
  167. .name = "sclk_hdmiphy",
  168. .id = -1,
  169. };
  170. static struct clk clk_sclk_usbphy0 = {
  171. .name = "sclk_usbphy0",
  172. .id = -1,
  173. };
  174. static struct clk clk_sclk_usbphy1 = {
  175. .name = "sclk_usbphy1",
  176. .id = -1,
  177. };
  178. static struct clk clk_pcmcdclk0 = {
  179. .name = "pcmcdclk",
  180. .id = -1,
  181. };
  182. static struct clk clk_pcmcdclk1 = {
  183. .name = "pcmcdclk",
  184. .id = -1,
  185. };
  186. static struct clk clk_pcmcdclk2 = {
  187. .name = "pcmcdclk",
  188. .id = -1,
  189. };
  190. static struct clk *clkset_vpllsrc_list[] = {
  191. [0] = &clk_fin_vpll,
  192. [1] = &clk_sclk_hdmi27m,
  193. };
  194. static struct clksrc_sources clkset_vpllsrc = {
  195. .sources = clkset_vpllsrc_list,
  196. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  197. };
  198. static struct clksrc_clk clk_vpllsrc = {
  199. .clk = {
  200. .name = "vpll_src",
  201. .id = -1,
  202. .enable = s5pv210_clk_mask0_ctrl,
  203. .ctrlbit = (1 << 7),
  204. },
  205. .sources = &clkset_vpllsrc,
  206. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
  207. };
  208. static struct clk *clkset_sclk_vpll_list[] = {
  209. [0] = &clk_vpllsrc.clk,
  210. [1] = &clk_fout_vpll,
  211. };
  212. static struct clksrc_sources clkset_sclk_vpll = {
  213. .sources = clkset_sclk_vpll_list,
  214. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  215. };
  216. static struct clksrc_clk clk_sclk_vpll = {
  217. .clk = {
  218. .name = "sclk_vpll",
  219. .id = -1,
  220. },
  221. .sources = &clkset_sclk_vpll,
  222. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  223. };
  224. static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
  225. {
  226. return clk_get_rate(clk->parent) / 2;
  227. }
  228. static struct clk_ops clk_hclk_imem_ops = {
  229. .get_rate = s5pv210_clk_imem_get_rate,
  230. };
  231. static struct clk init_clocks_disable[] = {
  232. {
  233. .name = "rot",
  234. .id = -1,
  235. .parent = &clk_hclk_dsys.clk,
  236. .enable = s5pv210_clk_ip0_ctrl,
  237. .ctrlbit = (1<<29),
  238. }, {
  239. .name = "fimc",
  240. .id = 0,
  241. .parent = &clk_hclk_dsys.clk,
  242. .enable = s5pv210_clk_ip0_ctrl,
  243. .ctrlbit = (1 << 24),
  244. }, {
  245. .name = "fimc",
  246. .id = 1,
  247. .parent = &clk_hclk_dsys.clk,
  248. .enable = s5pv210_clk_ip0_ctrl,
  249. .ctrlbit = (1 << 25),
  250. }, {
  251. .name = "fimc",
  252. .id = 2,
  253. .parent = &clk_hclk_dsys.clk,
  254. .enable = s5pv210_clk_ip0_ctrl,
  255. .ctrlbit = (1 << 26),
  256. }, {
  257. .name = "otg",
  258. .id = -1,
  259. .parent = &clk_hclk_psys.clk,
  260. .enable = s5pv210_clk_ip1_ctrl,
  261. .ctrlbit = (1<<16),
  262. }, {
  263. .name = "usb-host",
  264. .id = -1,
  265. .parent = &clk_hclk_psys.clk,
  266. .enable = s5pv210_clk_ip1_ctrl,
  267. .ctrlbit = (1<<17),
  268. }, {
  269. .name = "lcd",
  270. .id = -1,
  271. .parent = &clk_hclk_dsys.clk,
  272. .enable = s5pv210_clk_ip1_ctrl,
  273. .ctrlbit = (1<<0),
  274. }, {
  275. .name = "cfcon",
  276. .id = 0,
  277. .parent = &clk_hclk_psys.clk,
  278. .enable = s5pv210_clk_ip1_ctrl,
  279. .ctrlbit = (1<<25),
  280. }, {
  281. .name = "hsmmc",
  282. .id = 0,
  283. .parent = &clk_hclk_psys.clk,
  284. .enable = s5pv210_clk_ip2_ctrl,
  285. .ctrlbit = (1<<16),
  286. }, {
  287. .name = "hsmmc",
  288. .id = 1,
  289. .parent = &clk_hclk_psys.clk,
  290. .enable = s5pv210_clk_ip2_ctrl,
  291. .ctrlbit = (1<<17),
  292. }, {
  293. .name = "hsmmc",
  294. .id = 2,
  295. .parent = &clk_hclk_psys.clk,
  296. .enable = s5pv210_clk_ip2_ctrl,
  297. .ctrlbit = (1<<18),
  298. }, {
  299. .name = "hsmmc",
  300. .id = 3,
  301. .parent = &clk_hclk_psys.clk,
  302. .enable = s5pv210_clk_ip2_ctrl,
  303. .ctrlbit = (1<<19),
  304. }, {
  305. .name = "systimer",
  306. .id = -1,
  307. .parent = &clk_pclk_psys.clk,
  308. .enable = s5pv210_clk_ip3_ctrl,
  309. .ctrlbit = (1<<16),
  310. }, {
  311. .name = "watchdog",
  312. .id = -1,
  313. .parent = &clk_pclk_psys.clk,
  314. .enable = s5pv210_clk_ip3_ctrl,
  315. .ctrlbit = (1<<22),
  316. }, {
  317. .name = "rtc",
  318. .id = -1,
  319. .parent = &clk_pclk_psys.clk,
  320. .enable = s5pv210_clk_ip3_ctrl,
  321. .ctrlbit = (1<<15),
  322. }, {
  323. .name = "i2c",
  324. .id = 0,
  325. .parent = &clk_pclk_psys.clk,
  326. .enable = s5pv210_clk_ip3_ctrl,
  327. .ctrlbit = (1<<7),
  328. }, {
  329. .name = "i2c",
  330. .id = 1,
  331. .parent = &clk_pclk_psys.clk,
  332. .enable = s5pv210_clk_ip3_ctrl,
  333. .ctrlbit = (1 << 10),
  334. }, {
  335. .name = "i2c",
  336. .id = 2,
  337. .parent = &clk_pclk_psys.clk,
  338. .enable = s5pv210_clk_ip3_ctrl,
  339. .ctrlbit = (1<<9),
  340. }, {
  341. .name = "spi",
  342. .id = 0,
  343. .parent = &clk_pclk_psys.clk,
  344. .enable = s5pv210_clk_ip3_ctrl,
  345. .ctrlbit = (1<<12),
  346. }, {
  347. .name = "spi",
  348. .id = 1,
  349. .parent = &clk_pclk_psys.clk,
  350. .enable = s5pv210_clk_ip3_ctrl,
  351. .ctrlbit = (1<<13),
  352. }, {
  353. .name = "spi",
  354. .id = 2,
  355. .parent = &clk_pclk_psys.clk,
  356. .enable = s5pv210_clk_ip3_ctrl,
  357. .ctrlbit = (1<<14),
  358. }, {
  359. .name = "timers",
  360. .id = -1,
  361. .parent = &clk_pclk_psys.clk,
  362. .enable = s5pv210_clk_ip3_ctrl,
  363. .ctrlbit = (1<<23),
  364. }, {
  365. .name = "adc",
  366. .id = -1,
  367. .parent = &clk_pclk_psys.clk,
  368. .enable = s5pv210_clk_ip3_ctrl,
  369. .ctrlbit = (1<<24),
  370. }, {
  371. .name = "keypad",
  372. .id = -1,
  373. .parent = &clk_pclk_psys.clk,
  374. .enable = s5pv210_clk_ip3_ctrl,
  375. .ctrlbit = (1<<21),
  376. }, {
  377. .name = "i2s_v50",
  378. .id = 0,
  379. .parent = &clk_p,
  380. .enable = s5pv210_clk_ip3_ctrl,
  381. .ctrlbit = (1<<4),
  382. }, {
  383. .name = "i2s_v32",
  384. .id = 0,
  385. .parent = &clk_p,
  386. .enable = s5pv210_clk_ip3_ctrl,
  387. .ctrlbit = (1 << 5),
  388. }, {
  389. .name = "i2s_v32",
  390. .id = 1,
  391. .parent = &clk_p,
  392. .enable = s5pv210_clk_ip3_ctrl,
  393. .ctrlbit = (1 << 6),
  394. },
  395. };
  396. static struct clk init_clocks[] = {
  397. {
  398. .name = "hclk_imem",
  399. .id = -1,
  400. .parent = &clk_hclk_msys.clk,
  401. .ctrlbit = (1 << 5),
  402. .enable = s5pv210_clk_ip0_ctrl,
  403. .ops = &clk_hclk_imem_ops,
  404. }, {
  405. .name = "uart",
  406. .id = 0,
  407. .parent = &clk_pclk_psys.clk,
  408. .enable = s5pv210_clk_ip3_ctrl,
  409. .ctrlbit = (1 << 17),
  410. }, {
  411. .name = "uart",
  412. .id = 1,
  413. .parent = &clk_pclk_psys.clk,
  414. .enable = s5pv210_clk_ip3_ctrl,
  415. .ctrlbit = (1 << 18),
  416. }, {
  417. .name = "uart",
  418. .id = 2,
  419. .parent = &clk_pclk_psys.clk,
  420. .enable = s5pv210_clk_ip3_ctrl,
  421. .ctrlbit = (1 << 19),
  422. }, {
  423. .name = "uart",
  424. .id = 3,
  425. .parent = &clk_pclk_psys.clk,
  426. .enable = s5pv210_clk_ip3_ctrl,
  427. .ctrlbit = (1 << 20),
  428. },
  429. };
  430. static struct clk *clkset_uart_list[] = {
  431. [6] = &clk_mout_mpll.clk,
  432. [7] = &clk_mout_epll.clk,
  433. };
  434. static struct clksrc_sources clkset_uart = {
  435. .sources = clkset_uart_list,
  436. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  437. };
  438. static struct clk *clkset_group1_list[] = {
  439. [0] = &clk_sclk_a2m.clk,
  440. [1] = &clk_mout_mpll.clk,
  441. [2] = &clk_mout_epll.clk,
  442. [3] = &clk_sclk_vpll.clk,
  443. };
  444. static struct clksrc_sources clkset_group1 = {
  445. .sources = clkset_group1_list,
  446. .nr_sources = ARRAY_SIZE(clkset_group1_list),
  447. };
  448. static struct clk *clkset_sclk_onenand_list[] = {
  449. [0] = &clk_hclk_psys.clk,
  450. [1] = &clk_hclk_dsys.clk,
  451. };
  452. static struct clksrc_sources clkset_sclk_onenand = {
  453. .sources = clkset_sclk_onenand_list,
  454. .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
  455. };
  456. static struct clk *clkset_sclk_dac_list[] = {
  457. [0] = &clk_sclk_vpll.clk,
  458. [1] = &clk_sclk_hdmiphy,
  459. };
  460. static struct clksrc_sources clkset_sclk_dac = {
  461. .sources = clkset_sclk_dac_list,
  462. .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
  463. };
  464. static struct clksrc_clk clk_sclk_dac = {
  465. .clk = {
  466. .name = "sclk_dac",
  467. .id = -1,
  468. .enable = s5pv210_clk_mask0_ctrl,
  469. .ctrlbit = (1 << 2),
  470. },
  471. .sources = &clkset_sclk_dac,
  472. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
  473. };
  474. static struct clksrc_clk clk_sclk_pixel = {
  475. .clk = {
  476. .name = "sclk_pixel",
  477. .id = -1,
  478. .parent = &clk_sclk_vpll.clk,
  479. },
  480. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
  481. };
  482. static struct clk *clkset_sclk_hdmi_list[] = {
  483. [0] = &clk_sclk_pixel.clk,
  484. [1] = &clk_sclk_hdmiphy,
  485. };
  486. static struct clksrc_sources clkset_sclk_hdmi = {
  487. .sources = clkset_sclk_hdmi_list,
  488. .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
  489. };
  490. static struct clksrc_clk clk_sclk_hdmi = {
  491. .clk = {
  492. .name = "sclk_hdmi",
  493. .id = -1,
  494. .enable = s5pv210_clk_mask0_ctrl,
  495. .ctrlbit = (1 << 0),
  496. },
  497. .sources = &clkset_sclk_hdmi,
  498. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  499. };
  500. static struct clk *clkset_sclk_mixer_list[] = {
  501. [0] = &clk_sclk_dac.clk,
  502. [1] = &clk_sclk_hdmi.clk,
  503. };
  504. static struct clksrc_sources clkset_sclk_mixer = {
  505. .sources = clkset_sclk_mixer_list,
  506. .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
  507. };
  508. static struct clk *clkset_sclk_audio0_list[] = {
  509. [0] = &clk_ext_xtal_mux,
  510. [1] = &clk_pcmcdclk0,
  511. [2] = &clk_sclk_hdmi27m,
  512. [3] = &clk_sclk_usbphy0,
  513. [4] = &clk_sclk_usbphy1,
  514. [5] = &clk_sclk_hdmiphy,
  515. [6] = &clk_mout_mpll.clk,
  516. [7] = &clk_mout_epll.clk,
  517. [8] = &clk_sclk_vpll.clk,
  518. };
  519. static struct clksrc_sources clkset_sclk_audio0 = {
  520. .sources = clkset_sclk_audio0_list,
  521. .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
  522. };
  523. static struct clksrc_clk clk_sclk_audio0 = {
  524. .clk = {
  525. .name = "sclk_audio",
  526. .id = 0,
  527. .enable = s5pv210_clk_mask0_ctrl,
  528. .ctrlbit = (1 << 24),
  529. },
  530. .sources = &clkset_sclk_audio0,
  531. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
  532. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
  533. };
  534. static struct clk *clkset_sclk_audio1_list[] = {
  535. [0] = &clk_ext_xtal_mux,
  536. [1] = &clk_pcmcdclk1,
  537. [2] = &clk_sclk_hdmi27m,
  538. [3] = &clk_sclk_usbphy0,
  539. [4] = &clk_sclk_usbphy1,
  540. [5] = &clk_sclk_hdmiphy,
  541. [6] = &clk_mout_mpll.clk,
  542. [7] = &clk_mout_epll.clk,
  543. [8] = &clk_sclk_vpll.clk,
  544. };
  545. static struct clksrc_sources clkset_sclk_audio1 = {
  546. .sources = clkset_sclk_audio1_list,
  547. .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
  548. };
  549. static struct clksrc_clk clk_sclk_audio1 = {
  550. .clk = {
  551. .name = "sclk_audio",
  552. .id = 1,
  553. .enable = s5pv210_clk_mask0_ctrl,
  554. .ctrlbit = (1 << 25),
  555. },
  556. .sources = &clkset_sclk_audio1,
  557. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
  558. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
  559. };
  560. static struct clk *clkset_sclk_audio2_list[] = {
  561. [0] = &clk_ext_xtal_mux,
  562. [1] = &clk_pcmcdclk0,
  563. [2] = &clk_sclk_hdmi27m,
  564. [3] = &clk_sclk_usbphy0,
  565. [4] = &clk_sclk_usbphy1,
  566. [5] = &clk_sclk_hdmiphy,
  567. [6] = &clk_mout_mpll.clk,
  568. [7] = &clk_mout_epll.clk,
  569. [8] = &clk_sclk_vpll.clk,
  570. };
  571. static struct clksrc_sources clkset_sclk_audio2 = {
  572. .sources = clkset_sclk_audio2_list,
  573. .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
  574. };
  575. static struct clksrc_clk clk_sclk_audio2 = {
  576. .clk = {
  577. .name = "sclk_audio",
  578. .id = 2,
  579. .enable = s5pv210_clk_mask0_ctrl,
  580. .ctrlbit = (1 << 26),
  581. },
  582. .sources = &clkset_sclk_audio2,
  583. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
  584. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
  585. };
  586. static struct clk *clkset_sclk_spdif_list[] = {
  587. [0] = &clk_sclk_audio0.clk,
  588. [1] = &clk_sclk_audio1.clk,
  589. [2] = &clk_sclk_audio2.clk,
  590. };
  591. static struct clksrc_sources clkset_sclk_spdif = {
  592. .sources = clkset_sclk_spdif_list,
  593. .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
  594. };
  595. static struct clk *clkset_group2_list[] = {
  596. [0] = &clk_ext_xtal_mux,
  597. [1] = &clk_xusbxti,
  598. [2] = &clk_sclk_hdmi27m,
  599. [3] = &clk_sclk_usbphy0,
  600. [4] = &clk_sclk_usbphy1,
  601. [5] = &clk_sclk_hdmiphy,
  602. [6] = &clk_mout_mpll.clk,
  603. [7] = &clk_mout_epll.clk,
  604. [8] = &clk_sclk_vpll.clk,
  605. };
  606. static struct clksrc_sources clkset_group2 = {
  607. .sources = clkset_group2_list,
  608. .nr_sources = ARRAY_SIZE(clkset_group2_list),
  609. };
  610. static struct clksrc_clk clksrcs[] = {
  611. {
  612. .clk = {
  613. .name = "sclk_dmc",
  614. .id = -1,
  615. },
  616. .sources = &clkset_group1,
  617. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  618. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  619. }, {
  620. .clk = {
  621. .name = "sclk_onenand",
  622. .id = -1,
  623. },
  624. .sources = &clkset_sclk_onenand,
  625. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
  626. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
  627. }, {
  628. .clk = {
  629. .name = "uclk1",
  630. .id = 0,
  631. .enable = s5pv210_clk_mask0_ctrl,
  632. .ctrlbit = (1 << 12),
  633. },
  634. .sources = &clkset_uart,
  635. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  636. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  637. }, {
  638. .clk = {
  639. .name = "uclk1",
  640. .id = 1,
  641. .enable = s5pv210_clk_mask0_ctrl,
  642. .ctrlbit = (1 << 13),
  643. },
  644. .sources = &clkset_uart,
  645. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
  646. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  647. }, {
  648. .clk = {
  649. .name = "uclk1",
  650. .id = 2,
  651. .enable = s5pv210_clk_mask0_ctrl,
  652. .ctrlbit = (1 << 14),
  653. },
  654. .sources = &clkset_uart,
  655. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
  656. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
  657. }, {
  658. .clk = {
  659. .name = "uclk1",
  660. .id = 3,
  661. .enable = s5pv210_clk_mask0_ctrl,
  662. .ctrlbit = (1 << 15),
  663. },
  664. .sources = &clkset_uart,
  665. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
  666. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
  667. }, {
  668. .clk = {
  669. .name = "sclk_mixer",
  670. .id = -1,
  671. .enable = s5pv210_clk_mask0_ctrl,
  672. .ctrlbit = (1 << 1),
  673. },
  674. .sources = &clkset_sclk_mixer,
  675. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
  676. }, {
  677. .clk = {
  678. .name = "sclk_spdif",
  679. .id = -1,
  680. .enable = s5pv210_clk_mask0_ctrl,
  681. .ctrlbit = (1 << 27),
  682. },
  683. .sources = &clkset_sclk_spdif,
  684. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
  685. }, {
  686. .clk = {
  687. .name = "sclk_fimc",
  688. .id = 0,
  689. .enable = s5pv210_clk_mask1_ctrl,
  690. .ctrlbit = (1 << 2),
  691. },
  692. .sources = &clkset_group2,
  693. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
  694. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  695. }, {
  696. .clk = {
  697. .name = "sclk_fimc",
  698. .id = 1,
  699. .enable = s5pv210_clk_mask1_ctrl,
  700. .ctrlbit = (1 << 3),
  701. },
  702. .sources = &clkset_group2,
  703. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
  704. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  705. }, {
  706. .clk = {
  707. .name = "sclk_fimc",
  708. .id = 2,
  709. .enable = s5pv210_clk_mask1_ctrl,
  710. .ctrlbit = (1 << 4),
  711. },
  712. .sources = &clkset_group2,
  713. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
  714. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  715. }, {
  716. .clk = {
  717. .name = "sclk_cam",
  718. .id = 0,
  719. .enable = s5pv210_clk_mask0_ctrl,
  720. .ctrlbit = (1 << 3),
  721. },
  722. .sources = &clkset_group2,
  723. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
  724. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
  725. }, {
  726. .clk = {
  727. .name = "sclk_cam",
  728. .id = 1,
  729. .enable = s5pv210_clk_mask0_ctrl,
  730. .ctrlbit = (1 << 4),
  731. },
  732. .sources = &clkset_group2,
  733. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
  734. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
  735. }, {
  736. .clk = {
  737. .name = "sclk_fimd",
  738. .id = -1,
  739. .enable = s5pv210_clk_mask0_ctrl,
  740. .ctrlbit = (1 << 5),
  741. },
  742. .sources = &clkset_group2,
  743. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
  744. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
  745. }, {
  746. .clk = {
  747. .name = "sclk_mmc",
  748. .id = 0,
  749. .enable = s5pv210_clk_mask0_ctrl,
  750. .ctrlbit = (1 << 8),
  751. },
  752. .sources = &clkset_group2,
  753. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
  754. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
  755. }, {
  756. .clk = {
  757. .name = "sclk_mmc",
  758. .id = 1,
  759. .enable = s5pv210_clk_mask0_ctrl,
  760. .ctrlbit = (1 << 9),
  761. },
  762. .sources = &clkset_group2,
  763. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
  764. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
  765. }, {
  766. .clk = {
  767. .name = "sclk_mmc",
  768. .id = 2,
  769. .enable = s5pv210_clk_mask0_ctrl,
  770. .ctrlbit = (1 << 10),
  771. },
  772. .sources = &clkset_group2,
  773. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
  774. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
  775. }, {
  776. .clk = {
  777. .name = "sclk_mmc",
  778. .id = 3,
  779. .enable = s5pv210_clk_mask0_ctrl,
  780. .ctrlbit = (1 << 11),
  781. },
  782. .sources = &clkset_group2,
  783. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
  784. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  785. }, {
  786. .clk = {
  787. .name = "sclk_mfc",
  788. .id = -1,
  789. .enable = s5pv210_clk_ip0_ctrl,
  790. .ctrlbit = (1 << 16),
  791. },
  792. .sources = &clkset_group1,
  793. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  794. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  795. }, {
  796. .clk = {
  797. .name = "sclk_g2d",
  798. .id = -1,
  799. .enable = s5pv210_clk_ip0_ctrl,
  800. .ctrlbit = (1 << 12),
  801. },
  802. .sources = &clkset_group1,
  803. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  804. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  805. }, {
  806. .clk = {
  807. .name = "sclk_g3d",
  808. .id = -1,
  809. .enable = s5pv210_clk_ip0_ctrl,
  810. .ctrlbit = (1 << 8),
  811. },
  812. .sources = &clkset_group1,
  813. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  814. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  815. }, {
  816. .clk = {
  817. .name = "sclk_csis",
  818. .id = -1,
  819. .enable = s5pv210_clk_mask0_ctrl,
  820. .ctrlbit = (1 << 6),
  821. },
  822. .sources = &clkset_group2,
  823. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
  824. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
  825. }, {
  826. .clk = {
  827. .name = "sclk_spi",
  828. .id = 0,
  829. .enable = s5pv210_clk_mask0_ctrl,
  830. .ctrlbit = (1 << 16),
  831. },
  832. .sources = &clkset_group2,
  833. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
  834. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
  835. }, {
  836. .clk = {
  837. .name = "sclk_spi",
  838. .id = 1,
  839. .enable = s5pv210_clk_mask0_ctrl,
  840. .ctrlbit = (1 << 17),
  841. },
  842. .sources = &clkset_group2,
  843. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
  844. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
  845. }, {
  846. .clk = {
  847. .name = "sclk_pwi",
  848. .id = -1,
  849. .enable = s5pv210_clk_mask0_ctrl,
  850. .ctrlbit = (1 << 29),
  851. },
  852. .sources = &clkset_group2,
  853. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
  854. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
  855. }, {
  856. .clk = {
  857. .name = "sclk_pwm",
  858. .id = -1,
  859. .enable = s5pv210_clk_mask0_ctrl,
  860. .ctrlbit = (1 << 19),
  861. },
  862. .sources = &clkset_group2,
  863. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
  864. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
  865. },
  866. };
  867. /* Clock initialisation code */
  868. static struct clksrc_clk *sysclks[] = {
  869. &clk_mout_apll,
  870. &clk_mout_epll,
  871. &clk_mout_mpll,
  872. &clk_armclk,
  873. &clk_hclk_msys,
  874. &clk_sclk_a2m,
  875. &clk_hclk_dsys,
  876. &clk_hclk_psys,
  877. &clk_pclk_msys,
  878. &clk_pclk_dsys,
  879. &clk_pclk_psys,
  880. &clk_vpllsrc,
  881. &clk_sclk_vpll,
  882. &clk_sclk_dac,
  883. &clk_sclk_pixel,
  884. &clk_sclk_hdmi,
  885. };
  886. void __init_or_cpufreq s5pv210_setup_clocks(void)
  887. {
  888. struct clk *xtal_clk;
  889. unsigned long xtal;
  890. unsigned long vpllsrc;
  891. unsigned long armclk;
  892. unsigned long hclk_msys;
  893. unsigned long hclk_dsys;
  894. unsigned long hclk_psys;
  895. unsigned long pclk_msys;
  896. unsigned long pclk_dsys;
  897. unsigned long pclk_psys;
  898. unsigned long apll;
  899. unsigned long mpll;
  900. unsigned long epll;
  901. unsigned long vpll;
  902. unsigned int ptr;
  903. u32 clkdiv0, clkdiv1;
  904. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  905. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  906. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  907. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  908. __func__, clkdiv0, clkdiv1);
  909. xtal_clk = clk_get(NULL, "xtal");
  910. BUG_ON(IS_ERR(xtal_clk));
  911. xtal = clk_get_rate(xtal_clk);
  912. clk_put(xtal_clk);
  913. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  914. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  915. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  916. epll = s5p_get_pll45xx(xtal, __raw_readl(S5P_EPLL_CON), pll_4500);
  917. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  918. vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
  919. clk_fout_apll.rate = apll;
  920. clk_fout_mpll.rate = mpll;
  921. clk_fout_epll.rate = epll;
  922. clk_fout_vpll.rate = vpll;
  923. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  924. apll, mpll, epll, vpll);
  925. armclk = clk_get_rate(&clk_armclk.clk);
  926. hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
  927. hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
  928. hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
  929. pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
  930. pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
  931. pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
  932. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
  933. "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  934. armclk, hclk_msys, hclk_dsys, hclk_psys,
  935. pclk_msys, pclk_dsys, pclk_psys);
  936. clk_f.rate = armclk;
  937. clk_h.rate = hclk_psys;
  938. clk_p.rate = pclk_psys;
  939. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  940. s3c_set_clksrc(&clksrcs[ptr], true);
  941. }
  942. static struct clk *clks[] __initdata = {
  943. &clk_sclk_hdmi27m,
  944. &clk_sclk_hdmiphy,
  945. &clk_sclk_usbphy0,
  946. &clk_sclk_usbphy1,
  947. &clk_pcmcdclk0,
  948. &clk_pcmcdclk1,
  949. &clk_pcmcdclk2,
  950. };
  951. void __init s5pv210_register_clocks(void)
  952. {
  953. struct clk *clkp;
  954. int ret;
  955. int ptr;
  956. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  957. if (ret > 0)
  958. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  959. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  960. s3c_register_clksrc(sysclks[ptr], 1);
  961. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  962. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  963. clkp = init_clocks_disable;
  964. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  965. ret = s3c24xx_register_clock(clkp);
  966. if (ret < 0) {
  967. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  968. clkp->name, ret);
  969. }
  970. (clkp->enable)(clkp, 0);
  971. }
  972. s3c_pwmclk_init();
  973. }