mach-pcm043.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * Copyright (C) 2009 Sascha Hauer, Pengutronix
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/types.h>
  15. #include <linux/init.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/mtd/physmap.h>
  18. #include <linux/mtd/plat-ram.h>
  19. #include <linux/memory.h>
  20. #include <linux/gpio.h>
  21. #include <linux/smc911x.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/delay.h>
  24. #include <linux/i2c.h>
  25. #include <linux/i2c/at24.h>
  26. #include <linux/usb/otg.h>
  27. #include <linux/usb/ulpi.h>
  28. #include <linux/fsl_devices.h>
  29. #include <asm/mach-types.h>
  30. #include <asm/mach/arch.h>
  31. #include <asm/mach/time.h>
  32. #include <asm/mach/map.h>
  33. #include <mach/hardware.h>
  34. #include <mach/common.h>
  35. #include <mach/iomux-mx35.h>
  36. #include <mach/ipu.h>
  37. #include <mach/mx3fb.h>
  38. #include <mach/mxc_ehci.h>
  39. #include <mach/ulpi.h>
  40. #include <mach/audmux.h>
  41. #include "devices-imx35.h"
  42. #include "devices.h"
  43. static const struct fb_videomode fb_modedb[] = {
  44. {
  45. /* 240x320 @ 60 Hz */
  46. .name = "Sharp-LQ035Q7",
  47. .refresh = 60,
  48. .xres = 240,
  49. .yres = 320,
  50. .pixclock = 185925,
  51. .left_margin = 9,
  52. .right_margin = 16,
  53. .upper_margin = 7,
  54. .lower_margin = 9,
  55. .hsync_len = 1,
  56. .vsync_len = 1,
  57. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE | FB_SYNC_CLK_INVERT | FB_SYNC_CLK_IDLE_EN,
  58. .vmode = FB_VMODE_NONINTERLACED,
  59. .flag = 0,
  60. }, {
  61. /* 240x320 @ 60 Hz */
  62. .name = "TX090",
  63. .refresh = 60,
  64. .xres = 240,
  65. .yres = 320,
  66. .pixclock = 38255,
  67. .left_margin = 144,
  68. .right_margin = 0,
  69. .upper_margin = 7,
  70. .lower_margin = 40,
  71. .hsync_len = 96,
  72. .vsync_len = 1,
  73. .sync = FB_SYNC_VERT_HIGH_ACT | FB_SYNC_OE_ACT_HIGH,
  74. .vmode = FB_VMODE_NONINTERLACED,
  75. .flag = 0,
  76. },
  77. };
  78. static struct ipu_platform_data mx3_ipu_data = {
  79. .irq_base = MXC_IPU_IRQ_START,
  80. };
  81. static struct mx3fb_platform_data mx3fb_pdata = {
  82. .dma_dev = &mx3_ipu.dev,
  83. .name = "Sharp-LQ035Q7",
  84. .mode = fb_modedb,
  85. .num_modes = ARRAY_SIZE(fb_modedb),
  86. };
  87. static struct physmap_flash_data pcm043_flash_data = {
  88. .width = 2,
  89. };
  90. static struct resource pcm043_flash_resource = {
  91. .start = 0xa0000000,
  92. .end = 0xa1ffffff,
  93. .flags = IORESOURCE_MEM,
  94. };
  95. static struct platform_device pcm043_flash = {
  96. .name = "physmap-flash",
  97. .id = 0,
  98. .dev = {
  99. .platform_data = &pcm043_flash_data,
  100. },
  101. .resource = &pcm043_flash_resource,
  102. .num_resources = 1,
  103. };
  104. static const struct imxuart_platform_data uart_pdata __initconst = {
  105. .flags = IMXUART_HAVE_RTSCTS,
  106. };
  107. #if defined CONFIG_I2C_IMX || defined CONFIG_I2C_IMX_MODULE
  108. static const struct imxi2c_platform_data pcm043_i2c0_data __initconst = {
  109. .bitrate = 50000,
  110. };
  111. static struct at24_platform_data board_eeprom = {
  112. .byte_len = 4096,
  113. .page_size = 32,
  114. .flags = AT24_FLAG_ADDR16,
  115. };
  116. static struct i2c_board_info pcm043_i2c_devices[] = {
  117. {
  118. I2C_BOARD_INFO("at24", 0x52), /* E0=0, E1=1, E2=0 */
  119. .platform_data = &board_eeprom,
  120. }, {
  121. I2C_BOARD_INFO("pcf8563", 0x51),
  122. }
  123. };
  124. #endif
  125. static struct platform_device *devices[] __initdata = {
  126. &pcm043_flash,
  127. &imx_wdt_device0,
  128. };
  129. static struct pad_desc pcm043_pads[] = {
  130. /* UART1 */
  131. MX35_PAD_CTS1__UART1_CTS,
  132. MX35_PAD_RTS1__UART1_RTS,
  133. MX35_PAD_TXD1__UART1_TXD_MUX,
  134. MX35_PAD_RXD1__UART1_RXD_MUX,
  135. /* UART2 */
  136. MX35_PAD_CTS2__UART2_CTS,
  137. MX35_PAD_RTS2__UART2_RTS,
  138. MX35_PAD_TXD2__UART2_TXD_MUX,
  139. MX35_PAD_RXD2__UART2_RXD_MUX,
  140. /* FEC */
  141. MX35_PAD_FEC_TX_CLK__FEC_TX_CLK,
  142. MX35_PAD_FEC_RX_CLK__FEC_RX_CLK,
  143. MX35_PAD_FEC_RX_DV__FEC_RX_DV,
  144. MX35_PAD_FEC_COL__FEC_COL,
  145. MX35_PAD_FEC_RDATA0__FEC_RDATA_0,
  146. MX35_PAD_FEC_TDATA0__FEC_TDATA_0,
  147. MX35_PAD_FEC_TX_EN__FEC_TX_EN,
  148. MX35_PAD_FEC_MDC__FEC_MDC,
  149. MX35_PAD_FEC_MDIO__FEC_MDIO,
  150. MX35_PAD_FEC_TX_ERR__FEC_TX_ERR,
  151. MX35_PAD_FEC_RX_ERR__FEC_RX_ERR,
  152. MX35_PAD_FEC_CRS__FEC_CRS,
  153. MX35_PAD_FEC_RDATA1__FEC_RDATA_1,
  154. MX35_PAD_FEC_TDATA1__FEC_TDATA_1,
  155. MX35_PAD_FEC_RDATA2__FEC_RDATA_2,
  156. MX35_PAD_FEC_TDATA2__FEC_TDATA_2,
  157. MX35_PAD_FEC_RDATA3__FEC_RDATA_3,
  158. MX35_PAD_FEC_TDATA3__FEC_TDATA_3,
  159. /* I2C1 */
  160. MX35_PAD_I2C1_CLK__I2C1_SCL,
  161. MX35_PAD_I2C1_DAT__I2C1_SDA,
  162. /* Display */
  163. MX35_PAD_LD0__IPU_DISPB_DAT_0,
  164. MX35_PAD_LD1__IPU_DISPB_DAT_1,
  165. MX35_PAD_LD2__IPU_DISPB_DAT_2,
  166. MX35_PAD_LD3__IPU_DISPB_DAT_3,
  167. MX35_PAD_LD4__IPU_DISPB_DAT_4,
  168. MX35_PAD_LD5__IPU_DISPB_DAT_5,
  169. MX35_PAD_LD6__IPU_DISPB_DAT_6,
  170. MX35_PAD_LD7__IPU_DISPB_DAT_7,
  171. MX35_PAD_LD8__IPU_DISPB_DAT_8,
  172. MX35_PAD_LD9__IPU_DISPB_DAT_9,
  173. MX35_PAD_LD10__IPU_DISPB_DAT_10,
  174. MX35_PAD_LD11__IPU_DISPB_DAT_11,
  175. MX35_PAD_LD12__IPU_DISPB_DAT_12,
  176. MX35_PAD_LD13__IPU_DISPB_DAT_13,
  177. MX35_PAD_LD14__IPU_DISPB_DAT_14,
  178. MX35_PAD_LD15__IPU_DISPB_DAT_15,
  179. MX35_PAD_LD16__IPU_DISPB_DAT_16,
  180. MX35_PAD_LD17__IPU_DISPB_DAT_17,
  181. MX35_PAD_D3_HSYNC__IPU_DISPB_D3_HSYNC,
  182. MX35_PAD_D3_FPSHIFT__IPU_DISPB_D3_CLK,
  183. MX35_PAD_D3_DRDY__IPU_DISPB_D3_DRDY,
  184. MX35_PAD_CONTRAST__IPU_DISPB_CONTR,
  185. MX35_PAD_D3_VSYNC__IPU_DISPB_D3_VSYNC,
  186. MX35_PAD_D3_REV__IPU_DISPB_D3_REV,
  187. MX35_PAD_D3_CLS__IPU_DISPB_D3_CLS,
  188. /* gpio */
  189. MX35_PAD_ATA_CS0__GPIO2_6,
  190. /* USB host */
  191. MX35_PAD_I2C2_CLK__USB_TOP_USBH2_PWR,
  192. MX35_PAD_I2C2_DAT__USB_TOP_USBH2_OC,
  193. /* SSI */
  194. MX35_PAD_STXFS4__AUDMUX_AUD4_TXFS,
  195. MX35_PAD_STXD4__AUDMUX_AUD4_TXD,
  196. MX35_PAD_SRXD4__AUDMUX_AUD4_RXD,
  197. MX35_PAD_SCK4__AUDMUX_AUD4_TXC,
  198. /* CAN2 */
  199. MX35_PAD_TX5_RX0__CAN2_TXCAN,
  200. MX35_PAD_TX4_RX1__CAN2_RXCAN,
  201. /* esdhc */
  202. MX35_PAD_SD1_CMD__ESDHC1_CMD,
  203. MX35_PAD_SD1_CLK__ESDHC1_CLK,
  204. MX35_PAD_SD1_DATA0__ESDHC1_DAT0,
  205. MX35_PAD_SD1_DATA1__ESDHC1_DAT1,
  206. MX35_PAD_SD1_DATA2__ESDHC1_DAT2,
  207. MX35_PAD_SD1_DATA3__ESDHC1_DAT3,
  208. };
  209. #define AC97_GPIO_TXFS (1 * 32 + 31)
  210. #define AC97_GPIO_TXD (1 * 32 + 28)
  211. #define AC97_GPIO_RESET (1 * 32 + 0)
  212. static void pcm043_ac97_warm_reset(struct snd_ac97 *ac97)
  213. {
  214. struct pad_desc txfs_gpio = MX35_PAD_STXFS4__GPIO2_31;
  215. struct pad_desc txfs = MX35_PAD_STXFS4__AUDMUX_AUD4_TXFS;
  216. int ret;
  217. ret = gpio_request(AC97_GPIO_TXFS, "SSI");
  218. if (ret) {
  219. printk("failed to get GPIO_TXFS: %d\n", ret);
  220. return;
  221. }
  222. mxc_iomux_v3_setup_pad(&txfs_gpio);
  223. /* warm reset */
  224. gpio_direction_output(AC97_GPIO_TXFS, 1);
  225. udelay(2);
  226. gpio_set_value(AC97_GPIO_TXFS, 0);
  227. gpio_free(AC97_GPIO_TXFS);
  228. mxc_iomux_v3_setup_pad(&txfs);
  229. }
  230. static void pcm043_ac97_cold_reset(struct snd_ac97 *ac97)
  231. {
  232. struct pad_desc txfs_gpio = MX35_PAD_STXFS4__GPIO2_31;
  233. struct pad_desc txfs = MX35_PAD_STXFS4__AUDMUX_AUD4_TXFS;
  234. struct pad_desc txd_gpio = MX35_PAD_STXD4__GPIO2_28;
  235. struct pad_desc txd = MX35_PAD_STXD4__AUDMUX_AUD4_TXD;
  236. struct pad_desc reset_gpio = MX35_PAD_SD2_CMD__GPIO2_0;
  237. int ret;
  238. ret = gpio_request(AC97_GPIO_TXFS, "SSI");
  239. if (ret)
  240. goto err1;
  241. ret = gpio_request(AC97_GPIO_TXD, "SSI");
  242. if (ret)
  243. goto err2;
  244. ret = gpio_request(AC97_GPIO_RESET, "SSI");
  245. if (ret)
  246. goto err3;
  247. mxc_iomux_v3_setup_pad(&txfs_gpio);
  248. mxc_iomux_v3_setup_pad(&txd_gpio);
  249. mxc_iomux_v3_setup_pad(&reset_gpio);
  250. gpio_direction_output(AC97_GPIO_TXFS, 0);
  251. gpio_direction_output(AC97_GPIO_TXD, 0);
  252. /* cold reset */
  253. gpio_direction_output(AC97_GPIO_RESET, 0);
  254. udelay(10);
  255. gpio_direction_output(AC97_GPIO_RESET, 1);
  256. mxc_iomux_v3_setup_pad(&txd);
  257. mxc_iomux_v3_setup_pad(&txfs);
  258. gpio_free(AC97_GPIO_RESET);
  259. err3:
  260. gpio_free(AC97_GPIO_TXD);
  261. err2:
  262. gpio_free(AC97_GPIO_TXFS);
  263. err1:
  264. if (ret)
  265. printk("%s failed with %d\n", __func__, ret);
  266. mdelay(1);
  267. }
  268. static const struct imx_ssi_platform_data pcm043_ssi_pdata __initconst = {
  269. .ac97_reset = pcm043_ac97_cold_reset,
  270. .ac97_warm_reset = pcm043_ac97_warm_reset,
  271. .flags = IMX_SSI_USE_AC97,
  272. };
  273. static const struct mxc_nand_platform_data
  274. pcm037_nand_board_info __initconst = {
  275. .width = 1,
  276. .hw_ecc = 1,
  277. };
  278. #if defined(CONFIG_USB_ULPI)
  279. static struct mxc_usbh_platform_data otg_pdata = {
  280. .portsc = MXC_EHCI_MODE_UTMI,
  281. .flags = MXC_EHCI_INTERFACE_DIFF_UNI,
  282. };
  283. static struct mxc_usbh_platform_data usbh1_pdata = {
  284. .portsc = MXC_EHCI_MODE_SERIAL,
  285. .flags = MXC_EHCI_INTERFACE_SINGLE_UNI | MXC_EHCI_INTERNAL_PHY |
  286. MXC_EHCI_IPPUE_DOWN,
  287. };
  288. #endif
  289. static struct fsl_usb2_platform_data otg_device_pdata = {
  290. .operating_mode = FSL_USB2_DR_DEVICE,
  291. .phy_mode = FSL_USB2_PHY_UTMI,
  292. };
  293. static int otg_mode_host;
  294. static int __init pcm043_otg_mode(char *options)
  295. {
  296. if (!strcmp(options, "host"))
  297. otg_mode_host = 1;
  298. else if (!strcmp(options, "device"))
  299. otg_mode_host = 0;
  300. else
  301. pr_info("otg_mode neither \"host\" nor \"device\". "
  302. "Defaulting to device\n");
  303. return 0;
  304. }
  305. __setup("otg_mode=", pcm043_otg_mode);
  306. /*
  307. * Board specific initialization.
  308. */
  309. static void __init mxc_board_init(void)
  310. {
  311. mxc_iomux_v3_setup_multiple_pads(pcm043_pads, ARRAY_SIZE(pcm043_pads));
  312. mxc_audmux_v2_configure_port(3,
  313. MXC_AUDMUX_V2_PTCR_SYN | /* 4wire mode */
  314. MXC_AUDMUX_V2_PTCR_TFSEL(0) |
  315. MXC_AUDMUX_V2_PTCR_TFSDIR,
  316. MXC_AUDMUX_V2_PDCR_RXDSEL(0));
  317. mxc_audmux_v2_configure_port(0,
  318. MXC_AUDMUX_V2_PTCR_SYN | /* 4wire mode */
  319. MXC_AUDMUX_V2_PTCR_TCSEL(3) |
  320. MXC_AUDMUX_V2_PTCR_TCLKDIR, /* clock is output */
  321. MXC_AUDMUX_V2_PDCR_RXDSEL(3));
  322. imx35_add_fec(NULL);
  323. platform_add_devices(devices, ARRAY_SIZE(devices));
  324. imx35_add_imx_uart0(&uart_pdata);
  325. imx35_add_mxc_nand(&pcm037_nand_board_info);
  326. imx35_add_imx_ssi(0, &pcm043_ssi_pdata);
  327. imx35_add_imx_uart1(&uart_pdata);
  328. #if defined CONFIG_I2C_IMX || defined CONFIG_I2C_IMX_MODULE
  329. i2c_register_board_info(0, pcm043_i2c_devices,
  330. ARRAY_SIZE(pcm043_i2c_devices));
  331. imx35_add_imx_i2c0(&pcm043_i2c0_data);
  332. #endif
  333. mxc_register_device(&mx3_ipu, &mx3_ipu_data);
  334. mxc_register_device(&mx3_fb, &mx3fb_pdata);
  335. #if defined(CONFIG_USB_ULPI)
  336. if (otg_mode_host) {
  337. otg_pdata.otg = otg_ulpi_create(&mxc_ulpi_access_ops,
  338. ULPI_OTG_DRVVBUS | ULPI_OTG_DRVVBUS_EXT);
  339. mxc_register_device(&mxc_otg_host, &otg_pdata);
  340. }
  341. mxc_register_device(&mxc_usbh1, &usbh1_pdata);
  342. #endif
  343. if (!otg_mode_host)
  344. mxc_register_device(&mxc_otg_udc_device, &otg_device_pdata);
  345. imx35_add_flexcan1(NULL);
  346. imx35_add_esdhc(0, NULL);
  347. }
  348. static void __init pcm043_timer_init(void)
  349. {
  350. mx35_clocks_init();
  351. }
  352. struct sys_timer pcm043_timer = {
  353. .init = pcm043_timer_init,
  354. };
  355. MACHINE_START(PCM043, "Phytec Phycore pcm043")
  356. /* Maintainer: Pengutronix */
  357. .boot_params = MX3x_PHYS_OFFSET + 0x100,
  358. .map_io = mx35_map_io,
  359. .init_irq = mx35_init_irq,
  360. .init_machine = mxc_board_init,
  361. .timer = &pcm043_timer,
  362. MACHINE_END