tg3.c 381 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.102"
  63. #define DRV_MODULE_RELDATE "September 1, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RING_SIZE)
  106. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  107. TG3_RX_JUMBO_RING_SIZE)
  108. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  109. TG3_RX_RCB_RING_SIZE(tp))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. /* minimum number of free TX descriptors required to wake up TX process */
  120. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  121. #define TG3_RAW_IP_ALIGN 2
  122. /* number of ETHTOOL_GSTATS u64's */
  123. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  124. #define TG3_NUM_TEST 6
  125. #define FIRMWARE_TG3 "tigon/tg3.bin"
  126. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  127. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  128. static char version[] __devinitdata =
  129. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  130. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  131. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  132. MODULE_LICENSE("GPL");
  133. MODULE_VERSION(DRV_MODULE_VERSION);
  134. MODULE_FIRMWARE(FIRMWARE_TG3);
  135. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  136. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  137. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  138. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  139. module_param(tg3_debug, int, 0);
  140. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  141. static struct pci_device_id tg3_pci_tbl[] = {
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  215. {}
  216. };
  217. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  218. static const struct {
  219. const char string[ETH_GSTRING_LEN];
  220. } ethtool_stats_keys[TG3_NUM_STATS] = {
  221. { "rx_octets" },
  222. { "rx_fragments" },
  223. { "rx_ucast_packets" },
  224. { "rx_mcast_packets" },
  225. { "rx_bcast_packets" },
  226. { "rx_fcs_errors" },
  227. { "rx_align_errors" },
  228. { "rx_xon_pause_rcvd" },
  229. { "rx_xoff_pause_rcvd" },
  230. { "rx_mac_ctrl_rcvd" },
  231. { "rx_xoff_entered" },
  232. { "rx_frame_too_long_errors" },
  233. { "rx_jabbers" },
  234. { "rx_undersize_packets" },
  235. { "rx_in_length_errors" },
  236. { "rx_out_length_errors" },
  237. { "rx_64_or_less_octet_packets" },
  238. { "rx_65_to_127_octet_packets" },
  239. { "rx_128_to_255_octet_packets" },
  240. { "rx_256_to_511_octet_packets" },
  241. { "rx_512_to_1023_octet_packets" },
  242. { "rx_1024_to_1522_octet_packets" },
  243. { "rx_1523_to_2047_octet_packets" },
  244. { "rx_2048_to_4095_octet_packets" },
  245. { "rx_4096_to_8191_octet_packets" },
  246. { "rx_8192_to_9022_octet_packets" },
  247. { "tx_octets" },
  248. { "tx_collisions" },
  249. { "tx_xon_sent" },
  250. { "tx_xoff_sent" },
  251. { "tx_flow_control" },
  252. { "tx_mac_errors" },
  253. { "tx_single_collisions" },
  254. { "tx_mult_collisions" },
  255. { "tx_deferred" },
  256. { "tx_excessive_collisions" },
  257. { "tx_late_collisions" },
  258. { "tx_collide_2times" },
  259. { "tx_collide_3times" },
  260. { "tx_collide_4times" },
  261. { "tx_collide_5times" },
  262. { "tx_collide_6times" },
  263. { "tx_collide_7times" },
  264. { "tx_collide_8times" },
  265. { "tx_collide_9times" },
  266. { "tx_collide_10times" },
  267. { "tx_collide_11times" },
  268. { "tx_collide_12times" },
  269. { "tx_collide_13times" },
  270. { "tx_collide_14times" },
  271. { "tx_collide_15times" },
  272. { "tx_ucast_packets" },
  273. { "tx_mcast_packets" },
  274. { "tx_bcast_packets" },
  275. { "tx_carrier_sense_errors" },
  276. { "tx_discards" },
  277. { "tx_errors" },
  278. { "dma_writeq_full" },
  279. { "dma_write_prioq_full" },
  280. { "rxbds_empty" },
  281. { "rx_discards" },
  282. { "rx_errors" },
  283. { "rx_threshold_hit" },
  284. { "dma_readq_full" },
  285. { "dma_read_prioq_full" },
  286. { "tx_comp_queue_full" },
  287. { "ring_set_send_prod_index" },
  288. { "ring_status_update" },
  289. { "nic_irqs" },
  290. { "nic_avoided_irqs" },
  291. { "nic_tx_threshold_hit" }
  292. };
  293. static const struct {
  294. const char string[ETH_GSTRING_LEN];
  295. } ethtool_test_keys[TG3_NUM_TEST] = {
  296. { "nvram test (online) " },
  297. { "link test (online) " },
  298. { "register test (offline)" },
  299. { "memory test (offline)" },
  300. { "loopback test (offline)" },
  301. { "interrupt test (offline)" },
  302. };
  303. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  304. {
  305. writel(val, tp->regs + off);
  306. }
  307. static u32 tg3_read32(struct tg3 *tp, u32 off)
  308. {
  309. return (readl(tp->regs + off));
  310. }
  311. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  312. {
  313. writel(val, tp->aperegs + off);
  314. }
  315. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  316. {
  317. return (readl(tp->aperegs + off));
  318. }
  319. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. unsigned long flags;
  322. spin_lock_irqsave(&tp->indirect_lock, flags);
  323. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  324. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  325. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  326. }
  327. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  328. {
  329. writel(val, tp->regs + off);
  330. readl(tp->regs + off);
  331. }
  332. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  333. {
  334. unsigned long flags;
  335. u32 val;
  336. spin_lock_irqsave(&tp->indirect_lock, flags);
  337. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  338. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  339. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  340. return val;
  341. }
  342. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  343. {
  344. unsigned long flags;
  345. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  346. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  347. TG3_64BIT_REG_LOW, val);
  348. return;
  349. }
  350. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  351. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  352. TG3_64BIT_REG_LOW, val);
  353. return;
  354. }
  355. spin_lock_irqsave(&tp->indirect_lock, flags);
  356. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  357. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  358. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  359. /* In indirect mode when disabling interrupts, we also need
  360. * to clear the interrupt bit in the GRC local ctrl register.
  361. */
  362. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  363. (val == 0x1)) {
  364. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  365. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  366. }
  367. }
  368. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  369. {
  370. unsigned long flags;
  371. u32 val;
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  374. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. return val;
  377. }
  378. /* usec_wait specifies the wait time in usec when writing to certain registers
  379. * where it is unsafe to read back the register without some delay.
  380. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  381. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  382. */
  383. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  384. {
  385. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  386. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  387. /* Non-posted methods */
  388. tp->write32(tp, off, val);
  389. else {
  390. /* Posted method */
  391. tg3_write32(tp, off, val);
  392. if (usec_wait)
  393. udelay(usec_wait);
  394. tp->read32(tp, off);
  395. }
  396. /* Wait again after the read for the posted method to guarantee that
  397. * the wait time is met.
  398. */
  399. if (usec_wait)
  400. udelay(usec_wait);
  401. }
  402. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  403. {
  404. tp->write32_mbox(tp, off, val);
  405. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  406. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  407. tp->read32_mbox(tp, off);
  408. }
  409. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. void __iomem *mbox = tp->regs + off;
  412. writel(val, mbox);
  413. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  414. writel(val, mbox);
  415. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  416. readl(mbox);
  417. }
  418. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  419. {
  420. return (readl(tp->regs + off + GRCMBOX_BASE));
  421. }
  422. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  423. {
  424. writel(val, tp->regs + off + GRCMBOX_BASE);
  425. }
  426. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  427. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  428. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  429. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  430. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  431. #define tw32(reg,val) tp->write32(tp, reg, val)
  432. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  433. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  434. #define tr32(reg) tp->read32(tp, reg)
  435. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  436. {
  437. unsigned long flags;
  438. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  439. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  440. return;
  441. spin_lock_irqsave(&tp->indirect_lock, flags);
  442. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  443. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  444. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  445. /* Always leave this as zero. */
  446. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  447. } else {
  448. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  449. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  450. /* Always leave this as zero. */
  451. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  452. }
  453. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  454. }
  455. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  456. {
  457. unsigned long flags;
  458. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  459. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  460. *val = 0;
  461. return;
  462. }
  463. spin_lock_irqsave(&tp->indirect_lock, flags);
  464. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  465. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  466. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  467. /* Always leave this as zero. */
  468. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  469. } else {
  470. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  471. *val = tr32(TG3PCI_MEM_WIN_DATA);
  472. /* Always leave this as zero. */
  473. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  474. }
  475. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  476. }
  477. static void tg3_ape_lock_init(struct tg3 *tp)
  478. {
  479. int i;
  480. /* Make sure the driver hasn't any stale locks. */
  481. for (i = 0; i < 8; i++)
  482. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  483. APE_LOCK_GRANT_DRIVER);
  484. }
  485. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  486. {
  487. int i, off;
  488. int ret = 0;
  489. u32 status;
  490. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  491. return 0;
  492. switch (locknum) {
  493. case TG3_APE_LOCK_GRC:
  494. case TG3_APE_LOCK_MEM:
  495. break;
  496. default:
  497. return -EINVAL;
  498. }
  499. off = 4 * locknum;
  500. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  501. /* Wait for up to 1 millisecond to acquire lock. */
  502. for (i = 0; i < 100; i++) {
  503. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  504. if (status == APE_LOCK_GRANT_DRIVER)
  505. break;
  506. udelay(10);
  507. }
  508. if (status != APE_LOCK_GRANT_DRIVER) {
  509. /* Revoke the lock request. */
  510. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  511. APE_LOCK_GRANT_DRIVER);
  512. ret = -EBUSY;
  513. }
  514. return ret;
  515. }
  516. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  517. {
  518. int off;
  519. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  520. return;
  521. switch (locknum) {
  522. case TG3_APE_LOCK_GRC:
  523. case TG3_APE_LOCK_MEM:
  524. break;
  525. default:
  526. return;
  527. }
  528. off = 4 * locknum;
  529. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  530. }
  531. static void tg3_disable_ints(struct tg3 *tp)
  532. {
  533. int i;
  534. tw32(TG3PCI_MISC_HOST_CTRL,
  535. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  536. for (i = 0; i < tp->irq_max; i++)
  537. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  538. }
  539. static void tg3_enable_ints(struct tg3 *tp)
  540. {
  541. int i;
  542. u32 coal_now = 0;
  543. tp->irq_sync = 0;
  544. wmb();
  545. tw32(TG3PCI_MISC_HOST_CTRL,
  546. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  547. for (i = 0; i < tp->irq_cnt; i++) {
  548. struct tg3_napi *tnapi = &tp->napi[i];
  549. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  550. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  551. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  552. coal_now |= tnapi->coal_now;
  553. }
  554. /* Force an initial interrupt */
  555. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  556. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  557. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  558. else
  559. tw32(HOSTCC_MODE, tp->coalesce_mode |
  560. HOSTCC_MODE_ENABLE | coal_now);
  561. }
  562. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  563. {
  564. struct tg3 *tp = tnapi->tp;
  565. struct tg3_hw_status *sblk = tnapi->hw_status;
  566. unsigned int work_exists = 0;
  567. /* check for phy events */
  568. if (!(tp->tg3_flags &
  569. (TG3_FLAG_USE_LINKCHG_REG |
  570. TG3_FLAG_POLL_SERDES))) {
  571. if (sblk->status & SD_STATUS_LINK_CHG)
  572. work_exists = 1;
  573. }
  574. /* check for RX/TX work to do */
  575. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  576. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  577. work_exists = 1;
  578. return work_exists;
  579. }
  580. /* tg3_int_reenable
  581. * similar to tg3_enable_ints, but it accurately determines whether there
  582. * is new work pending and can return without flushing the PIO write
  583. * which reenables interrupts
  584. */
  585. static void tg3_int_reenable(struct tg3_napi *tnapi)
  586. {
  587. struct tg3 *tp = tnapi->tp;
  588. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  589. mmiowb();
  590. /* When doing tagged status, this work check is unnecessary.
  591. * The last_tag we write above tells the chip which piece of
  592. * work we've completed.
  593. */
  594. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  595. tg3_has_work(tnapi))
  596. tw32(HOSTCC_MODE, tp->coalesce_mode |
  597. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  598. }
  599. static void tg3_napi_disable(struct tg3 *tp)
  600. {
  601. int i;
  602. for (i = tp->irq_cnt - 1; i >= 0; i--)
  603. napi_disable(&tp->napi[i].napi);
  604. }
  605. static void tg3_napi_enable(struct tg3 *tp)
  606. {
  607. int i;
  608. for (i = 0; i < tp->irq_cnt; i++)
  609. napi_enable(&tp->napi[i].napi);
  610. }
  611. static inline void tg3_netif_stop(struct tg3 *tp)
  612. {
  613. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  614. tg3_napi_disable(tp);
  615. netif_tx_disable(tp->dev);
  616. }
  617. static inline void tg3_netif_start(struct tg3 *tp)
  618. {
  619. /* NOTE: unconditional netif_tx_wake_all_queues is only
  620. * appropriate so long as all callers are assured to
  621. * have free tx slots (such as after tg3_init_hw)
  622. */
  623. netif_tx_wake_all_queues(tp->dev);
  624. tg3_napi_enable(tp);
  625. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  626. tg3_enable_ints(tp);
  627. }
  628. static void tg3_switch_clocks(struct tg3 *tp)
  629. {
  630. u32 clock_ctrl;
  631. u32 orig_clock_ctrl;
  632. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  633. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  634. return;
  635. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  636. orig_clock_ctrl = clock_ctrl;
  637. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  638. CLOCK_CTRL_CLKRUN_OENABLE |
  639. 0x1f);
  640. tp->pci_clock_ctrl = clock_ctrl;
  641. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  642. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  643. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  644. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  645. }
  646. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  647. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  648. clock_ctrl |
  649. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  650. 40);
  651. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  652. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  653. 40);
  654. }
  655. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  656. }
  657. #define PHY_BUSY_LOOPS 5000
  658. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  659. {
  660. u32 frame_val;
  661. unsigned int loops;
  662. int ret;
  663. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  664. tw32_f(MAC_MI_MODE,
  665. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  666. udelay(80);
  667. }
  668. *val = 0x0;
  669. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  670. MI_COM_PHY_ADDR_MASK);
  671. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  672. MI_COM_REG_ADDR_MASK);
  673. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  674. tw32_f(MAC_MI_COM, frame_val);
  675. loops = PHY_BUSY_LOOPS;
  676. while (loops != 0) {
  677. udelay(10);
  678. frame_val = tr32(MAC_MI_COM);
  679. if ((frame_val & MI_COM_BUSY) == 0) {
  680. udelay(5);
  681. frame_val = tr32(MAC_MI_COM);
  682. break;
  683. }
  684. loops -= 1;
  685. }
  686. ret = -EBUSY;
  687. if (loops != 0) {
  688. *val = frame_val & MI_COM_DATA_MASK;
  689. ret = 0;
  690. }
  691. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  692. tw32_f(MAC_MI_MODE, tp->mi_mode);
  693. udelay(80);
  694. }
  695. return ret;
  696. }
  697. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  698. {
  699. u32 frame_val;
  700. unsigned int loops;
  701. int ret;
  702. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  703. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  704. return 0;
  705. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  706. tw32_f(MAC_MI_MODE,
  707. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  708. udelay(80);
  709. }
  710. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  711. MI_COM_PHY_ADDR_MASK);
  712. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  713. MI_COM_REG_ADDR_MASK);
  714. frame_val |= (val & MI_COM_DATA_MASK);
  715. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  716. tw32_f(MAC_MI_COM, frame_val);
  717. loops = PHY_BUSY_LOOPS;
  718. while (loops != 0) {
  719. udelay(10);
  720. frame_val = tr32(MAC_MI_COM);
  721. if ((frame_val & MI_COM_BUSY) == 0) {
  722. udelay(5);
  723. frame_val = tr32(MAC_MI_COM);
  724. break;
  725. }
  726. loops -= 1;
  727. }
  728. ret = -EBUSY;
  729. if (loops != 0)
  730. ret = 0;
  731. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  732. tw32_f(MAC_MI_MODE, tp->mi_mode);
  733. udelay(80);
  734. }
  735. return ret;
  736. }
  737. static int tg3_bmcr_reset(struct tg3 *tp)
  738. {
  739. u32 phy_control;
  740. int limit, err;
  741. /* OK, reset it, and poll the BMCR_RESET bit until it
  742. * clears or we time out.
  743. */
  744. phy_control = BMCR_RESET;
  745. err = tg3_writephy(tp, MII_BMCR, phy_control);
  746. if (err != 0)
  747. return -EBUSY;
  748. limit = 5000;
  749. while (limit--) {
  750. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  751. if (err != 0)
  752. return -EBUSY;
  753. if ((phy_control & BMCR_RESET) == 0) {
  754. udelay(40);
  755. break;
  756. }
  757. udelay(10);
  758. }
  759. if (limit < 0)
  760. return -EBUSY;
  761. return 0;
  762. }
  763. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  764. {
  765. struct tg3 *tp = bp->priv;
  766. u32 val;
  767. spin_lock_bh(&tp->lock);
  768. if (tg3_readphy(tp, reg, &val))
  769. val = -EIO;
  770. spin_unlock_bh(&tp->lock);
  771. return val;
  772. }
  773. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  774. {
  775. struct tg3 *tp = bp->priv;
  776. u32 ret = 0;
  777. spin_lock_bh(&tp->lock);
  778. if (tg3_writephy(tp, reg, val))
  779. ret = -EIO;
  780. spin_unlock_bh(&tp->lock);
  781. return ret;
  782. }
  783. static int tg3_mdio_reset(struct mii_bus *bp)
  784. {
  785. return 0;
  786. }
  787. static void tg3_mdio_config_5785(struct tg3 *tp)
  788. {
  789. u32 val;
  790. struct phy_device *phydev;
  791. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  792. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  793. case TG3_PHY_ID_BCM50610:
  794. val = MAC_PHYCFG2_50610_LED_MODES;
  795. break;
  796. case TG3_PHY_ID_BCMAC131:
  797. val = MAC_PHYCFG2_AC131_LED_MODES;
  798. break;
  799. case TG3_PHY_ID_RTL8211C:
  800. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  801. break;
  802. case TG3_PHY_ID_RTL8201E:
  803. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  804. break;
  805. default:
  806. return;
  807. }
  808. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  809. tw32(MAC_PHYCFG2, val);
  810. val = tr32(MAC_PHYCFG1);
  811. val &= ~(MAC_PHYCFG1_RGMII_INT |
  812. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  813. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  814. tw32(MAC_PHYCFG1, val);
  815. return;
  816. }
  817. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  818. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  819. MAC_PHYCFG2_FMODE_MASK_MASK |
  820. MAC_PHYCFG2_GMODE_MASK_MASK |
  821. MAC_PHYCFG2_ACT_MASK_MASK |
  822. MAC_PHYCFG2_QUAL_MASK_MASK |
  823. MAC_PHYCFG2_INBAND_ENABLE;
  824. tw32(MAC_PHYCFG2, val);
  825. val = tr32(MAC_PHYCFG1);
  826. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  827. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  828. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  829. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  830. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  831. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  832. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  833. }
  834. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  835. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  836. tw32(MAC_PHYCFG1, val);
  837. val = tr32(MAC_EXT_RGMII_MODE);
  838. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  839. MAC_RGMII_MODE_RX_QUALITY |
  840. MAC_RGMII_MODE_RX_ACTIVITY |
  841. MAC_RGMII_MODE_RX_ENG_DET |
  842. MAC_RGMII_MODE_TX_ENABLE |
  843. MAC_RGMII_MODE_TX_LOWPWR |
  844. MAC_RGMII_MODE_TX_RESET);
  845. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  846. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  847. val |= MAC_RGMII_MODE_RX_INT_B |
  848. MAC_RGMII_MODE_RX_QUALITY |
  849. MAC_RGMII_MODE_RX_ACTIVITY |
  850. MAC_RGMII_MODE_RX_ENG_DET;
  851. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  852. val |= MAC_RGMII_MODE_TX_ENABLE |
  853. MAC_RGMII_MODE_TX_LOWPWR |
  854. MAC_RGMII_MODE_TX_RESET;
  855. }
  856. tw32(MAC_EXT_RGMII_MODE, val);
  857. }
  858. static void tg3_mdio_start(struct tg3 *tp)
  859. {
  860. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  861. tw32_f(MAC_MI_MODE, tp->mi_mode);
  862. udelay(80);
  863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  864. u32 funcnum, is_serdes;
  865. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  866. if (funcnum)
  867. tp->phy_addr = 2;
  868. else
  869. tp->phy_addr = 1;
  870. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  871. if (is_serdes)
  872. tp->phy_addr += 7;
  873. } else
  874. tp->phy_addr = PHY_ADDR;
  875. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  876. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  877. tg3_mdio_config_5785(tp);
  878. }
  879. static int tg3_mdio_init(struct tg3 *tp)
  880. {
  881. int i;
  882. u32 reg;
  883. struct phy_device *phydev;
  884. tg3_mdio_start(tp);
  885. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  886. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  887. return 0;
  888. tp->mdio_bus = mdiobus_alloc();
  889. if (tp->mdio_bus == NULL)
  890. return -ENOMEM;
  891. tp->mdio_bus->name = "tg3 mdio bus";
  892. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  893. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  894. tp->mdio_bus->priv = tp;
  895. tp->mdio_bus->parent = &tp->pdev->dev;
  896. tp->mdio_bus->read = &tg3_mdio_read;
  897. tp->mdio_bus->write = &tg3_mdio_write;
  898. tp->mdio_bus->reset = &tg3_mdio_reset;
  899. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  900. tp->mdio_bus->irq = &tp->mdio_irq[0];
  901. for (i = 0; i < PHY_MAX_ADDR; i++)
  902. tp->mdio_bus->irq[i] = PHY_POLL;
  903. /* The bus registration will look for all the PHYs on the mdio bus.
  904. * Unfortunately, it does not ensure the PHY is powered up before
  905. * accessing the PHY ID registers. A chip reset is the
  906. * quickest way to bring the device back to an operational state..
  907. */
  908. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  909. tg3_bmcr_reset(tp);
  910. i = mdiobus_register(tp->mdio_bus);
  911. if (i) {
  912. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  913. tp->dev->name, i);
  914. mdiobus_free(tp->mdio_bus);
  915. return i;
  916. }
  917. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  918. if (!phydev || !phydev->drv) {
  919. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  920. mdiobus_unregister(tp->mdio_bus);
  921. mdiobus_free(tp->mdio_bus);
  922. return -ENODEV;
  923. }
  924. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  925. case TG3_PHY_ID_BCM57780:
  926. phydev->interface = PHY_INTERFACE_MODE_GMII;
  927. break;
  928. case TG3_PHY_ID_BCM50610:
  929. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  930. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  931. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  932. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  933. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  934. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  935. /* fallthru */
  936. case TG3_PHY_ID_RTL8211C:
  937. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  938. break;
  939. case TG3_PHY_ID_RTL8201E:
  940. case TG3_PHY_ID_BCMAC131:
  941. phydev->interface = PHY_INTERFACE_MODE_MII;
  942. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  943. break;
  944. }
  945. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  946. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  947. tg3_mdio_config_5785(tp);
  948. return 0;
  949. }
  950. static void tg3_mdio_fini(struct tg3 *tp)
  951. {
  952. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  953. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  954. mdiobus_unregister(tp->mdio_bus);
  955. mdiobus_free(tp->mdio_bus);
  956. }
  957. }
  958. /* tp->lock is held. */
  959. static inline void tg3_generate_fw_event(struct tg3 *tp)
  960. {
  961. u32 val;
  962. val = tr32(GRC_RX_CPU_EVENT);
  963. val |= GRC_RX_CPU_DRIVER_EVENT;
  964. tw32_f(GRC_RX_CPU_EVENT, val);
  965. tp->last_event_jiffies = jiffies;
  966. }
  967. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  968. /* tp->lock is held. */
  969. static void tg3_wait_for_event_ack(struct tg3 *tp)
  970. {
  971. int i;
  972. unsigned int delay_cnt;
  973. long time_remain;
  974. /* If enough time has passed, no wait is necessary. */
  975. time_remain = (long)(tp->last_event_jiffies + 1 +
  976. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  977. (long)jiffies;
  978. if (time_remain < 0)
  979. return;
  980. /* Check if we can shorten the wait time. */
  981. delay_cnt = jiffies_to_usecs(time_remain);
  982. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  983. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  984. delay_cnt = (delay_cnt >> 3) + 1;
  985. for (i = 0; i < delay_cnt; i++) {
  986. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  987. break;
  988. udelay(8);
  989. }
  990. }
  991. /* tp->lock is held. */
  992. static void tg3_ump_link_report(struct tg3 *tp)
  993. {
  994. u32 reg;
  995. u32 val;
  996. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  997. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  998. return;
  999. tg3_wait_for_event_ack(tp);
  1000. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1001. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1002. val = 0;
  1003. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1004. val = reg << 16;
  1005. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1006. val |= (reg & 0xffff);
  1007. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1008. val = 0;
  1009. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1010. val = reg << 16;
  1011. if (!tg3_readphy(tp, MII_LPA, &reg))
  1012. val |= (reg & 0xffff);
  1013. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1014. val = 0;
  1015. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1016. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1017. val = reg << 16;
  1018. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1019. val |= (reg & 0xffff);
  1020. }
  1021. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1022. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1023. val = reg << 16;
  1024. else
  1025. val = 0;
  1026. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1027. tg3_generate_fw_event(tp);
  1028. }
  1029. static void tg3_link_report(struct tg3 *tp)
  1030. {
  1031. if (!netif_carrier_ok(tp->dev)) {
  1032. if (netif_msg_link(tp))
  1033. printk(KERN_INFO PFX "%s: Link is down.\n",
  1034. tp->dev->name);
  1035. tg3_ump_link_report(tp);
  1036. } else if (netif_msg_link(tp)) {
  1037. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1038. tp->dev->name,
  1039. (tp->link_config.active_speed == SPEED_1000 ?
  1040. 1000 :
  1041. (tp->link_config.active_speed == SPEED_100 ?
  1042. 100 : 10)),
  1043. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1044. "full" : "half"));
  1045. printk(KERN_INFO PFX
  1046. "%s: Flow control is %s for TX and %s for RX.\n",
  1047. tp->dev->name,
  1048. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1049. "on" : "off",
  1050. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1051. "on" : "off");
  1052. tg3_ump_link_report(tp);
  1053. }
  1054. }
  1055. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1056. {
  1057. u16 miireg;
  1058. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1059. miireg = ADVERTISE_PAUSE_CAP;
  1060. else if (flow_ctrl & FLOW_CTRL_TX)
  1061. miireg = ADVERTISE_PAUSE_ASYM;
  1062. else if (flow_ctrl & FLOW_CTRL_RX)
  1063. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1064. else
  1065. miireg = 0;
  1066. return miireg;
  1067. }
  1068. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1069. {
  1070. u16 miireg;
  1071. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1072. miireg = ADVERTISE_1000XPAUSE;
  1073. else if (flow_ctrl & FLOW_CTRL_TX)
  1074. miireg = ADVERTISE_1000XPSE_ASYM;
  1075. else if (flow_ctrl & FLOW_CTRL_RX)
  1076. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1077. else
  1078. miireg = 0;
  1079. return miireg;
  1080. }
  1081. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1082. {
  1083. u8 cap = 0;
  1084. if (lcladv & ADVERTISE_1000XPAUSE) {
  1085. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1086. if (rmtadv & LPA_1000XPAUSE)
  1087. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1088. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1089. cap = FLOW_CTRL_RX;
  1090. } else {
  1091. if (rmtadv & LPA_1000XPAUSE)
  1092. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1093. }
  1094. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1095. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1096. cap = FLOW_CTRL_TX;
  1097. }
  1098. return cap;
  1099. }
  1100. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1101. {
  1102. u8 autoneg;
  1103. u8 flowctrl = 0;
  1104. u32 old_rx_mode = tp->rx_mode;
  1105. u32 old_tx_mode = tp->tx_mode;
  1106. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1107. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1108. else
  1109. autoneg = tp->link_config.autoneg;
  1110. if (autoneg == AUTONEG_ENABLE &&
  1111. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1112. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1113. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1114. else
  1115. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1116. } else
  1117. flowctrl = tp->link_config.flowctrl;
  1118. tp->link_config.active_flowctrl = flowctrl;
  1119. if (flowctrl & FLOW_CTRL_RX)
  1120. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1121. else
  1122. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1123. if (old_rx_mode != tp->rx_mode)
  1124. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1125. if (flowctrl & FLOW_CTRL_TX)
  1126. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1127. else
  1128. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1129. if (old_tx_mode != tp->tx_mode)
  1130. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1131. }
  1132. static void tg3_adjust_link(struct net_device *dev)
  1133. {
  1134. u8 oldflowctrl, linkmesg = 0;
  1135. u32 mac_mode, lcl_adv, rmt_adv;
  1136. struct tg3 *tp = netdev_priv(dev);
  1137. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1138. spin_lock_bh(&tp->lock);
  1139. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1140. MAC_MODE_HALF_DUPLEX);
  1141. oldflowctrl = tp->link_config.active_flowctrl;
  1142. if (phydev->link) {
  1143. lcl_adv = 0;
  1144. rmt_adv = 0;
  1145. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1146. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1147. else
  1148. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1149. if (phydev->duplex == DUPLEX_HALF)
  1150. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1151. else {
  1152. lcl_adv = tg3_advert_flowctrl_1000T(
  1153. tp->link_config.flowctrl);
  1154. if (phydev->pause)
  1155. rmt_adv = LPA_PAUSE_CAP;
  1156. if (phydev->asym_pause)
  1157. rmt_adv |= LPA_PAUSE_ASYM;
  1158. }
  1159. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1160. } else
  1161. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1162. if (mac_mode != tp->mac_mode) {
  1163. tp->mac_mode = mac_mode;
  1164. tw32_f(MAC_MODE, tp->mac_mode);
  1165. udelay(40);
  1166. }
  1167. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1168. if (phydev->speed == SPEED_10)
  1169. tw32(MAC_MI_STAT,
  1170. MAC_MI_STAT_10MBPS_MODE |
  1171. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1172. else
  1173. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1174. }
  1175. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1176. tw32(MAC_TX_LENGTHS,
  1177. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1178. (6 << TX_LENGTHS_IPG_SHIFT) |
  1179. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1180. else
  1181. tw32(MAC_TX_LENGTHS,
  1182. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1183. (6 << TX_LENGTHS_IPG_SHIFT) |
  1184. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1185. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1186. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1187. phydev->speed != tp->link_config.active_speed ||
  1188. phydev->duplex != tp->link_config.active_duplex ||
  1189. oldflowctrl != tp->link_config.active_flowctrl)
  1190. linkmesg = 1;
  1191. tp->link_config.active_speed = phydev->speed;
  1192. tp->link_config.active_duplex = phydev->duplex;
  1193. spin_unlock_bh(&tp->lock);
  1194. if (linkmesg)
  1195. tg3_link_report(tp);
  1196. }
  1197. static int tg3_phy_init(struct tg3 *tp)
  1198. {
  1199. struct phy_device *phydev;
  1200. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1201. return 0;
  1202. /* Bring the PHY back to a known state. */
  1203. tg3_bmcr_reset(tp);
  1204. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1205. /* Attach the MAC to the PHY. */
  1206. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1207. phydev->dev_flags, phydev->interface);
  1208. if (IS_ERR(phydev)) {
  1209. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1210. return PTR_ERR(phydev);
  1211. }
  1212. /* Mask with MAC supported features. */
  1213. switch (phydev->interface) {
  1214. case PHY_INTERFACE_MODE_GMII:
  1215. case PHY_INTERFACE_MODE_RGMII:
  1216. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1217. phydev->supported &= (PHY_GBIT_FEATURES |
  1218. SUPPORTED_Pause |
  1219. SUPPORTED_Asym_Pause);
  1220. break;
  1221. }
  1222. /* fallthru */
  1223. case PHY_INTERFACE_MODE_MII:
  1224. phydev->supported &= (PHY_BASIC_FEATURES |
  1225. SUPPORTED_Pause |
  1226. SUPPORTED_Asym_Pause);
  1227. break;
  1228. default:
  1229. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1230. return -EINVAL;
  1231. }
  1232. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1233. phydev->advertising = phydev->supported;
  1234. return 0;
  1235. }
  1236. static void tg3_phy_start(struct tg3 *tp)
  1237. {
  1238. struct phy_device *phydev;
  1239. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1240. return;
  1241. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1242. if (tp->link_config.phy_is_low_power) {
  1243. tp->link_config.phy_is_low_power = 0;
  1244. phydev->speed = tp->link_config.orig_speed;
  1245. phydev->duplex = tp->link_config.orig_duplex;
  1246. phydev->autoneg = tp->link_config.orig_autoneg;
  1247. phydev->advertising = tp->link_config.orig_advertising;
  1248. }
  1249. phy_start(phydev);
  1250. phy_start_aneg(phydev);
  1251. }
  1252. static void tg3_phy_stop(struct tg3 *tp)
  1253. {
  1254. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1255. return;
  1256. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1257. }
  1258. static void tg3_phy_fini(struct tg3 *tp)
  1259. {
  1260. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1261. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1262. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1263. }
  1264. }
  1265. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1266. {
  1267. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1268. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1269. }
  1270. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1271. {
  1272. u32 phytest;
  1273. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1274. u32 phy;
  1275. tg3_writephy(tp, MII_TG3_FET_TEST,
  1276. phytest | MII_TG3_FET_SHADOW_EN);
  1277. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1278. if (enable)
  1279. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1280. else
  1281. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1282. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1283. }
  1284. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1285. }
  1286. }
  1287. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1288. {
  1289. u32 reg;
  1290. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1291. return;
  1292. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1293. tg3_phy_fet_toggle_apd(tp, enable);
  1294. return;
  1295. }
  1296. reg = MII_TG3_MISC_SHDW_WREN |
  1297. MII_TG3_MISC_SHDW_SCR5_SEL |
  1298. MII_TG3_MISC_SHDW_SCR5_LPED |
  1299. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1300. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1301. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1302. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1303. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1304. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1305. reg = MII_TG3_MISC_SHDW_WREN |
  1306. MII_TG3_MISC_SHDW_APD_SEL |
  1307. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1308. if (enable)
  1309. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1310. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1311. }
  1312. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1313. {
  1314. u32 phy;
  1315. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1316. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1317. return;
  1318. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1319. u32 ephy;
  1320. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1321. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1322. tg3_writephy(tp, MII_TG3_FET_TEST,
  1323. ephy | MII_TG3_FET_SHADOW_EN);
  1324. if (!tg3_readphy(tp, reg, &phy)) {
  1325. if (enable)
  1326. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1327. else
  1328. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1329. tg3_writephy(tp, reg, phy);
  1330. }
  1331. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1332. }
  1333. } else {
  1334. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1335. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1336. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1337. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1338. if (enable)
  1339. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1340. else
  1341. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1342. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1343. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1344. }
  1345. }
  1346. }
  1347. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1348. {
  1349. u32 val;
  1350. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1351. return;
  1352. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1353. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1354. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1355. (val | (1 << 15) | (1 << 4)));
  1356. }
  1357. static void tg3_phy_apply_otp(struct tg3 *tp)
  1358. {
  1359. u32 otp, phy;
  1360. if (!tp->phy_otp)
  1361. return;
  1362. otp = tp->phy_otp;
  1363. /* Enable SM_DSP clock and tx 6dB coding. */
  1364. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1365. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1366. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1367. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1368. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1369. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1370. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1371. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1372. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1373. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1374. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1375. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1376. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1377. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1378. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1379. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1380. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1381. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1382. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1383. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1384. /* Turn off SM_DSP clock. */
  1385. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1386. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1387. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1388. }
  1389. static int tg3_wait_macro_done(struct tg3 *tp)
  1390. {
  1391. int limit = 100;
  1392. while (limit--) {
  1393. u32 tmp32;
  1394. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1395. if ((tmp32 & 0x1000) == 0)
  1396. break;
  1397. }
  1398. }
  1399. if (limit < 0)
  1400. return -EBUSY;
  1401. return 0;
  1402. }
  1403. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1404. {
  1405. static const u32 test_pat[4][6] = {
  1406. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1407. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1408. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1409. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1410. };
  1411. int chan;
  1412. for (chan = 0; chan < 4; chan++) {
  1413. int i;
  1414. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1415. (chan * 0x2000) | 0x0200);
  1416. tg3_writephy(tp, 0x16, 0x0002);
  1417. for (i = 0; i < 6; i++)
  1418. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1419. test_pat[chan][i]);
  1420. tg3_writephy(tp, 0x16, 0x0202);
  1421. if (tg3_wait_macro_done(tp)) {
  1422. *resetp = 1;
  1423. return -EBUSY;
  1424. }
  1425. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1426. (chan * 0x2000) | 0x0200);
  1427. tg3_writephy(tp, 0x16, 0x0082);
  1428. if (tg3_wait_macro_done(tp)) {
  1429. *resetp = 1;
  1430. return -EBUSY;
  1431. }
  1432. tg3_writephy(tp, 0x16, 0x0802);
  1433. if (tg3_wait_macro_done(tp)) {
  1434. *resetp = 1;
  1435. return -EBUSY;
  1436. }
  1437. for (i = 0; i < 6; i += 2) {
  1438. u32 low, high;
  1439. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1440. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1441. tg3_wait_macro_done(tp)) {
  1442. *resetp = 1;
  1443. return -EBUSY;
  1444. }
  1445. low &= 0x7fff;
  1446. high &= 0x000f;
  1447. if (low != test_pat[chan][i] ||
  1448. high != test_pat[chan][i+1]) {
  1449. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1450. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1451. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1452. return -EBUSY;
  1453. }
  1454. }
  1455. }
  1456. return 0;
  1457. }
  1458. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1459. {
  1460. int chan;
  1461. for (chan = 0; chan < 4; chan++) {
  1462. int i;
  1463. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1464. (chan * 0x2000) | 0x0200);
  1465. tg3_writephy(tp, 0x16, 0x0002);
  1466. for (i = 0; i < 6; i++)
  1467. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1468. tg3_writephy(tp, 0x16, 0x0202);
  1469. if (tg3_wait_macro_done(tp))
  1470. return -EBUSY;
  1471. }
  1472. return 0;
  1473. }
  1474. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1475. {
  1476. u32 reg32, phy9_orig;
  1477. int retries, do_phy_reset, err;
  1478. retries = 10;
  1479. do_phy_reset = 1;
  1480. do {
  1481. if (do_phy_reset) {
  1482. err = tg3_bmcr_reset(tp);
  1483. if (err)
  1484. return err;
  1485. do_phy_reset = 0;
  1486. }
  1487. /* Disable transmitter and interrupt. */
  1488. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1489. continue;
  1490. reg32 |= 0x3000;
  1491. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1492. /* Set full-duplex, 1000 mbps. */
  1493. tg3_writephy(tp, MII_BMCR,
  1494. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1495. /* Set to master mode. */
  1496. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1497. continue;
  1498. tg3_writephy(tp, MII_TG3_CTRL,
  1499. (MII_TG3_CTRL_AS_MASTER |
  1500. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1501. /* Enable SM_DSP_CLOCK and 6dB. */
  1502. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1503. /* Block the PHY control access. */
  1504. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1505. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1506. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1507. if (!err)
  1508. break;
  1509. } while (--retries);
  1510. err = tg3_phy_reset_chanpat(tp);
  1511. if (err)
  1512. return err;
  1513. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1514. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1515. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1516. tg3_writephy(tp, 0x16, 0x0000);
  1517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1518. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1519. /* Set Extended packet length bit for jumbo frames */
  1520. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1521. }
  1522. else {
  1523. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1524. }
  1525. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1526. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1527. reg32 &= ~0x3000;
  1528. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1529. } else if (!err)
  1530. err = -EBUSY;
  1531. return err;
  1532. }
  1533. /* This will reset the tigon3 PHY if there is no valid
  1534. * link unless the FORCE argument is non-zero.
  1535. */
  1536. static int tg3_phy_reset(struct tg3 *tp)
  1537. {
  1538. u32 cpmuctrl;
  1539. u32 phy_status;
  1540. int err;
  1541. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1542. u32 val;
  1543. val = tr32(GRC_MISC_CFG);
  1544. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1545. udelay(40);
  1546. }
  1547. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1548. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1549. if (err != 0)
  1550. return -EBUSY;
  1551. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1552. netif_carrier_off(tp->dev);
  1553. tg3_link_report(tp);
  1554. }
  1555. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1556. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1557. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1558. err = tg3_phy_reset_5703_4_5(tp);
  1559. if (err)
  1560. return err;
  1561. goto out;
  1562. }
  1563. cpmuctrl = 0;
  1564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1565. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1566. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1567. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1568. tw32(TG3_CPMU_CTRL,
  1569. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1570. }
  1571. err = tg3_bmcr_reset(tp);
  1572. if (err)
  1573. return err;
  1574. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1575. u32 phy;
  1576. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1577. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1578. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1579. }
  1580. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1581. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1582. u32 val;
  1583. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1584. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1585. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1586. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1587. udelay(40);
  1588. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1589. }
  1590. }
  1591. tg3_phy_apply_otp(tp);
  1592. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1593. tg3_phy_toggle_apd(tp, true);
  1594. else
  1595. tg3_phy_toggle_apd(tp, false);
  1596. out:
  1597. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1598. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1599. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1600. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1601. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1602. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1603. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1604. }
  1605. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1606. tg3_writephy(tp, 0x1c, 0x8d68);
  1607. tg3_writephy(tp, 0x1c, 0x8d68);
  1608. }
  1609. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1610. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1611. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1612. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1613. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1614. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1615. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1616. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1617. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1618. }
  1619. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1620. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1621. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1622. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1623. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1624. tg3_writephy(tp, MII_TG3_TEST1,
  1625. MII_TG3_TEST1_TRIM_EN | 0x4);
  1626. } else
  1627. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1628. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1629. }
  1630. /* Set Extended packet length bit (bit 14) on all chips that */
  1631. /* support jumbo frames */
  1632. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1633. /* Cannot do read-modify-write on 5401 */
  1634. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1635. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1636. u32 phy_reg;
  1637. /* Set bit 14 with read-modify-write to preserve other bits */
  1638. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1639. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1640. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1641. }
  1642. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1643. * jumbo frames transmission.
  1644. */
  1645. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1646. u32 phy_reg;
  1647. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1648. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1649. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1650. }
  1651. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1652. /* adjust output voltage */
  1653. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1654. }
  1655. tg3_phy_toggle_automdix(tp, 1);
  1656. tg3_phy_set_wirespeed(tp);
  1657. return 0;
  1658. }
  1659. static void tg3_frob_aux_power(struct tg3 *tp)
  1660. {
  1661. struct tg3 *tp_peer = tp;
  1662. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1663. return;
  1664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1665. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1666. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1667. struct net_device *dev_peer;
  1668. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1669. /* remove_one() may have been run on the peer. */
  1670. if (!dev_peer)
  1671. tp_peer = tp;
  1672. else
  1673. tp_peer = netdev_priv(dev_peer);
  1674. }
  1675. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1676. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1677. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1678. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1679. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1680. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1681. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1682. (GRC_LCLCTRL_GPIO_OE0 |
  1683. GRC_LCLCTRL_GPIO_OE1 |
  1684. GRC_LCLCTRL_GPIO_OE2 |
  1685. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1686. GRC_LCLCTRL_GPIO_OUTPUT1),
  1687. 100);
  1688. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1689. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1690. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1691. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1692. GRC_LCLCTRL_GPIO_OE1 |
  1693. GRC_LCLCTRL_GPIO_OE2 |
  1694. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1695. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1696. tp->grc_local_ctrl;
  1697. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1698. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1699. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1700. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1701. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1702. } else {
  1703. u32 no_gpio2;
  1704. u32 grc_local_ctrl = 0;
  1705. if (tp_peer != tp &&
  1706. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1707. return;
  1708. /* Workaround to prevent overdrawing Amps. */
  1709. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1710. ASIC_REV_5714) {
  1711. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1712. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1713. grc_local_ctrl, 100);
  1714. }
  1715. /* On 5753 and variants, GPIO2 cannot be used. */
  1716. no_gpio2 = tp->nic_sram_data_cfg &
  1717. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1718. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1719. GRC_LCLCTRL_GPIO_OE1 |
  1720. GRC_LCLCTRL_GPIO_OE2 |
  1721. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1722. GRC_LCLCTRL_GPIO_OUTPUT2;
  1723. if (no_gpio2) {
  1724. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1725. GRC_LCLCTRL_GPIO_OUTPUT2);
  1726. }
  1727. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1728. grc_local_ctrl, 100);
  1729. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1730. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1731. grc_local_ctrl, 100);
  1732. if (!no_gpio2) {
  1733. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1734. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1735. grc_local_ctrl, 100);
  1736. }
  1737. }
  1738. } else {
  1739. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1740. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1741. if (tp_peer != tp &&
  1742. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1743. return;
  1744. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1745. (GRC_LCLCTRL_GPIO_OE1 |
  1746. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1747. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1748. GRC_LCLCTRL_GPIO_OE1, 100);
  1749. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1750. (GRC_LCLCTRL_GPIO_OE1 |
  1751. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1752. }
  1753. }
  1754. }
  1755. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1756. {
  1757. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1758. return 1;
  1759. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1760. if (speed != SPEED_10)
  1761. return 1;
  1762. } else if (speed == SPEED_10)
  1763. return 1;
  1764. return 0;
  1765. }
  1766. static int tg3_setup_phy(struct tg3 *, int);
  1767. #define RESET_KIND_SHUTDOWN 0
  1768. #define RESET_KIND_INIT 1
  1769. #define RESET_KIND_SUSPEND 2
  1770. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1771. static int tg3_halt_cpu(struct tg3 *, u32);
  1772. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1773. {
  1774. u32 val;
  1775. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1777. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1778. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1779. sg_dig_ctrl |=
  1780. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1781. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1782. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1783. }
  1784. return;
  1785. }
  1786. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1787. tg3_bmcr_reset(tp);
  1788. val = tr32(GRC_MISC_CFG);
  1789. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1790. udelay(40);
  1791. return;
  1792. } else if (do_low_power) {
  1793. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1794. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1795. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1796. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1797. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1798. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1799. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1800. }
  1801. /* The PHY should not be powered down on some chips because
  1802. * of bugs.
  1803. */
  1804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1805. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1806. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1807. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1808. return;
  1809. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1810. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1811. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1812. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1813. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1814. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1815. }
  1816. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1817. }
  1818. /* tp->lock is held. */
  1819. static int tg3_nvram_lock(struct tg3 *tp)
  1820. {
  1821. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1822. int i;
  1823. if (tp->nvram_lock_cnt == 0) {
  1824. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1825. for (i = 0; i < 8000; i++) {
  1826. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1827. break;
  1828. udelay(20);
  1829. }
  1830. if (i == 8000) {
  1831. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1832. return -ENODEV;
  1833. }
  1834. }
  1835. tp->nvram_lock_cnt++;
  1836. }
  1837. return 0;
  1838. }
  1839. /* tp->lock is held. */
  1840. static void tg3_nvram_unlock(struct tg3 *tp)
  1841. {
  1842. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1843. if (tp->nvram_lock_cnt > 0)
  1844. tp->nvram_lock_cnt--;
  1845. if (tp->nvram_lock_cnt == 0)
  1846. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1847. }
  1848. }
  1849. /* tp->lock is held. */
  1850. static void tg3_enable_nvram_access(struct tg3 *tp)
  1851. {
  1852. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1853. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1854. u32 nvaccess = tr32(NVRAM_ACCESS);
  1855. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1856. }
  1857. }
  1858. /* tp->lock is held. */
  1859. static void tg3_disable_nvram_access(struct tg3 *tp)
  1860. {
  1861. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1862. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1863. u32 nvaccess = tr32(NVRAM_ACCESS);
  1864. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1865. }
  1866. }
  1867. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1868. u32 offset, u32 *val)
  1869. {
  1870. u32 tmp;
  1871. int i;
  1872. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1873. return -EINVAL;
  1874. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1875. EEPROM_ADDR_DEVID_MASK |
  1876. EEPROM_ADDR_READ);
  1877. tw32(GRC_EEPROM_ADDR,
  1878. tmp |
  1879. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1880. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1881. EEPROM_ADDR_ADDR_MASK) |
  1882. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1883. for (i = 0; i < 1000; i++) {
  1884. tmp = tr32(GRC_EEPROM_ADDR);
  1885. if (tmp & EEPROM_ADDR_COMPLETE)
  1886. break;
  1887. msleep(1);
  1888. }
  1889. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1890. return -EBUSY;
  1891. tmp = tr32(GRC_EEPROM_DATA);
  1892. /*
  1893. * The data will always be opposite the native endian
  1894. * format. Perform a blind byteswap to compensate.
  1895. */
  1896. *val = swab32(tmp);
  1897. return 0;
  1898. }
  1899. #define NVRAM_CMD_TIMEOUT 10000
  1900. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1901. {
  1902. int i;
  1903. tw32(NVRAM_CMD, nvram_cmd);
  1904. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1905. udelay(10);
  1906. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1907. udelay(10);
  1908. break;
  1909. }
  1910. }
  1911. if (i == NVRAM_CMD_TIMEOUT)
  1912. return -EBUSY;
  1913. return 0;
  1914. }
  1915. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1916. {
  1917. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1918. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1919. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1920. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1921. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1922. addr = ((addr / tp->nvram_pagesize) <<
  1923. ATMEL_AT45DB0X1B_PAGE_POS) +
  1924. (addr % tp->nvram_pagesize);
  1925. return addr;
  1926. }
  1927. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1928. {
  1929. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1930. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1931. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1932. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1933. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1934. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1935. tp->nvram_pagesize) +
  1936. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1937. return addr;
  1938. }
  1939. /* NOTE: Data read in from NVRAM is byteswapped according to
  1940. * the byteswapping settings for all other register accesses.
  1941. * tg3 devices are BE devices, so on a BE machine, the data
  1942. * returned will be exactly as it is seen in NVRAM. On a LE
  1943. * machine, the 32-bit value will be byteswapped.
  1944. */
  1945. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1946. {
  1947. int ret;
  1948. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1949. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1950. offset = tg3_nvram_phys_addr(tp, offset);
  1951. if (offset > NVRAM_ADDR_MSK)
  1952. return -EINVAL;
  1953. ret = tg3_nvram_lock(tp);
  1954. if (ret)
  1955. return ret;
  1956. tg3_enable_nvram_access(tp);
  1957. tw32(NVRAM_ADDR, offset);
  1958. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1959. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1960. if (ret == 0)
  1961. *val = tr32(NVRAM_RDDATA);
  1962. tg3_disable_nvram_access(tp);
  1963. tg3_nvram_unlock(tp);
  1964. return ret;
  1965. }
  1966. /* Ensures NVRAM data is in bytestream format. */
  1967. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1968. {
  1969. u32 v;
  1970. int res = tg3_nvram_read(tp, offset, &v);
  1971. if (!res)
  1972. *val = cpu_to_be32(v);
  1973. return res;
  1974. }
  1975. /* tp->lock is held. */
  1976. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1977. {
  1978. u32 addr_high, addr_low;
  1979. int i;
  1980. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1981. tp->dev->dev_addr[1]);
  1982. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1983. (tp->dev->dev_addr[3] << 16) |
  1984. (tp->dev->dev_addr[4] << 8) |
  1985. (tp->dev->dev_addr[5] << 0));
  1986. for (i = 0; i < 4; i++) {
  1987. if (i == 1 && skip_mac_1)
  1988. continue;
  1989. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1990. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1991. }
  1992. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1993. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1994. for (i = 0; i < 12; i++) {
  1995. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1996. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1997. }
  1998. }
  1999. addr_high = (tp->dev->dev_addr[0] +
  2000. tp->dev->dev_addr[1] +
  2001. tp->dev->dev_addr[2] +
  2002. tp->dev->dev_addr[3] +
  2003. tp->dev->dev_addr[4] +
  2004. tp->dev->dev_addr[5]) &
  2005. TX_BACKOFF_SEED_MASK;
  2006. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2007. }
  2008. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2009. {
  2010. u32 misc_host_ctrl;
  2011. bool device_should_wake, do_low_power;
  2012. /* Make sure register accesses (indirect or otherwise)
  2013. * will function correctly.
  2014. */
  2015. pci_write_config_dword(tp->pdev,
  2016. TG3PCI_MISC_HOST_CTRL,
  2017. tp->misc_host_ctrl);
  2018. switch (state) {
  2019. case PCI_D0:
  2020. pci_enable_wake(tp->pdev, state, false);
  2021. pci_set_power_state(tp->pdev, PCI_D0);
  2022. /* Switch out of Vaux if it is a NIC */
  2023. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2024. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2025. return 0;
  2026. case PCI_D1:
  2027. case PCI_D2:
  2028. case PCI_D3hot:
  2029. break;
  2030. default:
  2031. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2032. tp->dev->name, state);
  2033. return -EINVAL;
  2034. }
  2035. /* Restore the CLKREQ setting. */
  2036. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2037. u16 lnkctl;
  2038. pci_read_config_word(tp->pdev,
  2039. tp->pcie_cap + PCI_EXP_LNKCTL,
  2040. &lnkctl);
  2041. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2042. pci_write_config_word(tp->pdev,
  2043. tp->pcie_cap + PCI_EXP_LNKCTL,
  2044. lnkctl);
  2045. }
  2046. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2047. tw32(TG3PCI_MISC_HOST_CTRL,
  2048. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2049. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2050. device_may_wakeup(&tp->pdev->dev) &&
  2051. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2052. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2053. do_low_power = false;
  2054. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2055. !tp->link_config.phy_is_low_power) {
  2056. struct phy_device *phydev;
  2057. u32 phyid, advertising;
  2058. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  2059. tp->link_config.phy_is_low_power = 1;
  2060. tp->link_config.orig_speed = phydev->speed;
  2061. tp->link_config.orig_duplex = phydev->duplex;
  2062. tp->link_config.orig_autoneg = phydev->autoneg;
  2063. tp->link_config.orig_advertising = phydev->advertising;
  2064. advertising = ADVERTISED_TP |
  2065. ADVERTISED_Pause |
  2066. ADVERTISED_Autoneg |
  2067. ADVERTISED_10baseT_Half;
  2068. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2069. device_should_wake) {
  2070. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2071. advertising |=
  2072. ADVERTISED_100baseT_Half |
  2073. ADVERTISED_100baseT_Full |
  2074. ADVERTISED_10baseT_Full;
  2075. else
  2076. advertising |= ADVERTISED_10baseT_Full;
  2077. }
  2078. phydev->advertising = advertising;
  2079. phy_start_aneg(phydev);
  2080. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2081. if (phyid != TG3_PHY_ID_BCMAC131) {
  2082. phyid &= TG3_PHY_OUI_MASK;
  2083. if (phyid == TG3_PHY_OUI_1 ||
  2084. phyid == TG3_PHY_OUI_2 ||
  2085. phyid == TG3_PHY_OUI_3)
  2086. do_low_power = true;
  2087. }
  2088. }
  2089. } else {
  2090. do_low_power = true;
  2091. if (tp->link_config.phy_is_low_power == 0) {
  2092. tp->link_config.phy_is_low_power = 1;
  2093. tp->link_config.orig_speed = tp->link_config.speed;
  2094. tp->link_config.orig_duplex = tp->link_config.duplex;
  2095. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2096. }
  2097. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2098. tp->link_config.speed = SPEED_10;
  2099. tp->link_config.duplex = DUPLEX_HALF;
  2100. tp->link_config.autoneg = AUTONEG_ENABLE;
  2101. tg3_setup_phy(tp, 0);
  2102. }
  2103. }
  2104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2105. u32 val;
  2106. val = tr32(GRC_VCPU_EXT_CTRL);
  2107. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2108. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2109. int i;
  2110. u32 val;
  2111. for (i = 0; i < 200; i++) {
  2112. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2113. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2114. break;
  2115. msleep(1);
  2116. }
  2117. }
  2118. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2119. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2120. WOL_DRV_STATE_SHUTDOWN |
  2121. WOL_DRV_WOL |
  2122. WOL_SET_MAGIC_PKT);
  2123. if (device_should_wake) {
  2124. u32 mac_mode;
  2125. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2126. if (do_low_power) {
  2127. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2128. udelay(40);
  2129. }
  2130. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2131. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2132. else
  2133. mac_mode = MAC_MODE_PORT_MODE_MII;
  2134. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2135. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2136. ASIC_REV_5700) {
  2137. u32 speed = (tp->tg3_flags &
  2138. TG3_FLAG_WOL_SPEED_100MB) ?
  2139. SPEED_100 : SPEED_10;
  2140. if (tg3_5700_link_polarity(tp, speed))
  2141. mac_mode |= MAC_MODE_LINK_POLARITY;
  2142. else
  2143. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2144. }
  2145. } else {
  2146. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2147. }
  2148. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2149. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2150. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2151. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2152. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2153. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2154. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2155. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2156. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2157. mac_mode |= tp->mac_mode &
  2158. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2159. if (mac_mode & MAC_MODE_APE_TX_EN)
  2160. mac_mode |= MAC_MODE_TDE_ENABLE;
  2161. }
  2162. tw32_f(MAC_MODE, mac_mode);
  2163. udelay(100);
  2164. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2165. udelay(10);
  2166. }
  2167. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2168. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2169. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2170. u32 base_val;
  2171. base_val = tp->pci_clock_ctrl;
  2172. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2173. CLOCK_CTRL_TXCLK_DISABLE);
  2174. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2175. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2176. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2177. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2178. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2179. /* do nothing */
  2180. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2181. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2182. u32 newbits1, newbits2;
  2183. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2184. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2185. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2186. CLOCK_CTRL_TXCLK_DISABLE |
  2187. CLOCK_CTRL_ALTCLK);
  2188. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2189. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2190. newbits1 = CLOCK_CTRL_625_CORE;
  2191. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2192. } else {
  2193. newbits1 = CLOCK_CTRL_ALTCLK;
  2194. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2195. }
  2196. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2197. 40);
  2198. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2199. 40);
  2200. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2201. u32 newbits3;
  2202. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2203. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2204. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2205. CLOCK_CTRL_TXCLK_DISABLE |
  2206. CLOCK_CTRL_44MHZ_CORE);
  2207. } else {
  2208. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2209. }
  2210. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2211. tp->pci_clock_ctrl | newbits3, 40);
  2212. }
  2213. }
  2214. if (!(device_should_wake) &&
  2215. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2216. tg3_power_down_phy(tp, do_low_power);
  2217. tg3_frob_aux_power(tp);
  2218. /* Workaround for unstable PLL clock */
  2219. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2220. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2221. u32 val = tr32(0x7d00);
  2222. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2223. tw32(0x7d00, val);
  2224. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2225. int err;
  2226. err = tg3_nvram_lock(tp);
  2227. tg3_halt_cpu(tp, RX_CPU_BASE);
  2228. if (!err)
  2229. tg3_nvram_unlock(tp);
  2230. }
  2231. }
  2232. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2233. if (device_should_wake)
  2234. pci_enable_wake(tp->pdev, state, true);
  2235. /* Finally, set the new power state. */
  2236. pci_set_power_state(tp->pdev, state);
  2237. return 0;
  2238. }
  2239. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2240. {
  2241. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2242. case MII_TG3_AUX_STAT_10HALF:
  2243. *speed = SPEED_10;
  2244. *duplex = DUPLEX_HALF;
  2245. break;
  2246. case MII_TG3_AUX_STAT_10FULL:
  2247. *speed = SPEED_10;
  2248. *duplex = DUPLEX_FULL;
  2249. break;
  2250. case MII_TG3_AUX_STAT_100HALF:
  2251. *speed = SPEED_100;
  2252. *duplex = DUPLEX_HALF;
  2253. break;
  2254. case MII_TG3_AUX_STAT_100FULL:
  2255. *speed = SPEED_100;
  2256. *duplex = DUPLEX_FULL;
  2257. break;
  2258. case MII_TG3_AUX_STAT_1000HALF:
  2259. *speed = SPEED_1000;
  2260. *duplex = DUPLEX_HALF;
  2261. break;
  2262. case MII_TG3_AUX_STAT_1000FULL:
  2263. *speed = SPEED_1000;
  2264. *duplex = DUPLEX_FULL;
  2265. break;
  2266. default:
  2267. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2268. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2269. SPEED_10;
  2270. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2271. DUPLEX_HALF;
  2272. break;
  2273. }
  2274. *speed = SPEED_INVALID;
  2275. *duplex = DUPLEX_INVALID;
  2276. break;
  2277. }
  2278. }
  2279. static void tg3_phy_copper_begin(struct tg3 *tp)
  2280. {
  2281. u32 new_adv;
  2282. int i;
  2283. if (tp->link_config.phy_is_low_power) {
  2284. /* Entering low power mode. Disable gigabit and
  2285. * 100baseT advertisements.
  2286. */
  2287. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2288. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2289. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2290. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2291. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2292. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2293. } else if (tp->link_config.speed == SPEED_INVALID) {
  2294. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2295. tp->link_config.advertising &=
  2296. ~(ADVERTISED_1000baseT_Half |
  2297. ADVERTISED_1000baseT_Full);
  2298. new_adv = ADVERTISE_CSMA;
  2299. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2300. new_adv |= ADVERTISE_10HALF;
  2301. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2302. new_adv |= ADVERTISE_10FULL;
  2303. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2304. new_adv |= ADVERTISE_100HALF;
  2305. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2306. new_adv |= ADVERTISE_100FULL;
  2307. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2308. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2309. if (tp->link_config.advertising &
  2310. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2311. new_adv = 0;
  2312. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2313. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2314. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2315. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2316. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2317. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2318. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2319. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2320. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2321. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2322. } else {
  2323. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2324. }
  2325. } else {
  2326. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2327. new_adv |= ADVERTISE_CSMA;
  2328. /* Asking for a specific link mode. */
  2329. if (tp->link_config.speed == SPEED_1000) {
  2330. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2331. if (tp->link_config.duplex == DUPLEX_FULL)
  2332. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2333. else
  2334. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2335. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2336. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2337. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2338. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2339. } else {
  2340. if (tp->link_config.speed == SPEED_100) {
  2341. if (tp->link_config.duplex == DUPLEX_FULL)
  2342. new_adv |= ADVERTISE_100FULL;
  2343. else
  2344. new_adv |= ADVERTISE_100HALF;
  2345. } else {
  2346. if (tp->link_config.duplex == DUPLEX_FULL)
  2347. new_adv |= ADVERTISE_10FULL;
  2348. else
  2349. new_adv |= ADVERTISE_10HALF;
  2350. }
  2351. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2352. new_adv = 0;
  2353. }
  2354. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2355. }
  2356. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2357. tp->link_config.speed != SPEED_INVALID) {
  2358. u32 bmcr, orig_bmcr;
  2359. tp->link_config.active_speed = tp->link_config.speed;
  2360. tp->link_config.active_duplex = tp->link_config.duplex;
  2361. bmcr = 0;
  2362. switch (tp->link_config.speed) {
  2363. default:
  2364. case SPEED_10:
  2365. break;
  2366. case SPEED_100:
  2367. bmcr |= BMCR_SPEED100;
  2368. break;
  2369. case SPEED_1000:
  2370. bmcr |= TG3_BMCR_SPEED1000;
  2371. break;
  2372. }
  2373. if (tp->link_config.duplex == DUPLEX_FULL)
  2374. bmcr |= BMCR_FULLDPLX;
  2375. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2376. (bmcr != orig_bmcr)) {
  2377. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2378. for (i = 0; i < 1500; i++) {
  2379. u32 tmp;
  2380. udelay(10);
  2381. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2382. tg3_readphy(tp, MII_BMSR, &tmp))
  2383. continue;
  2384. if (!(tmp & BMSR_LSTATUS)) {
  2385. udelay(40);
  2386. break;
  2387. }
  2388. }
  2389. tg3_writephy(tp, MII_BMCR, bmcr);
  2390. udelay(40);
  2391. }
  2392. } else {
  2393. tg3_writephy(tp, MII_BMCR,
  2394. BMCR_ANENABLE | BMCR_ANRESTART);
  2395. }
  2396. }
  2397. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2398. {
  2399. int err;
  2400. /* Turn off tap power management. */
  2401. /* Set Extended packet length bit */
  2402. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2403. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2404. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2405. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2406. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2407. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2408. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2409. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2410. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2411. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2412. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2413. udelay(40);
  2414. return err;
  2415. }
  2416. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2417. {
  2418. u32 adv_reg, all_mask = 0;
  2419. if (mask & ADVERTISED_10baseT_Half)
  2420. all_mask |= ADVERTISE_10HALF;
  2421. if (mask & ADVERTISED_10baseT_Full)
  2422. all_mask |= ADVERTISE_10FULL;
  2423. if (mask & ADVERTISED_100baseT_Half)
  2424. all_mask |= ADVERTISE_100HALF;
  2425. if (mask & ADVERTISED_100baseT_Full)
  2426. all_mask |= ADVERTISE_100FULL;
  2427. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2428. return 0;
  2429. if ((adv_reg & all_mask) != all_mask)
  2430. return 0;
  2431. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2432. u32 tg3_ctrl;
  2433. all_mask = 0;
  2434. if (mask & ADVERTISED_1000baseT_Half)
  2435. all_mask |= ADVERTISE_1000HALF;
  2436. if (mask & ADVERTISED_1000baseT_Full)
  2437. all_mask |= ADVERTISE_1000FULL;
  2438. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2439. return 0;
  2440. if ((tg3_ctrl & all_mask) != all_mask)
  2441. return 0;
  2442. }
  2443. return 1;
  2444. }
  2445. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2446. {
  2447. u32 curadv, reqadv;
  2448. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2449. return 1;
  2450. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2451. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2452. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2453. if (curadv != reqadv)
  2454. return 0;
  2455. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2456. tg3_readphy(tp, MII_LPA, rmtadv);
  2457. } else {
  2458. /* Reprogram the advertisement register, even if it
  2459. * does not affect the current link. If the link
  2460. * gets renegotiated in the future, we can save an
  2461. * additional renegotiation cycle by advertising
  2462. * it correctly in the first place.
  2463. */
  2464. if (curadv != reqadv) {
  2465. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2466. ADVERTISE_PAUSE_ASYM);
  2467. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2468. }
  2469. }
  2470. return 1;
  2471. }
  2472. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2473. {
  2474. int current_link_up;
  2475. u32 bmsr, dummy;
  2476. u32 lcl_adv, rmt_adv;
  2477. u16 current_speed;
  2478. u8 current_duplex;
  2479. int i, err;
  2480. tw32(MAC_EVENT, 0);
  2481. tw32_f(MAC_STATUS,
  2482. (MAC_STATUS_SYNC_CHANGED |
  2483. MAC_STATUS_CFG_CHANGED |
  2484. MAC_STATUS_MI_COMPLETION |
  2485. MAC_STATUS_LNKSTATE_CHANGED));
  2486. udelay(40);
  2487. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2488. tw32_f(MAC_MI_MODE,
  2489. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2490. udelay(80);
  2491. }
  2492. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2493. /* Some third-party PHYs need to be reset on link going
  2494. * down.
  2495. */
  2496. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2497. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2498. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2499. netif_carrier_ok(tp->dev)) {
  2500. tg3_readphy(tp, MII_BMSR, &bmsr);
  2501. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2502. !(bmsr & BMSR_LSTATUS))
  2503. force_reset = 1;
  2504. }
  2505. if (force_reset)
  2506. tg3_phy_reset(tp);
  2507. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2508. tg3_readphy(tp, MII_BMSR, &bmsr);
  2509. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2510. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2511. bmsr = 0;
  2512. if (!(bmsr & BMSR_LSTATUS)) {
  2513. err = tg3_init_5401phy_dsp(tp);
  2514. if (err)
  2515. return err;
  2516. tg3_readphy(tp, MII_BMSR, &bmsr);
  2517. for (i = 0; i < 1000; i++) {
  2518. udelay(10);
  2519. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2520. (bmsr & BMSR_LSTATUS)) {
  2521. udelay(40);
  2522. break;
  2523. }
  2524. }
  2525. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2526. !(bmsr & BMSR_LSTATUS) &&
  2527. tp->link_config.active_speed == SPEED_1000) {
  2528. err = tg3_phy_reset(tp);
  2529. if (!err)
  2530. err = tg3_init_5401phy_dsp(tp);
  2531. if (err)
  2532. return err;
  2533. }
  2534. }
  2535. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2536. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2537. /* 5701 {A0,B0} CRC bug workaround */
  2538. tg3_writephy(tp, 0x15, 0x0a75);
  2539. tg3_writephy(tp, 0x1c, 0x8c68);
  2540. tg3_writephy(tp, 0x1c, 0x8d68);
  2541. tg3_writephy(tp, 0x1c, 0x8c68);
  2542. }
  2543. /* Clear pending interrupts... */
  2544. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2545. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2546. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2547. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2548. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2549. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2550. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2551. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2552. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2553. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2554. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2555. else
  2556. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2557. }
  2558. current_link_up = 0;
  2559. current_speed = SPEED_INVALID;
  2560. current_duplex = DUPLEX_INVALID;
  2561. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2562. u32 val;
  2563. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2564. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2565. if (!(val & (1 << 10))) {
  2566. val |= (1 << 10);
  2567. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2568. goto relink;
  2569. }
  2570. }
  2571. bmsr = 0;
  2572. for (i = 0; i < 100; i++) {
  2573. tg3_readphy(tp, MII_BMSR, &bmsr);
  2574. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2575. (bmsr & BMSR_LSTATUS))
  2576. break;
  2577. udelay(40);
  2578. }
  2579. if (bmsr & BMSR_LSTATUS) {
  2580. u32 aux_stat, bmcr;
  2581. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2582. for (i = 0; i < 2000; i++) {
  2583. udelay(10);
  2584. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2585. aux_stat)
  2586. break;
  2587. }
  2588. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2589. &current_speed,
  2590. &current_duplex);
  2591. bmcr = 0;
  2592. for (i = 0; i < 200; i++) {
  2593. tg3_readphy(tp, MII_BMCR, &bmcr);
  2594. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2595. continue;
  2596. if (bmcr && bmcr != 0x7fff)
  2597. break;
  2598. udelay(10);
  2599. }
  2600. lcl_adv = 0;
  2601. rmt_adv = 0;
  2602. tp->link_config.active_speed = current_speed;
  2603. tp->link_config.active_duplex = current_duplex;
  2604. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2605. if ((bmcr & BMCR_ANENABLE) &&
  2606. tg3_copper_is_advertising_all(tp,
  2607. tp->link_config.advertising)) {
  2608. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2609. &rmt_adv))
  2610. current_link_up = 1;
  2611. }
  2612. } else {
  2613. if (!(bmcr & BMCR_ANENABLE) &&
  2614. tp->link_config.speed == current_speed &&
  2615. tp->link_config.duplex == current_duplex &&
  2616. tp->link_config.flowctrl ==
  2617. tp->link_config.active_flowctrl) {
  2618. current_link_up = 1;
  2619. }
  2620. }
  2621. if (current_link_up == 1 &&
  2622. tp->link_config.active_duplex == DUPLEX_FULL)
  2623. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2624. }
  2625. relink:
  2626. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2627. u32 tmp;
  2628. tg3_phy_copper_begin(tp);
  2629. tg3_readphy(tp, MII_BMSR, &tmp);
  2630. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2631. (tmp & BMSR_LSTATUS))
  2632. current_link_up = 1;
  2633. }
  2634. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2635. if (current_link_up == 1) {
  2636. if (tp->link_config.active_speed == SPEED_100 ||
  2637. tp->link_config.active_speed == SPEED_10)
  2638. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2639. else
  2640. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2641. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2642. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2643. else
  2644. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2645. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2646. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2647. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2648. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2649. if (current_link_up == 1 &&
  2650. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2651. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2652. else
  2653. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2654. }
  2655. /* ??? Without this setting Netgear GA302T PHY does not
  2656. * ??? send/receive packets...
  2657. */
  2658. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2659. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2660. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2661. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2662. udelay(80);
  2663. }
  2664. tw32_f(MAC_MODE, tp->mac_mode);
  2665. udelay(40);
  2666. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2667. /* Polled via timer. */
  2668. tw32_f(MAC_EVENT, 0);
  2669. } else {
  2670. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2671. }
  2672. udelay(40);
  2673. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2674. current_link_up == 1 &&
  2675. tp->link_config.active_speed == SPEED_1000 &&
  2676. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2677. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2678. udelay(120);
  2679. tw32_f(MAC_STATUS,
  2680. (MAC_STATUS_SYNC_CHANGED |
  2681. MAC_STATUS_CFG_CHANGED));
  2682. udelay(40);
  2683. tg3_write_mem(tp,
  2684. NIC_SRAM_FIRMWARE_MBOX,
  2685. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2686. }
  2687. /* Prevent send BD corruption. */
  2688. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2689. u16 oldlnkctl, newlnkctl;
  2690. pci_read_config_word(tp->pdev,
  2691. tp->pcie_cap + PCI_EXP_LNKCTL,
  2692. &oldlnkctl);
  2693. if (tp->link_config.active_speed == SPEED_100 ||
  2694. tp->link_config.active_speed == SPEED_10)
  2695. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2696. else
  2697. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2698. if (newlnkctl != oldlnkctl)
  2699. pci_write_config_word(tp->pdev,
  2700. tp->pcie_cap + PCI_EXP_LNKCTL,
  2701. newlnkctl);
  2702. } else if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  2703. u32 newreg, oldreg = tr32(TG3_PCIE_LNKCTL);
  2704. if (tp->link_config.active_speed == SPEED_100 ||
  2705. tp->link_config.active_speed == SPEED_10)
  2706. newreg = oldreg & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2707. else
  2708. newreg = oldreg | TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2709. if (newreg != oldreg)
  2710. tw32(TG3_PCIE_LNKCTL, newreg);
  2711. }
  2712. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2713. if (current_link_up)
  2714. netif_carrier_on(tp->dev);
  2715. else
  2716. netif_carrier_off(tp->dev);
  2717. tg3_link_report(tp);
  2718. }
  2719. return 0;
  2720. }
  2721. struct tg3_fiber_aneginfo {
  2722. int state;
  2723. #define ANEG_STATE_UNKNOWN 0
  2724. #define ANEG_STATE_AN_ENABLE 1
  2725. #define ANEG_STATE_RESTART_INIT 2
  2726. #define ANEG_STATE_RESTART 3
  2727. #define ANEG_STATE_DISABLE_LINK_OK 4
  2728. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2729. #define ANEG_STATE_ABILITY_DETECT 6
  2730. #define ANEG_STATE_ACK_DETECT_INIT 7
  2731. #define ANEG_STATE_ACK_DETECT 8
  2732. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2733. #define ANEG_STATE_COMPLETE_ACK 10
  2734. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2735. #define ANEG_STATE_IDLE_DETECT 12
  2736. #define ANEG_STATE_LINK_OK 13
  2737. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2738. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2739. u32 flags;
  2740. #define MR_AN_ENABLE 0x00000001
  2741. #define MR_RESTART_AN 0x00000002
  2742. #define MR_AN_COMPLETE 0x00000004
  2743. #define MR_PAGE_RX 0x00000008
  2744. #define MR_NP_LOADED 0x00000010
  2745. #define MR_TOGGLE_TX 0x00000020
  2746. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2747. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2748. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2749. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2750. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2751. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2752. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2753. #define MR_TOGGLE_RX 0x00002000
  2754. #define MR_NP_RX 0x00004000
  2755. #define MR_LINK_OK 0x80000000
  2756. unsigned long link_time, cur_time;
  2757. u32 ability_match_cfg;
  2758. int ability_match_count;
  2759. char ability_match, idle_match, ack_match;
  2760. u32 txconfig, rxconfig;
  2761. #define ANEG_CFG_NP 0x00000080
  2762. #define ANEG_CFG_ACK 0x00000040
  2763. #define ANEG_CFG_RF2 0x00000020
  2764. #define ANEG_CFG_RF1 0x00000010
  2765. #define ANEG_CFG_PS2 0x00000001
  2766. #define ANEG_CFG_PS1 0x00008000
  2767. #define ANEG_CFG_HD 0x00004000
  2768. #define ANEG_CFG_FD 0x00002000
  2769. #define ANEG_CFG_INVAL 0x00001f06
  2770. };
  2771. #define ANEG_OK 0
  2772. #define ANEG_DONE 1
  2773. #define ANEG_TIMER_ENAB 2
  2774. #define ANEG_FAILED -1
  2775. #define ANEG_STATE_SETTLE_TIME 10000
  2776. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2777. struct tg3_fiber_aneginfo *ap)
  2778. {
  2779. u16 flowctrl;
  2780. unsigned long delta;
  2781. u32 rx_cfg_reg;
  2782. int ret;
  2783. if (ap->state == ANEG_STATE_UNKNOWN) {
  2784. ap->rxconfig = 0;
  2785. ap->link_time = 0;
  2786. ap->cur_time = 0;
  2787. ap->ability_match_cfg = 0;
  2788. ap->ability_match_count = 0;
  2789. ap->ability_match = 0;
  2790. ap->idle_match = 0;
  2791. ap->ack_match = 0;
  2792. }
  2793. ap->cur_time++;
  2794. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2795. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2796. if (rx_cfg_reg != ap->ability_match_cfg) {
  2797. ap->ability_match_cfg = rx_cfg_reg;
  2798. ap->ability_match = 0;
  2799. ap->ability_match_count = 0;
  2800. } else {
  2801. if (++ap->ability_match_count > 1) {
  2802. ap->ability_match = 1;
  2803. ap->ability_match_cfg = rx_cfg_reg;
  2804. }
  2805. }
  2806. if (rx_cfg_reg & ANEG_CFG_ACK)
  2807. ap->ack_match = 1;
  2808. else
  2809. ap->ack_match = 0;
  2810. ap->idle_match = 0;
  2811. } else {
  2812. ap->idle_match = 1;
  2813. ap->ability_match_cfg = 0;
  2814. ap->ability_match_count = 0;
  2815. ap->ability_match = 0;
  2816. ap->ack_match = 0;
  2817. rx_cfg_reg = 0;
  2818. }
  2819. ap->rxconfig = rx_cfg_reg;
  2820. ret = ANEG_OK;
  2821. switch(ap->state) {
  2822. case ANEG_STATE_UNKNOWN:
  2823. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2824. ap->state = ANEG_STATE_AN_ENABLE;
  2825. /* fallthru */
  2826. case ANEG_STATE_AN_ENABLE:
  2827. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2828. if (ap->flags & MR_AN_ENABLE) {
  2829. ap->link_time = 0;
  2830. ap->cur_time = 0;
  2831. ap->ability_match_cfg = 0;
  2832. ap->ability_match_count = 0;
  2833. ap->ability_match = 0;
  2834. ap->idle_match = 0;
  2835. ap->ack_match = 0;
  2836. ap->state = ANEG_STATE_RESTART_INIT;
  2837. } else {
  2838. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2839. }
  2840. break;
  2841. case ANEG_STATE_RESTART_INIT:
  2842. ap->link_time = ap->cur_time;
  2843. ap->flags &= ~(MR_NP_LOADED);
  2844. ap->txconfig = 0;
  2845. tw32(MAC_TX_AUTO_NEG, 0);
  2846. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2847. tw32_f(MAC_MODE, tp->mac_mode);
  2848. udelay(40);
  2849. ret = ANEG_TIMER_ENAB;
  2850. ap->state = ANEG_STATE_RESTART;
  2851. /* fallthru */
  2852. case ANEG_STATE_RESTART:
  2853. delta = ap->cur_time - ap->link_time;
  2854. if (delta > ANEG_STATE_SETTLE_TIME) {
  2855. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2856. } else {
  2857. ret = ANEG_TIMER_ENAB;
  2858. }
  2859. break;
  2860. case ANEG_STATE_DISABLE_LINK_OK:
  2861. ret = ANEG_DONE;
  2862. break;
  2863. case ANEG_STATE_ABILITY_DETECT_INIT:
  2864. ap->flags &= ~(MR_TOGGLE_TX);
  2865. ap->txconfig = ANEG_CFG_FD;
  2866. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2867. if (flowctrl & ADVERTISE_1000XPAUSE)
  2868. ap->txconfig |= ANEG_CFG_PS1;
  2869. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2870. ap->txconfig |= ANEG_CFG_PS2;
  2871. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2872. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2873. tw32_f(MAC_MODE, tp->mac_mode);
  2874. udelay(40);
  2875. ap->state = ANEG_STATE_ABILITY_DETECT;
  2876. break;
  2877. case ANEG_STATE_ABILITY_DETECT:
  2878. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2879. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2880. }
  2881. break;
  2882. case ANEG_STATE_ACK_DETECT_INIT:
  2883. ap->txconfig |= ANEG_CFG_ACK;
  2884. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2885. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2886. tw32_f(MAC_MODE, tp->mac_mode);
  2887. udelay(40);
  2888. ap->state = ANEG_STATE_ACK_DETECT;
  2889. /* fallthru */
  2890. case ANEG_STATE_ACK_DETECT:
  2891. if (ap->ack_match != 0) {
  2892. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2893. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2894. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2895. } else {
  2896. ap->state = ANEG_STATE_AN_ENABLE;
  2897. }
  2898. } else if (ap->ability_match != 0 &&
  2899. ap->rxconfig == 0) {
  2900. ap->state = ANEG_STATE_AN_ENABLE;
  2901. }
  2902. break;
  2903. case ANEG_STATE_COMPLETE_ACK_INIT:
  2904. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2905. ret = ANEG_FAILED;
  2906. break;
  2907. }
  2908. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2909. MR_LP_ADV_HALF_DUPLEX |
  2910. MR_LP_ADV_SYM_PAUSE |
  2911. MR_LP_ADV_ASYM_PAUSE |
  2912. MR_LP_ADV_REMOTE_FAULT1 |
  2913. MR_LP_ADV_REMOTE_FAULT2 |
  2914. MR_LP_ADV_NEXT_PAGE |
  2915. MR_TOGGLE_RX |
  2916. MR_NP_RX);
  2917. if (ap->rxconfig & ANEG_CFG_FD)
  2918. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2919. if (ap->rxconfig & ANEG_CFG_HD)
  2920. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2921. if (ap->rxconfig & ANEG_CFG_PS1)
  2922. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2923. if (ap->rxconfig & ANEG_CFG_PS2)
  2924. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2925. if (ap->rxconfig & ANEG_CFG_RF1)
  2926. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2927. if (ap->rxconfig & ANEG_CFG_RF2)
  2928. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2929. if (ap->rxconfig & ANEG_CFG_NP)
  2930. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2931. ap->link_time = ap->cur_time;
  2932. ap->flags ^= (MR_TOGGLE_TX);
  2933. if (ap->rxconfig & 0x0008)
  2934. ap->flags |= MR_TOGGLE_RX;
  2935. if (ap->rxconfig & ANEG_CFG_NP)
  2936. ap->flags |= MR_NP_RX;
  2937. ap->flags |= MR_PAGE_RX;
  2938. ap->state = ANEG_STATE_COMPLETE_ACK;
  2939. ret = ANEG_TIMER_ENAB;
  2940. break;
  2941. case ANEG_STATE_COMPLETE_ACK:
  2942. if (ap->ability_match != 0 &&
  2943. ap->rxconfig == 0) {
  2944. ap->state = ANEG_STATE_AN_ENABLE;
  2945. break;
  2946. }
  2947. delta = ap->cur_time - ap->link_time;
  2948. if (delta > ANEG_STATE_SETTLE_TIME) {
  2949. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2950. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2951. } else {
  2952. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2953. !(ap->flags & MR_NP_RX)) {
  2954. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2955. } else {
  2956. ret = ANEG_FAILED;
  2957. }
  2958. }
  2959. }
  2960. break;
  2961. case ANEG_STATE_IDLE_DETECT_INIT:
  2962. ap->link_time = ap->cur_time;
  2963. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2964. tw32_f(MAC_MODE, tp->mac_mode);
  2965. udelay(40);
  2966. ap->state = ANEG_STATE_IDLE_DETECT;
  2967. ret = ANEG_TIMER_ENAB;
  2968. break;
  2969. case ANEG_STATE_IDLE_DETECT:
  2970. if (ap->ability_match != 0 &&
  2971. ap->rxconfig == 0) {
  2972. ap->state = ANEG_STATE_AN_ENABLE;
  2973. break;
  2974. }
  2975. delta = ap->cur_time - ap->link_time;
  2976. if (delta > ANEG_STATE_SETTLE_TIME) {
  2977. /* XXX another gem from the Broadcom driver :( */
  2978. ap->state = ANEG_STATE_LINK_OK;
  2979. }
  2980. break;
  2981. case ANEG_STATE_LINK_OK:
  2982. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2983. ret = ANEG_DONE;
  2984. break;
  2985. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2986. /* ??? unimplemented */
  2987. break;
  2988. case ANEG_STATE_NEXT_PAGE_WAIT:
  2989. /* ??? unimplemented */
  2990. break;
  2991. default:
  2992. ret = ANEG_FAILED;
  2993. break;
  2994. }
  2995. return ret;
  2996. }
  2997. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2998. {
  2999. int res = 0;
  3000. struct tg3_fiber_aneginfo aninfo;
  3001. int status = ANEG_FAILED;
  3002. unsigned int tick;
  3003. u32 tmp;
  3004. tw32_f(MAC_TX_AUTO_NEG, 0);
  3005. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3006. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3007. udelay(40);
  3008. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3009. udelay(40);
  3010. memset(&aninfo, 0, sizeof(aninfo));
  3011. aninfo.flags |= MR_AN_ENABLE;
  3012. aninfo.state = ANEG_STATE_UNKNOWN;
  3013. aninfo.cur_time = 0;
  3014. tick = 0;
  3015. while (++tick < 195000) {
  3016. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3017. if (status == ANEG_DONE || status == ANEG_FAILED)
  3018. break;
  3019. udelay(1);
  3020. }
  3021. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3022. tw32_f(MAC_MODE, tp->mac_mode);
  3023. udelay(40);
  3024. *txflags = aninfo.txconfig;
  3025. *rxflags = aninfo.flags;
  3026. if (status == ANEG_DONE &&
  3027. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3028. MR_LP_ADV_FULL_DUPLEX)))
  3029. res = 1;
  3030. return res;
  3031. }
  3032. static void tg3_init_bcm8002(struct tg3 *tp)
  3033. {
  3034. u32 mac_status = tr32(MAC_STATUS);
  3035. int i;
  3036. /* Reset when initting first time or we have a link. */
  3037. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3038. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3039. return;
  3040. /* Set PLL lock range. */
  3041. tg3_writephy(tp, 0x16, 0x8007);
  3042. /* SW reset */
  3043. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3044. /* Wait for reset to complete. */
  3045. /* XXX schedule_timeout() ... */
  3046. for (i = 0; i < 500; i++)
  3047. udelay(10);
  3048. /* Config mode; select PMA/Ch 1 regs. */
  3049. tg3_writephy(tp, 0x10, 0x8411);
  3050. /* Enable auto-lock and comdet, select txclk for tx. */
  3051. tg3_writephy(tp, 0x11, 0x0a10);
  3052. tg3_writephy(tp, 0x18, 0x00a0);
  3053. tg3_writephy(tp, 0x16, 0x41ff);
  3054. /* Assert and deassert POR. */
  3055. tg3_writephy(tp, 0x13, 0x0400);
  3056. udelay(40);
  3057. tg3_writephy(tp, 0x13, 0x0000);
  3058. tg3_writephy(tp, 0x11, 0x0a50);
  3059. udelay(40);
  3060. tg3_writephy(tp, 0x11, 0x0a10);
  3061. /* Wait for signal to stabilize */
  3062. /* XXX schedule_timeout() ... */
  3063. for (i = 0; i < 15000; i++)
  3064. udelay(10);
  3065. /* Deselect the channel register so we can read the PHYID
  3066. * later.
  3067. */
  3068. tg3_writephy(tp, 0x10, 0x8011);
  3069. }
  3070. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3071. {
  3072. u16 flowctrl;
  3073. u32 sg_dig_ctrl, sg_dig_status;
  3074. u32 serdes_cfg, expected_sg_dig_ctrl;
  3075. int workaround, port_a;
  3076. int current_link_up;
  3077. serdes_cfg = 0;
  3078. expected_sg_dig_ctrl = 0;
  3079. workaround = 0;
  3080. port_a = 1;
  3081. current_link_up = 0;
  3082. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3083. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3084. workaround = 1;
  3085. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3086. port_a = 0;
  3087. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3088. /* preserve bits 20-23 for voltage regulator */
  3089. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3090. }
  3091. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3092. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3093. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3094. if (workaround) {
  3095. u32 val = serdes_cfg;
  3096. if (port_a)
  3097. val |= 0xc010000;
  3098. else
  3099. val |= 0x4010000;
  3100. tw32_f(MAC_SERDES_CFG, val);
  3101. }
  3102. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3103. }
  3104. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3105. tg3_setup_flow_control(tp, 0, 0);
  3106. current_link_up = 1;
  3107. }
  3108. goto out;
  3109. }
  3110. /* Want auto-negotiation. */
  3111. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3112. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3113. if (flowctrl & ADVERTISE_1000XPAUSE)
  3114. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3115. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3116. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3117. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3118. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3119. tp->serdes_counter &&
  3120. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3121. MAC_STATUS_RCVD_CFG)) ==
  3122. MAC_STATUS_PCS_SYNCED)) {
  3123. tp->serdes_counter--;
  3124. current_link_up = 1;
  3125. goto out;
  3126. }
  3127. restart_autoneg:
  3128. if (workaround)
  3129. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3130. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3131. udelay(5);
  3132. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3133. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3134. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3135. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3136. MAC_STATUS_SIGNAL_DET)) {
  3137. sg_dig_status = tr32(SG_DIG_STATUS);
  3138. mac_status = tr32(MAC_STATUS);
  3139. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3140. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3141. u32 local_adv = 0, remote_adv = 0;
  3142. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3143. local_adv |= ADVERTISE_1000XPAUSE;
  3144. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3145. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3146. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3147. remote_adv |= LPA_1000XPAUSE;
  3148. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3149. remote_adv |= LPA_1000XPAUSE_ASYM;
  3150. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3151. current_link_up = 1;
  3152. tp->serdes_counter = 0;
  3153. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3154. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3155. if (tp->serdes_counter)
  3156. tp->serdes_counter--;
  3157. else {
  3158. if (workaround) {
  3159. u32 val = serdes_cfg;
  3160. if (port_a)
  3161. val |= 0xc010000;
  3162. else
  3163. val |= 0x4010000;
  3164. tw32_f(MAC_SERDES_CFG, val);
  3165. }
  3166. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3167. udelay(40);
  3168. /* Link parallel detection - link is up */
  3169. /* only if we have PCS_SYNC and not */
  3170. /* receiving config code words */
  3171. mac_status = tr32(MAC_STATUS);
  3172. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3173. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3174. tg3_setup_flow_control(tp, 0, 0);
  3175. current_link_up = 1;
  3176. tp->tg3_flags2 |=
  3177. TG3_FLG2_PARALLEL_DETECT;
  3178. tp->serdes_counter =
  3179. SERDES_PARALLEL_DET_TIMEOUT;
  3180. } else
  3181. goto restart_autoneg;
  3182. }
  3183. }
  3184. } else {
  3185. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3186. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3187. }
  3188. out:
  3189. return current_link_up;
  3190. }
  3191. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3192. {
  3193. int current_link_up = 0;
  3194. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3195. goto out;
  3196. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3197. u32 txflags, rxflags;
  3198. int i;
  3199. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3200. u32 local_adv = 0, remote_adv = 0;
  3201. if (txflags & ANEG_CFG_PS1)
  3202. local_adv |= ADVERTISE_1000XPAUSE;
  3203. if (txflags & ANEG_CFG_PS2)
  3204. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3205. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3206. remote_adv |= LPA_1000XPAUSE;
  3207. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3208. remote_adv |= LPA_1000XPAUSE_ASYM;
  3209. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3210. current_link_up = 1;
  3211. }
  3212. for (i = 0; i < 30; i++) {
  3213. udelay(20);
  3214. tw32_f(MAC_STATUS,
  3215. (MAC_STATUS_SYNC_CHANGED |
  3216. MAC_STATUS_CFG_CHANGED));
  3217. udelay(40);
  3218. if ((tr32(MAC_STATUS) &
  3219. (MAC_STATUS_SYNC_CHANGED |
  3220. MAC_STATUS_CFG_CHANGED)) == 0)
  3221. break;
  3222. }
  3223. mac_status = tr32(MAC_STATUS);
  3224. if (current_link_up == 0 &&
  3225. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3226. !(mac_status & MAC_STATUS_RCVD_CFG))
  3227. current_link_up = 1;
  3228. } else {
  3229. tg3_setup_flow_control(tp, 0, 0);
  3230. /* Forcing 1000FD link up. */
  3231. current_link_up = 1;
  3232. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3233. udelay(40);
  3234. tw32_f(MAC_MODE, tp->mac_mode);
  3235. udelay(40);
  3236. }
  3237. out:
  3238. return current_link_up;
  3239. }
  3240. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3241. {
  3242. u32 orig_pause_cfg;
  3243. u16 orig_active_speed;
  3244. u8 orig_active_duplex;
  3245. u32 mac_status;
  3246. int current_link_up;
  3247. int i;
  3248. orig_pause_cfg = tp->link_config.active_flowctrl;
  3249. orig_active_speed = tp->link_config.active_speed;
  3250. orig_active_duplex = tp->link_config.active_duplex;
  3251. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3252. netif_carrier_ok(tp->dev) &&
  3253. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3254. mac_status = tr32(MAC_STATUS);
  3255. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3256. MAC_STATUS_SIGNAL_DET |
  3257. MAC_STATUS_CFG_CHANGED |
  3258. MAC_STATUS_RCVD_CFG);
  3259. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3260. MAC_STATUS_SIGNAL_DET)) {
  3261. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3262. MAC_STATUS_CFG_CHANGED));
  3263. return 0;
  3264. }
  3265. }
  3266. tw32_f(MAC_TX_AUTO_NEG, 0);
  3267. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3268. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3269. tw32_f(MAC_MODE, tp->mac_mode);
  3270. udelay(40);
  3271. if (tp->phy_id == PHY_ID_BCM8002)
  3272. tg3_init_bcm8002(tp);
  3273. /* Enable link change event even when serdes polling. */
  3274. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3275. udelay(40);
  3276. current_link_up = 0;
  3277. mac_status = tr32(MAC_STATUS);
  3278. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3279. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3280. else
  3281. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3282. tp->napi[0].hw_status->status =
  3283. (SD_STATUS_UPDATED |
  3284. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3285. for (i = 0; i < 100; i++) {
  3286. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3287. MAC_STATUS_CFG_CHANGED));
  3288. udelay(5);
  3289. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3290. MAC_STATUS_CFG_CHANGED |
  3291. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3292. break;
  3293. }
  3294. mac_status = tr32(MAC_STATUS);
  3295. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3296. current_link_up = 0;
  3297. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3298. tp->serdes_counter == 0) {
  3299. tw32_f(MAC_MODE, (tp->mac_mode |
  3300. MAC_MODE_SEND_CONFIGS));
  3301. udelay(1);
  3302. tw32_f(MAC_MODE, tp->mac_mode);
  3303. }
  3304. }
  3305. if (current_link_up == 1) {
  3306. tp->link_config.active_speed = SPEED_1000;
  3307. tp->link_config.active_duplex = DUPLEX_FULL;
  3308. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3309. LED_CTRL_LNKLED_OVERRIDE |
  3310. LED_CTRL_1000MBPS_ON));
  3311. } else {
  3312. tp->link_config.active_speed = SPEED_INVALID;
  3313. tp->link_config.active_duplex = DUPLEX_INVALID;
  3314. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3315. LED_CTRL_LNKLED_OVERRIDE |
  3316. LED_CTRL_TRAFFIC_OVERRIDE));
  3317. }
  3318. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3319. if (current_link_up)
  3320. netif_carrier_on(tp->dev);
  3321. else
  3322. netif_carrier_off(tp->dev);
  3323. tg3_link_report(tp);
  3324. } else {
  3325. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3326. if (orig_pause_cfg != now_pause_cfg ||
  3327. orig_active_speed != tp->link_config.active_speed ||
  3328. orig_active_duplex != tp->link_config.active_duplex)
  3329. tg3_link_report(tp);
  3330. }
  3331. return 0;
  3332. }
  3333. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3334. {
  3335. int current_link_up, err = 0;
  3336. u32 bmsr, bmcr;
  3337. u16 current_speed;
  3338. u8 current_duplex;
  3339. u32 local_adv, remote_adv;
  3340. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3341. tw32_f(MAC_MODE, tp->mac_mode);
  3342. udelay(40);
  3343. tw32(MAC_EVENT, 0);
  3344. tw32_f(MAC_STATUS,
  3345. (MAC_STATUS_SYNC_CHANGED |
  3346. MAC_STATUS_CFG_CHANGED |
  3347. MAC_STATUS_MI_COMPLETION |
  3348. MAC_STATUS_LNKSTATE_CHANGED));
  3349. udelay(40);
  3350. if (force_reset)
  3351. tg3_phy_reset(tp);
  3352. current_link_up = 0;
  3353. current_speed = SPEED_INVALID;
  3354. current_duplex = DUPLEX_INVALID;
  3355. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3356. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3357. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3358. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3359. bmsr |= BMSR_LSTATUS;
  3360. else
  3361. bmsr &= ~BMSR_LSTATUS;
  3362. }
  3363. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3364. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3365. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3366. /* do nothing, just check for link up at the end */
  3367. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3368. u32 adv, new_adv;
  3369. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3370. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3371. ADVERTISE_1000XPAUSE |
  3372. ADVERTISE_1000XPSE_ASYM |
  3373. ADVERTISE_SLCT);
  3374. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3375. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3376. new_adv |= ADVERTISE_1000XHALF;
  3377. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3378. new_adv |= ADVERTISE_1000XFULL;
  3379. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3380. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3381. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3382. tg3_writephy(tp, MII_BMCR, bmcr);
  3383. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3384. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3385. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3386. return err;
  3387. }
  3388. } else {
  3389. u32 new_bmcr;
  3390. bmcr &= ~BMCR_SPEED1000;
  3391. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3392. if (tp->link_config.duplex == DUPLEX_FULL)
  3393. new_bmcr |= BMCR_FULLDPLX;
  3394. if (new_bmcr != bmcr) {
  3395. /* BMCR_SPEED1000 is a reserved bit that needs
  3396. * to be set on write.
  3397. */
  3398. new_bmcr |= BMCR_SPEED1000;
  3399. /* Force a linkdown */
  3400. if (netif_carrier_ok(tp->dev)) {
  3401. u32 adv;
  3402. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3403. adv &= ~(ADVERTISE_1000XFULL |
  3404. ADVERTISE_1000XHALF |
  3405. ADVERTISE_SLCT);
  3406. tg3_writephy(tp, MII_ADVERTISE, adv);
  3407. tg3_writephy(tp, MII_BMCR, bmcr |
  3408. BMCR_ANRESTART |
  3409. BMCR_ANENABLE);
  3410. udelay(10);
  3411. netif_carrier_off(tp->dev);
  3412. }
  3413. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3414. bmcr = new_bmcr;
  3415. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3416. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3417. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3418. ASIC_REV_5714) {
  3419. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3420. bmsr |= BMSR_LSTATUS;
  3421. else
  3422. bmsr &= ~BMSR_LSTATUS;
  3423. }
  3424. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3425. }
  3426. }
  3427. if (bmsr & BMSR_LSTATUS) {
  3428. current_speed = SPEED_1000;
  3429. current_link_up = 1;
  3430. if (bmcr & BMCR_FULLDPLX)
  3431. current_duplex = DUPLEX_FULL;
  3432. else
  3433. current_duplex = DUPLEX_HALF;
  3434. local_adv = 0;
  3435. remote_adv = 0;
  3436. if (bmcr & BMCR_ANENABLE) {
  3437. u32 common;
  3438. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3439. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3440. common = local_adv & remote_adv;
  3441. if (common & (ADVERTISE_1000XHALF |
  3442. ADVERTISE_1000XFULL)) {
  3443. if (common & ADVERTISE_1000XFULL)
  3444. current_duplex = DUPLEX_FULL;
  3445. else
  3446. current_duplex = DUPLEX_HALF;
  3447. }
  3448. else
  3449. current_link_up = 0;
  3450. }
  3451. }
  3452. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3453. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3454. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3455. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3456. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3457. tw32_f(MAC_MODE, tp->mac_mode);
  3458. udelay(40);
  3459. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3460. tp->link_config.active_speed = current_speed;
  3461. tp->link_config.active_duplex = current_duplex;
  3462. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3463. if (current_link_up)
  3464. netif_carrier_on(tp->dev);
  3465. else {
  3466. netif_carrier_off(tp->dev);
  3467. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3468. }
  3469. tg3_link_report(tp);
  3470. }
  3471. return err;
  3472. }
  3473. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3474. {
  3475. if (tp->serdes_counter) {
  3476. /* Give autoneg time to complete. */
  3477. tp->serdes_counter--;
  3478. return;
  3479. }
  3480. if (!netif_carrier_ok(tp->dev) &&
  3481. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3482. u32 bmcr;
  3483. tg3_readphy(tp, MII_BMCR, &bmcr);
  3484. if (bmcr & BMCR_ANENABLE) {
  3485. u32 phy1, phy2;
  3486. /* Select shadow register 0x1f */
  3487. tg3_writephy(tp, 0x1c, 0x7c00);
  3488. tg3_readphy(tp, 0x1c, &phy1);
  3489. /* Select expansion interrupt status register */
  3490. tg3_writephy(tp, 0x17, 0x0f01);
  3491. tg3_readphy(tp, 0x15, &phy2);
  3492. tg3_readphy(tp, 0x15, &phy2);
  3493. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3494. /* We have signal detect and not receiving
  3495. * config code words, link is up by parallel
  3496. * detection.
  3497. */
  3498. bmcr &= ~BMCR_ANENABLE;
  3499. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3500. tg3_writephy(tp, MII_BMCR, bmcr);
  3501. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3502. }
  3503. }
  3504. }
  3505. else if (netif_carrier_ok(tp->dev) &&
  3506. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3507. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3508. u32 phy2;
  3509. /* Select expansion interrupt status register */
  3510. tg3_writephy(tp, 0x17, 0x0f01);
  3511. tg3_readphy(tp, 0x15, &phy2);
  3512. if (phy2 & 0x20) {
  3513. u32 bmcr;
  3514. /* Config code words received, turn on autoneg. */
  3515. tg3_readphy(tp, MII_BMCR, &bmcr);
  3516. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3517. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3518. }
  3519. }
  3520. }
  3521. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3522. {
  3523. int err;
  3524. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3525. err = tg3_setup_fiber_phy(tp, force_reset);
  3526. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3527. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3528. } else {
  3529. err = tg3_setup_copper_phy(tp, force_reset);
  3530. }
  3531. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3532. u32 val, scale;
  3533. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3534. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3535. scale = 65;
  3536. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3537. scale = 6;
  3538. else
  3539. scale = 12;
  3540. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3541. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3542. tw32(GRC_MISC_CFG, val);
  3543. }
  3544. if (tp->link_config.active_speed == SPEED_1000 &&
  3545. tp->link_config.active_duplex == DUPLEX_HALF)
  3546. tw32(MAC_TX_LENGTHS,
  3547. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3548. (6 << TX_LENGTHS_IPG_SHIFT) |
  3549. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3550. else
  3551. tw32(MAC_TX_LENGTHS,
  3552. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3553. (6 << TX_LENGTHS_IPG_SHIFT) |
  3554. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3555. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3556. if (netif_carrier_ok(tp->dev)) {
  3557. tw32(HOSTCC_STAT_COAL_TICKS,
  3558. tp->coal.stats_block_coalesce_usecs);
  3559. } else {
  3560. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3561. }
  3562. }
  3563. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3564. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3565. if (!netif_carrier_ok(tp->dev))
  3566. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3567. tp->pwrmgmt_thresh;
  3568. else
  3569. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3570. tw32(PCIE_PWR_MGMT_THRESH, val);
  3571. }
  3572. return err;
  3573. }
  3574. /* This is called whenever we suspect that the system chipset is re-
  3575. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3576. * is bogus tx completions. We try to recover by setting the
  3577. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3578. * in the workqueue.
  3579. */
  3580. static void tg3_tx_recover(struct tg3 *tp)
  3581. {
  3582. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3583. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3584. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3585. "mapped I/O cycles to the network device, attempting to "
  3586. "recover. Please report the problem to the driver maintainer "
  3587. "and include system chipset information.\n", tp->dev->name);
  3588. spin_lock(&tp->lock);
  3589. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3590. spin_unlock(&tp->lock);
  3591. }
  3592. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3593. {
  3594. smp_mb();
  3595. return tnapi->tx_pending -
  3596. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3597. }
  3598. /* Tigon3 never reports partial packet sends. So we do not
  3599. * need special logic to handle SKBs that have not had all
  3600. * of their frags sent yet, like SunGEM does.
  3601. */
  3602. static void tg3_tx(struct tg3_napi *tnapi)
  3603. {
  3604. struct tg3 *tp = tnapi->tp;
  3605. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3606. u32 sw_idx = tnapi->tx_cons;
  3607. struct netdev_queue *txq;
  3608. int index = tnapi - tp->napi;
  3609. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  3610. index--;
  3611. txq = netdev_get_tx_queue(tp->dev, index);
  3612. while (sw_idx != hw_idx) {
  3613. struct tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3614. struct sk_buff *skb = ri->skb;
  3615. int i, tx_bug = 0;
  3616. if (unlikely(skb == NULL)) {
  3617. tg3_tx_recover(tp);
  3618. return;
  3619. }
  3620. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3621. ri->skb = NULL;
  3622. sw_idx = NEXT_TX(sw_idx);
  3623. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3624. ri = &tnapi->tx_buffers[sw_idx];
  3625. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3626. tx_bug = 1;
  3627. sw_idx = NEXT_TX(sw_idx);
  3628. }
  3629. dev_kfree_skb(skb);
  3630. if (unlikely(tx_bug)) {
  3631. tg3_tx_recover(tp);
  3632. return;
  3633. }
  3634. }
  3635. tnapi->tx_cons = sw_idx;
  3636. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3637. * before checking for netif_queue_stopped(). Without the
  3638. * memory barrier, there is a small possibility that tg3_start_xmit()
  3639. * will miss it and cause the queue to be stopped forever.
  3640. */
  3641. smp_mb();
  3642. if (unlikely(netif_tx_queue_stopped(txq) &&
  3643. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3644. __netif_tx_lock(txq, smp_processor_id());
  3645. if (netif_tx_queue_stopped(txq) &&
  3646. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3647. netif_tx_wake_queue(txq);
  3648. __netif_tx_unlock(txq);
  3649. }
  3650. }
  3651. /* Returns size of skb allocated or < 0 on error.
  3652. *
  3653. * We only need to fill in the address because the other members
  3654. * of the RX descriptor are invariant, see tg3_init_rings.
  3655. *
  3656. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3657. * posting buffers we only dirty the first cache line of the RX
  3658. * descriptor (containing the address). Whereas for the RX status
  3659. * buffers the cpu only reads the last cacheline of the RX descriptor
  3660. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3661. */
  3662. static int tg3_alloc_rx_skb(struct tg3_napi *tnapi, u32 opaque_key,
  3663. int src_idx, u32 dest_idx_unmasked)
  3664. {
  3665. struct tg3 *tp = tnapi->tp;
  3666. struct tg3_rx_buffer_desc *desc;
  3667. struct ring_info *map, *src_map;
  3668. struct sk_buff *skb;
  3669. dma_addr_t mapping;
  3670. int skb_size, dest_idx;
  3671. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3672. src_map = NULL;
  3673. switch (opaque_key) {
  3674. case RXD_OPAQUE_RING_STD:
  3675. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3676. desc = &tpr->rx_std[dest_idx];
  3677. map = &tpr->rx_std_buffers[dest_idx];
  3678. if (src_idx >= 0)
  3679. src_map = &tpr->rx_std_buffers[src_idx];
  3680. skb_size = tp->rx_pkt_map_sz;
  3681. break;
  3682. case RXD_OPAQUE_RING_JUMBO:
  3683. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3684. desc = &tpr->rx_jmb[dest_idx].std;
  3685. map = &tpr->rx_jmb_buffers[dest_idx];
  3686. if (src_idx >= 0)
  3687. src_map = &tpr->rx_jmb_buffers[src_idx];
  3688. skb_size = TG3_RX_JMB_MAP_SZ;
  3689. break;
  3690. default:
  3691. return -EINVAL;
  3692. }
  3693. /* Do not overwrite any of the map or rp information
  3694. * until we are sure we can commit to a new buffer.
  3695. *
  3696. * Callers depend upon this behavior and assume that
  3697. * we leave everything unchanged if we fail.
  3698. */
  3699. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3700. if (skb == NULL)
  3701. return -ENOMEM;
  3702. skb_reserve(skb, tp->rx_offset);
  3703. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3704. PCI_DMA_FROMDEVICE);
  3705. map->skb = skb;
  3706. pci_unmap_addr_set(map, mapping, mapping);
  3707. if (src_map != NULL)
  3708. src_map->skb = NULL;
  3709. desc->addr_hi = ((u64)mapping >> 32);
  3710. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3711. return skb_size;
  3712. }
  3713. /* We only need to move over in the address because the other
  3714. * members of the RX descriptor are invariant. See notes above
  3715. * tg3_alloc_rx_skb for full details.
  3716. */
  3717. static void tg3_recycle_rx(struct tg3_napi *tnapi, u32 opaque_key,
  3718. int src_idx, u32 dest_idx_unmasked)
  3719. {
  3720. struct tg3 *tp = tnapi->tp;
  3721. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3722. struct ring_info *src_map, *dest_map;
  3723. int dest_idx;
  3724. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3725. switch (opaque_key) {
  3726. case RXD_OPAQUE_RING_STD:
  3727. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3728. dest_desc = &tpr->rx_std[dest_idx];
  3729. dest_map = &tpr->rx_std_buffers[dest_idx];
  3730. src_desc = &tpr->rx_std[src_idx];
  3731. src_map = &tpr->rx_std_buffers[src_idx];
  3732. break;
  3733. case RXD_OPAQUE_RING_JUMBO:
  3734. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3735. dest_desc = &tpr->rx_jmb[dest_idx].std;
  3736. dest_map = &tpr->rx_jmb_buffers[dest_idx];
  3737. src_desc = &tpr->rx_jmb[src_idx].std;
  3738. src_map = &tpr->rx_jmb_buffers[src_idx];
  3739. break;
  3740. default:
  3741. return;
  3742. }
  3743. dest_map->skb = src_map->skb;
  3744. pci_unmap_addr_set(dest_map, mapping,
  3745. pci_unmap_addr(src_map, mapping));
  3746. dest_desc->addr_hi = src_desc->addr_hi;
  3747. dest_desc->addr_lo = src_desc->addr_lo;
  3748. src_map->skb = NULL;
  3749. }
  3750. /* The RX ring scheme is composed of multiple rings which post fresh
  3751. * buffers to the chip, and one special ring the chip uses to report
  3752. * status back to the host.
  3753. *
  3754. * The special ring reports the status of received packets to the
  3755. * host. The chip does not write into the original descriptor the
  3756. * RX buffer was obtained from. The chip simply takes the original
  3757. * descriptor as provided by the host, updates the status and length
  3758. * field, then writes this into the next status ring entry.
  3759. *
  3760. * Each ring the host uses to post buffers to the chip is described
  3761. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3762. * it is first placed into the on-chip ram. When the packet's length
  3763. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3764. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3765. * which is within the range of the new packet's length is chosen.
  3766. *
  3767. * The "separate ring for rx status" scheme may sound queer, but it makes
  3768. * sense from a cache coherency perspective. If only the host writes
  3769. * to the buffer post rings, and only the chip writes to the rx status
  3770. * rings, then cache lines never move beyond shared-modified state.
  3771. * If both the host and chip were to write into the same ring, cache line
  3772. * eviction could occur since both entities want it in an exclusive state.
  3773. */
  3774. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3775. {
  3776. struct tg3 *tp = tnapi->tp;
  3777. u32 work_mask, rx_std_posted = 0;
  3778. u32 sw_idx = tnapi->rx_rcb_ptr;
  3779. u16 hw_idx;
  3780. int received;
  3781. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3782. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3783. /*
  3784. * We need to order the read of hw_idx and the read of
  3785. * the opaque cookie.
  3786. */
  3787. rmb();
  3788. work_mask = 0;
  3789. received = 0;
  3790. while (sw_idx != hw_idx && budget > 0) {
  3791. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3792. unsigned int len;
  3793. struct sk_buff *skb;
  3794. dma_addr_t dma_addr;
  3795. u32 opaque_key, desc_idx, *post_ptr;
  3796. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3797. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3798. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3799. struct ring_info *ri = &tpr->rx_std_buffers[desc_idx];
  3800. dma_addr = pci_unmap_addr(ri, mapping);
  3801. skb = ri->skb;
  3802. post_ptr = &tpr->rx_std_ptr;
  3803. rx_std_posted++;
  3804. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3805. struct ring_info *ri = &tpr->rx_jmb_buffers[desc_idx];
  3806. dma_addr = pci_unmap_addr(ri, mapping);
  3807. skb = ri->skb;
  3808. post_ptr = &tpr->rx_jmb_ptr;
  3809. } else
  3810. goto next_pkt_nopost;
  3811. work_mask |= opaque_key;
  3812. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3813. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3814. drop_it:
  3815. tg3_recycle_rx(tnapi, opaque_key,
  3816. desc_idx, *post_ptr);
  3817. drop_it_no_recycle:
  3818. /* Other statistics kept track of by card. */
  3819. tp->net_stats.rx_dropped++;
  3820. goto next_pkt;
  3821. }
  3822. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3823. ETH_FCS_LEN;
  3824. if (len > RX_COPY_THRESHOLD
  3825. && tp->rx_offset == NET_IP_ALIGN
  3826. /* rx_offset will likely not equal NET_IP_ALIGN
  3827. * if this is a 5701 card running in PCI-X mode
  3828. * [see tg3_get_invariants()]
  3829. */
  3830. ) {
  3831. int skb_size;
  3832. skb_size = tg3_alloc_rx_skb(tnapi, opaque_key,
  3833. desc_idx, *post_ptr);
  3834. if (skb_size < 0)
  3835. goto drop_it;
  3836. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3837. PCI_DMA_FROMDEVICE);
  3838. skb_put(skb, len);
  3839. } else {
  3840. struct sk_buff *copy_skb;
  3841. tg3_recycle_rx(tnapi, opaque_key,
  3842. desc_idx, *post_ptr);
  3843. copy_skb = netdev_alloc_skb(tp->dev,
  3844. len + TG3_RAW_IP_ALIGN);
  3845. if (copy_skb == NULL)
  3846. goto drop_it_no_recycle;
  3847. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3848. skb_put(copy_skb, len);
  3849. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3850. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3851. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3852. /* We'll reuse the original ring buffer. */
  3853. skb = copy_skb;
  3854. }
  3855. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3856. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3857. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3858. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3859. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3860. else
  3861. skb->ip_summed = CHECKSUM_NONE;
  3862. skb->protocol = eth_type_trans(skb, tp->dev);
  3863. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3864. skb->protocol != htons(ETH_P_8021Q)) {
  3865. dev_kfree_skb(skb);
  3866. goto next_pkt;
  3867. }
  3868. #if TG3_VLAN_TAG_USED
  3869. if (tp->vlgrp != NULL &&
  3870. desc->type_flags & RXD_FLAG_VLAN) {
  3871. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3872. desc->err_vlan & RXD_VLAN_MASK, skb);
  3873. } else
  3874. #endif
  3875. napi_gro_receive(&tnapi->napi, skb);
  3876. received++;
  3877. budget--;
  3878. next_pkt:
  3879. (*post_ptr)++;
  3880. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3881. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3882. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3883. TG3_64BIT_REG_LOW, idx);
  3884. work_mask &= ~RXD_OPAQUE_RING_STD;
  3885. rx_std_posted = 0;
  3886. }
  3887. next_pkt_nopost:
  3888. sw_idx++;
  3889. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3890. /* Refresh hw_idx to see if there is new work */
  3891. if (sw_idx == hw_idx) {
  3892. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3893. rmb();
  3894. }
  3895. }
  3896. /* ACK the status ring. */
  3897. tnapi->rx_rcb_ptr = sw_idx;
  3898. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3899. /* Refill RX ring(s). */
  3900. if (work_mask & RXD_OPAQUE_RING_STD) {
  3901. sw_idx = tpr->rx_std_ptr % TG3_RX_RING_SIZE;
  3902. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3903. sw_idx);
  3904. }
  3905. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3906. sw_idx = tpr->rx_jmb_ptr % TG3_RX_JUMBO_RING_SIZE;
  3907. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3908. sw_idx);
  3909. }
  3910. mmiowb();
  3911. return received;
  3912. }
  3913. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  3914. {
  3915. struct tg3 *tp = tnapi->tp;
  3916. struct tg3_hw_status *sblk = tnapi->hw_status;
  3917. /* handle link change and other phy events */
  3918. if (!(tp->tg3_flags &
  3919. (TG3_FLAG_USE_LINKCHG_REG |
  3920. TG3_FLAG_POLL_SERDES))) {
  3921. if (sblk->status & SD_STATUS_LINK_CHG) {
  3922. sblk->status = SD_STATUS_UPDATED |
  3923. (sblk->status & ~SD_STATUS_LINK_CHG);
  3924. spin_lock(&tp->lock);
  3925. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3926. tw32_f(MAC_STATUS,
  3927. (MAC_STATUS_SYNC_CHANGED |
  3928. MAC_STATUS_CFG_CHANGED |
  3929. MAC_STATUS_MI_COMPLETION |
  3930. MAC_STATUS_LNKSTATE_CHANGED));
  3931. udelay(40);
  3932. } else
  3933. tg3_setup_phy(tp, 0);
  3934. spin_unlock(&tp->lock);
  3935. }
  3936. }
  3937. /* run TX completion thread */
  3938. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  3939. tg3_tx(tnapi);
  3940. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3941. return work_done;
  3942. }
  3943. /* run RX thread, within the bounds set by NAPI.
  3944. * All RX "locking" is done by ensuring outside
  3945. * code synchronizes with tg3->napi.poll()
  3946. */
  3947. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  3948. work_done += tg3_rx(tnapi, budget - work_done);
  3949. return work_done;
  3950. }
  3951. static int tg3_poll(struct napi_struct *napi, int budget)
  3952. {
  3953. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  3954. struct tg3 *tp = tnapi->tp;
  3955. int work_done = 0;
  3956. struct tg3_hw_status *sblk = tnapi->hw_status;
  3957. while (1) {
  3958. work_done = tg3_poll_work(tnapi, work_done, budget);
  3959. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3960. goto tx_recovery;
  3961. if (unlikely(work_done >= budget))
  3962. break;
  3963. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3964. /* tp->last_tag is used in tg3_int_reenable() below
  3965. * to tell the hw how much work has been processed,
  3966. * so we must read it before checking for more work.
  3967. */
  3968. tnapi->last_tag = sblk->status_tag;
  3969. tnapi->last_irq_tag = tnapi->last_tag;
  3970. rmb();
  3971. } else
  3972. sblk->status &= ~SD_STATUS_UPDATED;
  3973. if (likely(!tg3_has_work(tnapi))) {
  3974. napi_complete(napi);
  3975. tg3_int_reenable(tnapi);
  3976. break;
  3977. }
  3978. }
  3979. return work_done;
  3980. tx_recovery:
  3981. /* work_done is guaranteed to be less than budget. */
  3982. napi_complete(napi);
  3983. schedule_work(&tp->reset_task);
  3984. return work_done;
  3985. }
  3986. static void tg3_irq_quiesce(struct tg3 *tp)
  3987. {
  3988. int i;
  3989. BUG_ON(tp->irq_sync);
  3990. tp->irq_sync = 1;
  3991. smp_mb();
  3992. for (i = 0; i < tp->irq_cnt; i++)
  3993. synchronize_irq(tp->napi[i].irq_vec);
  3994. }
  3995. static inline int tg3_irq_sync(struct tg3 *tp)
  3996. {
  3997. return tp->irq_sync;
  3998. }
  3999. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4000. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4001. * with as well. Most of the time, this is not necessary except when
  4002. * shutting down the device.
  4003. */
  4004. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4005. {
  4006. spin_lock_bh(&tp->lock);
  4007. if (irq_sync)
  4008. tg3_irq_quiesce(tp);
  4009. }
  4010. static inline void tg3_full_unlock(struct tg3 *tp)
  4011. {
  4012. spin_unlock_bh(&tp->lock);
  4013. }
  4014. /* One-shot MSI handler - Chip automatically disables interrupt
  4015. * after sending MSI so driver doesn't have to do it.
  4016. */
  4017. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4018. {
  4019. struct tg3_napi *tnapi = dev_id;
  4020. struct tg3 *tp = tnapi->tp;
  4021. prefetch(tnapi->hw_status);
  4022. if (tnapi->rx_rcb)
  4023. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4024. if (likely(!tg3_irq_sync(tp)))
  4025. napi_schedule(&tnapi->napi);
  4026. return IRQ_HANDLED;
  4027. }
  4028. /* MSI ISR - No need to check for interrupt sharing and no need to
  4029. * flush status block and interrupt mailbox. PCI ordering rules
  4030. * guarantee that MSI will arrive after the status block.
  4031. */
  4032. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4033. {
  4034. struct tg3_napi *tnapi = dev_id;
  4035. struct tg3 *tp = tnapi->tp;
  4036. prefetch(tnapi->hw_status);
  4037. if (tnapi->rx_rcb)
  4038. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4039. /*
  4040. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4041. * chip-internal interrupt pending events.
  4042. * Writing non-zero to intr-mbox-0 additional tells the
  4043. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4044. * event coalescing.
  4045. */
  4046. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4047. if (likely(!tg3_irq_sync(tp)))
  4048. napi_schedule(&tnapi->napi);
  4049. return IRQ_RETVAL(1);
  4050. }
  4051. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4052. {
  4053. struct tg3_napi *tnapi = dev_id;
  4054. struct tg3 *tp = tnapi->tp;
  4055. struct tg3_hw_status *sblk = tnapi->hw_status;
  4056. unsigned int handled = 1;
  4057. /* In INTx mode, it is possible for the interrupt to arrive at
  4058. * the CPU before the status block posted prior to the interrupt.
  4059. * Reading the PCI State register will confirm whether the
  4060. * interrupt is ours and will flush the status block.
  4061. */
  4062. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4063. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4064. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4065. handled = 0;
  4066. goto out;
  4067. }
  4068. }
  4069. /*
  4070. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4071. * chip-internal interrupt pending events.
  4072. * Writing non-zero to intr-mbox-0 additional tells the
  4073. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4074. * event coalescing.
  4075. *
  4076. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4077. * spurious interrupts. The flush impacts performance but
  4078. * excessive spurious interrupts can be worse in some cases.
  4079. */
  4080. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4081. if (tg3_irq_sync(tp))
  4082. goto out;
  4083. sblk->status &= ~SD_STATUS_UPDATED;
  4084. if (likely(tg3_has_work(tnapi))) {
  4085. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4086. napi_schedule(&tnapi->napi);
  4087. } else {
  4088. /* No work, shared interrupt perhaps? re-enable
  4089. * interrupts, and flush that PCI write
  4090. */
  4091. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4092. 0x00000000);
  4093. }
  4094. out:
  4095. return IRQ_RETVAL(handled);
  4096. }
  4097. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4098. {
  4099. struct tg3_napi *tnapi = dev_id;
  4100. struct tg3 *tp = tnapi->tp;
  4101. struct tg3_hw_status *sblk = tnapi->hw_status;
  4102. unsigned int handled = 1;
  4103. /* In INTx mode, it is possible for the interrupt to arrive at
  4104. * the CPU before the status block posted prior to the interrupt.
  4105. * Reading the PCI State register will confirm whether the
  4106. * interrupt is ours and will flush the status block.
  4107. */
  4108. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4109. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4110. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4111. handled = 0;
  4112. goto out;
  4113. }
  4114. }
  4115. /*
  4116. * writing any value to intr-mbox-0 clears PCI INTA# and
  4117. * chip-internal interrupt pending events.
  4118. * writing non-zero to intr-mbox-0 additional tells the
  4119. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4120. * event coalescing.
  4121. *
  4122. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4123. * spurious interrupts. The flush impacts performance but
  4124. * excessive spurious interrupts can be worse in some cases.
  4125. */
  4126. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4127. /*
  4128. * In a shared interrupt configuration, sometimes other devices'
  4129. * interrupts will scream. We record the current status tag here
  4130. * so that the above check can report that the screaming interrupts
  4131. * are unhandled. Eventually they will be silenced.
  4132. */
  4133. tnapi->last_irq_tag = sblk->status_tag;
  4134. if (tg3_irq_sync(tp))
  4135. goto out;
  4136. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4137. napi_schedule(&tnapi->napi);
  4138. out:
  4139. return IRQ_RETVAL(handled);
  4140. }
  4141. /* ISR for interrupt test */
  4142. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4143. {
  4144. struct tg3_napi *tnapi = dev_id;
  4145. struct tg3 *tp = tnapi->tp;
  4146. struct tg3_hw_status *sblk = tnapi->hw_status;
  4147. if ((sblk->status & SD_STATUS_UPDATED) ||
  4148. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4149. tg3_disable_ints(tp);
  4150. return IRQ_RETVAL(1);
  4151. }
  4152. return IRQ_RETVAL(0);
  4153. }
  4154. static int tg3_init_hw(struct tg3 *, int);
  4155. static int tg3_halt(struct tg3 *, int, int);
  4156. /* Restart hardware after configuration changes, self-test, etc.
  4157. * Invoked with tp->lock held.
  4158. */
  4159. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4160. __releases(tp->lock)
  4161. __acquires(tp->lock)
  4162. {
  4163. int err;
  4164. err = tg3_init_hw(tp, reset_phy);
  4165. if (err) {
  4166. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4167. "aborting.\n", tp->dev->name);
  4168. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4169. tg3_full_unlock(tp);
  4170. del_timer_sync(&tp->timer);
  4171. tp->irq_sync = 0;
  4172. tg3_napi_enable(tp);
  4173. dev_close(tp->dev);
  4174. tg3_full_lock(tp, 0);
  4175. }
  4176. return err;
  4177. }
  4178. #ifdef CONFIG_NET_POLL_CONTROLLER
  4179. static void tg3_poll_controller(struct net_device *dev)
  4180. {
  4181. int i;
  4182. struct tg3 *tp = netdev_priv(dev);
  4183. for (i = 0; i < tp->irq_cnt; i++)
  4184. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4185. }
  4186. #endif
  4187. static void tg3_reset_task(struct work_struct *work)
  4188. {
  4189. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4190. int err;
  4191. unsigned int restart_timer;
  4192. tg3_full_lock(tp, 0);
  4193. if (!netif_running(tp->dev)) {
  4194. tg3_full_unlock(tp);
  4195. return;
  4196. }
  4197. tg3_full_unlock(tp);
  4198. tg3_phy_stop(tp);
  4199. tg3_netif_stop(tp);
  4200. tg3_full_lock(tp, 1);
  4201. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4202. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4203. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4204. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4205. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4206. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4207. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4208. }
  4209. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4210. err = tg3_init_hw(tp, 1);
  4211. if (err)
  4212. goto out;
  4213. tg3_netif_start(tp);
  4214. if (restart_timer)
  4215. mod_timer(&tp->timer, jiffies + 1);
  4216. out:
  4217. tg3_full_unlock(tp);
  4218. if (!err)
  4219. tg3_phy_start(tp);
  4220. }
  4221. static void tg3_dump_short_state(struct tg3 *tp)
  4222. {
  4223. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4224. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4225. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4226. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4227. }
  4228. static void tg3_tx_timeout(struct net_device *dev)
  4229. {
  4230. struct tg3 *tp = netdev_priv(dev);
  4231. if (netif_msg_tx_err(tp)) {
  4232. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4233. dev->name);
  4234. tg3_dump_short_state(tp);
  4235. }
  4236. schedule_work(&tp->reset_task);
  4237. }
  4238. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4239. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4240. {
  4241. u32 base = (u32) mapping & 0xffffffff;
  4242. return ((base > 0xffffdcc0) &&
  4243. (base + len + 8 < base));
  4244. }
  4245. /* Test for DMA addresses > 40-bit */
  4246. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4247. int len)
  4248. {
  4249. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4250. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4251. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4252. return 0;
  4253. #else
  4254. return 0;
  4255. #endif
  4256. }
  4257. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4258. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4259. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4260. u32 last_plus_one, u32 *start,
  4261. u32 base_flags, u32 mss)
  4262. {
  4263. struct tg3_napi *tnapi = &tp->napi[0];
  4264. struct sk_buff *new_skb;
  4265. dma_addr_t new_addr = 0;
  4266. u32 entry = *start;
  4267. int i, ret = 0;
  4268. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4269. new_skb = skb_copy(skb, GFP_ATOMIC);
  4270. else {
  4271. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4272. new_skb = skb_copy_expand(skb,
  4273. skb_headroom(skb) + more_headroom,
  4274. skb_tailroom(skb), GFP_ATOMIC);
  4275. }
  4276. if (!new_skb) {
  4277. ret = -1;
  4278. } else {
  4279. /* New SKB is guaranteed to be linear. */
  4280. entry = *start;
  4281. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4282. new_addr = skb_shinfo(new_skb)->dma_head;
  4283. /* Make sure new skb does not cross any 4G boundaries.
  4284. * Drop the packet if it does.
  4285. */
  4286. if (ret || ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4287. tg3_4g_overflow_test(new_addr, new_skb->len))) {
  4288. if (!ret)
  4289. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4290. DMA_TO_DEVICE);
  4291. ret = -1;
  4292. dev_kfree_skb(new_skb);
  4293. new_skb = NULL;
  4294. } else {
  4295. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4296. base_flags, 1 | (mss << 1));
  4297. *start = NEXT_TX(entry);
  4298. }
  4299. }
  4300. /* Now clean up the sw ring entries. */
  4301. i = 0;
  4302. while (entry != last_plus_one) {
  4303. if (i == 0)
  4304. tnapi->tx_buffers[entry].skb = new_skb;
  4305. else
  4306. tnapi->tx_buffers[entry].skb = NULL;
  4307. entry = NEXT_TX(entry);
  4308. i++;
  4309. }
  4310. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4311. dev_kfree_skb(skb);
  4312. return ret;
  4313. }
  4314. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4315. dma_addr_t mapping, int len, u32 flags,
  4316. u32 mss_and_is_end)
  4317. {
  4318. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4319. int is_end = (mss_and_is_end & 0x1);
  4320. u32 mss = (mss_and_is_end >> 1);
  4321. u32 vlan_tag = 0;
  4322. if (is_end)
  4323. flags |= TXD_FLAG_END;
  4324. if (flags & TXD_FLAG_VLAN) {
  4325. vlan_tag = flags >> 16;
  4326. flags &= 0xffff;
  4327. }
  4328. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4329. txd->addr_hi = ((u64) mapping >> 32);
  4330. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4331. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4332. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4333. }
  4334. /* hard_start_xmit for devices that don't have any bugs and
  4335. * support TG3_FLG2_HW_TSO_2 only.
  4336. */
  4337. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4338. struct net_device *dev)
  4339. {
  4340. struct tg3 *tp = netdev_priv(dev);
  4341. u32 len, entry, base_flags, mss;
  4342. struct skb_shared_info *sp;
  4343. dma_addr_t mapping;
  4344. struct tg3_napi *tnapi;
  4345. struct netdev_queue *txq;
  4346. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4347. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4348. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  4349. tnapi++;
  4350. /* We are running in BH disabled context with netif_tx_lock
  4351. * and TX reclaim runs via tp->napi.poll inside of a software
  4352. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4353. * no IRQ context deadlocks to worry about either. Rejoice!
  4354. */
  4355. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4356. if (!netif_tx_queue_stopped(txq)) {
  4357. netif_tx_stop_queue(txq);
  4358. /* This is a hard error, log it. */
  4359. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4360. "queue awake!\n", dev->name);
  4361. }
  4362. return NETDEV_TX_BUSY;
  4363. }
  4364. entry = tnapi->tx_prod;
  4365. base_flags = 0;
  4366. mss = 0;
  4367. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4368. int tcp_opt_len, ip_tcp_len;
  4369. u32 hdrlen;
  4370. if (skb_header_cloned(skb) &&
  4371. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4372. dev_kfree_skb(skb);
  4373. goto out_unlock;
  4374. }
  4375. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4376. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4377. else {
  4378. struct iphdr *iph = ip_hdr(skb);
  4379. tcp_opt_len = tcp_optlen(skb);
  4380. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4381. iph->check = 0;
  4382. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4383. hdrlen = ip_tcp_len + tcp_opt_len;
  4384. }
  4385. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  4386. mss |= (hdrlen & 0xc) << 12;
  4387. if (hdrlen & 0x10)
  4388. base_flags |= 0x00000010;
  4389. base_flags |= (hdrlen & 0x3e0) << 5;
  4390. } else
  4391. mss |= hdrlen << 9;
  4392. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4393. TXD_FLAG_CPU_POST_DMA);
  4394. tcp_hdr(skb)->check = 0;
  4395. }
  4396. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4397. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4398. #if TG3_VLAN_TAG_USED
  4399. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4400. base_flags |= (TXD_FLAG_VLAN |
  4401. (vlan_tx_tag_get(skb) << 16));
  4402. #endif
  4403. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4404. dev_kfree_skb(skb);
  4405. goto out_unlock;
  4406. }
  4407. sp = skb_shinfo(skb);
  4408. mapping = sp->dma_head;
  4409. tnapi->tx_buffers[entry].skb = skb;
  4410. len = skb_headlen(skb);
  4411. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  4412. !mss && skb->len > ETH_DATA_LEN)
  4413. base_flags |= TXD_FLAG_JMB_PKT;
  4414. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4415. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4416. entry = NEXT_TX(entry);
  4417. /* Now loop through additional data fragments, and queue them. */
  4418. if (skb_shinfo(skb)->nr_frags > 0) {
  4419. unsigned int i, last;
  4420. last = skb_shinfo(skb)->nr_frags - 1;
  4421. for (i = 0; i <= last; i++) {
  4422. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4423. len = frag->size;
  4424. mapping = sp->dma_maps[i];
  4425. tnapi->tx_buffers[entry].skb = NULL;
  4426. tg3_set_txd(tnapi, entry, mapping, len,
  4427. base_flags, (i == last) | (mss << 1));
  4428. entry = NEXT_TX(entry);
  4429. }
  4430. }
  4431. /* Packets are ready, update Tx producer idx local and on card. */
  4432. tw32_tx_mbox(tnapi->prodmbox, entry);
  4433. tnapi->tx_prod = entry;
  4434. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4435. netif_tx_stop_queue(txq);
  4436. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4437. netif_tx_wake_queue(txq);
  4438. }
  4439. out_unlock:
  4440. mmiowb();
  4441. return NETDEV_TX_OK;
  4442. }
  4443. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4444. struct net_device *);
  4445. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4446. * TSO header is greater than 80 bytes.
  4447. */
  4448. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4449. {
  4450. struct sk_buff *segs, *nskb;
  4451. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4452. /* Estimate the number of fragments in the worst case */
  4453. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4454. netif_stop_queue(tp->dev);
  4455. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4456. return NETDEV_TX_BUSY;
  4457. netif_wake_queue(tp->dev);
  4458. }
  4459. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4460. if (IS_ERR(segs))
  4461. goto tg3_tso_bug_end;
  4462. do {
  4463. nskb = segs;
  4464. segs = segs->next;
  4465. nskb->next = NULL;
  4466. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4467. } while (segs);
  4468. tg3_tso_bug_end:
  4469. dev_kfree_skb(skb);
  4470. return NETDEV_TX_OK;
  4471. }
  4472. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4473. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4474. */
  4475. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4476. struct net_device *dev)
  4477. {
  4478. struct tg3 *tp = netdev_priv(dev);
  4479. u32 len, entry, base_flags, mss;
  4480. struct skb_shared_info *sp;
  4481. int would_hit_hwbug;
  4482. dma_addr_t mapping;
  4483. struct tg3_napi *tnapi = &tp->napi[0];
  4484. len = skb_headlen(skb);
  4485. /* We are running in BH disabled context with netif_tx_lock
  4486. * and TX reclaim runs via tp->napi.poll inside of a software
  4487. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4488. * no IRQ context deadlocks to worry about either. Rejoice!
  4489. */
  4490. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4491. if (!netif_queue_stopped(dev)) {
  4492. netif_stop_queue(dev);
  4493. /* This is a hard error, log it. */
  4494. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4495. "queue awake!\n", dev->name);
  4496. }
  4497. return NETDEV_TX_BUSY;
  4498. }
  4499. entry = tnapi->tx_prod;
  4500. base_flags = 0;
  4501. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4502. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4503. mss = 0;
  4504. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4505. struct iphdr *iph;
  4506. int tcp_opt_len, ip_tcp_len, hdr_len;
  4507. if (skb_header_cloned(skb) &&
  4508. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4509. dev_kfree_skb(skb);
  4510. goto out_unlock;
  4511. }
  4512. tcp_opt_len = tcp_optlen(skb);
  4513. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4514. hdr_len = ip_tcp_len + tcp_opt_len;
  4515. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4516. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4517. return (tg3_tso_bug(tp, skb));
  4518. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4519. TXD_FLAG_CPU_POST_DMA);
  4520. iph = ip_hdr(skb);
  4521. iph->check = 0;
  4522. iph->tot_len = htons(mss + hdr_len);
  4523. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4524. tcp_hdr(skb)->check = 0;
  4525. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4526. } else
  4527. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4528. iph->daddr, 0,
  4529. IPPROTO_TCP,
  4530. 0);
  4531. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4532. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4533. if (tcp_opt_len || iph->ihl > 5) {
  4534. int tsflags;
  4535. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4536. mss |= (tsflags << 11);
  4537. }
  4538. } else {
  4539. if (tcp_opt_len || iph->ihl > 5) {
  4540. int tsflags;
  4541. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4542. base_flags |= tsflags << 12;
  4543. }
  4544. }
  4545. }
  4546. #if TG3_VLAN_TAG_USED
  4547. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4548. base_flags |= (TXD_FLAG_VLAN |
  4549. (vlan_tx_tag_get(skb) << 16));
  4550. #endif
  4551. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4552. dev_kfree_skb(skb);
  4553. goto out_unlock;
  4554. }
  4555. sp = skb_shinfo(skb);
  4556. mapping = sp->dma_head;
  4557. tnapi->tx_buffers[entry].skb = skb;
  4558. would_hit_hwbug = 0;
  4559. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4560. tg3_4g_overflow_test(mapping, len))
  4561. would_hit_hwbug = 1;
  4562. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4563. tg3_40bit_overflow_test(tp, mapping, len))
  4564. would_hit_hwbug = 1;
  4565. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4566. would_hit_hwbug = 1;
  4567. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4568. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4569. entry = NEXT_TX(entry);
  4570. /* Now loop through additional data fragments, and queue them. */
  4571. if (skb_shinfo(skb)->nr_frags > 0) {
  4572. unsigned int i, last;
  4573. last = skb_shinfo(skb)->nr_frags - 1;
  4574. for (i = 0; i <= last; i++) {
  4575. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4576. len = frag->size;
  4577. mapping = sp->dma_maps[i];
  4578. tnapi->tx_buffers[entry].skb = NULL;
  4579. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4580. tg3_4g_overflow_test(mapping, len))
  4581. would_hit_hwbug = 1;
  4582. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4583. tg3_40bit_overflow_test(tp, mapping, len))
  4584. would_hit_hwbug = 1;
  4585. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4586. tg3_set_txd(tnapi, entry, mapping, len,
  4587. base_flags, (i == last)|(mss << 1));
  4588. else
  4589. tg3_set_txd(tnapi, entry, mapping, len,
  4590. base_flags, (i == last));
  4591. entry = NEXT_TX(entry);
  4592. }
  4593. }
  4594. if (would_hit_hwbug) {
  4595. u32 last_plus_one = entry;
  4596. u32 start;
  4597. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4598. start &= (TG3_TX_RING_SIZE - 1);
  4599. /* If the workaround fails due to memory/mapping
  4600. * failure, silently drop this packet.
  4601. */
  4602. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4603. &start, base_flags, mss))
  4604. goto out_unlock;
  4605. entry = start;
  4606. }
  4607. /* Packets are ready, update Tx producer idx local and on card. */
  4608. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, entry);
  4609. tnapi->tx_prod = entry;
  4610. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4611. netif_stop_queue(dev);
  4612. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4613. netif_wake_queue(tp->dev);
  4614. }
  4615. out_unlock:
  4616. mmiowb();
  4617. return NETDEV_TX_OK;
  4618. }
  4619. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4620. int new_mtu)
  4621. {
  4622. dev->mtu = new_mtu;
  4623. if (new_mtu > ETH_DATA_LEN) {
  4624. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4625. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4626. ethtool_op_set_tso(dev, 0);
  4627. }
  4628. else
  4629. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4630. } else {
  4631. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4632. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4633. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4634. }
  4635. }
  4636. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4637. {
  4638. struct tg3 *tp = netdev_priv(dev);
  4639. int err;
  4640. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4641. return -EINVAL;
  4642. if (!netif_running(dev)) {
  4643. /* We'll just catch it later when the
  4644. * device is up'd.
  4645. */
  4646. tg3_set_mtu(dev, tp, new_mtu);
  4647. return 0;
  4648. }
  4649. tg3_phy_stop(tp);
  4650. tg3_netif_stop(tp);
  4651. tg3_full_lock(tp, 1);
  4652. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4653. tg3_set_mtu(dev, tp, new_mtu);
  4654. err = tg3_restart_hw(tp, 0);
  4655. if (!err)
  4656. tg3_netif_start(tp);
  4657. tg3_full_unlock(tp);
  4658. if (!err)
  4659. tg3_phy_start(tp);
  4660. return err;
  4661. }
  4662. static void tg3_rx_prodring_free(struct tg3 *tp,
  4663. struct tg3_rx_prodring_set *tpr)
  4664. {
  4665. int i;
  4666. struct ring_info *rxp;
  4667. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4668. rxp = &tpr->rx_std_buffers[i];
  4669. if (rxp->skb == NULL)
  4670. continue;
  4671. pci_unmap_single(tp->pdev,
  4672. pci_unmap_addr(rxp, mapping),
  4673. tp->rx_pkt_map_sz,
  4674. PCI_DMA_FROMDEVICE);
  4675. dev_kfree_skb_any(rxp->skb);
  4676. rxp->skb = NULL;
  4677. }
  4678. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4679. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4680. rxp = &tpr->rx_jmb_buffers[i];
  4681. if (rxp->skb == NULL)
  4682. continue;
  4683. pci_unmap_single(tp->pdev,
  4684. pci_unmap_addr(rxp, mapping),
  4685. TG3_RX_JMB_MAP_SZ,
  4686. PCI_DMA_FROMDEVICE);
  4687. dev_kfree_skb_any(rxp->skb);
  4688. rxp->skb = NULL;
  4689. }
  4690. }
  4691. }
  4692. /* Initialize tx/rx rings for packet processing.
  4693. *
  4694. * The chip has been shut down and the driver detached from
  4695. * the networking, so no interrupts or new tx packets will
  4696. * end up in the driver. tp->{tx,}lock are held and thus
  4697. * we may not sleep.
  4698. */
  4699. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4700. struct tg3_rx_prodring_set *tpr)
  4701. {
  4702. u32 i, rx_pkt_dma_sz;
  4703. struct tg3_napi *tnapi = &tp->napi[0];
  4704. /* Zero out all descriptors. */
  4705. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4706. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4707. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4708. tp->dev->mtu > ETH_DATA_LEN)
  4709. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4710. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4711. /* Initialize invariants of the rings, we only set this
  4712. * stuff once. This works because the card does not
  4713. * write into the rx buffer posting rings.
  4714. */
  4715. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4716. struct tg3_rx_buffer_desc *rxd;
  4717. rxd = &tpr->rx_std[i];
  4718. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4719. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4720. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4721. (i << RXD_OPAQUE_INDEX_SHIFT));
  4722. }
  4723. /* Now allocate fresh SKBs for each rx ring. */
  4724. for (i = 0; i < tp->rx_pending; i++) {
  4725. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4726. printk(KERN_WARNING PFX
  4727. "%s: Using a smaller RX standard ring, "
  4728. "only %d out of %d buffers were allocated "
  4729. "successfully.\n",
  4730. tp->dev->name, i, tp->rx_pending);
  4731. if (i == 0)
  4732. goto initfail;
  4733. tp->rx_pending = i;
  4734. break;
  4735. }
  4736. }
  4737. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  4738. goto done;
  4739. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  4740. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4741. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4742. struct tg3_rx_buffer_desc *rxd;
  4743. rxd = &tpr->rx_jmb[i].std;
  4744. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  4745. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4746. RXD_FLAG_JUMBO;
  4747. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4748. (i << RXD_OPAQUE_INDEX_SHIFT));
  4749. }
  4750. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4751. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_JUMBO,
  4752. -1, i) < 0) {
  4753. printk(KERN_WARNING PFX
  4754. "%s: Using a smaller RX jumbo ring, "
  4755. "only %d out of %d buffers were "
  4756. "allocated successfully.\n",
  4757. tp->dev->name, i, tp->rx_jumbo_pending);
  4758. if (i == 0)
  4759. goto initfail;
  4760. tp->rx_jumbo_pending = i;
  4761. break;
  4762. }
  4763. }
  4764. }
  4765. done:
  4766. return 0;
  4767. initfail:
  4768. tg3_rx_prodring_free(tp, tpr);
  4769. return -ENOMEM;
  4770. }
  4771. static void tg3_rx_prodring_fini(struct tg3 *tp,
  4772. struct tg3_rx_prodring_set *tpr)
  4773. {
  4774. kfree(tpr->rx_std_buffers);
  4775. tpr->rx_std_buffers = NULL;
  4776. kfree(tpr->rx_jmb_buffers);
  4777. tpr->rx_jmb_buffers = NULL;
  4778. if (tpr->rx_std) {
  4779. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4780. tpr->rx_std, tpr->rx_std_mapping);
  4781. tpr->rx_std = NULL;
  4782. }
  4783. if (tpr->rx_jmb) {
  4784. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4785. tpr->rx_jmb, tpr->rx_jmb_mapping);
  4786. tpr->rx_jmb = NULL;
  4787. }
  4788. }
  4789. static int tg3_rx_prodring_init(struct tg3 *tp,
  4790. struct tg3_rx_prodring_set *tpr)
  4791. {
  4792. tpr->rx_std_buffers = kzalloc(sizeof(struct ring_info) *
  4793. TG3_RX_RING_SIZE, GFP_KERNEL);
  4794. if (!tpr->rx_std_buffers)
  4795. return -ENOMEM;
  4796. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4797. &tpr->rx_std_mapping);
  4798. if (!tpr->rx_std)
  4799. goto err_out;
  4800. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4801. tpr->rx_jmb_buffers = kzalloc(sizeof(struct ring_info) *
  4802. TG3_RX_JUMBO_RING_SIZE,
  4803. GFP_KERNEL);
  4804. if (!tpr->rx_jmb_buffers)
  4805. goto err_out;
  4806. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  4807. TG3_RX_JUMBO_RING_BYTES,
  4808. &tpr->rx_jmb_mapping);
  4809. if (!tpr->rx_jmb)
  4810. goto err_out;
  4811. }
  4812. return 0;
  4813. err_out:
  4814. tg3_rx_prodring_fini(tp, tpr);
  4815. return -ENOMEM;
  4816. }
  4817. /* Free up pending packets in all rx/tx rings.
  4818. *
  4819. * The chip has been shut down and the driver detached from
  4820. * the networking, so no interrupts or new tx packets will
  4821. * end up in the driver. tp->{tx,}lock is not held and we are not
  4822. * in an interrupt context and thus may sleep.
  4823. */
  4824. static void tg3_free_rings(struct tg3 *tp)
  4825. {
  4826. int i, j;
  4827. for (j = 0; j < tp->irq_cnt; j++) {
  4828. struct tg3_napi *tnapi = &tp->napi[j];
  4829. if (!tnapi->tx_buffers)
  4830. continue;
  4831. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4832. struct tx_ring_info *txp;
  4833. struct sk_buff *skb;
  4834. txp = &tnapi->tx_buffers[i];
  4835. skb = txp->skb;
  4836. if (skb == NULL) {
  4837. i++;
  4838. continue;
  4839. }
  4840. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4841. txp->skb = NULL;
  4842. i += skb_shinfo(skb)->nr_frags + 1;
  4843. dev_kfree_skb_any(skb);
  4844. }
  4845. }
  4846. tg3_rx_prodring_free(tp, &tp->prodring[0]);
  4847. }
  4848. /* Initialize tx/rx rings for packet processing.
  4849. *
  4850. * The chip has been shut down and the driver detached from
  4851. * the networking, so no interrupts or new tx packets will
  4852. * end up in the driver. tp->{tx,}lock are held and thus
  4853. * we may not sleep.
  4854. */
  4855. static int tg3_init_rings(struct tg3 *tp)
  4856. {
  4857. int i;
  4858. /* Free up all the SKBs. */
  4859. tg3_free_rings(tp);
  4860. for (i = 0; i < tp->irq_cnt; i++) {
  4861. struct tg3_napi *tnapi = &tp->napi[i];
  4862. tnapi->last_tag = 0;
  4863. tnapi->last_irq_tag = 0;
  4864. tnapi->hw_status->status = 0;
  4865. tnapi->hw_status->status_tag = 0;
  4866. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4867. tnapi->tx_prod = 0;
  4868. tnapi->tx_cons = 0;
  4869. if (tnapi->tx_ring)
  4870. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  4871. tnapi->rx_rcb_ptr = 0;
  4872. if (tnapi->rx_rcb)
  4873. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4874. }
  4875. return tg3_rx_prodring_alloc(tp, &tp->prodring[0]);
  4876. }
  4877. /*
  4878. * Must not be invoked with interrupt sources disabled and
  4879. * the hardware shutdown down.
  4880. */
  4881. static void tg3_free_consistent(struct tg3 *tp)
  4882. {
  4883. int i;
  4884. for (i = 0; i < tp->irq_cnt; i++) {
  4885. struct tg3_napi *tnapi = &tp->napi[i];
  4886. if (tnapi->tx_ring) {
  4887. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4888. tnapi->tx_ring, tnapi->tx_desc_mapping);
  4889. tnapi->tx_ring = NULL;
  4890. }
  4891. kfree(tnapi->tx_buffers);
  4892. tnapi->tx_buffers = NULL;
  4893. if (tnapi->rx_rcb) {
  4894. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4895. tnapi->rx_rcb,
  4896. tnapi->rx_rcb_mapping);
  4897. tnapi->rx_rcb = NULL;
  4898. }
  4899. if (tnapi->hw_status) {
  4900. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4901. tnapi->hw_status,
  4902. tnapi->status_mapping);
  4903. tnapi->hw_status = NULL;
  4904. }
  4905. }
  4906. if (tp->hw_stats) {
  4907. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4908. tp->hw_stats, tp->stats_mapping);
  4909. tp->hw_stats = NULL;
  4910. }
  4911. tg3_rx_prodring_fini(tp, &tp->prodring[0]);
  4912. }
  4913. /*
  4914. * Must not be invoked with interrupt sources disabled and
  4915. * the hardware shutdown down. Can sleep.
  4916. */
  4917. static int tg3_alloc_consistent(struct tg3 *tp)
  4918. {
  4919. int i;
  4920. if (tg3_rx_prodring_init(tp, &tp->prodring[0]))
  4921. return -ENOMEM;
  4922. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4923. sizeof(struct tg3_hw_stats),
  4924. &tp->stats_mapping);
  4925. if (!tp->hw_stats)
  4926. goto err_out;
  4927. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4928. for (i = 0; i < tp->irq_cnt; i++) {
  4929. struct tg3_napi *tnapi = &tp->napi[i];
  4930. struct tg3_hw_status *sblk;
  4931. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  4932. TG3_HW_STATUS_SIZE,
  4933. &tnapi->status_mapping);
  4934. if (!tnapi->hw_status)
  4935. goto err_out;
  4936. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4937. sblk = tnapi->hw_status;
  4938. /*
  4939. * When RSS is enabled, the status block format changes
  4940. * slightly. The "rx_jumbo_consumer", "reserved",
  4941. * and "rx_mini_consumer" members get mapped to the
  4942. * other three rx return ring producer indexes.
  4943. */
  4944. switch (i) {
  4945. default:
  4946. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  4947. break;
  4948. case 2:
  4949. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  4950. break;
  4951. case 3:
  4952. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  4953. break;
  4954. case 4:
  4955. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  4956. break;
  4957. }
  4958. /*
  4959. * If multivector RSS is enabled, vector 0 does not handle
  4960. * rx or tx interrupts. Don't allocate any resources for it.
  4961. */
  4962. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  4963. continue;
  4964. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  4965. TG3_RX_RCB_RING_BYTES(tp),
  4966. &tnapi->rx_rcb_mapping);
  4967. if (!tnapi->rx_rcb)
  4968. goto err_out;
  4969. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4970. tnapi->tx_buffers = kzalloc(sizeof(struct tx_ring_info) *
  4971. TG3_TX_RING_SIZE, GFP_KERNEL);
  4972. if (!tnapi->tx_buffers)
  4973. goto err_out;
  4974. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  4975. TG3_TX_RING_BYTES,
  4976. &tnapi->tx_desc_mapping);
  4977. if (!tnapi->tx_ring)
  4978. goto err_out;
  4979. }
  4980. return 0;
  4981. err_out:
  4982. tg3_free_consistent(tp);
  4983. return -ENOMEM;
  4984. }
  4985. #define MAX_WAIT_CNT 1000
  4986. /* To stop a block, clear the enable bit and poll till it
  4987. * clears. tp->lock is held.
  4988. */
  4989. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4990. {
  4991. unsigned int i;
  4992. u32 val;
  4993. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4994. switch (ofs) {
  4995. case RCVLSC_MODE:
  4996. case DMAC_MODE:
  4997. case MBFREE_MODE:
  4998. case BUFMGR_MODE:
  4999. case MEMARB_MODE:
  5000. /* We can't enable/disable these bits of the
  5001. * 5705/5750, just say success.
  5002. */
  5003. return 0;
  5004. default:
  5005. break;
  5006. }
  5007. }
  5008. val = tr32(ofs);
  5009. val &= ~enable_bit;
  5010. tw32_f(ofs, val);
  5011. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5012. udelay(100);
  5013. val = tr32(ofs);
  5014. if ((val & enable_bit) == 0)
  5015. break;
  5016. }
  5017. if (i == MAX_WAIT_CNT && !silent) {
  5018. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  5019. "ofs=%lx enable_bit=%x\n",
  5020. ofs, enable_bit);
  5021. return -ENODEV;
  5022. }
  5023. return 0;
  5024. }
  5025. /* tp->lock is held. */
  5026. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5027. {
  5028. int i, err;
  5029. tg3_disable_ints(tp);
  5030. tp->rx_mode &= ~RX_MODE_ENABLE;
  5031. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5032. udelay(10);
  5033. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5034. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5035. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5036. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5037. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5038. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5039. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5040. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5041. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5042. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5043. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5044. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5045. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5046. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5047. tw32_f(MAC_MODE, tp->mac_mode);
  5048. udelay(40);
  5049. tp->tx_mode &= ~TX_MODE_ENABLE;
  5050. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5051. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5052. udelay(100);
  5053. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5054. break;
  5055. }
  5056. if (i >= MAX_WAIT_CNT) {
  5057. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5058. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5059. tp->dev->name, tr32(MAC_TX_MODE));
  5060. err |= -ENODEV;
  5061. }
  5062. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5063. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5064. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5065. tw32(FTQ_RESET, 0xffffffff);
  5066. tw32(FTQ_RESET, 0x00000000);
  5067. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5068. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5069. for (i = 0; i < tp->irq_cnt; i++) {
  5070. struct tg3_napi *tnapi = &tp->napi[i];
  5071. if (tnapi->hw_status)
  5072. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5073. }
  5074. if (tp->hw_stats)
  5075. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5076. return err;
  5077. }
  5078. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5079. {
  5080. int i;
  5081. u32 apedata;
  5082. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5083. if (apedata != APE_SEG_SIG_MAGIC)
  5084. return;
  5085. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5086. if (!(apedata & APE_FW_STATUS_READY))
  5087. return;
  5088. /* Wait for up to 1 millisecond for APE to service previous event. */
  5089. for (i = 0; i < 10; i++) {
  5090. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5091. return;
  5092. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5093. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5094. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5095. event | APE_EVENT_STATUS_EVENT_PENDING);
  5096. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5097. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5098. break;
  5099. udelay(100);
  5100. }
  5101. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5102. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5103. }
  5104. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5105. {
  5106. u32 event;
  5107. u32 apedata;
  5108. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5109. return;
  5110. switch (kind) {
  5111. case RESET_KIND_INIT:
  5112. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5113. APE_HOST_SEG_SIG_MAGIC);
  5114. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5115. APE_HOST_SEG_LEN_MAGIC);
  5116. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5117. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5118. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5119. APE_HOST_DRIVER_ID_MAGIC);
  5120. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5121. APE_HOST_BEHAV_NO_PHYLOCK);
  5122. event = APE_EVENT_STATUS_STATE_START;
  5123. break;
  5124. case RESET_KIND_SHUTDOWN:
  5125. /* With the interface we are currently using,
  5126. * APE does not track driver state. Wiping
  5127. * out the HOST SEGMENT SIGNATURE forces
  5128. * the APE to assume OS absent status.
  5129. */
  5130. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5131. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5132. break;
  5133. case RESET_KIND_SUSPEND:
  5134. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5135. break;
  5136. default:
  5137. return;
  5138. }
  5139. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5140. tg3_ape_send_event(tp, event);
  5141. }
  5142. /* tp->lock is held. */
  5143. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5144. {
  5145. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5146. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5147. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5148. switch (kind) {
  5149. case RESET_KIND_INIT:
  5150. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5151. DRV_STATE_START);
  5152. break;
  5153. case RESET_KIND_SHUTDOWN:
  5154. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5155. DRV_STATE_UNLOAD);
  5156. break;
  5157. case RESET_KIND_SUSPEND:
  5158. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5159. DRV_STATE_SUSPEND);
  5160. break;
  5161. default:
  5162. break;
  5163. }
  5164. }
  5165. if (kind == RESET_KIND_INIT ||
  5166. kind == RESET_KIND_SUSPEND)
  5167. tg3_ape_driver_state_change(tp, kind);
  5168. }
  5169. /* tp->lock is held. */
  5170. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5171. {
  5172. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5173. switch (kind) {
  5174. case RESET_KIND_INIT:
  5175. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5176. DRV_STATE_START_DONE);
  5177. break;
  5178. case RESET_KIND_SHUTDOWN:
  5179. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5180. DRV_STATE_UNLOAD_DONE);
  5181. break;
  5182. default:
  5183. break;
  5184. }
  5185. }
  5186. if (kind == RESET_KIND_SHUTDOWN)
  5187. tg3_ape_driver_state_change(tp, kind);
  5188. }
  5189. /* tp->lock is held. */
  5190. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5191. {
  5192. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5193. switch (kind) {
  5194. case RESET_KIND_INIT:
  5195. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5196. DRV_STATE_START);
  5197. break;
  5198. case RESET_KIND_SHUTDOWN:
  5199. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5200. DRV_STATE_UNLOAD);
  5201. break;
  5202. case RESET_KIND_SUSPEND:
  5203. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5204. DRV_STATE_SUSPEND);
  5205. break;
  5206. default:
  5207. break;
  5208. }
  5209. }
  5210. }
  5211. static int tg3_poll_fw(struct tg3 *tp)
  5212. {
  5213. int i;
  5214. u32 val;
  5215. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5216. /* Wait up to 20ms for init done. */
  5217. for (i = 0; i < 200; i++) {
  5218. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5219. return 0;
  5220. udelay(100);
  5221. }
  5222. return -ENODEV;
  5223. }
  5224. /* Wait for firmware initialization to complete. */
  5225. for (i = 0; i < 100000; i++) {
  5226. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5227. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5228. break;
  5229. udelay(10);
  5230. }
  5231. /* Chip might not be fitted with firmware. Some Sun onboard
  5232. * parts are configured like that. So don't signal the timeout
  5233. * of the above loop as an error, but do report the lack of
  5234. * running firmware once.
  5235. */
  5236. if (i >= 100000 &&
  5237. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5238. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5239. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5240. tp->dev->name);
  5241. }
  5242. return 0;
  5243. }
  5244. /* Save PCI command register before chip reset */
  5245. static void tg3_save_pci_state(struct tg3 *tp)
  5246. {
  5247. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5248. }
  5249. /* Restore PCI state after chip reset */
  5250. static void tg3_restore_pci_state(struct tg3 *tp)
  5251. {
  5252. u32 val;
  5253. /* Re-enable indirect register accesses. */
  5254. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5255. tp->misc_host_ctrl);
  5256. /* Set MAX PCI retry to zero. */
  5257. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5258. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5259. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5260. val |= PCISTATE_RETRY_SAME_DMA;
  5261. /* Allow reads and writes to the APE register and memory space. */
  5262. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5263. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5264. PCISTATE_ALLOW_APE_SHMEM_WR;
  5265. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5266. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5267. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5268. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5269. pcie_set_readrq(tp->pdev, 4096);
  5270. else {
  5271. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5272. tp->pci_cacheline_sz);
  5273. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5274. tp->pci_lat_timer);
  5275. }
  5276. }
  5277. /* Make sure PCI-X relaxed ordering bit is clear. */
  5278. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5279. u16 pcix_cmd;
  5280. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5281. &pcix_cmd);
  5282. pcix_cmd &= ~PCI_X_CMD_ERO;
  5283. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5284. pcix_cmd);
  5285. }
  5286. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5287. /* Chip reset on 5780 will reset MSI enable bit,
  5288. * so need to restore it.
  5289. */
  5290. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5291. u16 ctrl;
  5292. pci_read_config_word(tp->pdev,
  5293. tp->msi_cap + PCI_MSI_FLAGS,
  5294. &ctrl);
  5295. pci_write_config_word(tp->pdev,
  5296. tp->msi_cap + PCI_MSI_FLAGS,
  5297. ctrl | PCI_MSI_FLAGS_ENABLE);
  5298. val = tr32(MSGINT_MODE);
  5299. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5300. }
  5301. }
  5302. }
  5303. static void tg3_stop_fw(struct tg3 *);
  5304. /* tp->lock is held. */
  5305. static int tg3_chip_reset(struct tg3 *tp)
  5306. {
  5307. u32 val;
  5308. void (*write_op)(struct tg3 *, u32, u32);
  5309. int i, err;
  5310. tg3_nvram_lock(tp);
  5311. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5312. /* No matching tg3_nvram_unlock() after this because
  5313. * chip reset below will undo the nvram lock.
  5314. */
  5315. tp->nvram_lock_cnt = 0;
  5316. /* GRC_MISC_CFG core clock reset will clear the memory
  5317. * enable bit in PCI register 4 and the MSI enable bit
  5318. * on some chips, so we save relevant registers here.
  5319. */
  5320. tg3_save_pci_state(tp);
  5321. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5322. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5323. tw32(GRC_FASTBOOT_PC, 0);
  5324. /*
  5325. * We must avoid the readl() that normally takes place.
  5326. * It locks machines, causes machine checks, and other
  5327. * fun things. So, temporarily disable the 5701
  5328. * hardware workaround, while we do the reset.
  5329. */
  5330. write_op = tp->write32;
  5331. if (write_op == tg3_write_flush_reg32)
  5332. tp->write32 = tg3_write32;
  5333. /* Prevent the irq handler from reading or writing PCI registers
  5334. * during chip reset when the memory enable bit in the PCI command
  5335. * register may be cleared. The chip does not generate interrupt
  5336. * at this time, but the irq handler may still be called due to irq
  5337. * sharing or irqpoll.
  5338. */
  5339. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5340. for (i = 0; i < tp->irq_cnt; i++) {
  5341. struct tg3_napi *tnapi = &tp->napi[i];
  5342. if (tnapi->hw_status) {
  5343. tnapi->hw_status->status = 0;
  5344. tnapi->hw_status->status_tag = 0;
  5345. }
  5346. tnapi->last_tag = 0;
  5347. tnapi->last_irq_tag = 0;
  5348. }
  5349. smp_mb();
  5350. for (i = 0; i < tp->irq_cnt; i++)
  5351. synchronize_irq(tp->napi[i].irq_vec);
  5352. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5353. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5354. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5355. }
  5356. /* do the reset */
  5357. val = GRC_MISC_CFG_CORECLK_RESET;
  5358. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5359. if (tr32(0x7e2c) == 0x60) {
  5360. tw32(0x7e2c, 0x20);
  5361. }
  5362. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5363. tw32(GRC_MISC_CFG, (1 << 29));
  5364. val |= (1 << 29);
  5365. }
  5366. }
  5367. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5368. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5369. tw32(GRC_VCPU_EXT_CTRL,
  5370. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5371. }
  5372. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5373. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5374. tw32(GRC_MISC_CFG, val);
  5375. /* restore 5701 hardware bug workaround write method */
  5376. tp->write32 = write_op;
  5377. /* Unfortunately, we have to delay before the PCI read back.
  5378. * Some 575X chips even will not respond to a PCI cfg access
  5379. * when the reset command is given to the chip.
  5380. *
  5381. * How do these hardware designers expect things to work
  5382. * properly if the PCI write is posted for a long period
  5383. * of time? It is always necessary to have some method by
  5384. * which a register read back can occur to push the write
  5385. * out which does the reset.
  5386. *
  5387. * For most tg3 variants the trick below was working.
  5388. * Ho hum...
  5389. */
  5390. udelay(120);
  5391. /* Flush PCI posted writes. The normal MMIO registers
  5392. * are inaccessible at this time so this is the only
  5393. * way to make this reliably (actually, this is no longer
  5394. * the case, see above). I tried to use indirect
  5395. * register read/write but this upset some 5701 variants.
  5396. */
  5397. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5398. udelay(120);
  5399. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5400. u16 val16;
  5401. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5402. int i;
  5403. u32 cfg_val;
  5404. /* Wait for link training to complete. */
  5405. for (i = 0; i < 5000; i++)
  5406. udelay(100);
  5407. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5408. pci_write_config_dword(tp->pdev, 0xc4,
  5409. cfg_val | (1 << 15));
  5410. }
  5411. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5412. pci_read_config_word(tp->pdev,
  5413. tp->pcie_cap + PCI_EXP_DEVCTL,
  5414. &val16);
  5415. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5416. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5417. /*
  5418. * Older PCIe devices only support the 128 byte
  5419. * MPS setting. Enforce the restriction.
  5420. */
  5421. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5422. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5423. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5424. pci_write_config_word(tp->pdev,
  5425. tp->pcie_cap + PCI_EXP_DEVCTL,
  5426. val16);
  5427. pcie_set_readrq(tp->pdev, 4096);
  5428. /* Clear error status */
  5429. pci_write_config_word(tp->pdev,
  5430. tp->pcie_cap + PCI_EXP_DEVSTA,
  5431. PCI_EXP_DEVSTA_CED |
  5432. PCI_EXP_DEVSTA_NFED |
  5433. PCI_EXP_DEVSTA_FED |
  5434. PCI_EXP_DEVSTA_URD);
  5435. }
  5436. tg3_restore_pci_state(tp);
  5437. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5438. val = 0;
  5439. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5440. val = tr32(MEMARB_MODE);
  5441. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5442. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5443. tg3_stop_fw(tp);
  5444. tw32(0x5000, 0x400);
  5445. }
  5446. tw32(GRC_MODE, tp->grc_mode);
  5447. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5448. val = tr32(0xc4);
  5449. tw32(0xc4, val | (1 << 15));
  5450. }
  5451. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5452. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5453. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5454. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5455. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5456. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5457. }
  5458. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5459. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5460. tw32_f(MAC_MODE, tp->mac_mode);
  5461. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5462. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5463. tw32_f(MAC_MODE, tp->mac_mode);
  5464. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5465. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5466. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5467. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5468. tw32_f(MAC_MODE, tp->mac_mode);
  5469. } else
  5470. tw32_f(MAC_MODE, 0);
  5471. udelay(40);
  5472. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5473. err = tg3_poll_fw(tp);
  5474. if (err)
  5475. return err;
  5476. tg3_mdio_start(tp);
  5477. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5478. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5479. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5480. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  5481. val = tr32(0x7c00);
  5482. tw32(0x7c00, val | (1 << 25));
  5483. }
  5484. /* Reprobe ASF enable state. */
  5485. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5486. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5487. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5488. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5489. u32 nic_cfg;
  5490. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5491. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5492. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5493. tp->last_event_jiffies = jiffies;
  5494. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5495. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5496. }
  5497. }
  5498. return 0;
  5499. }
  5500. /* tp->lock is held. */
  5501. static void tg3_stop_fw(struct tg3 *tp)
  5502. {
  5503. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5504. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5505. /* Wait for RX cpu to ACK the previous event. */
  5506. tg3_wait_for_event_ack(tp);
  5507. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5508. tg3_generate_fw_event(tp);
  5509. /* Wait for RX cpu to ACK this event. */
  5510. tg3_wait_for_event_ack(tp);
  5511. }
  5512. }
  5513. /* tp->lock is held. */
  5514. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5515. {
  5516. int err;
  5517. tg3_stop_fw(tp);
  5518. tg3_write_sig_pre_reset(tp, kind);
  5519. tg3_abort_hw(tp, silent);
  5520. err = tg3_chip_reset(tp);
  5521. __tg3_set_mac_addr(tp, 0);
  5522. tg3_write_sig_legacy(tp, kind);
  5523. tg3_write_sig_post_reset(tp, kind);
  5524. if (err)
  5525. return err;
  5526. return 0;
  5527. }
  5528. #define RX_CPU_SCRATCH_BASE 0x30000
  5529. #define RX_CPU_SCRATCH_SIZE 0x04000
  5530. #define TX_CPU_SCRATCH_BASE 0x34000
  5531. #define TX_CPU_SCRATCH_SIZE 0x04000
  5532. /* tp->lock is held. */
  5533. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5534. {
  5535. int i;
  5536. BUG_ON(offset == TX_CPU_BASE &&
  5537. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5538. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5539. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5540. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5541. return 0;
  5542. }
  5543. if (offset == RX_CPU_BASE) {
  5544. for (i = 0; i < 10000; i++) {
  5545. tw32(offset + CPU_STATE, 0xffffffff);
  5546. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5547. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5548. break;
  5549. }
  5550. tw32(offset + CPU_STATE, 0xffffffff);
  5551. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5552. udelay(10);
  5553. } else {
  5554. for (i = 0; i < 10000; i++) {
  5555. tw32(offset + CPU_STATE, 0xffffffff);
  5556. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5557. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5558. break;
  5559. }
  5560. }
  5561. if (i >= 10000) {
  5562. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5563. "and %s CPU\n",
  5564. tp->dev->name,
  5565. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5566. return -ENODEV;
  5567. }
  5568. /* Clear firmware's nvram arbitration. */
  5569. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5570. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5571. return 0;
  5572. }
  5573. struct fw_info {
  5574. unsigned int fw_base;
  5575. unsigned int fw_len;
  5576. const __be32 *fw_data;
  5577. };
  5578. /* tp->lock is held. */
  5579. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5580. int cpu_scratch_size, struct fw_info *info)
  5581. {
  5582. int err, lock_err, i;
  5583. void (*write_op)(struct tg3 *, u32, u32);
  5584. if (cpu_base == TX_CPU_BASE &&
  5585. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5586. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5587. "TX cpu firmware on %s which is 5705.\n",
  5588. tp->dev->name);
  5589. return -EINVAL;
  5590. }
  5591. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5592. write_op = tg3_write_mem;
  5593. else
  5594. write_op = tg3_write_indirect_reg32;
  5595. /* It is possible that bootcode is still loading at this point.
  5596. * Get the nvram lock first before halting the cpu.
  5597. */
  5598. lock_err = tg3_nvram_lock(tp);
  5599. err = tg3_halt_cpu(tp, cpu_base);
  5600. if (!lock_err)
  5601. tg3_nvram_unlock(tp);
  5602. if (err)
  5603. goto out;
  5604. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5605. write_op(tp, cpu_scratch_base + i, 0);
  5606. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5607. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5608. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5609. write_op(tp, (cpu_scratch_base +
  5610. (info->fw_base & 0xffff) +
  5611. (i * sizeof(u32))),
  5612. be32_to_cpu(info->fw_data[i]));
  5613. err = 0;
  5614. out:
  5615. return err;
  5616. }
  5617. /* tp->lock is held. */
  5618. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5619. {
  5620. struct fw_info info;
  5621. const __be32 *fw_data;
  5622. int err, i;
  5623. fw_data = (void *)tp->fw->data;
  5624. /* Firmware blob starts with version numbers, followed by
  5625. start address and length. We are setting complete length.
  5626. length = end_address_of_bss - start_address_of_text.
  5627. Remainder is the blob to be loaded contiguously
  5628. from start address. */
  5629. info.fw_base = be32_to_cpu(fw_data[1]);
  5630. info.fw_len = tp->fw->size - 12;
  5631. info.fw_data = &fw_data[3];
  5632. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5633. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5634. &info);
  5635. if (err)
  5636. return err;
  5637. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5638. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5639. &info);
  5640. if (err)
  5641. return err;
  5642. /* Now startup only the RX cpu. */
  5643. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5644. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5645. for (i = 0; i < 5; i++) {
  5646. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5647. break;
  5648. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5649. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5650. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5651. udelay(1000);
  5652. }
  5653. if (i >= 5) {
  5654. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5655. "to set RX CPU PC, is %08x should be %08x\n",
  5656. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5657. info.fw_base);
  5658. return -ENODEV;
  5659. }
  5660. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5661. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5662. return 0;
  5663. }
  5664. /* 5705 needs a special version of the TSO firmware. */
  5665. /* tp->lock is held. */
  5666. static int tg3_load_tso_firmware(struct tg3 *tp)
  5667. {
  5668. struct fw_info info;
  5669. const __be32 *fw_data;
  5670. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5671. int err, i;
  5672. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5673. return 0;
  5674. fw_data = (void *)tp->fw->data;
  5675. /* Firmware blob starts with version numbers, followed by
  5676. start address and length. We are setting complete length.
  5677. length = end_address_of_bss - start_address_of_text.
  5678. Remainder is the blob to be loaded contiguously
  5679. from start address. */
  5680. info.fw_base = be32_to_cpu(fw_data[1]);
  5681. cpu_scratch_size = tp->fw_len;
  5682. info.fw_len = tp->fw->size - 12;
  5683. info.fw_data = &fw_data[3];
  5684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5685. cpu_base = RX_CPU_BASE;
  5686. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5687. } else {
  5688. cpu_base = TX_CPU_BASE;
  5689. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5690. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5691. }
  5692. err = tg3_load_firmware_cpu(tp, cpu_base,
  5693. cpu_scratch_base, cpu_scratch_size,
  5694. &info);
  5695. if (err)
  5696. return err;
  5697. /* Now startup the cpu. */
  5698. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5699. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5700. for (i = 0; i < 5; i++) {
  5701. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5702. break;
  5703. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5704. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5705. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5706. udelay(1000);
  5707. }
  5708. if (i >= 5) {
  5709. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5710. "to set CPU PC, is %08x should be %08x\n",
  5711. tp->dev->name, tr32(cpu_base + CPU_PC),
  5712. info.fw_base);
  5713. return -ENODEV;
  5714. }
  5715. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5716. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5717. return 0;
  5718. }
  5719. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5720. {
  5721. struct tg3 *tp = netdev_priv(dev);
  5722. struct sockaddr *addr = p;
  5723. int err = 0, skip_mac_1 = 0;
  5724. if (!is_valid_ether_addr(addr->sa_data))
  5725. return -EINVAL;
  5726. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5727. if (!netif_running(dev))
  5728. return 0;
  5729. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5730. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5731. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5732. addr0_low = tr32(MAC_ADDR_0_LOW);
  5733. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5734. addr1_low = tr32(MAC_ADDR_1_LOW);
  5735. /* Skip MAC addr 1 if ASF is using it. */
  5736. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5737. !(addr1_high == 0 && addr1_low == 0))
  5738. skip_mac_1 = 1;
  5739. }
  5740. spin_lock_bh(&tp->lock);
  5741. __tg3_set_mac_addr(tp, skip_mac_1);
  5742. spin_unlock_bh(&tp->lock);
  5743. return err;
  5744. }
  5745. /* tp->lock is held. */
  5746. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5747. dma_addr_t mapping, u32 maxlen_flags,
  5748. u32 nic_addr)
  5749. {
  5750. tg3_write_mem(tp,
  5751. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5752. ((u64) mapping >> 32));
  5753. tg3_write_mem(tp,
  5754. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5755. ((u64) mapping & 0xffffffff));
  5756. tg3_write_mem(tp,
  5757. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5758. maxlen_flags);
  5759. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5760. tg3_write_mem(tp,
  5761. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5762. nic_addr);
  5763. }
  5764. static void __tg3_set_rx_mode(struct net_device *);
  5765. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5766. {
  5767. int i;
  5768. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  5769. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5770. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5771. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5772. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5773. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5774. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5775. } else {
  5776. tw32(HOSTCC_TXCOL_TICKS, 0);
  5777. tw32(HOSTCC_TXMAX_FRAMES, 0);
  5778. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  5779. tw32(HOSTCC_RXCOL_TICKS, 0);
  5780. tw32(HOSTCC_RXMAX_FRAMES, 0);
  5781. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  5782. }
  5783. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5784. u32 val = ec->stats_block_coalesce_usecs;
  5785. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5786. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5787. if (!netif_carrier_ok(tp->dev))
  5788. val = 0;
  5789. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5790. }
  5791. for (i = 0; i < tp->irq_cnt - 1; i++) {
  5792. u32 reg;
  5793. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  5794. tw32(reg, ec->rx_coalesce_usecs);
  5795. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  5796. tw32(reg, ec->tx_coalesce_usecs);
  5797. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  5798. tw32(reg, ec->rx_max_coalesced_frames);
  5799. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  5800. tw32(reg, ec->tx_max_coalesced_frames);
  5801. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5802. tw32(reg, ec->rx_max_coalesced_frames_irq);
  5803. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5804. tw32(reg, ec->tx_max_coalesced_frames_irq);
  5805. }
  5806. for (; i < tp->irq_max - 1; i++) {
  5807. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  5808. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  5809. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5810. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5811. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5812. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5813. }
  5814. }
  5815. /* tp->lock is held. */
  5816. static void tg3_rings_reset(struct tg3 *tp)
  5817. {
  5818. int i;
  5819. u32 stblk, txrcb, rxrcb, limit;
  5820. struct tg3_napi *tnapi = &tp->napi[0];
  5821. /* Disable all transmit rings but the first. */
  5822. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5823. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  5824. else
  5825. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5826. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5827. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  5828. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5829. BDINFO_FLAGS_DISABLED);
  5830. /* Disable all receive return rings but the first. */
  5831. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  5832. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  5833. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5834. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  5835. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5836. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  5837. else
  5838. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5839. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5840. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  5841. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5842. BDINFO_FLAGS_DISABLED);
  5843. /* Disable interrupts */
  5844. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  5845. /* Zero mailbox registers. */
  5846. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  5847. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  5848. tp->napi[i].tx_prod = 0;
  5849. tp->napi[i].tx_cons = 0;
  5850. tw32_mailbox(tp->napi[i].prodmbox, 0);
  5851. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  5852. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  5853. }
  5854. } else {
  5855. tp->napi[0].tx_prod = 0;
  5856. tp->napi[0].tx_cons = 0;
  5857. tw32_mailbox(tp->napi[0].prodmbox, 0);
  5858. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  5859. }
  5860. /* Make sure the NIC-based send BD rings are disabled. */
  5861. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5862. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  5863. for (i = 0; i < 16; i++)
  5864. tw32_tx_mbox(mbox + i * 8, 0);
  5865. }
  5866. txrcb = NIC_SRAM_SEND_RCB;
  5867. rxrcb = NIC_SRAM_RCV_RET_RCB;
  5868. /* Clear status block in ram. */
  5869. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5870. /* Set status block DMA address */
  5871. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5872. ((u64) tnapi->status_mapping >> 32));
  5873. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5874. ((u64) tnapi->status_mapping & 0xffffffff));
  5875. if (tnapi->tx_ring) {
  5876. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5877. (TG3_TX_RING_SIZE <<
  5878. BDINFO_FLAGS_MAXLEN_SHIFT),
  5879. NIC_SRAM_TX_BUFFER_DESC);
  5880. txrcb += TG3_BDINFO_SIZE;
  5881. }
  5882. if (tnapi->rx_rcb) {
  5883. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5884. (TG3_RX_RCB_RING_SIZE(tp) <<
  5885. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5886. rxrcb += TG3_BDINFO_SIZE;
  5887. }
  5888. stblk = HOSTCC_STATBLCK_RING1;
  5889. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  5890. u64 mapping = (u64)tnapi->status_mapping;
  5891. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  5892. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  5893. /* Clear status block in ram. */
  5894. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5895. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5896. (TG3_TX_RING_SIZE <<
  5897. BDINFO_FLAGS_MAXLEN_SHIFT),
  5898. NIC_SRAM_TX_BUFFER_DESC);
  5899. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5900. (TG3_RX_RCB_RING_SIZE(tp) <<
  5901. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5902. stblk += 8;
  5903. txrcb += TG3_BDINFO_SIZE;
  5904. rxrcb += TG3_BDINFO_SIZE;
  5905. }
  5906. }
  5907. /* tp->lock is held. */
  5908. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5909. {
  5910. u32 val, rdmac_mode;
  5911. int i, err, limit;
  5912. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  5913. tg3_disable_ints(tp);
  5914. tg3_stop_fw(tp);
  5915. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5916. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5917. tg3_abort_hw(tp, 1);
  5918. }
  5919. if (reset_phy &&
  5920. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5921. tg3_phy_reset(tp);
  5922. err = tg3_chip_reset(tp);
  5923. if (err)
  5924. return err;
  5925. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5926. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5927. val = tr32(TG3_CPMU_CTRL);
  5928. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5929. tw32(TG3_CPMU_CTRL, val);
  5930. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5931. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5932. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5933. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5934. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5935. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5936. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5937. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5938. val = tr32(TG3_CPMU_HST_ACC);
  5939. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5940. val |= CPMU_HST_ACC_MACCLK_6_25;
  5941. tw32(TG3_CPMU_HST_ACC, val);
  5942. }
  5943. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5944. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5945. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5946. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5947. tw32(PCIE_PWR_MGMT_THRESH, val);
  5948. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5949. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5950. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5951. }
  5952. if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  5953. val = tr32(TG3_PCIE_LNKCTL);
  5954. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG)
  5955. val |= TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5956. else
  5957. val &= ~TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5958. tw32(TG3_PCIE_LNKCTL, val);
  5959. }
  5960. /* This works around an issue with Athlon chipsets on
  5961. * B3 tigon3 silicon. This bit has no effect on any
  5962. * other revision. But do not set this on PCI Express
  5963. * chips and don't even touch the clocks if the CPMU is present.
  5964. */
  5965. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5966. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5967. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5968. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5969. }
  5970. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5971. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5972. val = tr32(TG3PCI_PCISTATE);
  5973. val |= PCISTATE_RETRY_SAME_DMA;
  5974. tw32(TG3PCI_PCISTATE, val);
  5975. }
  5976. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5977. /* Allow reads and writes to the
  5978. * APE register and memory space.
  5979. */
  5980. val = tr32(TG3PCI_PCISTATE);
  5981. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5982. PCISTATE_ALLOW_APE_SHMEM_WR;
  5983. tw32(TG3PCI_PCISTATE, val);
  5984. }
  5985. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5986. /* Enable some hw fixes. */
  5987. val = tr32(TG3PCI_MSI_DATA);
  5988. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5989. tw32(TG3PCI_MSI_DATA, val);
  5990. }
  5991. /* Descriptor ring init may make accesses to the
  5992. * NIC SRAM area to setup the TX descriptors, so we
  5993. * can only do this after the hardware has been
  5994. * successfully reset.
  5995. */
  5996. err = tg3_init_rings(tp);
  5997. if (err)
  5998. return err;
  5999. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6000. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  6001. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  6002. /* This value is determined during the probe time DMA
  6003. * engine test, tg3_test_dma.
  6004. */
  6005. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6006. }
  6007. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6008. GRC_MODE_4X_NIC_SEND_RINGS |
  6009. GRC_MODE_NO_TX_PHDR_CSUM |
  6010. GRC_MODE_NO_RX_PHDR_CSUM);
  6011. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6012. /* Pseudo-header checksum is done by hardware logic and not
  6013. * the offload processers, so make the chip do the pseudo-
  6014. * header checksums on receive. For transmit it is more
  6015. * convenient to do the pseudo-header checksum in software
  6016. * as Linux does that on transmit for us in all cases.
  6017. */
  6018. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6019. tw32(GRC_MODE,
  6020. tp->grc_mode |
  6021. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6022. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6023. val = tr32(GRC_MISC_CFG);
  6024. val &= ~0xff;
  6025. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6026. tw32(GRC_MISC_CFG, val);
  6027. /* Initialize MBUF/DESC pool. */
  6028. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6029. /* Do nothing. */
  6030. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6031. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6032. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6033. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6034. else
  6035. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6036. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6037. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6038. }
  6039. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6040. int fw_len;
  6041. fw_len = tp->fw_len;
  6042. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6043. tw32(BUFMGR_MB_POOL_ADDR,
  6044. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6045. tw32(BUFMGR_MB_POOL_SIZE,
  6046. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6047. }
  6048. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6049. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6050. tp->bufmgr_config.mbuf_read_dma_low_water);
  6051. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6052. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6053. tw32(BUFMGR_MB_HIGH_WATER,
  6054. tp->bufmgr_config.mbuf_high_water);
  6055. } else {
  6056. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6057. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6058. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6059. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6060. tw32(BUFMGR_MB_HIGH_WATER,
  6061. tp->bufmgr_config.mbuf_high_water_jumbo);
  6062. }
  6063. tw32(BUFMGR_DMA_LOW_WATER,
  6064. tp->bufmgr_config.dma_low_water);
  6065. tw32(BUFMGR_DMA_HIGH_WATER,
  6066. tp->bufmgr_config.dma_high_water);
  6067. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6068. for (i = 0; i < 2000; i++) {
  6069. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6070. break;
  6071. udelay(10);
  6072. }
  6073. if (i >= 2000) {
  6074. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6075. tp->dev->name);
  6076. return -ENODEV;
  6077. }
  6078. /* Setup replenish threshold. */
  6079. val = tp->rx_pending / 8;
  6080. if (val == 0)
  6081. val = 1;
  6082. else if (val > tp->rx_std_max_post)
  6083. val = tp->rx_std_max_post;
  6084. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6085. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6086. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6087. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6088. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6089. }
  6090. tw32(RCVBDI_STD_THRESH, val);
  6091. /* Initialize TG3_BDINFO's at:
  6092. * RCVDBDI_STD_BD: standard eth size rx ring
  6093. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6094. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6095. *
  6096. * like so:
  6097. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6098. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6099. * ring attribute flags
  6100. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6101. *
  6102. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6103. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6104. *
  6105. * The size of each ring is fixed in the firmware, but the location is
  6106. * configurable.
  6107. */
  6108. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6109. ((u64) tpr->rx_std_mapping >> 32));
  6110. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6111. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6112. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6113. NIC_SRAM_RX_BUFFER_DESC);
  6114. /* Disable the mini ring */
  6115. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6116. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6117. BDINFO_FLAGS_DISABLED);
  6118. /* Program the jumbo buffer descriptor ring control
  6119. * blocks on those devices that have them.
  6120. */
  6121. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6122. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6123. /* Setup replenish threshold. */
  6124. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6125. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6126. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6127. ((u64) tpr->rx_jmb_mapping >> 32));
  6128. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6129. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6130. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6131. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6132. BDINFO_FLAGS_USE_EXT_RECV);
  6133. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6134. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6135. } else {
  6136. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6137. BDINFO_FLAGS_DISABLED);
  6138. }
  6139. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6140. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6141. (RX_STD_MAX_SIZE << 2);
  6142. else
  6143. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6144. } else
  6145. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6146. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6147. tpr->rx_std_ptr = tp->rx_pending;
  6148. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6149. tpr->rx_std_ptr);
  6150. tpr->rx_jmb_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6151. tp->rx_jumbo_pending : 0;
  6152. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6153. tpr->rx_jmb_ptr);
  6154. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  6155. tw32(STD_REPLENISH_LWM, 32);
  6156. tw32(JMB_REPLENISH_LWM, 16);
  6157. }
  6158. tg3_rings_reset(tp);
  6159. /* Initialize MAC address and backoff seed. */
  6160. __tg3_set_mac_addr(tp, 0);
  6161. /* MTU + ethernet header + FCS + optional VLAN tag */
  6162. tw32(MAC_RX_MTU_SIZE,
  6163. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6164. /* The slot time is changed by tg3_setup_phy if we
  6165. * run at gigabit with half duplex.
  6166. */
  6167. tw32(MAC_TX_LENGTHS,
  6168. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6169. (6 << TX_LENGTHS_IPG_SHIFT) |
  6170. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6171. /* Receive rules. */
  6172. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6173. tw32(RCVLPC_CONFIG, 0x0181);
  6174. /* Calculate RDMAC_MODE setting early, we need it to determine
  6175. * the RCVLPC_STATE_ENABLE mask.
  6176. */
  6177. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6178. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6179. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6180. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6181. RDMAC_MODE_LNGREAD_ENAB);
  6182. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6183. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6184. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6185. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6186. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6187. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6188. /* If statement applies to 5705 and 5750 PCI devices only */
  6189. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6190. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6191. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6192. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6193. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6194. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6195. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6196. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6197. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6198. }
  6199. }
  6200. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6201. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6202. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6203. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6204. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6205. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6206. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6207. /* Receive/send statistics. */
  6208. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6209. val = tr32(RCVLPC_STATS_ENABLE);
  6210. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6211. tw32(RCVLPC_STATS_ENABLE, val);
  6212. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6213. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6214. val = tr32(RCVLPC_STATS_ENABLE);
  6215. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6216. tw32(RCVLPC_STATS_ENABLE, val);
  6217. } else {
  6218. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6219. }
  6220. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6221. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6222. tw32(SNDDATAI_STATSCTRL,
  6223. (SNDDATAI_SCTRL_ENABLE |
  6224. SNDDATAI_SCTRL_FASTUPD));
  6225. /* Setup host coalescing engine. */
  6226. tw32(HOSTCC_MODE, 0);
  6227. for (i = 0; i < 2000; i++) {
  6228. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6229. break;
  6230. udelay(10);
  6231. }
  6232. __tg3_set_coalesce(tp, &tp->coal);
  6233. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6234. /* Status/statistics block address. See tg3_timer,
  6235. * the tg3_periodic_fetch_stats call there, and
  6236. * tg3_get_stats to see how this works for 5705/5750 chips.
  6237. */
  6238. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6239. ((u64) tp->stats_mapping >> 32));
  6240. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6241. ((u64) tp->stats_mapping & 0xffffffff));
  6242. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6243. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6244. /* Clear statistics and status block memory areas */
  6245. for (i = NIC_SRAM_STATS_BLK;
  6246. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6247. i += sizeof(u32)) {
  6248. tg3_write_mem(tp, i, 0);
  6249. udelay(40);
  6250. }
  6251. }
  6252. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6253. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6254. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6255. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6256. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6257. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6258. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6259. /* reset to prevent losing 1st rx packet intermittently */
  6260. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6261. udelay(10);
  6262. }
  6263. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6264. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6265. else
  6266. tp->mac_mode = 0;
  6267. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6268. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6269. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6270. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6271. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6272. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6273. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6274. udelay(40);
  6275. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6276. * If TG3_FLG2_IS_NIC is zero, we should read the
  6277. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6278. * whether used as inputs or outputs, are set by boot code after
  6279. * reset.
  6280. */
  6281. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6282. u32 gpio_mask;
  6283. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6284. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6285. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6286. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6287. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6288. GRC_LCLCTRL_GPIO_OUTPUT3;
  6289. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6290. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6291. tp->grc_local_ctrl &= ~gpio_mask;
  6292. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6293. /* GPIO1 must be driven high for eeprom write protect */
  6294. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6295. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6296. GRC_LCLCTRL_GPIO_OUTPUT1);
  6297. }
  6298. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6299. udelay(100);
  6300. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6301. val = tr32(MSGINT_MODE);
  6302. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6303. tw32(MSGINT_MODE, val);
  6304. }
  6305. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6306. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6307. udelay(40);
  6308. }
  6309. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6310. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6311. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6312. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6313. WDMAC_MODE_LNGREAD_ENAB);
  6314. /* If statement applies to 5705 and 5750 PCI devices only */
  6315. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6316. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6317. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6318. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6319. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6320. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6321. /* nothing */
  6322. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6323. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6324. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6325. val |= WDMAC_MODE_RX_ACCEL;
  6326. }
  6327. }
  6328. /* Enable host coalescing bug fix */
  6329. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6330. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6331. tw32_f(WDMAC_MODE, val);
  6332. udelay(40);
  6333. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6334. u16 pcix_cmd;
  6335. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6336. &pcix_cmd);
  6337. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6338. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6339. pcix_cmd |= PCI_X_CMD_READ_2K;
  6340. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6341. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6342. pcix_cmd |= PCI_X_CMD_READ_2K;
  6343. }
  6344. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6345. pcix_cmd);
  6346. }
  6347. tw32_f(RDMAC_MODE, rdmac_mode);
  6348. udelay(40);
  6349. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6350. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6351. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6352. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6353. tw32(SNDDATAC_MODE,
  6354. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6355. else
  6356. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6357. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6358. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6359. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6360. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6361. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6362. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6363. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6364. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6365. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6366. tw32(SNDBDI_MODE, val);
  6367. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6368. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6369. err = tg3_load_5701_a0_firmware_fix(tp);
  6370. if (err)
  6371. return err;
  6372. }
  6373. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6374. err = tg3_load_tso_firmware(tp);
  6375. if (err)
  6376. return err;
  6377. }
  6378. tp->tx_mode = TX_MODE_ENABLE;
  6379. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6380. udelay(100);
  6381. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6382. u32 reg = MAC_RSS_INDIR_TBL_0;
  6383. u8 *ent = (u8 *)&val;
  6384. /* Setup the indirection table */
  6385. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6386. int idx = i % sizeof(val);
  6387. ent[idx] = i % (tp->irq_cnt - 1);
  6388. if (idx == sizeof(val) - 1) {
  6389. tw32(reg, val);
  6390. reg += 4;
  6391. }
  6392. }
  6393. /* Setup the "secret" hash key. */
  6394. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6395. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6396. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6397. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6398. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6399. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6400. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6401. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6402. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6403. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6404. }
  6405. tp->rx_mode = RX_MODE_ENABLE;
  6406. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6407. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6408. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6409. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6410. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6411. RX_MODE_RSS_IPV6_HASH_EN |
  6412. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6413. RX_MODE_RSS_IPV4_HASH_EN |
  6414. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6415. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6416. udelay(10);
  6417. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6418. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6419. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6420. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6421. udelay(10);
  6422. }
  6423. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6424. udelay(10);
  6425. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6426. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6427. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6428. /* Set drive transmission level to 1.2V */
  6429. /* only if the signal pre-emphasis bit is not set */
  6430. val = tr32(MAC_SERDES_CFG);
  6431. val &= 0xfffff000;
  6432. val |= 0x880;
  6433. tw32(MAC_SERDES_CFG, val);
  6434. }
  6435. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6436. tw32(MAC_SERDES_CFG, 0x616000);
  6437. }
  6438. /* Prevent chip from dropping frames when flow control
  6439. * is enabled.
  6440. */
  6441. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6442. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6443. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6444. /* Use hardware link auto-negotiation */
  6445. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6446. }
  6447. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6448. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6449. u32 tmp;
  6450. tmp = tr32(SERDES_RX_CTRL);
  6451. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6452. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6453. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6454. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6455. }
  6456. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6457. if (tp->link_config.phy_is_low_power) {
  6458. tp->link_config.phy_is_low_power = 0;
  6459. tp->link_config.speed = tp->link_config.orig_speed;
  6460. tp->link_config.duplex = tp->link_config.orig_duplex;
  6461. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6462. }
  6463. err = tg3_setup_phy(tp, 0);
  6464. if (err)
  6465. return err;
  6466. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6467. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6468. u32 tmp;
  6469. /* Clear CRC stats. */
  6470. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6471. tg3_writephy(tp, MII_TG3_TEST1,
  6472. tmp | MII_TG3_TEST1_CRC_EN);
  6473. tg3_readphy(tp, 0x14, &tmp);
  6474. }
  6475. }
  6476. }
  6477. __tg3_set_rx_mode(tp->dev);
  6478. /* Initialize receive rules. */
  6479. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6480. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6481. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6482. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6483. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6484. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6485. limit = 8;
  6486. else
  6487. limit = 16;
  6488. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6489. limit -= 4;
  6490. switch (limit) {
  6491. case 16:
  6492. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6493. case 15:
  6494. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6495. case 14:
  6496. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6497. case 13:
  6498. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6499. case 12:
  6500. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6501. case 11:
  6502. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6503. case 10:
  6504. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6505. case 9:
  6506. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6507. case 8:
  6508. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6509. case 7:
  6510. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6511. case 6:
  6512. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6513. case 5:
  6514. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6515. case 4:
  6516. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6517. case 3:
  6518. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6519. case 2:
  6520. case 1:
  6521. default:
  6522. break;
  6523. }
  6524. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6525. /* Write our heartbeat update interval to APE. */
  6526. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6527. APE_HOST_HEARTBEAT_INT_DISABLE);
  6528. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6529. return 0;
  6530. }
  6531. /* Called at device open time to get the chip ready for
  6532. * packet processing. Invoked with tp->lock held.
  6533. */
  6534. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6535. {
  6536. tg3_switch_clocks(tp);
  6537. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6538. return tg3_reset_hw(tp, reset_phy);
  6539. }
  6540. #define TG3_STAT_ADD32(PSTAT, REG) \
  6541. do { u32 __val = tr32(REG); \
  6542. (PSTAT)->low += __val; \
  6543. if ((PSTAT)->low < __val) \
  6544. (PSTAT)->high += 1; \
  6545. } while (0)
  6546. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6547. {
  6548. struct tg3_hw_stats *sp = tp->hw_stats;
  6549. if (!netif_carrier_ok(tp->dev))
  6550. return;
  6551. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6552. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6553. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6554. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6555. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6556. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6557. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6558. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6559. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6560. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6561. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6562. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6563. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6564. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6565. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6566. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6567. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6568. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6569. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6570. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6571. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6572. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6573. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6574. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6575. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6576. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6577. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6578. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6579. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6580. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6581. }
  6582. static void tg3_timer(unsigned long __opaque)
  6583. {
  6584. struct tg3 *tp = (struct tg3 *) __opaque;
  6585. if (tp->irq_sync)
  6586. goto restart_timer;
  6587. spin_lock(&tp->lock);
  6588. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6589. /* All of this garbage is because when using non-tagged
  6590. * IRQ status the mailbox/status_block protocol the chip
  6591. * uses with the cpu is race prone.
  6592. */
  6593. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6594. tw32(GRC_LOCAL_CTRL,
  6595. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6596. } else {
  6597. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6598. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6599. }
  6600. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6601. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6602. spin_unlock(&tp->lock);
  6603. schedule_work(&tp->reset_task);
  6604. return;
  6605. }
  6606. }
  6607. /* This part only runs once per second. */
  6608. if (!--tp->timer_counter) {
  6609. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6610. tg3_periodic_fetch_stats(tp);
  6611. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6612. u32 mac_stat;
  6613. int phy_event;
  6614. mac_stat = tr32(MAC_STATUS);
  6615. phy_event = 0;
  6616. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6617. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6618. phy_event = 1;
  6619. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6620. phy_event = 1;
  6621. if (phy_event)
  6622. tg3_setup_phy(tp, 0);
  6623. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6624. u32 mac_stat = tr32(MAC_STATUS);
  6625. int need_setup = 0;
  6626. if (netif_carrier_ok(tp->dev) &&
  6627. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6628. need_setup = 1;
  6629. }
  6630. if (! netif_carrier_ok(tp->dev) &&
  6631. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6632. MAC_STATUS_SIGNAL_DET))) {
  6633. need_setup = 1;
  6634. }
  6635. if (need_setup) {
  6636. if (!tp->serdes_counter) {
  6637. tw32_f(MAC_MODE,
  6638. (tp->mac_mode &
  6639. ~MAC_MODE_PORT_MODE_MASK));
  6640. udelay(40);
  6641. tw32_f(MAC_MODE, tp->mac_mode);
  6642. udelay(40);
  6643. }
  6644. tg3_setup_phy(tp, 0);
  6645. }
  6646. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6647. tg3_serdes_parallel_detect(tp);
  6648. tp->timer_counter = tp->timer_multiplier;
  6649. }
  6650. /* Heartbeat is only sent once every 2 seconds.
  6651. *
  6652. * The heartbeat is to tell the ASF firmware that the host
  6653. * driver is still alive. In the event that the OS crashes,
  6654. * ASF needs to reset the hardware to free up the FIFO space
  6655. * that may be filled with rx packets destined for the host.
  6656. * If the FIFO is full, ASF will no longer function properly.
  6657. *
  6658. * Unintended resets have been reported on real time kernels
  6659. * where the timer doesn't run on time. Netpoll will also have
  6660. * same problem.
  6661. *
  6662. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6663. * to check the ring condition when the heartbeat is expiring
  6664. * before doing the reset. This will prevent most unintended
  6665. * resets.
  6666. */
  6667. if (!--tp->asf_counter) {
  6668. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6669. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6670. tg3_wait_for_event_ack(tp);
  6671. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6672. FWCMD_NICDRV_ALIVE3);
  6673. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6674. /* 5 seconds timeout */
  6675. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6676. tg3_generate_fw_event(tp);
  6677. }
  6678. tp->asf_counter = tp->asf_multiplier;
  6679. }
  6680. spin_unlock(&tp->lock);
  6681. restart_timer:
  6682. tp->timer.expires = jiffies + tp->timer_offset;
  6683. add_timer(&tp->timer);
  6684. }
  6685. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  6686. {
  6687. irq_handler_t fn;
  6688. unsigned long flags;
  6689. char *name;
  6690. struct tg3_napi *tnapi = &tp->napi[irq_num];
  6691. if (tp->irq_cnt == 1)
  6692. name = tp->dev->name;
  6693. else {
  6694. name = &tnapi->irq_lbl[0];
  6695. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  6696. name[IFNAMSIZ-1] = 0;
  6697. }
  6698. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6699. fn = tg3_msi;
  6700. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6701. fn = tg3_msi_1shot;
  6702. flags = IRQF_SAMPLE_RANDOM;
  6703. } else {
  6704. fn = tg3_interrupt;
  6705. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6706. fn = tg3_interrupt_tagged;
  6707. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6708. }
  6709. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  6710. }
  6711. static int tg3_test_interrupt(struct tg3 *tp)
  6712. {
  6713. struct tg3_napi *tnapi = &tp->napi[0];
  6714. struct net_device *dev = tp->dev;
  6715. int err, i, intr_ok = 0;
  6716. u32 val;
  6717. if (!netif_running(dev))
  6718. return -ENODEV;
  6719. tg3_disable_ints(tp);
  6720. free_irq(tnapi->irq_vec, tnapi);
  6721. /*
  6722. * Turn off MSI one shot mode. Otherwise this test has no
  6723. * observable way to know whether the interrupt was delivered.
  6724. */
  6725. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6726. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6727. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  6728. tw32(MSGINT_MODE, val);
  6729. }
  6730. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  6731. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  6732. if (err)
  6733. return err;
  6734. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  6735. tg3_enable_ints(tp);
  6736. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6737. tnapi->coal_now);
  6738. for (i = 0; i < 5; i++) {
  6739. u32 int_mbox, misc_host_ctrl;
  6740. int_mbox = tr32_mailbox(tnapi->int_mbox);
  6741. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6742. if ((int_mbox != 0) ||
  6743. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6744. intr_ok = 1;
  6745. break;
  6746. }
  6747. msleep(10);
  6748. }
  6749. tg3_disable_ints(tp);
  6750. free_irq(tnapi->irq_vec, tnapi);
  6751. err = tg3_request_irq(tp, 0);
  6752. if (err)
  6753. return err;
  6754. if (intr_ok) {
  6755. /* Reenable MSI one shot mode. */
  6756. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6757. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6758. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  6759. tw32(MSGINT_MODE, val);
  6760. }
  6761. return 0;
  6762. }
  6763. return -EIO;
  6764. }
  6765. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6766. * successfully restored
  6767. */
  6768. static int tg3_test_msi(struct tg3 *tp)
  6769. {
  6770. int err;
  6771. u16 pci_cmd;
  6772. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6773. return 0;
  6774. /* Turn off SERR reporting in case MSI terminates with Master
  6775. * Abort.
  6776. */
  6777. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6778. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6779. pci_cmd & ~PCI_COMMAND_SERR);
  6780. err = tg3_test_interrupt(tp);
  6781. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6782. if (!err)
  6783. return 0;
  6784. /* other failures */
  6785. if (err != -EIO)
  6786. return err;
  6787. /* MSI test failed, go back to INTx mode */
  6788. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6789. "switching to INTx mode. Please report this failure to "
  6790. "the PCI maintainer and include system chipset information.\n",
  6791. tp->dev->name);
  6792. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6793. pci_disable_msi(tp->pdev);
  6794. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6795. err = tg3_request_irq(tp, 0);
  6796. if (err)
  6797. return err;
  6798. /* Need to reset the chip because the MSI cycle may have terminated
  6799. * with Master Abort.
  6800. */
  6801. tg3_full_lock(tp, 1);
  6802. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6803. err = tg3_init_hw(tp, 1);
  6804. tg3_full_unlock(tp);
  6805. if (err)
  6806. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6807. return err;
  6808. }
  6809. static int tg3_request_firmware(struct tg3 *tp)
  6810. {
  6811. const __be32 *fw_data;
  6812. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6813. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6814. tp->dev->name, tp->fw_needed);
  6815. return -ENOENT;
  6816. }
  6817. fw_data = (void *)tp->fw->data;
  6818. /* Firmware blob starts with version numbers, followed by
  6819. * start address and _full_ length including BSS sections
  6820. * (which must be longer than the actual data, of course
  6821. */
  6822. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6823. if (tp->fw_len < (tp->fw->size - 12)) {
  6824. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6825. tp->dev->name, tp->fw_len, tp->fw_needed);
  6826. release_firmware(tp->fw);
  6827. tp->fw = NULL;
  6828. return -EINVAL;
  6829. }
  6830. /* We no longer need firmware; we have it. */
  6831. tp->fw_needed = NULL;
  6832. return 0;
  6833. }
  6834. static bool tg3_enable_msix(struct tg3 *tp)
  6835. {
  6836. int i, rc, cpus = num_online_cpus();
  6837. struct msix_entry msix_ent[tp->irq_max];
  6838. if (cpus == 1)
  6839. /* Just fallback to the simpler MSI mode. */
  6840. return false;
  6841. /*
  6842. * We want as many rx rings enabled as there are cpus.
  6843. * The first MSIX vector only deals with link interrupts, etc,
  6844. * so we add one to the number of vectors we are requesting.
  6845. */
  6846. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  6847. for (i = 0; i < tp->irq_max; i++) {
  6848. msix_ent[i].entry = i;
  6849. msix_ent[i].vector = 0;
  6850. }
  6851. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  6852. if (rc != 0) {
  6853. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  6854. return false;
  6855. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  6856. return false;
  6857. printk(KERN_NOTICE
  6858. "%s: Requested %d MSI-X vectors, received %d\n",
  6859. tp->dev->name, tp->irq_cnt, rc);
  6860. tp->irq_cnt = rc;
  6861. }
  6862. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  6863. for (i = 0; i < tp->irq_max; i++)
  6864. tp->napi[i].irq_vec = msix_ent[i].vector;
  6865. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  6866. return true;
  6867. }
  6868. static void tg3_ints_init(struct tg3 *tp)
  6869. {
  6870. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  6871. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6872. /* All MSI supporting chips should support tagged
  6873. * status. Assert that this is the case.
  6874. */
  6875. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6876. "Not using MSI.\n", tp->dev->name);
  6877. goto defcfg;
  6878. }
  6879. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  6880. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  6881. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  6882. pci_enable_msi(tp->pdev) == 0)
  6883. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6884. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6885. u32 msi_mode = tr32(MSGINT_MODE);
  6886. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6887. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  6888. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6889. }
  6890. defcfg:
  6891. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6892. tp->irq_cnt = 1;
  6893. tp->napi[0].irq_vec = tp->pdev->irq;
  6894. tp->dev->real_num_tx_queues = 1;
  6895. }
  6896. }
  6897. static void tg3_ints_fini(struct tg3 *tp)
  6898. {
  6899. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6900. pci_disable_msix(tp->pdev);
  6901. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  6902. pci_disable_msi(tp->pdev);
  6903. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  6904. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  6905. }
  6906. static int tg3_open(struct net_device *dev)
  6907. {
  6908. struct tg3 *tp = netdev_priv(dev);
  6909. int i, err;
  6910. if (tp->fw_needed) {
  6911. err = tg3_request_firmware(tp);
  6912. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6913. if (err)
  6914. return err;
  6915. } else if (err) {
  6916. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6917. tp->dev->name);
  6918. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6919. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6920. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6921. tp->dev->name);
  6922. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6923. }
  6924. }
  6925. netif_carrier_off(tp->dev);
  6926. err = tg3_set_power_state(tp, PCI_D0);
  6927. if (err)
  6928. return err;
  6929. tg3_full_lock(tp, 0);
  6930. tg3_disable_ints(tp);
  6931. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6932. tg3_full_unlock(tp);
  6933. /*
  6934. * Setup interrupts first so we know how
  6935. * many NAPI resources to allocate
  6936. */
  6937. tg3_ints_init(tp);
  6938. /* The placement of this call is tied
  6939. * to the setup and use of Host TX descriptors.
  6940. */
  6941. err = tg3_alloc_consistent(tp);
  6942. if (err)
  6943. goto err_out1;
  6944. tg3_napi_enable(tp);
  6945. for (i = 0; i < tp->irq_cnt; i++) {
  6946. struct tg3_napi *tnapi = &tp->napi[i];
  6947. err = tg3_request_irq(tp, i);
  6948. if (err) {
  6949. for (i--; i >= 0; i--)
  6950. free_irq(tnapi->irq_vec, tnapi);
  6951. break;
  6952. }
  6953. }
  6954. if (err)
  6955. goto err_out2;
  6956. tg3_full_lock(tp, 0);
  6957. err = tg3_init_hw(tp, 1);
  6958. if (err) {
  6959. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6960. tg3_free_rings(tp);
  6961. } else {
  6962. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6963. tp->timer_offset = HZ;
  6964. else
  6965. tp->timer_offset = HZ / 10;
  6966. BUG_ON(tp->timer_offset > HZ);
  6967. tp->timer_counter = tp->timer_multiplier =
  6968. (HZ / tp->timer_offset);
  6969. tp->asf_counter = tp->asf_multiplier =
  6970. ((HZ / tp->timer_offset) * 2);
  6971. init_timer(&tp->timer);
  6972. tp->timer.expires = jiffies + tp->timer_offset;
  6973. tp->timer.data = (unsigned long) tp;
  6974. tp->timer.function = tg3_timer;
  6975. }
  6976. tg3_full_unlock(tp);
  6977. if (err)
  6978. goto err_out3;
  6979. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6980. err = tg3_test_msi(tp);
  6981. if (err) {
  6982. tg3_full_lock(tp, 0);
  6983. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6984. tg3_free_rings(tp);
  6985. tg3_full_unlock(tp);
  6986. goto err_out2;
  6987. }
  6988. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6989. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  6990. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  6991. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6992. tw32(PCIE_TRANSACTION_CFG,
  6993. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6994. }
  6995. }
  6996. tg3_phy_start(tp);
  6997. tg3_full_lock(tp, 0);
  6998. add_timer(&tp->timer);
  6999. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7000. tg3_enable_ints(tp);
  7001. tg3_full_unlock(tp);
  7002. netif_tx_start_all_queues(dev);
  7003. return 0;
  7004. err_out3:
  7005. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7006. struct tg3_napi *tnapi = &tp->napi[i];
  7007. free_irq(tnapi->irq_vec, tnapi);
  7008. }
  7009. err_out2:
  7010. tg3_napi_disable(tp);
  7011. tg3_free_consistent(tp);
  7012. err_out1:
  7013. tg3_ints_fini(tp);
  7014. return err;
  7015. }
  7016. #if 0
  7017. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7018. {
  7019. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7020. u16 val16;
  7021. int i;
  7022. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7023. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7024. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7025. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7026. val16, val32);
  7027. /* MAC block */
  7028. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7029. tr32(MAC_MODE), tr32(MAC_STATUS));
  7030. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7031. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7032. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7033. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7034. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7035. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7036. /* Send data initiator control block */
  7037. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7038. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7039. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7040. tr32(SNDDATAI_STATSCTRL));
  7041. /* Send data completion control block */
  7042. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7043. /* Send BD ring selector block */
  7044. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7045. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7046. /* Send BD initiator control block */
  7047. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7048. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7049. /* Send BD completion control block */
  7050. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7051. /* Receive list placement control block */
  7052. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7053. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7054. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7055. tr32(RCVLPC_STATSCTRL));
  7056. /* Receive data and receive BD initiator control block */
  7057. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7058. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7059. /* Receive data completion control block */
  7060. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7061. tr32(RCVDCC_MODE));
  7062. /* Receive BD initiator control block */
  7063. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7064. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7065. /* Receive BD completion control block */
  7066. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7067. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7068. /* Receive list selector control block */
  7069. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7070. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7071. /* Mbuf cluster free block */
  7072. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7073. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7074. /* Host coalescing control block */
  7075. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7076. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7077. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7078. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7079. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7080. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7081. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7082. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7083. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7084. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7085. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7086. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7087. /* Memory arbiter control block */
  7088. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7089. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7090. /* Buffer manager control block */
  7091. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7092. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7093. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7094. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7095. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7096. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7097. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7098. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7099. /* Read DMA control block */
  7100. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7101. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7102. /* Write DMA control block */
  7103. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7104. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7105. /* DMA completion block */
  7106. printk("DEBUG: DMAC_MODE[%08x]\n",
  7107. tr32(DMAC_MODE));
  7108. /* GRC block */
  7109. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7110. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7111. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7112. tr32(GRC_LOCAL_CTRL));
  7113. /* TG3_BDINFOs */
  7114. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7115. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7116. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7117. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7118. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7119. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7120. tr32(RCVDBDI_STD_BD + 0x0),
  7121. tr32(RCVDBDI_STD_BD + 0x4),
  7122. tr32(RCVDBDI_STD_BD + 0x8),
  7123. tr32(RCVDBDI_STD_BD + 0xc));
  7124. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7125. tr32(RCVDBDI_MINI_BD + 0x0),
  7126. tr32(RCVDBDI_MINI_BD + 0x4),
  7127. tr32(RCVDBDI_MINI_BD + 0x8),
  7128. tr32(RCVDBDI_MINI_BD + 0xc));
  7129. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7130. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7131. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7132. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7133. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7134. val32, val32_2, val32_3, val32_4);
  7135. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7136. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7137. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7138. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7139. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7140. val32, val32_2, val32_3, val32_4);
  7141. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7142. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7143. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7144. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7145. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7146. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7147. val32, val32_2, val32_3, val32_4, val32_5);
  7148. /* SW status block */
  7149. printk(KERN_DEBUG
  7150. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7151. sblk->status,
  7152. sblk->status_tag,
  7153. sblk->rx_jumbo_consumer,
  7154. sblk->rx_consumer,
  7155. sblk->rx_mini_consumer,
  7156. sblk->idx[0].rx_producer,
  7157. sblk->idx[0].tx_consumer);
  7158. /* SW statistics block */
  7159. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7160. ((u32 *)tp->hw_stats)[0],
  7161. ((u32 *)tp->hw_stats)[1],
  7162. ((u32 *)tp->hw_stats)[2],
  7163. ((u32 *)tp->hw_stats)[3]);
  7164. /* Mailboxes */
  7165. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7166. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7167. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7168. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7169. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7170. /* NIC side send descriptors. */
  7171. for (i = 0; i < 6; i++) {
  7172. unsigned long txd;
  7173. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7174. + (i * sizeof(struct tg3_tx_buffer_desc));
  7175. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7176. i,
  7177. readl(txd + 0x0), readl(txd + 0x4),
  7178. readl(txd + 0x8), readl(txd + 0xc));
  7179. }
  7180. /* NIC side RX descriptors. */
  7181. for (i = 0; i < 6; i++) {
  7182. unsigned long rxd;
  7183. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7184. + (i * sizeof(struct tg3_rx_buffer_desc));
  7185. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7186. i,
  7187. readl(rxd + 0x0), readl(rxd + 0x4),
  7188. readl(rxd + 0x8), readl(rxd + 0xc));
  7189. rxd += (4 * sizeof(u32));
  7190. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7191. i,
  7192. readl(rxd + 0x0), readl(rxd + 0x4),
  7193. readl(rxd + 0x8), readl(rxd + 0xc));
  7194. }
  7195. for (i = 0; i < 6; i++) {
  7196. unsigned long rxd;
  7197. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7198. + (i * sizeof(struct tg3_rx_buffer_desc));
  7199. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7200. i,
  7201. readl(rxd + 0x0), readl(rxd + 0x4),
  7202. readl(rxd + 0x8), readl(rxd + 0xc));
  7203. rxd += (4 * sizeof(u32));
  7204. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7205. i,
  7206. readl(rxd + 0x0), readl(rxd + 0x4),
  7207. readl(rxd + 0x8), readl(rxd + 0xc));
  7208. }
  7209. }
  7210. #endif
  7211. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7212. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7213. static int tg3_close(struct net_device *dev)
  7214. {
  7215. int i;
  7216. struct tg3 *tp = netdev_priv(dev);
  7217. tg3_napi_disable(tp);
  7218. cancel_work_sync(&tp->reset_task);
  7219. netif_tx_stop_all_queues(dev);
  7220. del_timer_sync(&tp->timer);
  7221. tg3_phy_stop(tp);
  7222. tg3_full_lock(tp, 1);
  7223. #if 0
  7224. tg3_dump_state(tp);
  7225. #endif
  7226. tg3_disable_ints(tp);
  7227. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7228. tg3_free_rings(tp);
  7229. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7230. tg3_full_unlock(tp);
  7231. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7232. struct tg3_napi *tnapi = &tp->napi[i];
  7233. free_irq(tnapi->irq_vec, tnapi);
  7234. }
  7235. tg3_ints_fini(tp);
  7236. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7237. sizeof(tp->net_stats_prev));
  7238. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7239. sizeof(tp->estats_prev));
  7240. tg3_free_consistent(tp);
  7241. tg3_set_power_state(tp, PCI_D3hot);
  7242. netif_carrier_off(tp->dev);
  7243. return 0;
  7244. }
  7245. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7246. {
  7247. unsigned long ret;
  7248. #if (BITS_PER_LONG == 32)
  7249. ret = val->low;
  7250. #else
  7251. ret = ((u64)val->high << 32) | ((u64)val->low);
  7252. #endif
  7253. return ret;
  7254. }
  7255. static inline u64 get_estat64(tg3_stat64_t *val)
  7256. {
  7257. return ((u64)val->high << 32) | ((u64)val->low);
  7258. }
  7259. static unsigned long calc_crc_errors(struct tg3 *tp)
  7260. {
  7261. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7262. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7263. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7264. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7265. u32 val;
  7266. spin_lock_bh(&tp->lock);
  7267. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7268. tg3_writephy(tp, MII_TG3_TEST1,
  7269. val | MII_TG3_TEST1_CRC_EN);
  7270. tg3_readphy(tp, 0x14, &val);
  7271. } else
  7272. val = 0;
  7273. spin_unlock_bh(&tp->lock);
  7274. tp->phy_crc_errors += val;
  7275. return tp->phy_crc_errors;
  7276. }
  7277. return get_stat64(&hw_stats->rx_fcs_errors);
  7278. }
  7279. #define ESTAT_ADD(member) \
  7280. estats->member = old_estats->member + \
  7281. get_estat64(&hw_stats->member)
  7282. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7283. {
  7284. struct tg3_ethtool_stats *estats = &tp->estats;
  7285. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7286. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7287. if (!hw_stats)
  7288. return old_estats;
  7289. ESTAT_ADD(rx_octets);
  7290. ESTAT_ADD(rx_fragments);
  7291. ESTAT_ADD(rx_ucast_packets);
  7292. ESTAT_ADD(rx_mcast_packets);
  7293. ESTAT_ADD(rx_bcast_packets);
  7294. ESTAT_ADD(rx_fcs_errors);
  7295. ESTAT_ADD(rx_align_errors);
  7296. ESTAT_ADD(rx_xon_pause_rcvd);
  7297. ESTAT_ADD(rx_xoff_pause_rcvd);
  7298. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7299. ESTAT_ADD(rx_xoff_entered);
  7300. ESTAT_ADD(rx_frame_too_long_errors);
  7301. ESTAT_ADD(rx_jabbers);
  7302. ESTAT_ADD(rx_undersize_packets);
  7303. ESTAT_ADD(rx_in_length_errors);
  7304. ESTAT_ADD(rx_out_length_errors);
  7305. ESTAT_ADD(rx_64_or_less_octet_packets);
  7306. ESTAT_ADD(rx_65_to_127_octet_packets);
  7307. ESTAT_ADD(rx_128_to_255_octet_packets);
  7308. ESTAT_ADD(rx_256_to_511_octet_packets);
  7309. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7310. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7311. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7312. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7313. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7314. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7315. ESTAT_ADD(tx_octets);
  7316. ESTAT_ADD(tx_collisions);
  7317. ESTAT_ADD(tx_xon_sent);
  7318. ESTAT_ADD(tx_xoff_sent);
  7319. ESTAT_ADD(tx_flow_control);
  7320. ESTAT_ADD(tx_mac_errors);
  7321. ESTAT_ADD(tx_single_collisions);
  7322. ESTAT_ADD(tx_mult_collisions);
  7323. ESTAT_ADD(tx_deferred);
  7324. ESTAT_ADD(tx_excessive_collisions);
  7325. ESTAT_ADD(tx_late_collisions);
  7326. ESTAT_ADD(tx_collide_2times);
  7327. ESTAT_ADD(tx_collide_3times);
  7328. ESTAT_ADD(tx_collide_4times);
  7329. ESTAT_ADD(tx_collide_5times);
  7330. ESTAT_ADD(tx_collide_6times);
  7331. ESTAT_ADD(tx_collide_7times);
  7332. ESTAT_ADD(tx_collide_8times);
  7333. ESTAT_ADD(tx_collide_9times);
  7334. ESTAT_ADD(tx_collide_10times);
  7335. ESTAT_ADD(tx_collide_11times);
  7336. ESTAT_ADD(tx_collide_12times);
  7337. ESTAT_ADD(tx_collide_13times);
  7338. ESTAT_ADD(tx_collide_14times);
  7339. ESTAT_ADD(tx_collide_15times);
  7340. ESTAT_ADD(tx_ucast_packets);
  7341. ESTAT_ADD(tx_mcast_packets);
  7342. ESTAT_ADD(tx_bcast_packets);
  7343. ESTAT_ADD(tx_carrier_sense_errors);
  7344. ESTAT_ADD(tx_discards);
  7345. ESTAT_ADD(tx_errors);
  7346. ESTAT_ADD(dma_writeq_full);
  7347. ESTAT_ADD(dma_write_prioq_full);
  7348. ESTAT_ADD(rxbds_empty);
  7349. ESTAT_ADD(rx_discards);
  7350. ESTAT_ADD(rx_errors);
  7351. ESTAT_ADD(rx_threshold_hit);
  7352. ESTAT_ADD(dma_readq_full);
  7353. ESTAT_ADD(dma_read_prioq_full);
  7354. ESTAT_ADD(tx_comp_queue_full);
  7355. ESTAT_ADD(ring_set_send_prod_index);
  7356. ESTAT_ADD(ring_status_update);
  7357. ESTAT_ADD(nic_irqs);
  7358. ESTAT_ADD(nic_avoided_irqs);
  7359. ESTAT_ADD(nic_tx_threshold_hit);
  7360. return estats;
  7361. }
  7362. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7363. {
  7364. struct tg3 *tp = netdev_priv(dev);
  7365. struct net_device_stats *stats = &tp->net_stats;
  7366. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7367. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7368. if (!hw_stats)
  7369. return old_stats;
  7370. stats->rx_packets = old_stats->rx_packets +
  7371. get_stat64(&hw_stats->rx_ucast_packets) +
  7372. get_stat64(&hw_stats->rx_mcast_packets) +
  7373. get_stat64(&hw_stats->rx_bcast_packets);
  7374. stats->tx_packets = old_stats->tx_packets +
  7375. get_stat64(&hw_stats->tx_ucast_packets) +
  7376. get_stat64(&hw_stats->tx_mcast_packets) +
  7377. get_stat64(&hw_stats->tx_bcast_packets);
  7378. stats->rx_bytes = old_stats->rx_bytes +
  7379. get_stat64(&hw_stats->rx_octets);
  7380. stats->tx_bytes = old_stats->tx_bytes +
  7381. get_stat64(&hw_stats->tx_octets);
  7382. stats->rx_errors = old_stats->rx_errors +
  7383. get_stat64(&hw_stats->rx_errors);
  7384. stats->tx_errors = old_stats->tx_errors +
  7385. get_stat64(&hw_stats->tx_errors) +
  7386. get_stat64(&hw_stats->tx_mac_errors) +
  7387. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7388. get_stat64(&hw_stats->tx_discards);
  7389. stats->multicast = old_stats->multicast +
  7390. get_stat64(&hw_stats->rx_mcast_packets);
  7391. stats->collisions = old_stats->collisions +
  7392. get_stat64(&hw_stats->tx_collisions);
  7393. stats->rx_length_errors = old_stats->rx_length_errors +
  7394. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7395. get_stat64(&hw_stats->rx_undersize_packets);
  7396. stats->rx_over_errors = old_stats->rx_over_errors +
  7397. get_stat64(&hw_stats->rxbds_empty);
  7398. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7399. get_stat64(&hw_stats->rx_align_errors);
  7400. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7401. get_stat64(&hw_stats->tx_discards);
  7402. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7403. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7404. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7405. calc_crc_errors(tp);
  7406. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7407. get_stat64(&hw_stats->rx_discards);
  7408. return stats;
  7409. }
  7410. static inline u32 calc_crc(unsigned char *buf, int len)
  7411. {
  7412. u32 reg;
  7413. u32 tmp;
  7414. int j, k;
  7415. reg = 0xffffffff;
  7416. for (j = 0; j < len; j++) {
  7417. reg ^= buf[j];
  7418. for (k = 0; k < 8; k++) {
  7419. tmp = reg & 0x01;
  7420. reg >>= 1;
  7421. if (tmp) {
  7422. reg ^= 0xedb88320;
  7423. }
  7424. }
  7425. }
  7426. return ~reg;
  7427. }
  7428. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7429. {
  7430. /* accept or reject all multicast frames */
  7431. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7432. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7433. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7434. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7435. }
  7436. static void __tg3_set_rx_mode(struct net_device *dev)
  7437. {
  7438. struct tg3 *tp = netdev_priv(dev);
  7439. u32 rx_mode;
  7440. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7441. RX_MODE_KEEP_VLAN_TAG);
  7442. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7443. * flag clear.
  7444. */
  7445. #if TG3_VLAN_TAG_USED
  7446. if (!tp->vlgrp &&
  7447. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7448. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7449. #else
  7450. /* By definition, VLAN is disabled always in this
  7451. * case.
  7452. */
  7453. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7454. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7455. #endif
  7456. if (dev->flags & IFF_PROMISC) {
  7457. /* Promiscuous mode. */
  7458. rx_mode |= RX_MODE_PROMISC;
  7459. } else if (dev->flags & IFF_ALLMULTI) {
  7460. /* Accept all multicast. */
  7461. tg3_set_multi (tp, 1);
  7462. } else if (dev->mc_count < 1) {
  7463. /* Reject all multicast. */
  7464. tg3_set_multi (tp, 0);
  7465. } else {
  7466. /* Accept one or more multicast(s). */
  7467. struct dev_mc_list *mclist;
  7468. unsigned int i;
  7469. u32 mc_filter[4] = { 0, };
  7470. u32 regidx;
  7471. u32 bit;
  7472. u32 crc;
  7473. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7474. i++, mclist = mclist->next) {
  7475. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7476. bit = ~crc & 0x7f;
  7477. regidx = (bit & 0x60) >> 5;
  7478. bit &= 0x1f;
  7479. mc_filter[regidx] |= (1 << bit);
  7480. }
  7481. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7482. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7483. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7484. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7485. }
  7486. if (rx_mode != tp->rx_mode) {
  7487. tp->rx_mode = rx_mode;
  7488. tw32_f(MAC_RX_MODE, rx_mode);
  7489. udelay(10);
  7490. }
  7491. }
  7492. static void tg3_set_rx_mode(struct net_device *dev)
  7493. {
  7494. struct tg3 *tp = netdev_priv(dev);
  7495. if (!netif_running(dev))
  7496. return;
  7497. tg3_full_lock(tp, 0);
  7498. __tg3_set_rx_mode(dev);
  7499. tg3_full_unlock(tp);
  7500. }
  7501. #define TG3_REGDUMP_LEN (32 * 1024)
  7502. static int tg3_get_regs_len(struct net_device *dev)
  7503. {
  7504. return TG3_REGDUMP_LEN;
  7505. }
  7506. static void tg3_get_regs(struct net_device *dev,
  7507. struct ethtool_regs *regs, void *_p)
  7508. {
  7509. u32 *p = _p;
  7510. struct tg3 *tp = netdev_priv(dev);
  7511. u8 *orig_p = _p;
  7512. int i;
  7513. regs->version = 0;
  7514. memset(p, 0, TG3_REGDUMP_LEN);
  7515. if (tp->link_config.phy_is_low_power)
  7516. return;
  7517. tg3_full_lock(tp, 0);
  7518. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7519. #define GET_REG32_LOOP(base,len) \
  7520. do { p = (u32 *)(orig_p + (base)); \
  7521. for (i = 0; i < len; i += 4) \
  7522. __GET_REG32((base) + i); \
  7523. } while (0)
  7524. #define GET_REG32_1(reg) \
  7525. do { p = (u32 *)(orig_p + (reg)); \
  7526. __GET_REG32((reg)); \
  7527. } while (0)
  7528. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7529. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7530. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7531. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7532. GET_REG32_1(SNDDATAC_MODE);
  7533. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7534. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7535. GET_REG32_1(SNDBDC_MODE);
  7536. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7537. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7538. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7539. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7540. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7541. GET_REG32_1(RCVDCC_MODE);
  7542. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7543. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7544. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7545. GET_REG32_1(MBFREE_MODE);
  7546. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7547. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7548. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7549. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7550. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7551. GET_REG32_1(RX_CPU_MODE);
  7552. GET_REG32_1(RX_CPU_STATE);
  7553. GET_REG32_1(RX_CPU_PGMCTR);
  7554. GET_REG32_1(RX_CPU_HWBKPT);
  7555. GET_REG32_1(TX_CPU_MODE);
  7556. GET_REG32_1(TX_CPU_STATE);
  7557. GET_REG32_1(TX_CPU_PGMCTR);
  7558. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7559. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7560. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7561. GET_REG32_1(DMAC_MODE);
  7562. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7563. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7564. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7565. #undef __GET_REG32
  7566. #undef GET_REG32_LOOP
  7567. #undef GET_REG32_1
  7568. tg3_full_unlock(tp);
  7569. }
  7570. static int tg3_get_eeprom_len(struct net_device *dev)
  7571. {
  7572. struct tg3 *tp = netdev_priv(dev);
  7573. return tp->nvram_size;
  7574. }
  7575. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7576. {
  7577. struct tg3 *tp = netdev_priv(dev);
  7578. int ret;
  7579. u8 *pd;
  7580. u32 i, offset, len, b_offset, b_count;
  7581. __be32 val;
  7582. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7583. return -EINVAL;
  7584. if (tp->link_config.phy_is_low_power)
  7585. return -EAGAIN;
  7586. offset = eeprom->offset;
  7587. len = eeprom->len;
  7588. eeprom->len = 0;
  7589. eeprom->magic = TG3_EEPROM_MAGIC;
  7590. if (offset & 3) {
  7591. /* adjustments to start on required 4 byte boundary */
  7592. b_offset = offset & 3;
  7593. b_count = 4 - b_offset;
  7594. if (b_count > len) {
  7595. /* i.e. offset=1 len=2 */
  7596. b_count = len;
  7597. }
  7598. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7599. if (ret)
  7600. return ret;
  7601. memcpy(data, ((char*)&val) + b_offset, b_count);
  7602. len -= b_count;
  7603. offset += b_count;
  7604. eeprom->len += b_count;
  7605. }
  7606. /* read bytes upto the last 4 byte boundary */
  7607. pd = &data[eeprom->len];
  7608. for (i = 0; i < (len - (len & 3)); i += 4) {
  7609. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7610. if (ret) {
  7611. eeprom->len += i;
  7612. return ret;
  7613. }
  7614. memcpy(pd + i, &val, 4);
  7615. }
  7616. eeprom->len += i;
  7617. if (len & 3) {
  7618. /* read last bytes not ending on 4 byte boundary */
  7619. pd = &data[eeprom->len];
  7620. b_count = len & 3;
  7621. b_offset = offset + len - b_count;
  7622. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7623. if (ret)
  7624. return ret;
  7625. memcpy(pd, &val, b_count);
  7626. eeprom->len += b_count;
  7627. }
  7628. return 0;
  7629. }
  7630. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7631. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7632. {
  7633. struct tg3 *tp = netdev_priv(dev);
  7634. int ret;
  7635. u32 offset, len, b_offset, odd_len;
  7636. u8 *buf;
  7637. __be32 start, end;
  7638. if (tp->link_config.phy_is_low_power)
  7639. return -EAGAIN;
  7640. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7641. eeprom->magic != TG3_EEPROM_MAGIC)
  7642. return -EINVAL;
  7643. offset = eeprom->offset;
  7644. len = eeprom->len;
  7645. if ((b_offset = (offset & 3))) {
  7646. /* adjustments to start on required 4 byte boundary */
  7647. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7648. if (ret)
  7649. return ret;
  7650. len += b_offset;
  7651. offset &= ~3;
  7652. if (len < 4)
  7653. len = 4;
  7654. }
  7655. odd_len = 0;
  7656. if (len & 3) {
  7657. /* adjustments to end on required 4 byte boundary */
  7658. odd_len = 1;
  7659. len = (len + 3) & ~3;
  7660. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7661. if (ret)
  7662. return ret;
  7663. }
  7664. buf = data;
  7665. if (b_offset || odd_len) {
  7666. buf = kmalloc(len, GFP_KERNEL);
  7667. if (!buf)
  7668. return -ENOMEM;
  7669. if (b_offset)
  7670. memcpy(buf, &start, 4);
  7671. if (odd_len)
  7672. memcpy(buf+len-4, &end, 4);
  7673. memcpy(buf + b_offset, data, eeprom->len);
  7674. }
  7675. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7676. if (buf != data)
  7677. kfree(buf);
  7678. return ret;
  7679. }
  7680. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7681. {
  7682. struct tg3 *tp = netdev_priv(dev);
  7683. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7684. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7685. return -EAGAIN;
  7686. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7687. }
  7688. cmd->supported = (SUPPORTED_Autoneg);
  7689. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7690. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7691. SUPPORTED_1000baseT_Full);
  7692. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7693. cmd->supported |= (SUPPORTED_100baseT_Half |
  7694. SUPPORTED_100baseT_Full |
  7695. SUPPORTED_10baseT_Half |
  7696. SUPPORTED_10baseT_Full |
  7697. SUPPORTED_TP);
  7698. cmd->port = PORT_TP;
  7699. } else {
  7700. cmd->supported |= SUPPORTED_FIBRE;
  7701. cmd->port = PORT_FIBRE;
  7702. }
  7703. cmd->advertising = tp->link_config.advertising;
  7704. if (netif_running(dev)) {
  7705. cmd->speed = tp->link_config.active_speed;
  7706. cmd->duplex = tp->link_config.active_duplex;
  7707. }
  7708. cmd->phy_address = tp->phy_addr;
  7709. cmd->transceiver = XCVR_INTERNAL;
  7710. cmd->autoneg = tp->link_config.autoneg;
  7711. cmd->maxtxpkt = 0;
  7712. cmd->maxrxpkt = 0;
  7713. return 0;
  7714. }
  7715. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7716. {
  7717. struct tg3 *tp = netdev_priv(dev);
  7718. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7719. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7720. return -EAGAIN;
  7721. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7722. }
  7723. if (cmd->autoneg != AUTONEG_ENABLE &&
  7724. cmd->autoneg != AUTONEG_DISABLE)
  7725. return -EINVAL;
  7726. if (cmd->autoneg == AUTONEG_DISABLE &&
  7727. cmd->duplex != DUPLEX_FULL &&
  7728. cmd->duplex != DUPLEX_HALF)
  7729. return -EINVAL;
  7730. if (cmd->autoneg == AUTONEG_ENABLE) {
  7731. u32 mask = ADVERTISED_Autoneg |
  7732. ADVERTISED_Pause |
  7733. ADVERTISED_Asym_Pause;
  7734. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7735. mask |= ADVERTISED_1000baseT_Half |
  7736. ADVERTISED_1000baseT_Full;
  7737. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7738. mask |= ADVERTISED_100baseT_Half |
  7739. ADVERTISED_100baseT_Full |
  7740. ADVERTISED_10baseT_Half |
  7741. ADVERTISED_10baseT_Full |
  7742. ADVERTISED_TP;
  7743. else
  7744. mask |= ADVERTISED_FIBRE;
  7745. if (cmd->advertising & ~mask)
  7746. return -EINVAL;
  7747. mask &= (ADVERTISED_1000baseT_Half |
  7748. ADVERTISED_1000baseT_Full |
  7749. ADVERTISED_100baseT_Half |
  7750. ADVERTISED_100baseT_Full |
  7751. ADVERTISED_10baseT_Half |
  7752. ADVERTISED_10baseT_Full);
  7753. cmd->advertising &= mask;
  7754. } else {
  7755. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7756. if (cmd->speed != SPEED_1000)
  7757. return -EINVAL;
  7758. if (cmd->duplex != DUPLEX_FULL)
  7759. return -EINVAL;
  7760. } else {
  7761. if (cmd->speed != SPEED_100 &&
  7762. cmd->speed != SPEED_10)
  7763. return -EINVAL;
  7764. }
  7765. }
  7766. tg3_full_lock(tp, 0);
  7767. tp->link_config.autoneg = cmd->autoneg;
  7768. if (cmd->autoneg == AUTONEG_ENABLE) {
  7769. tp->link_config.advertising = (cmd->advertising |
  7770. ADVERTISED_Autoneg);
  7771. tp->link_config.speed = SPEED_INVALID;
  7772. tp->link_config.duplex = DUPLEX_INVALID;
  7773. } else {
  7774. tp->link_config.advertising = 0;
  7775. tp->link_config.speed = cmd->speed;
  7776. tp->link_config.duplex = cmd->duplex;
  7777. }
  7778. tp->link_config.orig_speed = tp->link_config.speed;
  7779. tp->link_config.orig_duplex = tp->link_config.duplex;
  7780. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7781. if (netif_running(dev))
  7782. tg3_setup_phy(tp, 1);
  7783. tg3_full_unlock(tp);
  7784. return 0;
  7785. }
  7786. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7787. {
  7788. struct tg3 *tp = netdev_priv(dev);
  7789. strcpy(info->driver, DRV_MODULE_NAME);
  7790. strcpy(info->version, DRV_MODULE_VERSION);
  7791. strcpy(info->fw_version, tp->fw_ver);
  7792. strcpy(info->bus_info, pci_name(tp->pdev));
  7793. }
  7794. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7795. {
  7796. struct tg3 *tp = netdev_priv(dev);
  7797. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7798. device_can_wakeup(&tp->pdev->dev))
  7799. wol->supported = WAKE_MAGIC;
  7800. else
  7801. wol->supported = 0;
  7802. wol->wolopts = 0;
  7803. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7804. device_can_wakeup(&tp->pdev->dev))
  7805. wol->wolopts = WAKE_MAGIC;
  7806. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7807. }
  7808. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7809. {
  7810. struct tg3 *tp = netdev_priv(dev);
  7811. struct device *dp = &tp->pdev->dev;
  7812. if (wol->wolopts & ~WAKE_MAGIC)
  7813. return -EINVAL;
  7814. if ((wol->wolopts & WAKE_MAGIC) &&
  7815. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7816. return -EINVAL;
  7817. spin_lock_bh(&tp->lock);
  7818. if (wol->wolopts & WAKE_MAGIC) {
  7819. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7820. device_set_wakeup_enable(dp, true);
  7821. } else {
  7822. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7823. device_set_wakeup_enable(dp, false);
  7824. }
  7825. spin_unlock_bh(&tp->lock);
  7826. return 0;
  7827. }
  7828. static u32 tg3_get_msglevel(struct net_device *dev)
  7829. {
  7830. struct tg3 *tp = netdev_priv(dev);
  7831. return tp->msg_enable;
  7832. }
  7833. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7834. {
  7835. struct tg3 *tp = netdev_priv(dev);
  7836. tp->msg_enable = value;
  7837. }
  7838. static int tg3_set_tso(struct net_device *dev, u32 value)
  7839. {
  7840. struct tg3 *tp = netdev_priv(dev);
  7841. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7842. if (value)
  7843. return -EINVAL;
  7844. return 0;
  7845. }
  7846. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7847. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7848. if (value) {
  7849. dev->features |= NETIF_F_TSO6;
  7850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7851. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7852. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7853. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7854. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7855. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7856. dev->features |= NETIF_F_TSO_ECN;
  7857. } else
  7858. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7859. }
  7860. return ethtool_op_set_tso(dev, value);
  7861. }
  7862. static int tg3_nway_reset(struct net_device *dev)
  7863. {
  7864. struct tg3 *tp = netdev_priv(dev);
  7865. int r;
  7866. if (!netif_running(dev))
  7867. return -EAGAIN;
  7868. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7869. return -EINVAL;
  7870. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7871. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7872. return -EAGAIN;
  7873. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7874. } else {
  7875. u32 bmcr;
  7876. spin_lock_bh(&tp->lock);
  7877. r = -EINVAL;
  7878. tg3_readphy(tp, MII_BMCR, &bmcr);
  7879. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7880. ((bmcr & BMCR_ANENABLE) ||
  7881. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7882. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7883. BMCR_ANENABLE);
  7884. r = 0;
  7885. }
  7886. spin_unlock_bh(&tp->lock);
  7887. }
  7888. return r;
  7889. }
  7890. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7891. {
  7892. struct tg3 *tp = netdev_priv(dev);
  7893. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7894. ering->rx_mini_max_pending = 0;
  7895. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7896. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7897. else
  7898. ering->rx_jumbo_max_pending = 0;
  7899. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7900. ering->rx_pending = tp->rx_pending;
  7901. ering->rx_mini_pending = 0;
  7902. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7903. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7904. else
  7905. ering->rx_jumbo_pending = 0;
  7906. ering->tx_pending = tp->napi[0].tx_pending;
  7907. }
  7908. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7909. {
  7910. struct tg3 *tp = netdev_priv(dev);
  7911. int i, irq_sync = 0, err = 0;
  7912. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7913. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7914. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7915. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7916. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7917. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7918. return -EINVAL;
  7919. if (netif_running(dev)) {
  7920. tg3_phy_stop(tp);
  7921. tg3_netif_stop(tp);
  7922. irq_sync = 1;
  7923. }
  7924. tg3_full_lock(tp, irq_sync);
  7925. tp->rx_pending = ering->rx_pending;
  7926. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7927. tp->rx_pending > 63)
  7928. tp->rx_pending = 63;
  7929. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7930. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  7931. tp->napi[i].tx_pending = ering->tx_pending;
  7932. if (netif_running(dev)) {
  7933. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7934. err = tg3_restart_hw(tp, 1);
  7935. if (!err)
  7936. tg3_netif_start(tp);
  7937. }
  7938. tg3_full_unlock(tp);
  7939. if (irq_sync && !err)
  7940. tg3_phy_start(tp);
  7941. return err;
  7942. }
  7943. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7944. {
  7945. struct tg3 *tp = netdev_priv(dev);
  7946. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7947. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7948. epause->rx_pause = 1;
  7949. else
  7950. epause->rx_pause = 0;
  7951. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7952. epause->tx_pause = 1;
  7953. else
  7954. epause->tx_pause = 0;
  7955. }
  7956. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7957. {
  7958. struct tg3 *tp = netdev_priv(dev);
  7959. int err = 0;
  7960. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7961. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7962. return -EAGAIN;
  7963. if (epause->autoneg) {
  7964. u32 newadv;
  7965. struct phy_device *phydev;
  7966. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7967. if (epause->rx_pause) {
  7968. if (epause->tx_pause)
  7969. newadv = ADVERTISED_Pause;
  7970. else
  7971. newadv = ADVERTISED_Pause |
  7972. ADVERTISED_Asym_Pause;
  7973. } else if (epause->tx_pause) {
  7974. newadv = ADVERTISED_Asym_Pause;
  7975. } else
  7976. newadv = 0;
  7977. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7978. u32 oldadv = phydev->advertising &
  7979. (ADVERTISED_Pause |
  7980. ADVERTISED_Asym_Pause);
  7981. if (oldadv != newadv) {
  7982. phydev->advertising &=
  7983. ~(ADVERTISED_Pause |
  7984. ADVERTISED_Asym_Pause);
  7985. phydev->advertising |= newadv;
  7986. err = phy_start_aneg(phydev);
  7987. }
  7988. } else {
  7989. tp->link_config.advertising &=
  7990. ~(ADVERTISED_Pause |
  7991. ADVERTISED_Asym_Pause);
  7992. tp->link_config.advertising |= newadv;
  7993. }
  7994. } else {
  7995. if (epause->rx_pause)
  7996. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7997. else
  7998. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7999. if (epause->tx_pause)
  8000. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8001. else
  8002. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8003. if (netif_running(dev))
  8004. tg3_setup_flow_control(tp, 0, 0);
  8005. }
  8006. } else {
  8007. int irq_sync = 0;
  8008. if (netif_running(dev)) {
  8009. tg3_netif_stop(tp);
  8010. irq_sync = 1;
  8011. }
  8012. tg3_full_lock(tp, irq_sync);
  8013. if (epause->autoneg)
  8014. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8015. else
  8016. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8017. if (epause->rx_pause)
  8018. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8019. else
  8020. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8021. if (epause->tx_pause)
  8022. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8023. else
  8024. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8025. if (netif_running(dev)) {
  8026. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8027. err = tg3_restart_hw(tp, 1);
  8028. if (!err)
  8029. tg3_netif_start(tp);
  8030. }
  8031. tg3_full_unlock(tp);
  8032. }
  8033. return err;
  8034. }
  8035. static u32 tg3_get_rx_csum(struct net_device *dev)
  8036. {
  8037. struct tg3 *tp = netdev_priv(dev);
  8038. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8039. }
  8040. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8041. {
  8042. struct tg3 *tp = netdev_priv(dev);
  8043. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8044. if (data != 0)
  8045. return -EINVAL;
  8046. return 0;
  8047. }
  8048. spin_lock_bh(&tp->lock);
  8049. if (data)
  8050. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8051. else
  8052. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8053. spin_unlock_bh(&tp->lock);
  8054. return 0;
  8055. }
  8056. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8057. {
  8058. struct tg3 *tp = netdev_priv(dev);
  8059. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8060. if (data != 0)
  8061. return -EINVAL;
  8062. return 0;
  8063. }
  8064. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8065. ethtool_op_set_tx_ipv6_csum(dev, data);
  8066. else
  8067. ethtool_op_set_tx_csum(dev, data);
  8068. return 0;
  8069. }
  8070. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8071. {
  8072. switch (sset) {
  8073. case ETH_SS_TEST:
  8074. return TG3_NUM_TEST;
  8075. case ETH_SS_STATS:
  8076. return TG3_NUM_STATS;
  8077. default:
  8078. return -EOPNOTSUPP;
  8079. }
  8080. }
  8081. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8082. {
  8083. switch (stringset) {
  8084. case ETH_SS_STATS:
  8085. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8086. break;
  8087. case ETH_SS_TEST:
  8088. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8089. break;
  8090. default:
  8091. WARN_ON(1); /* we need a WARN() */
  8092. break;
  8093. }
  8094. }
  8095. static int tg3_phys_id(struct net_device *dev, u32 data)
  8096. {
  8097. struct tg3 *tp = netdev_priv(dev);
  8098. int i;
  8099. if (!netif_running(tp->dev))
  8100. return -EAGAIN;
  8101. if (data == 0)
  8102. data = UINT_MAX / 2;
  8103. for (i = 0; i < (data * 2); i++) {
  8104. if ((i % 2) == 0)
  8105. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8106. LED_CTRL_1000MBPS_ON |
  8107. LED_CTRL_100MBPS_ON |
  8108. LED_CTRL_10MBPS_ON |
  8109. LED_CTRL_TRAFFIC_OVERRIDE |
  8110. LED_CTRL_TRAFFIC_BLINK |
  8111. LED_CTRL_TRAFFIC_LED);
  8112. else
  8113. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8114. LED_CTRL_TRAFFIC_OVERRIDE);
  8115. if (msleep_interruptible(500))
  8116. break;
  8117. }
  8118. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8119. return 0;
  8120. }
  8121. static void tg3_get_ethtool_stats (struct net_device *dev,
  8122. struct ethtool_stats *estats, u64 *tmp_stats)
  8123. {
  8124. struct tg3 *tp = netdev_priv(dev);
  8125. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8126. }
  8127. #define NVRAM_TEST_SIZE 0x100
  8128. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8129. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8130. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8131. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8132. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8133. static int tg3_test_nvram(struct tg3 *tp)
  8134. {
  8135. u32 csum, magic;
  8136. __be32 *buf;
  8137. int i, j, k, err = 0, size;
  8138. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8139. return 0;
  8140. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8141. return -EIO;
  8142. if (magic == TG3_EEPROM_MAGIC)
  8143. size = NVRAM_TEST_SIZE;
  8144. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8145. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8146. TG3_EEPROM_SB_FORMAT_1) {
  8147. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8148. case TG3_EEPROM_SB_REVISION_0:
  8149. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8150. break;
  8151. case TG3_EEPROM_SB_REVISION_2:
  8152. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8153. break;
  8154. case TG3_EEPROM_SB_REVISION_3:
  8155. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8156. break;
  8157. default:
  8158. return 0;
  8159. }
  8160. } else
  8161. return 0;
  8162. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8163. size = NVRAM_SELFBOOT_HW_SIZE;
  8164. else
  8165. return -EIO;
  8166. buf = kmalloc(size, GFP_KERNEL);
  8167. if (buf == NULL)
  8168. return -ENOMEM;
  8169. err = -EIO;
  8170. for (i = 0, j = 0; i < size; i += 4, j++) {
  8171. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8172. if (err)
  8173. break;
  8174. }
  8175. if (i < size)
  8176. goto out;
  8177. /* Selfboot format */
  8178. magic = be32_to_cpu(buf[0]);
  8179. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8180. TG3_EEPROM_MAGIC_FW) {
  8181. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8182. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8183. TG3_EEPROM_SB_REVISION_2) {
  8184. /* For rev 2, the csum doesn't include the MBA. */
  8185. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8186. csum8 += buf8[i];
  8187. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8188. csum8 += buf8[i];
  8189. } else {
  8190. for (i = 0; i < size; i++)
  8191. csum8 += buf8[i];
  8192. }
  8193. if (csum8 == 0) {
  8194. err = 0;
  8195. goto out;
  8196. }
  8197. err = -EIO;
  8198. goto out;
  8199. }
  8200. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8201. TG3_EEPROM_MAGIC_HW) {
  8202. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8203. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8204. u8 *buf8 = (u8 *) buf;
  8205. /* Separate the parity bits and the data bytes. */
  8206. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8207. if ((i == 0) || (i == 8)) {
  8208. int l;
  8209. u8 msk;
  8210. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8211. parity[k++] = buf8[i] & msk;
  8212. i++;
  8213. }
  8214. else if (i == 16) {
  8215. int l;
  8216. u8 msk;
  8217. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8218. parity[k++] = buf8[i] & msk;
  8219. i++;
  8220. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8221. parity[k++] = buf8[i] & msk;
  8222. i++;
  8223. }
  8224. data[j++] = buf8[i];
  8225. }
  8226. err = -EIO;
  8227. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8228. u8 hw8 = hweight8(data[i]);
  8229. if ((hw8 & 0x1) && parity[i])
  8230. goto out;
  8231. else if (!(hw8 & 0x1) && !parity[i])
  8232. goto out;
  8233. }
  8234. err = 0;
  8235. goto out;
  8236. }
  8237. /* Bootstrap checksum at offset 0x10 */
  8238. csum = calc_crc((unsigned char *) buf, 0x10);
  8239. if (csum != be32_to_cpu(buf[0x10/4]))
  8240. goto out;
  8241. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8242. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8243. if (csum != be32_to_cpu(buf[0xfc/4]))
  8244. goto out;
  8245. err = 0;
  8246. out:
  8247. kfree(buf);
  8248. return err;
  8249. }
  8250. #define TG3_SERDES_TIMEOUT_SEC 2
  8251. #define TG3_COPPER_TIMEOUT_SEC 6
  8252. static int tg3_test_link(struct tg3 *tp)
  8253. {
  8254. int i, max;
  8255. if (!netif_running(tp->dev))
  8256. return -ENODEV;
  8257. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8258. max = TG3_SERDES_TIMEOUT_SEC;
  8259. else
  8260. max = TG3_COPPER_TIMEOUT_SEC;
  8261. for (i = 0; i < max; i++) {
  8262. if (netif_carrier_ok(tp->dev))
  8263. return 0;
  8264. if (msleep_interruptible(1000))
  8265. break;
  8266. }
  8267. return -EIO;
  8268. }
  8269. /* Only test the commonly used registers */
  8270. static int tg3_test_registers(struct tg3 *tp)
  8271. {
  8272. int i, is_5705, is_5750;
  8273. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8274. static struct {
  8275. u16 offset;
  8276. u16 flags;
  8277. #define TG3_FL_5705 0x1
  8278. #define TG3_FL_NOT_5705 0x2
  8279. #define TG3_FL_NOT_5788 0x4
  8280. #define TG3_FL_NOT_5750 0x8
  8281. u32 read_mask;
  8282. u32 write_mask;
  8283. } reg_tbl[] = {
  8284. /* MAC Control Registers */
  8285. { MAC_MODE, TG3_FL_NOT_5705,
  8286. 0x00000000, 0x00ef6f8c },
  8287. { MAC_MODE, TG3_FL_5705,
  8288. 0x00000000, 0x01ef6b8c },
  8289. { MAC_STATUS, TG3_FL_NOT_5705,
  8290. 0x03800107, 0x00000000 },
  8291. { MAC_STATUS, TG3_FL_5705,
  8292. 0x03800100, 0x00000000 },
  8293. { MAC_ADDR_0_HIGH, 0x0000,
  8294. 0x00000000, 0x0000ffff },
  8295. { MAC_ADDR_0_LOW, 0x0000,
  8296. 0x00000000, 0xffffffff },
  8297. { MAC_RX_MTU_SIZE, 0x0000,
  8298. 0x00000000, 0x0000ffff },
  8299. { MAC_TX_MODE, 0x0000,
  8300. 0x00000000, 0x00000070 },
  8301. { MAC_TX_LENGTHS, 0x0000,
  8302. 0x00000000, 0x00003fff },
  8303. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8304. 0x00000000, 0x000007fc },
  8305. { MAC_RX_MODE, TG3_FL_5705,
  8306. 0x00000000, 0x000007dc },
  8307. { MAC_HASH_REG_0, 0x0000,
  8308. 0x00000000, 0xffffffff },
  8309. { MAC_HASH_REG_1, 0x0000,
  8310. 0x00000000, 0xffffffff },
  8311. { MAC_HASH_REG_2, 0x0000,
  8312. 0x00000000, 0xffffffff },
  8313. { MAC_HASH_REG_3, 0x0000,
  8314. 0x00000000, 0xffffffff },
  8315. /* Receive Data and Receive BD Initiator Control Registers. */
  8316. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8317. 0x00000000, 0xffffffff },
  8318. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8319. 0x00000000, 0xffffffff },
  8320. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8321. 0x00000000, 0x00000003 },
  8322. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8323. 0x00000000, 0xffffffff },
  8324. { RCVDBDI_STD_BD+0, 0x0000,
  8325. 0x00000000, 0xffffffff },
  8326. { RCVDBDI_STD_BD+4, 0x0000,
  8327. 0x00000000, 0xffffffff },
  8328. { RCVDBDI_STD_BD+8, 0x0000,
  8329. 0x00000000, 0xffff0002 },
  8330. { RCVDBDI_STD_BD+0xc, 0x0000,
  8331. 0x00000000, 0xffffffff },
  8332. /* Receive BD Initiator Control Registers. */
  8333. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8334. 0x00000000, 0xffffffff },
  8335. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8336. 0x00000000, 0x000003ff },
  8337. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8338. 0x00000000, 0xffffffff },
  8339. /* Host Coalescing Control Registers. */
  8340. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8341. 0x00000000, 0x00000004 },
  8342. { HOSTCC_MODE, TG3_FL_5705,
  8343. 0x00000000, 0x000000f6 },
  8344. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8345. 0x00000000, 0xffffffff },
  8346. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8347. 0x00000000, 0x000003ff },
  8348. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8349. 0x00000000, 0xffffffff },
  8350. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8351. 0x00000000, 0x000003ff },
  8352. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8353. 0x00000000, 0xffffffff },
  8354. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8355. 0x00000000, 0x000000ff },
  8356. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8357. 0x00000000, 0xffffffff },
  8358. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8359. 0x00000000, 0x000000ff },
  8360. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8361. 0x00000000, 0xffffffff },
  8362. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8363. 0x00000000, 0xffffffff },
  8364. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8365. 0x00000000, 0xffffffff },
  8366. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8367. 0x00000000, 0x000000ff },
  8368. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8369. 0x00000000, 0xffffffff },
  8370. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8371. 0x00000000, 0x000000ff },
  8372. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8373. 0x00000000, 0xffffffff },
  8374. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8375. 0x00000000, 0xffffffff },
  8376. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8377. 0x00000000, 0xffffffff },
  8378. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8379. 0x00000000, 0xffffffff },
  8380. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8381. 0x00000000, 0xffffffff },
  8382. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8383. 0xffffffff, 0x00000000 },
  8384. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8385. 0xffffffff, 0x00000000 },
  8386. /* Buffer Manager Control Registers. */
  8387. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8388. 0x00000000, 0x007fff80 },
  8389. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8390. 0x00000000, 0x007fffff },
  8391. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8392. 0x00000000, 0x0000003f },
  8393. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8394. 0x00000000, 0x000001ff },
  8395. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8396. 0x00000000, 0x000001ff },
  8397. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8398. 0xffffffff, 0x00000000 },
  8399. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8400. 0xffffffff, 0x00000000 },
  8401. /* Mailbox Registers */
  8402. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8403. 0x00000000, 0x000001ff },
  8404. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8405. 0x00000000, 0x000001ff },
  8406. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8407. 0x00000000, 0x000007ff },
  8408. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8409. 0x00000000, 0x000001ff },
  8410. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8411. };
  8412. is_5705 = is_5750 = 0;
  8413. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8414. is_5705 = 1;
  8415. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8416. is_5750 = 1;
  8417. }
  8418. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8419. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8420. continue;
  8421. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8422. continue;
  8423. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8424. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8425. continue;
  8426. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8427. continue;
  8428. offset = (u32) reg_tbl[i].offset;
  8429. read_mask = reg_tbl[i].read_mask;
  8430. write_mask = reg_tbl[i].write_mask;
  8431. /* Save the original register content */
  8432. save_val = tr32(offset);
  8433. /* Determine the read-only value. */
  8434. read_val = save_val & read_mask;
  8435. /* Write zero to the register, then make sure the read-only bits
  8436. * are not changed and the read/write bits are all zeros.
  8437. */
  8438. tw32(offset, 0);
  8439. val = tr32(offset);
  8440. /* Test the read-only and read/write bits. */
  8441. if (((val & read_mask) != read_val) || (val & write_mask))
  8442. goto out;
  8443. /* Write ones to all the bits defined by RdMask and WrMask, then
  8444. * make sure the read-only bits are not changed and the
  8445. * read/write bits are all ones.
  8446. */
  8447. tw32(offset, read_mask | write_mask);
  8448. val = tr32(offset);
  8449. /* Test the read-only bits. */
  8450. if ((val & read_mask) != read_val)
  8451. goto out;
  8452. /* Test the read/write bits. */
  8453. if ((val & write_mask) != write_mask)
  8454. goto out;
  8455. tw32(offset, save_val);
  8456. }
  8457. return 0;
  8458. out:
  8459. if (netif_msg_hw(tp))
  8460. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8461. offset);
  8462. tw32(offset, save_val);
  8463. return -EIO;
  8464. }
  8465. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8466. {
  8467. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8468. int i;
  8469. u32 j;
  8470. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8471. for (j = 0; j < len; j += 4) {
  8472. u32 val;
  8473. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8474. tg3_read_mem(tp, offset + j, &val);
  8475. if (val != test_pattern[i])
  8476. return -EIO;
  8477. }
  8478. }
  8479. return 0;
  8480. }
  8481. static int tg3_test_memory(struct tg3 *tp)
  8482. {
  8483. static struct mem_entry {
  8484. u32 offset;
  8485. u32 len;
  8486. } mem_tbl_570x[] = {
  8487. { 0x00000000, 0x00b50},
  8488. { 0x00002000, 0x1c000},
  8489. { 0xffffffff, 0x00000}
  8490. }, mem_tbl_5705[] = {
  8491. { 0x00000100, 0x0000c},
  8492. { 0x00000200, 0x00008},
  8493. { 0x00004000, 0x00800},
  8494. { 0x00006000, 0x01000},
  8495. { 0x00008000, 0x02000},
  8496. { 0x00010000, 0x0e000},
  8497. { 0xffffffff, 0x00000}
  8498. }, mem_tbl_5755[] = {
  8499. { 0x00000200, 0x00008},
  8500. { 0x00004000, 0x00800},
  8501. { 0x00006000, 0x00800},
  8502. { 0x00008000, 0x02000},
  8503. { 0x00010000, 0x0c000},
  8504. { 0xffffffff, 0x00000}
  8505. }, mem_tbl_5906[] = {
  8506. { 0x00000200, 0x00008},
  8507. { 0x00004000, 0x00400},
  8508. { 0x00006000, 0x00400},
  8509. { 0x00008000, 0x01000},
  8510. { 0x00010000, 0x01000},
  8511. { 0xffffffff, 0x00000}
  8512. };
  8513. struct mem_entry *mem_tbl;
  8514. int err = 0;
  8515. int i;
  8516. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8517. mem_tbl = mem_tbl_5755;
  8518. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8519. mem_tbl = mem_tbl_5906;
  8520. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8521. mem_tbl = mem_tbl_5705;
  8522. else
  8523. mem_tbl = mem_tbl_570x;
  8524. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8525. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8526. mem_tbl[i].len)) != 0)
  8527. break;
  8528. }
  8529. return err;
  8530. }
  8531. #define TG3_MAC_LOOPBACK 0
  8532. #define TG3_PHY_LOOPBACK 1
  8533. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8534. {
  8535. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8536. u32 desc_idx, coal_now;
  8537. struct sk_buff *skb, *rx_skb;
  8538. u8 *tx_data;
  8539. dma_addr_t map;
  8540. int num_pkts, tx_len, rx_len, i, err;
  8541. struct tg3_rx_buffer_desc *desc;
  8542. struct tg3_napi *tnapi, *rnapi;
  8543. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8544. if (tp->irq_cnt > 1) {
  8545. tnapi = &tp->napi[1];
  8546. rnapi = &tp->napi[1];
  8547. } else {
  8548. tnapi = &tp->napi[0];
  8549. rnapi = &tp->napi[0];
  8550. }
  8551. coal_now = tnapi->coal_now | rnapi->coal_now;
  8552. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8553. /* HW errata - mac loopback fails in some cases on 5780.
  8554. * Normal traffic and PHY loopback are not affected by
  8555. * errata.
  8556. */
  8557. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8558. return 0;
  8559. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8560. MAC_MODE_PORT_INT_LPBACK;
  8561. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8562. mac_mode |= MAC_MODE_LINK_POLARITY;
  8563. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8564. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8565. else
  8566. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8567. tw32(MAC_MODE, mac_mode);
  8568. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8569. u32 val;
  8570. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8571. tg3_phy_fet_toggle_apd(tp, false);
  8572. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8573. } else
  8574. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8575. tg3_phy_toggle_automdix(tp, 0);
  8576. tg3_writephy(tp, MII_BMCR, val);
  8577. udelay(40);
  8578. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8579. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8580. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8581. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8582. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8583. } else
  8584. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8585. /* reset to prevent losing 1st rx packet intermittently */
  8586. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8587. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8588. udelay(10);
  8589. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8590. }
  8591. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8592. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8593. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8594. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8595. mac_mode |= MAC_MODE_LINK_POLARITY;
  8596. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8597. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8598. }
  8599. tw32(MAC_MODE, mac_mode);
  8600. }
  8601. else
  8602. return -EINVAL;
  8603. err = -EIO;
  8604. tx_len = 1514;
  8605. skb = netdev_alloc_skb(tp->dev, tx_len);
  8606. if (!skb)
  8607. return -ENOMEM;
  8608. tx_data = skb_put(skb, tx_len);
  8609. memcpy(tx_data, tp->dev->dev_addr, 6);
  8610. memset(tx_data + 6, 0x0, 8);
  8611. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8612. for (i = 14; i < tx_len; i++)
  8613. tx_data[i] = (u8) (i & 0xff);
  8614. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8615. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8616. rnapi->coal_now);
  8617. udelay(10);
  8618. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8619. num_pkts = 0;
  8620. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8621. tnapi->tx_prod++;
  8622. num_pkts++;
  8623. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8624. tr32_mailbox(tnapi->prodmbox);
  8625. udelay(10);
  8626. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8627. for (i = 0; i < 25; i++) {
  8628. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8629. coal_now);
  8630. udelay(10);
  8631. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8632. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8633. if ((tx_idx == tnapi->tx_prod) &&
  8634. (rx_idx == (rx_start_idx + num_pkts)))
  8635. break;
  8636. }
  8637. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8638. dev_kfree_skb(skb);
  8639. if (tx_idx != tnapi->tx_prod)
  8640. goto out;
  8641. if (rx_idx != rx_start_idx + num_pkts)
  8642. goto out;
  8643. desc = &rnapi->rx_rcb[rx_start_idx];
  8644. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8645. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8646. if (opaque_key != RXD_OPAQUE_RING_STD)
  8647. goto out;
  8648. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8649. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8650. goto out;
  8651. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8652. if (rx_len != tx_len)
  8653. goto out;
  8654. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8655. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8656. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8657. for (i = 14; i < tx_len; i++) {
  8658. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8659. goto out;
  8660. }
  8661. err = 0;
  8662. /* tg3_free_rings will unmap and free the rx_skb */
  8663. out:
  8664. return err;
  8665. }
  8666. #define TG3_MAC_LOOPBACK_FAILED 1
  8667. #define TG3_PHY_LOOPBACK_FAILED 2
  8668. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8669. TG3_PHY_LOOPBACK_FAILED)
  8670. static int tg3_test_loopback(struct tg3 *tp)
  8671. {
  8672. int err = 0;
  8673. u32 cpmuctrl = 0;
  8674. if (!netif_running(tp->dev))
  8675. return TG3_LOOPBACK_FAILED;
  8676. err = tg3_reset_hw(tp, 1);
  8677. if (err)
  8678. return TG3_LOOPBACK_FAILED;
  8679. /* Turn off gphy autopowerdown. */
  8680. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8681. tg3_phy_toggle_apd(tp, false);
  8682. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8683. int i;
  8684. u32 status;
  8685. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8686. /* Wait for up to 40 microseconds to acquire lock. */
  8687. for (i = 0; i < 4; i++) {
  8688. status = tr32(TG3_CPMU_MUTEX_GNT);
  8689. if (status == CPMU_MUTEX_GNT_DRIVER)
  8690. break;
  8691. udelay(10);
  8692. }
  8693. if (status != CPMU_MUTEX_GNT_DRIVER)
  8694. return TG3_LOOPBACK_FAILED;
  8695. /* Turn off link-based power management. */
  8696. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8697. tw32(TG3_CPMU_CTRL,
  8698. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8699. CPMU_CTRL_LINK_AWARE_MODE));
  8700. }
  8701. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8702. err |= TG3_MAC_LOOPBACK_FAILED;
  8703. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8704. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8705. /* Release the mutex */
  8706. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8707. }
  8708. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8709. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8710. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8711. err |= TG3_PHY_LOOPBACK_FAILED;
  8712. }
  8713. /* Re-enable gphy autopowerdown. */
  8714. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8715. tg3_phy_toggle_apd(tp, true);
  8716. return err;
  8717. }
  8718. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8719. u64 *data)
  8720. {
  8721. struct tg3 *tp = netdev_priv(dev);
  8722. if (tp->link_config.phy_is_low_power)
  8723. tg3_set_power_state(tp, PCI_D0);
  8724. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8725. if (tg3_test_nvram(tp) != 0) {
  8726. etest->flags |= ETH_TEST_FL_FAILED;
  8727. data[0] = 1;
  8728. }
  8729. if (tg3_test_link(tp) != 0) {
  8730. etest->flags |= ETH_TEST_FL_FAILED;
  8731. data[1] = 1;
  8732. }
  8733. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8734. int err, err2 = 0, irq_sync = 0;
  8735. if (netif_running(dev)) {
  8736. tg3_phy_stop(tp);
  8737. tg3_netif_stop(tp);
  8738. irq_sync = 1;
  8739. }
  8740. tg3_full_lock(tp, irq_sync);
  8741. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8742. err = tg3_nvram_lock(tp);
  8743. tg3_halt_cpu(tp, RX_CPU_BASE);
  8744. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8745. tg3_halt_cpu(tp, TX_CPU_BASE);
  8746. if (!err)
  8747. tg3_nvram_unlock(tp);
  8748. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8749. tg3_phy_reset(tp);
  8750. if (tg3_test_registers(tp) != 0) {
  8751. etest->flags |= ETH_TEST_FL_FAILED;
  8752. data[2] = 1;
  8753. }
  8754. if (tg3_test_memory(tp) != 0) {
  8755. etest->flags |= ETH_TEST_FL_FAILED;
  8756. data[3] = 1;
  8757. }
  8758. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8759. etest->flags |= ETH_TEST_FL_FAILED;
  8760. tg3_full_unlock(tp);
  8761. if (tg3_test_interrupt(tp) != 0) {
  8762. etest->flags |= ETH_TEST_FL_FAILED;
  8763. data[5] = 1;
  8764. }
  8765. tg3_full_lock(tp, 0);
  8766. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8767. if (netif_running(dev)) {
  8768. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8769. err2 = tg3_restart_hw(tp, 1);
  8770. if (!err2)
  8771. tg3_netif_start(tp);
  8772. }
  8773. tg3_full_unlock(tp);
  8774. if (irq_sync && !err2)
  8775. tg3_phy_start(tp);
  8776. }
  8777. if (tp->link_config.phy_is_low_power)
  8778. tg3_set_power_state(tp, PCI_D3hot);
  8779. }
  8780. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8781. {
  8782. struct mii_ioctl_data *data = if_mii(ifr);
  8783. struct tg3 *tp = netdev_priv(dev);
  8784. int err;
  8785. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8786. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8787. return -EAGAIN;
  8788. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8789. }
  8790. switch(cmd) {
  8791. case SIOCGMIIPHY:
  8792. data->phy_id = tp->phy_addr;
  8793. /* fallthru */
  8794. case SIOCGMIIREG: {
  8795. u32 mii_regval;
  8796. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8797. break; /* We have no PHY */
  8798. if (tp->link_config.phy_is_low_power)
  8799. return -EAGAIN;
  8800. spin_lock_bh(&tp->lock);
  8801. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8802. spin_unlock_bh(&tp->lock);
  8803. data->val_out = mii_regval;
  8804. return err;
  8805. }
  8806. case SIOCSMIIREG:
  8807. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8808. break; /* We have no PHY */
  8809. if (tp->link_config.phy_is_low_power)
  8810. return -EAGAIN;
  8811. spin_lock_bh(&tp->lock);
  8812. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8813. spin_unlock_bh(&tp->lock);
  8814. return err;
  8815. default:
  8816. /* do nothing */
  8817. break;
  8818. }
  8819. return -EOPNOTSUPP;
  8820. }
  8821. #if TG3_VLAN_TAG_USED
  8822. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8823. {
  8824. struct tg3 *tp = netdev_priv(dev);
  8825. if (!netif_running(dev)) {
  8826. tp->vlgrp = grp;
  8827. return;
  8828. }
  8829. tg3_netif_stop(tp);
  8830. tg3_full_lock(tp, 0);
  8831. tp->vlgrp = grp;
  8832. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8833. __tg3_set_rx_mode(dev);
  8834. tg3_netif_start(tp);
  8835. tg3_full_unlock(tp);
  8836. }
  8837. #endif
  8838. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8839. {
  8840. struct tg3 *tp = netdev_priv(dev);
  8841. memcpy(ec, &tp->coal, sizeof(*ec));
  8842. return 0;
  8843. }
  8844. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8845. {
  8846. struct tg3 *tp = netdev_priv(dev);
  8847. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8848. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8849. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8850. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8851. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8852. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8853. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8854. }
  8855. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8856. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8857. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8858. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8859. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8860. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8861. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8862. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8863. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8864. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8865. return -EINVAL;
  8866. /* No rx interrupts will be generated if both are zero */
  8867. if ((ec->rx_coalesce_usecs == 0) &&
  8868. (ec->rx_max_coalesced_frames == 0))
  8869. return -EINVAL;
  8870. /* No tx interrupts will be generated if both are zero */
  8871. if ((ec->tx_coalesce_usecs == 0) &&
  8872. (ec->tx_max_coalesced_frames == 0))
  8873. return -EINVAL;
  8874. /* Only copy relevant parameters, ignore all others. */
  8875. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8876. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8877. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8878. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8879. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8880. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8881. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8882. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8883. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8884. if (netif_running(dev)) {
  8885. tg3_full_lock(tp, 0);
  8886. __tg3_set_coalesce(tp, &tp->coal);
  8887. tg3_full_unlock(tp);
  8888. }
  8889. return 0;
  8890. }
  8891. static const struct ethtool_ops tg3_ethtool_ops = {
  8892. .get_settings = tg3_get_settings,
  8893. .set_settings = tg3_set_settings,
  8894. .get_drvinfo = tg3_get_drvinfo,
  8895. .get_regs_len = tg3_get_regs_len,
  8896. .get_regs = tg3_get_regs,
  8897. .get_wol = tg3_get_wol,
  8898. .set_wol = tg3_set_wol,
  8899. .get_msglevel = tg3_get_msglevel,
  8900. .set_msglevel = tg3_set_msglevel,
  8901. .nway_reset = tg3_nway_reset,
  8902. .get_link = ethtool_op_get_link,
  8903. .get_eeprom_len = tg3_get_eeprom_len,
  8904. .get_eeprom = tg3_get_eeprom,
  8905. .set_eeprom = tg3_set_eeprom,
  8906. .get_ringparam = tg3_get_ringparam,
  8907. .set_ringparam = tg3_set_ringparam,
  8908. .get_pauseparam = tg3_get_pauseparam,
  8909. .set_pauseparam = tg3_set_pauseparam,
  8910. .get_rx_csum = tg3_get_rx_csum,
  8911. .set_rx_csum = tg3_set_rx_csum,
  8912. .set_tx_csum = tg3_set_tx_csum,
  8913. .set_sg = ethtool_op_set_sg,
  8914. .set_tso = tg3_set_tso,
  8915. .self_test = tg3_self_test,
  8916. .get_strings = tg3_get_strings,
  8917. .phys_id = tg3_phys_id,
  8918. .get_ethtool_stats = tg3_get_ethtool_stats,
  8919. .get_coalesce = tg3_get_coalesce,
  8920. .set_coalesce = tg3_set_coalesce,
  8921. .get_sset_count = tg3_get_sset_count,
  8922. };
  8923. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8924. {
  8925. u32 cursize, val, magic;
  8926. tp->nvram_size = EEPROM_CHIP_SIZE;
  8927. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8928. return;
  8929. if ((magic != TG3_EEPROM_MAGIC) &&
  8930. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8931. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8932. return;
  8933. /*
  8934. * Size the chip by reading offsets at increasing powers of two.
  8935. * When we encounter our validation signature, we know the addressing
  8936. * has wrapped around, and thus have our chip size.
  8937. */
  8938. cursize = 0x10;
  8939. while (cursize < tp->nvram_size) {
  8940. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8941. return;
  8942. if (val == magic)
  8943. break;
  8944. cursize <<= 1;
  8945. }
  8946. tp->nvram_size = cursize;
  8947. }
  8948. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8949. {
  8950. u32 val;
  8951. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8952. tg3_nvram_read(tp, 0, &val) != 0)
  8953. return;
  8954. /* Selfboot format */
  8955. if (val != TG3_EEPROM_MAGIC) {
  8956. tg3_get_eeprom_size(tp);
  8957. return;
  8958. }
  8959. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8960. if (val != 0) {
  8961. /* This is confusing. We want to operate on the
  8962. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  8963. * call will read from NVRAM and byteswap the data
  8964. * according to the byteswapping settings for all
  8965. * other register accesses. This ensures the data we
  8966. * want will always reside in the lower 16-bits.
  8967. * However, the data in NVRAM is in LE format, which
  8968. * means the data from the NVRAM read will always be
  8969. * opposite the endianness of the CPU. The 16-bit
  8970. * byteswap then brings the data to CPU endianness.
  8971. */
  8972. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  8973. return;
  8974. }
  8975. }
  8976. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8977. }
  8978. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8979. {
  8980. u32 nvcfg1;
  8981. nvcfg1 = tr32(NVRAM_CFG1);
  8982. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8983. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8984. } else {
  8985. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8986. tw32(NVRAM_CFG1, nvcfg1);
  8987. }
  8988. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8989. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8990. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8991. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8992. tp->nvram_jedecnum = JEDEC_ATMEL;
  8993. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8994. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8995. break;
  8996. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8997. tp->nvram_jedecnum = JEDEC_ATMEL;
  8998. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8999. break;
  9000. case FLASH_VENDOR_ATMEL_EEPROM:
  9001. tp->nvram_jedecnum = JEDEC_ATMEL;
  9002. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9003. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9004. break;
  9005. case FLASH_VENDOR_ST:
  9006. tp->nvram_jedecnum = JEDEC_ST;
  9007. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9008. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9009. break;
  9010. case FLASH_VENDOR_SAIFUN:
  9011. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9012. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9013. break;
  9014. case FLASH_VENDOR_SST_SMALL:
  9015. case FLASH_VENDOR_SST_LARGE:
  9016. tp->nvram_jedecnum = JEDEC_SST;
  9017. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9018. break;
  9019. }
  9020. } else {
  9021. tp->nvram_jedecnum = JEDEC_ATMEL;
  9022. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9023. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9024. }
  9025. }
  9026. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9027. {
  9028. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9029. case FLASH_5752PAGE_SIZE_256:
  9030. tp->nvram_pagesize = 256;
  9031. break;
  9032. case FLASH_5752PAGE_SIZE_512:
  9033. tp->nvram_pagesize = 512;
  9034. break;
  9035. case FLASH_5752PAGE_SIZE_1K:
  9036. tp->nvram_pagesize = 1024;
  9037. break;
  9038. case FLASH_5752PAGE_SIZE_2K:
  9039. tp->nvram_pagesize = 2048;
  9040. break;
  9041. case FLASH_5752PAGE_SIZE_4K:
  9042. tp->nvram_pagesize = 4096;
  9043. break;
  9044. case FLASH_5752PAGE_SIZE_264:
  9045. tp->nvram_pagesize = 264;
  9046. break;
  9047. case FLASH_5752PAGE_SIZE_528:
  9048. tp->nvram_pagesize = 528;
  9049. break;
  9050. }
  9051. }
  9052. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9053. {
  9054. u32 nvcfg1;
  9055. nvcfg1 = tr32(NVRAM_CFG1);
  9056. /* NVRAM protection for TPM */
  9057. if (nvcfg1 & (1 << 27))
  9058. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9059. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9060. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9061. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9062. tp->nvram_jedecnum = JEDEC_ATMEL;
  9063. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9064. break;
  9065. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9066. tp->nvram_jedecnum = JEDEC_ATMEL;
  9067. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9068. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9069. break;
  9070. case FLASH_5752VENDOR_ST_M45PE10:
  9071. case FLASH_5752VENDOR_ST_M45PE20:
  9072. case FLASH_5752VENDOR_ST_M45PE40:
  9073. tp->nvram_jedecnum = JEDEC_ST;
  9074. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9075. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9076. break;
  9077. }
  9078. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9079. tg3_nvram_get_pagesize(tp, nvcfg1);
  9080. } else {
  9081. /* For eeprom, set pagesize to maximum eeprom size */
  9082. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9083. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9084. tw32(NVRAM_CFG1, nvcfg1);
  9085. }
  9086. }
  9087. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9088. {
  9089. u32 nvcfg1, protect = 0;
  9090. nvcfg1 = tr32(NVRAM_CFG1);
  9091. /* NVRAM protection for TPM */
  9092. if (nvcfg1 & (1 << 27)) {
  9093. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9094. protect = 1;
  9095. }
  9096. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9097. switch (nvcfg1) {
  9098. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9099. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9100. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9101. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9102. tp->nvram_jedecnum = JEDEC_ATMEL;
  9103. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9104. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9105. tp->nvram_pagesize = 264;
  9106. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9107. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9108. tp->nvram_size = (protect ? 0x3e200 :
  9109. TG3_NVRAM_SIZE_512KB);
  9110. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9111. tp->nvram_size = (protect ? 0x1f200 :
  9112. TG3_NVRAM_SIZE_256KB);
  9113. else
  9114. tp->nvram_size = (protect ? 0x1f200 :
  9115. TG3_NVRAM_SIZE_128KB);
  9116. break;
  9117. case FLASH_5752VENDOR_ST_M45PE10:
  9118. case FLASH_5752VENDOR_ST_M45PE20:
  9119. case FLASH_5752VENDOR_ST_M45PE40:
  9120. tp->nvram_jedecnum = JEDEC_ST;
  9121. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9122. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9123. tp->nvram_pagesize = 256;
  9124. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9125. tp->nvram_size = (protect ?
  9126. TG3_NVRAM_SIZE_64KB :
  9127. TG3_NVRAM_SIZE_128KB);
  9128. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9129. tp->nvram_size = (protect ?
  9130. TG3_NVRAM_SIZE_64KB :
  9131. TG3_NVRAM_SIZE_256KB);
  9132. else
  9133. tp->nvram_size = (protect ?
  9134. TG3_NVRAM_SIZE_128KB :
  9135. TG3_NVRAM_SIZE_512KB);
  9136. break;
  9137. }
  9138. }
  9139. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9140. {
  9141. u32 nvcfg1;
  9142. nvcfg1 = tr32(NVRAM_CFG1);
  9143. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9144. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9145. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9146. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9147. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9148. tp->nvram_jedecnum = JEDEC_ATMEL;
  9149. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9150. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9151. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9152. tw32(NVRAM_CFG1, nvcfg1);
  9153. break;
  9154. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9155. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9156. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9157. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9158. tp->nvram_jedecnum = JEDEC_ATMEL;
  9159. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9160. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9161. tp->nvram_pagesize = 264;
  9162. break;
  9163. case FLASH_5752VENDOR_ST_M45PE10:
  9164. case FLASH_5752VENDOR_ST_M45PE20:
  9165. case FLASH_5752VENDOR_ST_M45PE40:
  9166. tp->nvram_jedecnum = JEDEC_ST;
  9167. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9168. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9169. tp->nvram_pagesize = 256;
  9170. break;
  9171. }
  9172. }
  9173. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9174. {
  9175. u32 nvcfg1, protect = 0;
  9176. nvcfg1 = tr32(NVRAM_CFG1);
  9177. /* NVRAM protection for TPM */
  9178. if (nvcfg1 & (1 << 27)) {
  9179. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9180. protect = 1;
  9181. }
  9182. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9183. switch (nvcfg1) {
  9184. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9185. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9186. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9187. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9188. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9189. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9190. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9191. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9192. tp->nvram_jedecnum = JEDEC_ATMEL;
  9193. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9194. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9195. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9196. tp->nvram_pagesize = 256;
  9197. break;
  9198. case FLASH_5761VENDOR_ST_A_M45PE20:
  9199. case FLASH_5761VENDOR_ST_A_M45PE40:
  9200. case FLASH_5761VENDOR_ST_A_M45PE80:
  9201. case FLASH_5761VENDOR_ST_A_M45PE16:
  9202. case FLASH_5761VENDOR_ST_M_M45PE20:
  9203. case FLASH_5761VENDOR_ST_M_M45PE40:
  9204. case FLASH_5761VENDOR_ST_M_M45PE80:
  9205. case FLASH_5761VENDOR_ST_M_M45PE16:
  9206. tp->nvram_jedecnum = JEDEC_ST;
  9207. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9208. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9209. tp->nvram_pagesize = 256;
  9210. break;
  9211. }
  9212. if (protect) {
  9213. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9214. } else {
  9215. switch (nvcfg1) {
  9216. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9217. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9218. case FLASH_5761VENDOR_ST_A_M45PE16:
  9219. case FLASH_5761VENDOR_ST_M_M45PE16:
  9220. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9221. break;
  9222. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9223. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9224. case FLASH_5761VENDOR_ST_A_M45PE80:
  9225. case FLASH_5761VENDOR_ST_M_M45PE80:
  9226. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9227. break;
  9228. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9229. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9230. case FLASH_5761VENDOR_ST_A_M45PE40:
  9231. case FLASH_5761VENDOR_ST_M_M45PE40:
  9232. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9233. break;
  9234. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9235. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9236. case FLASH_5761VENDOR_ST_A_M45PE20:
  9237. case FLASH_5761VENDOR_ST_M_M45PE20:
  9238. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9239. break;
  9240. }
  9241. }
  9242. }
  9243. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9244. {
  9245. tp->nvram_jedecnum = JEDEC_ATMEL;
  9246. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9247. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9248. }
  9249. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9250. {
  9251. u32 nvcfg1;
  9252. nvcfg1 = tr32(NVRAM_CFG1);
  9253. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9254. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9255. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9256. tp->nvram_jedecnum = JEDEC_ATMEL;
  9257. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9258. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9259. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9260. tw32(NVRAM_CFG1, nvcfg1);
  9261. return;
  9262. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9263. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9264. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9265. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9266. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9267. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9268. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9269. tp->nvram_jedecnum = JEDEC_ATMEL;
  9270. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9271. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9272. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9273. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9274. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9275. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9276. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9277. break;
  9278. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9279. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9280. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9281. break;
  9282. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9283. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9284. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9285. break;
  9286. }
  9287. break;
  9288. case FLASH_5752VENDOR_ST_M45PE10:
  9289. case FLASH_5752VENDOR_ST_M45PE20:
  9290. case FLASH_5752VENDOR_ST_M45PE40:
  9291. tp->nvram_jedecnum = JEDEC_ST;
  9292. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9293. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9294. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9295. case FLASH_5752VENDOR_ST_M45PE10:
  9296. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9297. break;
  9298. case FLASH_5752VENDOR_ST_M45PE20:
  9299. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9300. break;
  9301. case FLASH_5752VENDOR_ST_M45PE40:
  9302. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9303. break;
  9304. }
  9305. break;
  9306. default:
  9307. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9308. return;
  9309. }
  9310. tg3_nvram_get_pagesize(tp, nvcfg1);
  9311. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9312. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9313. }
  9314. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9315. {
  9316. u32 nvcfg1;
  9317. nvcfg1 = tr32(NVRAM_CFG1);
  9318. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9319. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9320. case FLASH_5717VENDOR_MICRO_EEPROM:
  9321. tp->nvram_jedecnum = JEDEC_ATMEL;
  9322. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9323. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9324. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9325. tw32(NVRAM_CFG1, nvcfg1);
  9326. return;
  9327. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9328. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9329. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9330. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9331. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9332. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9333. case FLASH_5717VENDOR_ATMEL_45USPT:
  9334. tp->nvram_jedecnum = JEDEC_ATMEL;
  9335. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9336. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9337. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9338. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9339. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9340. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9341. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9342. break;
  9343. default:
  9344. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9345. break;
  9346. }
  9347. break;
  9348. case FLASH_5717VENDOR_ST_M_M25PE10:
  9349. case FLASH_5717VENDOR_ST_A_M25PE10:
  9350. case FLASH_5717VENDOR_ST_M_M45PE10:
  9351. case FLASH_5717VENDOR_ST_A_M45PE10:
  9352. case FLASH_5717VENDOR_ST_M_M25PE20:
  9353. case FLASH_5717VENDOR_ST_A_M25PE20:
  9354. case FLASH_5717VENDOR_ST_M_M45PE20:
  9355. case FLASH_5717VENDOR_ST_A_M45PE20:
  9356. case FLASH_5717VENDOR_ST_25USPT:
  9357. case FLASH_5717VENDOR_ST_45USPT:
  9358. tp->nvram_jedecnum = JEDEC_ST;
  9359. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9360. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9361. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9362. case FLASH_5717VENDOR_ST_M_M25PE20:
  9363. case FLASH_5717VENDOR_ST_A_M25PE20:
  9364. case FLASH_5717VENDOR_ST_M_M45PE20:
  9365. case FLASH_5717VENDOR_ST_A_M45PE20:
  9366. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9367. break;
  9368. default:
  9369. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9370. break;
  9371. }
  9372. break;
  9373. default:
  9374. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9375. return;
  9376. }
  9377. tg3_nvram_get_pagesize(tp, nvcfg1);
  9378. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9379. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9380. }
  9381. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9382. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9383. {
  9384. tw32_f(GRC_EEPROM_ADDR,
  9385. (EEPROM_ADDR_FSM_RESET |
  9386. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9387. EEPROM_ADDR_CLKPERD_SHIFT)));
  9388. msleep(1);
  9389. /* Enable seeprom accesses. */
  9390. tw32_f(GRC_LOCAL_CTRL,
  9391. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9392. udelay(100);
  9393. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9394. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9395. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9396. if (tg3_nvram_lock(tp)) {
  9397. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9398. "tg3_nvram_init failed.\n", tp->dev->name);
  9399. return;
  9400. }
  9401. tg3_enable_nvram_access(tp);
  9402. tp->nvram_size = 0;
  9403. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9404. tg3_get_5752_nvram_info(tp);
  9405. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9406. tg3_get_5755_nvram_info(tp);
  9407. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9408. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9409. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9410. tg3_get_5787_nvram_info(tp);
  9411. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9412. tg3_get_5761_nvram_info(tp);
  9413. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9414. tg3_get_5906_nvram_info(tp);
  9415. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9416. tg3_get_57780_nvram_info(tp);
  9417. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9418. tg3_get_5717_nvram_info(tp);
  9419. else
  9420. tg3_get_nvram_info(tp);
  9421. if (tp->nvram_size == 0)
  9422. tg3_get_nvram_size(tp);
  9423. tg3_disable_nvram_access(tp);
  9424. tg3_nvram_unlock(tp);
  9425. } else {
  9426. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9427. tg3_get_eeprom_size(tp);
  9428. }
  9429. }
  9430. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9431. u32 offset, u32 len, u8 *buf)
  9432. {
  9433. int i, j, rc = 0;
  9434. u32 val;
  9435. for (i = 0; i < len; i += 4) {
  9436. u32 addr;
  9437. __be32 data;
  9438. addr = offset + i;
  9439. memcpy(&data, buf + i, 4);
  9440. /*
  9441. * The SEEPROM interface expects the data to always be opposite
  9442. * the native endian format. We accomplish this by reversing
  9443. * all the operations that would have been performed on the
  9444. * data from a call to tg3_nvram_read_be32().
  9445. */
  9446. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9447. val = tr32(GRC_EEPROM_ADDR);
  9448. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9449. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9450. EEPROM_ADDR_READ);
  9451. tw32(GRC_EEPROM_ADDR, val |
  9452. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9453. (addr & EEPROM_ADDR_ADDR_MASK) |
  9454. EEPROM_ADDR_START |
  9455. EEPROM_ADDR_WRITE);
  9456. for (j = 0; j < 1000; j++) {
  9457. val = tr32(GRC_EEPROM_ADDR);
  9458. if (val & EEPROM_ADDR_COMPLETE)
  9459. break;
  9460. msleep(1);
  9461. }
  9462. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9463. rc = -EBUSY;
  9464. break;
  9465. }
  9466. }
  9467. return rc;
  9468. }
  9469. /* offset and length are dword aligned */
  9470. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9471. u8 *buf)
  9472. {
  9473. int ret = 0;
  9474. u32 pagesize = tp->nvram_pagesize;
  9475. u32 pagemask = pagesize - 1;
  9476. u32 nvram_cmd;
  9477. u8 *tmp;
  9478. tmp = kmalloc(pagesize, GFP_KERNEL);
  9479. if (tmp == NULL)
  9480. return -ENOMEM;
  9481. while (len) {
  9482. int j;
  9483. u32 phy_addr, page_off, size;
  9484. phy_addr = offset & ~pagemask;
  9485. for (j = 0; j < pagesize; j += 4) {
  9486. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9487. (__be32 *) (tmp + j));
  9488. if (ret)
  9489. break;
  9490. }
  9491. if (ret)
  9492. break;
  9493. page_off = offset & pagemask;
  9494. size = pagesize;
  9495. if (len < size)
  9496. size = len;
  9497. len -= size;
  9498. memcpy(tmp + page_off, buf, size);
  9499. offset = offset + (pagesize - page_off);
  9500. tg3_enable_nvram_access(tp);
  9501. /*
  9502. * Before we can erase the flash page, we need
  9503. * to issue a special "write enable" command.
  9504. */
  9505. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9506. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9507. break;
  9508. /* Erase the target page */
  9509. tw32(NVRAM_ADDR, phy_addr);
  9510. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9511. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9512. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9513. break;
  9514. /* Issue another write enable to start the write. */
  9515. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9516. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9517. break;
  9518. for (j = 0; j < pagesize; j += 4) {
  9519. __be32 data;
  9520. data = *((__be32 *) (tmp + j));
  9521. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9522. tw32(NVRAM_ADDR, phy_addr + j);
  9523. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9524. NVRAM_CMD_WR;
  9525. if (j == 0)
  9526. nvram_cmd |= NVRAM_CMD_FIRST;
  9527. else if (j == (pagesize - 4))
  9528. nvram_cmd |= NVRAM_CMD_LAST;
  9529. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9530. break;
  9531. }
  9532. if (ret)
  9533. break;
  9534. }
  9535. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9536. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9537. kfree(tmp);
  9538. return ret;
  9539. }
  9540. /* offset and length are dword aligned */
  9541. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9542. u8 *buf)
  9543. {
  9544. int i, ret = 0;
  9545. for (i = 0; i < len; i += 4, offset += 4) {
  9546. u32 page_off, phy_addr, nvram_cmd;
  9547. __be32 data;
  9548. memcpy(&data, buf + i, 4);
  9549. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9550. page_off = offset % tp->nvram_pagesize;
  9551. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9552. tw32(NVRAM_ADDR, phy_addr);
  9553. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9554. if ((page_off == 0) || (i == 0))
  9555. nvram_cmd |= NVRAM_CMD_FIRST;
  9556. if (page_off == (tp->nvram_pagesize - 4))
  9557. nvram_cmd |= NVRAM_CMD_LAST;
  9558. if (i == (len - 4))
  9559. nvram_cmd |= NVRAM_CMD_LAST;
  9560. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9561. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9562. (tp->nvram_jedecnum == JEDEC_ST) &&
  9563. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9564. if ((ret = tg3_nvram_exec_cmd(tp,
  9565. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9566. NVRAM_CMD_DONE)))
  9567. break;
  9568. }
  9569. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9570. /* We always do complete word writes to eeprom. */
  9571. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9572. }
  9573. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9574. break;
  9575. }
  9576. return ret;
  9577. }
  9578. /* offset and length are dword aligned */
  9579. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9580. {
  9581. int ret;
  9582. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9583. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9584. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9585. udelay(40);
  9586. }
  9587. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9588. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9589. }
  9590. else {
  9591. u32 grc_mode;
  9592. ret = tg3_nvram_lock(tp);
  9593. if (ret)
  9594. return ret;
  9595. tg3_enable_nvram_access(tp);
  9596. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9597. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9598. tw32(NVRAM_WRITE1, 0x406);
  9599. grc_mode = tr32(GRC_MODE);
  9600. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9601. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9602. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9603. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9604. buf);
  9605. }
  9606. else {
  9607. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9608. buf);
  9609. }
  9610. grc_mode = tr32(GRC_MODE);
  9611. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9612. tg3_disable_nvram_access(tp);
  9613. tg3_nvram_unlock(tp);
  9614. }
  9615. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9616. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9617. udelay(40);
  9618. }
  9619. return ret;
  9620. }
  9621. struct subsys_tbl_ent {
  9622. u16 subsys_vendor, subsys_devid;
  9623. u32 phy_id;
  9624. };
  9625. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9626. /* Broadcom boards. */
  9627. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9628. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9629. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9630. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9631. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9632. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9633. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9634. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9635. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9636. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9637. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9638. /* 3com boards. */
  9639. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9640. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9641. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9642. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9643. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9644. /* DELL boards. */
  9645. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9646. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9647. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9648. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9649. /* Compaq boards. */
  9650. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9651. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9652. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9653. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9654. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9655. /* IBM boards. */
  9656. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9657. };
  9658. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9659. {
  9660. int i;
  9661. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9662. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9663. tp->pdev->subsystem_vendor) &&
  9664. (subsys_id_to_phy_id[i].subsys_devid ==
  9665. tp->pdev->subsystem_device))
  9666. return &subsys_id_to_phy_id[i];
  9667. }
  9668. return NULL;
  9669. }
  9670. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9671. {
  9672. u32 val;
  9673. u16 pmcsr;
  9674. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9675. * so need make sure we're in D0.
  9676. */
  9677. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9678. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9679. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9680. msleep(1);
  9681. /* Make sure register accesses (indirect or otherwise)
  9682. * will function correctly.
  9683. */
  9684. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9685. tp->misc_host_ctrl);
  9686. /* The memory arbiter has to be enabled in order for SRAM accesses
  9687. * to succeed. Normally on powerup the tg3 chip firmware will make
  9688. * sure it is enabled, but other entities such as system netboot
  9689. * code might disable it.
  9690. */
  9691. val = tr32(MEMARB_MODE);
  9692. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9693. tp->phy_id = PHY_ID_INVALID;
  9694. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9695. /* Assume an onboard device and WOL capable by default. */
  9696. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9698. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9699. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9700. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9701. }
  9702. val = tr32(VCPU_CFGSHDW);
  9703. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9704. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9705. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9706. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9707. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9708. goto done;
  9709. }
  9710. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9711. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9712. u32 nic_cfg, led_cfg;
  9713. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9714. int eeprom_phy_serdes = 0;
  9715. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9716. tp->nic_sram_data_cfg = nic_cfg;
  9717. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9718. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9719. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9720. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9721. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9722. (ver > 0) && (ver < 0x100))
  9723. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9724. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9725. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9726. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9727. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9728. eeprom_phy_serdes = 1;
  9729. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9730. if (nic_phy_id != 0) {
  9731. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9732. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9733. eeprom_phy_id = (id1 >> 16) << 10;
  9734. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9735. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9736. } else
  9737. eeprom_phy_id = 0;
  9738. tp->phy_id = eeprom_phy_id;
  9739. if (eeprom_phy_serdes) {
  9740. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9741. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9742. else
  9743. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9744. }
  9745. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9746. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9747. SHASTA_EXT_LED_MODE_MASK);
  9748. else
  9749. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9750. switch (led_cfg) {
  9751. default:
  9752. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9753. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9754. break;
  9755. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9756. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9757. break;
  9758. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9759. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9760. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9761. * read on some older 5700/5701 bootcode.
  9762. */
  9763. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9764. ASIC_REV_5700 ||
  9765. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9766. ASIC_REV_5701)
  9767. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9768. break;
  9769. case SHASTA_EXT_LED_SHARED:
  9770. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9771. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9772. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9773. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9774. LED_CTRL_MODE_PHY_2);
  9775. break;
  9776. case SHASTA_EXT_LED_MAC:
  9777. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9778. break;
  9779. case SHASTA_EXT_LED_COMBO:
  9780. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9781. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9782. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9783. LED_CTRL_MODE_PHY_2);
  9784. break;
  9785. }
  9786. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9787. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9788. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9789. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9790. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9791. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9792. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9793. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9794. if ((tp->pdev->subsystem_vendor ==
  9795. PCI_VENDOR_ID_ARIMA) &&
  9796. (tp->pdev->subsystem_device == 0x205a ||
  9797. tp->pdev->subsystem_device == 0x2063))
  9798. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9799. } else {
  9800. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9801. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9802. }
  9803. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9804. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9805. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9806. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9807. }
  9808. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9809. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9810. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9811. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9812. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9813. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9814. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9815. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9816. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9817. if (cfg2 & (1 << 17))
  9818. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9819. /* serdes signal pre-emphasis in register 0x590 set by */
  9820. /* bootcode if bit 18 is set */
  9821. if (cfg2 & (1 << 18))
  9822. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9823. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9824. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9825. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9826. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9827. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9828. u32 cfg3;
  9829. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9830. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9831. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9832. }
  9833. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9834. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9835. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9836. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9837. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9838. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9839. }
  9840. done:
  9841. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9842. device_set_wakeup_enable(&tp->pdev->dev,
  9843. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9844. }
  9845. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9846. {
  9847. int i;
  9848. u32 val;
  9849. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9850. tw32(OTP_CTRL, cmd);
  9851. /* Wait for up to 1 ms for command to execute. */
  9852. for (i = 0; i < 100; i++) {
  9853. val = tr32(OTP_STATUS);
  9854. if (val & OTP_STATUS_CMD_DONE)
  9855. break;
  9856. udelay(10);
  9857. }
  9858. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9859. }
  9860. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9861. * configuration is a 32-bit value that straddles the alignment boundary.
  9862. * We do two 32-bit reads and then shift and merge the results.
  9863. */
  9864. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9865. {
  9866. u32 bhalf_otp, thalf_otp;
  9867. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9868. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9869. return 0;
  9870. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9871. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9872. return 0;
  9873. thalf_otp = tr32(OTP_READ_DATA);
  9874. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9875. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9876. return 0;
  9877. bhalf_otp = tr32(OTP_READ_DATA);
  9878. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9879. }
  9880. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9881. {
  9882. u32 hw_phy_id_1, hw_phy_id_2;
  9883. u32 hw_phy_id, hw_phy_id_masked;
  9884. int err;
  9885. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9886. return tg3_phy_init(tp);
  9887. /* Reading the PHY ID register can conflict with ASF
  9888. * firmware access to the PHY hardware.
  9889. */
  9890. err = 0;
  9891. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9892. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9893. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9894. } else {
  9895. /* Now read the physical PHY_ID from the chip and verify
  9896. * that it is sane. If it doesn't look good, we fall back
  9897. * to either the hard-coded table based PHY_ID and failing
  9898. * that the value found in the eeprom area.
  9899. */
  9900. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9901. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9902. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9903. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9904. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9905. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9906. }
  9907. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9908. tp->phy_id = hw_phy_id;
  9909. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9910. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9911. else
  9912. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9913. } else {
  9914. if (tp->phy_id != PHY_ID_INVALID) {
  9915. /* Do nothing, phy ID already set up in
  9916. * tg3_get_eeprom_hw_cfg().
  9917. */
  9918. } else {
  9919. struct subsys_tbl_ent *p;
  9920. /* No eeprom signature? Try the hardcoded
  9921. * subsys device table.
  9922. */
  9923. p = lookup_by_subsys(tp);
  9924. if (!p)
  9925. return -ENODEV;
  9926. tp->phy_id = p->phy_id;
  9927. if (!tp->phy_id ||
  9928. tp->phy_id == PHY_ID_BCM8002)
  9929. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9930. }
  9931. }
  9932. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9933. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9934. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9935. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9936. tg3_readphy(tp, MII_BMSR, &bmsr);
  9937. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9938. (bmsr & BMSR_LSTATUS))
  9939. goto skip_phy_reset;
  9940. err = tg3_phy_reset(tp);
  9941. if (err)
  9942. return err;
  9943. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9944. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9945. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9946. tg3_ctrl = 0;
  9947. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9948. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9949. MII_TG3_CTRL_ADV_1000_FULL);
  9950. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9951. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9952. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9953. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9954. }
  9955. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9956. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9957. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9958. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9959. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9960. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9961. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9962. tg3_writephy(tp, MII_BMCR,
  9963. BMCR_ANENABLE | BMCR_ANRESTART);
  9964. }
  9965. tg3_phy_set_wirespeed(tp);
  9966. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9967. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9968. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9969. }
  9970. skip_phy_reset:
  9971. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9972. err = tg3_init_5401phy_dsp(tp);
  9973. if (err)
  9974. return err;
  9975. }
  9976. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9977. err = tg3_init_5401phy_dsp(tp);
  9978. }
  9979. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9980. tp->link_config.advertising =
  9981. (ADVERTISED_1000baseT_Half |
  9982. ADVERTISED_1000baseT_Full |
  9983. ADVERTISED_Autoneg |
  9984. ADVERTISED_FIBRE);
  9985. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9986. tp->link_config.advertising &=
  9987. ~(ADVERTISED_1000baseT_Half |
  9988. ADVERTISED_1000baseT_Full);
  9989. return err;
  9990. }
  9991. static void __devinit tg3_read_partno(struct tg3 *tp)
  9992. {
  9993. unsigned char vpd_data[256]; /* in little-endian format */
  9994. unsigned int i;
  9995. u32 magic;
  9996. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9997. tg3_nvram_read(tp, 0x0, &magic))
  9998. goto out_not_found;
  9999. if (magic == TG3_EEPROM_MAGIC) {
  10000. for (i = 0; i < 256; i += 4) {
  10001. u32 tmp;
  10002. /* The data is in little-endian format in NVRAM.
  10003. * Use the big-endian read routines to preserve
  10004. * the byte order as it exists in NVRAM.
  10005. */
  10006. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  10007. goto out_not_found;
  10008. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10009. }
  10010. } else {
  10011. int vpd_cap;
  10012. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  10013. for (i = 0; i < 256; i += 4) {
  10014. u32 tmp, j = 0;
  10015. __le32 v;
  10016. u16 tmp16;
  10017. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  10018. i);
  10019. while (j++ < 100) {
  10020. pci_read_config_word(tp->pdev, vpd_cap +
  10021. PCI_VPD_ADDR, &tmp16);
  10022. if (tmp16 & 0x8000)
  10023. break;
  10024. msleep(1);
  10025. }
  10026. if (!(tmp16 & 0x8000))
  10027. goto out_not_found;
  10028. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  10029. &tmp);
  10030. v = cpu_to_le32(tmp);
  10031. memcpy(&vpd_data[i], &v, sizeof(v));
  10032. }
  10033. }
  10034. /* Now parse and find the part number. */
  10035. for (i = 0; i < 254; ) {
  10036. unsigned char val = vpd_data[i];
  10037. unsigned int block_end;
  10038. if (val == 0x82 || val == 0x91) {
  10039. i = (i + 3 +
  10040. (vpd_data[i + 1] +
  10041. (vpd_data[i + 2] << 8)));
  10042. continue;
  10043. }
  10044. if (val != 0x90)
  10045. goto out_not_found;
  10046. block_end = (i + 3 +
  10047. (vpd_data[i + 1] +
  10048. (vpd_data[i + 2] << 8)));
  10049. i += 3;
  10050. if (block_end > 256)
  10051. goto out_not_found;
  10052. while (i < (block_end - 2)) {
  10053. if (vpd_data[i + 0] == 'P' &&
  10054. vpd_data[i + 1] == 'N') {
  10055. int partno_len = vpd_data[i + 2];
  10056. i += 3;
  10057. if (partno_len > 24 || (partno_len + i) > 256)
  10058. goto out_not_found;
  10059. memcpy(tp->board_part_number,
  10060. &vpd_data[i], partno_len);
  10061. /* Success. */
  10062. return;
  10063. }
  10064. i += 3 + vpd_data[i + 2];
  10065. }
  10066. /* Part number not found. */
  10067. goto out_not_found;
  10068. }
  10069. out_not_found:
  10070. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10071. strcpy(tp->board_part_number, "BCM95906");
  10072. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10073. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10074. strcpy(tp->board_part_number, "BCM57780");
  10075. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10076. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10077. strcpy(tp->board_part_number, "BCM57760");
  10078. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10079. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10080. strcpy(tp->board_part_number, "BCM57790");
  10081. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10082. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10083. strcpy(tp->board_part_number, "BCM57788");
  10084. else
  10085. strcpy(tp->board_part_number, "none");
  10086. }
  10087. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10088. {
  10089. u32 val;
  10090. if (tg3_nvram_read(tp, offset, &val) ||
  10091. (val & 0xfc000000) != 0x0c000000 ||
  10092. tg3_nvram_read(tp, offset + 4, &val) ||
  10093. val != 0)
  10094. return 0;
  10095. return 1;
  10096. }
  10097. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10098. {
  10099. u32 val, offset, start, ver_offset;
  10100. int i;
  10101. bool newver = false;
  10102. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10103. tg3_nvram_read(tp, 0x4, &start))
  10104. return;
  10105. offset = tg3_nvram_logical_addr(tp, offset);
  10106. if (tg3_nvram_read(tp, offset, &val))
  10107. return;
  10108. if ((val & 0xfc000000) == 0x0c000000) {
  10109. if (tg3_nvram_read(tp, offset + 4, &val))
  10110. return;
  10111. if (val == 0)
  10112. newver = true;
  10113. }
  10114. if (newver) {
  10115. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10116. return;
  10117. offset = offset + ver_offset - start;
  10118. for (i = 0; i < 16; i += 4) {
  10119. __be32 v;
  10120. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10121. return;
  10122. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10123. }
  10124. } else {
  10125. u32 major, minor;
  10126. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10127. return;
  10128. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10129. TG3_NVM_BCVER_MAJSFT;
  10130. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10131. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10132. }
  10133. }
  10134. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10135. {
  10136. u32 val, major, minor;
  10137. /* Use native endian representation */
  10138. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10139. return;
  10140. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10141. TG3_NVM_HWSB_CFG1_MAJSFT;
  10142. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10143. TG3_NVM_HWSB_CFG1_MINSFT;
  10144. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10145. }
  10146. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10147. {
  10148. u32 offset, major, minor, build;
  10149. tp->fw_ver[0] = 's';
  10150. tp->fw_ver[1] = 'b';
  10151. tp->fw_ver[2] = '\0';
  10152. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10153. return;
  10154. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10155. case TG3_EEPROM_SB_REVISION_0:
  10156. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10157. break;
  10158. case TG3_EEPROM_SB_REVISION_2:
  10159. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10160. break;
  10161. case TG3_EEPROM_SB_REVISION_3:
  10162. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10163. break;
  10164. default:
  10165. return;
  10166. }
  10167. if (tg3_nvram_read(tp, offset, &val))
  10168. return;
  10169. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10170. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10171. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10172. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10173. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10174. if (minor > 99 || build > 26)
  10175. return;
  10176. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10177. if (build > 0) {
  10178. tp->fw_ver[8] = 'a' + build - 1;
  10179. tp->fw_ver[9] = '\0';
  10180. }
  10181. }
  10182. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10183. {
  10184. u32 val, offset, start;
  10185. int i, vlen;
  10186. for (offset = TG3_NVM_DIR_START;
  10187. offset < TG3_NVM_DIR_END;
  10188. offset += TG3_NVM_DIRENT_SIZE) {
  10189. if (tg3_nvram_read(tp, offset, &val))
  10190. return;
  10191. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10192. break;
  10193. }
  10194. if (offset == TG3_NVM_DIR_END)
  10195. return;
  10196. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10197. start = 0x08000000;
  10198. else if (tg3_nvram_read(tp, offset - 4, &start))
  10199. return;
  10200. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10201. !tg3_fw_img_is_valid(tp, offset) ||
  10202. tg3_nvram_read(tp, offset + 8, &val))
  10203. return;
  10204. offset += val - start;
  10205. vlen = strlen(tp->fw_ver);
  10206. tp->fw_ver[vlen++] = ',';
  10207. tp->fw_ver[vlen++] = ' ';
  10208. for (i = 0; i < 4; i++) {
  10209. __be32 v;
  10210. if (tg3_nvram_read_be32(tp, offset, &v))
  10211. return;
  10212. offset += sizeof(v);
  10213. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10214. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10215. break;
  10216. }
  10217. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10218. vlen += sizeof(v);
  10219. }
  10220. }
  10221. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10222. {
  10223. int vlen;
  10224. u32 apedata;
  10225. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10226. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10227. return;
  10228. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10229. if (apedata != APE_SEG_SIG_MAGIC)
  10230. return;
  10231. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10232. if (!(apedata & APE_FW_STATUS_READY))
  10233. return;
  10234. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10235. vlen = strlen(tp->fw_ver);
  10236. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10237. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10238. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10239. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10240. (apedata & APE_FW_VERSION_BLDMSK));
  10241. }
  10242. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10243. {
  10244. u32 val;
  10245. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10246. tp->fw_ver[0] = 's';
  10247. tp->fw_ver[1] = 'b';
  10248. tp->fw_ver[2] = '\0';
  10249. return;
  10250. }
  10251. if (tg3_nvram_read(tp, 0, &val))
  10252. return;
  10253. if (val == TG3_EEPROM_MAGIC)
  10254. tg3_read_bc_ver(tp);
  10255. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10256. tg3_read_sb_ver(tp, val);
  10257. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10258. tg3_read_hwsb_ver(tp);
  10259. else
  10260. return;
  10261. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10262. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10263. return;
  10264. tg3_read_mgmtfw_ver(tp);
  10265. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10266. }
  10267. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10268. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10269. {
  10270. static struct pci_device_id write_reorder_chipsets[] = {
  10271. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10272. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10273. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10274. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10275. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10276. PCI_DEVICE_ID_VIA_8385_0) },
  10277. { },
  10278. };
  10279. u32 misc_ctrl_reg;
  10280. u32 pci_state_reg, grc_misc_cfg;
  10281. u32 val;
  10282. u16 pci_cmd;
  10283. int err;
  10284. /* Force memory write invalidate off. If we leave it on,
  10285. * then on 5700_BX chips we have to enable a workaround.
  10286. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10287. * to match the cacheline size. The Broadcom driver have this
  10288. * workaround but turns MWI off all the times so never uses
  10289. * it. This seems to suggest that the workaround is insufficient.
  10290. */
  10291. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10292. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10293. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10294. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10295. * has the register indirect write enable bit set before
  10296. * we try to access any of the MMIO registers. It is also
  10297. * critical that the PCI-X hw workaround situation is decided
  10298. * before that as well.
  10299. */
  10300. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10301. &misc_ctrl_reg);
  10302. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10303. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10305. u32 prod_id_asic_rev;
  10306. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717C ||
  10307. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717S ||
  10308. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718C ||
  10309. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718S)
  10310. pci_read_config_dword(tp->pdev,
  10311. TG3PCI_GEN2_PRODID_ASICREV,
  10312. &prod_id_asic_rev);
  10313. else
  10314. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10315. &prod_id_asic_rev);
  10316. tp->pci_chip_rev_id = prod_id_asic_rev;
  10317. }
  10318. /* Wrong chip ID in 5752 A0. This code can be removed later
  10319. * as A0 is not in production.
  10320. */
  10321. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10322. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10323. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10324. * we need to disable memory and use config. cycles
  10325. * only to access all registers. The 5702/03 chips
  10326. * can mistakenly decode the special cycles from the
  10327. * ICH chipsets as memory write cycles, causing corruption
  10328. * of register and memory space. Only certain ICH bridges
  10329. * will drive special cycles with non-zero data during the
  10330. * address phase which can fall within the 5703's address
  10331. * range. This is not an ICH bug as the PCI spec allows
  10332. * non-zero address during special cycles. However, only
  10333. * these ICH bridges are known to drive non-zero addresses
  10334. * during special cycles.
  10335. *
  10336. * Since special cycles do not cross PCI bridges, we only
  10337. * enable this workaround if the 5703 is on the secondary
  10338. * bus of these ICH bridges.
  10339. */
  10340. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10341. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10342. static struct tg3_dev_id {
  10343. u32 vendor;
  10344. u32 device;
  10345. u32 rev;
  10346. } ich_chipsets[] = {
  10347. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10348. PCI_ANY_ID },
  10349. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10350. PCI_ANY_ID },
  10351. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10352. 0xa },
  10353. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10354. PCI_ANY_ID },
  10355. { },
  10356. };
  10357. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10358. struct pci_dev *bridge = NULL;
  10359. while (pci_id->vendor != 0) {
  10360. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10361. bridge);
  10362. if (!bridge) {
  10363. pci_id++;
  10364. continue;
  10365. }
  10366. if (pci_id->rev != PCI_ANY_ID) {
  10367. if (bridge->revision > pci_id->rev)
  10368. continue;
  10369. }
  10370. if (bridge->subordinate &&
  10371. (bridge->subordinate->number ==
  10372. tp->pdev->bus->number)) {
  10373. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10374. pci_dev_put(bridge);
  10375. break;
  10376. }
  10377. }
  10378. }
  10379. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10380. static struct tg3_dev_id {
  10381. u32 vendor;
  10382. u32 device;
  10383. } bridge_chipsets[] = {
  10384. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10385. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10386. { },
  10387. };
  10388. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10389. struct pci_dev *bridge = NULL;
  10390. while (pci_id->vendor != 0) {
  10391. bridge = pci_get_device(pci_id->vendor,
  10392. pci_id->device,
  10393. bridge);
  10394. if (!bridge) {
  10395. pci_id++;
  10396. continue;
  10397. }
  10398. if (bridge->subordinate &&
  10399. (bridge->subordinate->number <=
  10400. tp->pdev->bus->number) &&
  10401. (bridge->subordinate->subordinate >=
  10402. tp->pdev->bus->number)) {
  10403. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10404. pci_dev_put(bridge);
  10405. break;
  10406. }
  10407. }
  10408. }
  10409. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10410. * DMA addresses > 40-bit. This bridge may have other additional
  10411. * 57xx devices behind it in some 4-port NIC designs for example.
  10412. * Any tg3 device found behind the bridge will also need the 40-bit
  10413. * DMA workaround.
  10414. */
  10415. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10416. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10417. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10418. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10419. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10420. }
  10421. else {
  10422. struct pci_dev *bridge = NULL;
  10423. do {
  10424. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10425. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10426. bridge);
  10427. if (bridge && bridge->subordinate &&
  10428. (bridge->subordinate->number <=
  10429. tp->pdev->bus->number) &&
  10430. (bridge->subordinate->subordinate >=
  10431. tp->pdev->bus->number)) {
  10432. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10433. pci_dev_put(bridge);
  10434. break;
  10435. }
  10436. } while (bridge);
  10437. }
  10438. /* Initialize misc host control in PCI block. */
  10439. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10440. MISC_HOST_CTRL_CHIPREV);
  10441. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10442. tp->misc_host_ctrl);
  10443. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10444. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10445. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10446. tp->pdev_peer = tg3_find_peer(tp);
  10447. /* Intentionally exclude ASIC_REV_5906 */
  10448. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10449. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10450. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10451. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10452. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10453. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10454. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10455. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10457. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10458. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10459. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10460. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10461. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10462. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10463. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10464. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10465. /* 5700 B0 chips do not support checksumming correctly due
  10466. * to hardware bugs.
  10467. */
  10468. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10469. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10470. else {
  10471. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10472. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10473. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10474. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10475. }
  10476. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10477. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10478. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10479. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10480. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10481. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10482. tp->pdev_peer == tp->pdev))
  10483. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10484. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10485. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10486. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10487. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10488. } else {
  10489. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10490. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10491. ASIC_REV_5750 &&
  10492. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10493. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10494. }
  10495. }
  10496. tp->irq_max = 1;
  10497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10498. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10499. tp->irq_max = TG3_IRQ_MAX_VECS;
  10500. }
  10501. if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10502. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10503. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10504. }
  10505. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10506. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10507. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10508. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10509. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10510. &pci_state_reg);
  10511. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10512. if (tp->pcie_cap != 0) {
  10513. u16 lnkctl;
  10514. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10515. pcie_set_readrq(tp->pdev, 4096);
  10516. pci_read_config_word(tp->pdev,
  10517. tp->pcie_cap + PCI_EXP_LNKCTL,
  10518. &lnkctl);
  10519. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10520. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10521. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10522. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10523. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10524. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10525. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10526. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10527. }
  10528. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10529. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10530. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10531. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10532. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10533. if (!tp->pcix_cap) {
  10534. printk(KERN_ERR PFX "Cannot find PCI-X "
  10535. "capability, aborting.\n");
  10536. return -EIO;
  10537. }
  10538. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10539. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10540. }
  10541. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10542. * reordering to the mailbox registers done by the host
  10543. * controller can cause major troubles. We read back from
  10544. * every mailbox register write to force the writes to be
  10545. * posted to the chip in order.
  10546. */
  10547. if (pci_dev_present(write_reorder_chipsets) &&
  10548. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10549. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10550. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10551. &tp->pci_cacheline_sz);
  10552. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10553. &tp->pci_lat_timer);
  10554. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10555. tp->pci_lat_timer < 64) {
  10556. tp->pci_lat_timer = 64;
  10557. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10558. tp->pci_lat_timer);
  10559. }
  10560. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10561. /* 5700 BX chips need to have their TX producer index
  10562. * mailboxes written twice to workaround a bug.
  10563. */
  10564. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10565. /* If we are in PCI-X mode, enable register write workaround.
  10566. *
  10567. * The workaround is to use indirect register accesses
  10568. * for all chip writes not to mailbox registers.
  10569. */
  10570. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10571. u32 pm_reg;
  10572. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10573. /* The chip can have it's power management PCI config
  10574. * space registers clobbered due to this bug.
  10575. * So explicitly force the chip into D0 here.
  10576. */
  10577. pci_read_config_dword(tp->pdev,
  10578. tp->pm_cap + PCI_PM_CTRL,
  10579. &pm_reg);
  10580. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10581. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10582. pci_write_config_dword(tp->pdev,
  10583. tp->pm_cap + PCI_PM_CTRL,
  10584. pm_reg);
  10585. /* Also, force SERR#/PERR# in PCI command. */
  10586. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10587. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10588. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10589. }
  10590. }
  10591. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10592. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10593. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10594. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10595. /* Chip-specific fixup from Broadcom driver */
  10596. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10597. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10598. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10599. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10600. }
  10601. /* Default fast path register access methods */
  10602. tp->read32 = tg3_read32;
  10603. tp->write32 = tg3_write32;
  10604. tp->read32_mbox = tg3_read32;
  10605. tp->write32_mbox = tg3_write32;
  10606. tp->write32_tx_mbox = tg3_write32;
  10607. tp->write32_rx_mbox = tg3_write32;
  10608. /* Various workaround register access methods */
  10609. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10610. tp->write32 = tg3_write_indirect_reg32;
  10611. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10612. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10613. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10614. /*
  10615. * Back to back register writes can cause problems on these
  10616. * chips, the workaround is to read back all reg writes
  10617. * except those to mailbox regs.
  10618. *
  10619. * See tg3_write_indirect_reg32().
  10620. */
  10621. tp->write32 = tg3_write_flush_reg32;
  10622. }
  10623. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10624. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10625. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10626. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10627. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10628. }
  10629. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10630. tp->read32 = tg3_read_indirect_reg32;
  10631. tp->write32 = tg3_write_indirect_reg32;
  10632. tp->read32_mbox = tg3_read_indirect_mbox;
  10633. tp->write32_mbox = tg3_write_indirect_mbox;
  10634. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10635. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10636. iounmap(tp->regs);
  10637. tp->regs = NULL;
  10638. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10639. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10640. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10641. }
  10642. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10643. tp->read32_mbox = tg3_read32_mbox_5906;
  10644. tp->write32_mbox = tg3_write32_mbox_5906;
  10645. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10646. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10647. }
  10648. if (tp->write32 == tg3_write_indirect_reg32 ||
  10649. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10650. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10651. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10652. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10653. /* Get eeprom hw config before calling tg3_set_power_state().
  10654. * In particular, the TG3_FLG2_IS_NIC flag must be
  10655. * determined before calling tg3_set_power_state() so that
  10656. * we know whether or not to switch out of Vaux power.
  10657. * When the flag is set, it means that GPIO1 is used for eeprom
  10658. * write protect and also implies that it is a LOM where GPIOs
  10659. * are not used to switch power.
  10660. */
  10661. tg3_get_eeprom_hw_cfg(tp);
  10662. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10663. /* Allow reads and writes to the
  10664. * APE register and memory space.
  10665. */
  10666. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10667. PCISTATE_ALLOW_APE_SHMEM_WR;
  10668. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10669. pci_state_reg);
  10670. }
  10671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10672. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10673. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10674. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10675. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10676. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10677. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10678. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10679. * It is also used as eeprom write protect on LOMs.
  10680. */
  10681. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10682. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10683. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10684. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10685. GRC_LCLCTRL_GPIO_OUTPUT1);
  10686. /* Unused GPIO3 must be driven as output on 5752 because there
  10687. * are no pull-up resistors on unused GPIO pins.
  10688. */
  10689. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10690. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10691. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10692. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10693. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10694. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10695. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10696. /* Turn off the debug UART. */
  10697. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10698. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10699. /* Keep VMain power. */
  10700. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10701. GRC_LCLCTRL_GPIO_OUTPUT0;
  10702. }
  10703. /* Force the chip into D0. */
  10704. err = tg3_set_power_state(tp, PCI_D0);
  10705. if (err) {
  10706. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10707. pci_name(tp->pdev));
  10708. return err;
  10709. }
  10710. /* Derive initial jumbo mode from MTU assigned in
  10711. * ether_setup() via the alloc_etherdev() call
  10712. */
  10713. if (tp->dev->mtu > ETH_DATA_LEN &&
  10714. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10715. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10716. /* Determine WakeOnLan speed to use. */
  10717. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10718. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10719. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10720. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10721. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10722. } else {
  10723. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10724. }
  10725. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10726. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10727. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10728. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10729. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10730. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10731. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10732. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10733. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10734. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10735. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10736. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10737. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10738. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10739. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10740. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10741. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10742. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10743. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  10744. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  10745. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10746. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10747. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10748. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10749. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10750. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10751. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10752. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10753. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10754. } else
  10755. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10756. }
  10757. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10758. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10759. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10760. if (tp->phy_otp == 0)
  10761. tp->phy_otp = TG3_OTP_DEFAULT;
  10762. }
  10763. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10764. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10765. else
  10766. tp->mi_mode = MAC_MI_MODE_BASE;
  10767. tp->coalesce_mode = 0;
  10768. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10769. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10770. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10771. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10772. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10773. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10774. if ((tp->pci_chip_rev_id == CHIPREV_ID_57780_A1 &&
  10775. tr32(RCVLPC_STATS_ENABLE) & RCVLPC_STATSENAB_ASF_FIX) ||
  10776. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0)
  10777. tp->tg3_flags3 |= TG3_FLG3_TOGGLE_10_100_L1PLLPD;
  10778. err = tg3_mdio_init(tp);
  10779. if (err)
  10780. return err;
  10781. /* Initialize data/descriptor byte/word swapping. */
  10782. val = tr32(GRC_MODE);
  10783. val &= GRC_MODE_HOST_STACKUP;
  10784. tw32(GRC_MODE, val | tp->grc_mode);
  10785. tg3_switch_clocks(tp);
  10786. /* Clear this out for sanity. */
  10787. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10788. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10789. &pci_state_reg);
  10790. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10791. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10792. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10793. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10794. chiprevid == CHIPREV_ID_5701_B0 ||
  10795. chiprevid == CHIPREV_ID_5701_B2 ||
  10796. chiprevid == CHIPREV_ID_5701_B5) {
  10797. void __iomem *sram_base;
  10798. /* Write some dummy words into the SRAM status block
  10799. * area, see if it reads back correctly. If the return
  10800. * value is bad, force enable the PCIX workaround.
  10801. */
  10802. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10803. writel(0x00000000, sram_base);
  10804. writel(0x00000000, sram_base + 4);
  10805. writel(0xffffffff, sram_base + 4);
  10806. if (readl(sram_base) != 0x00000000)
  10807. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10808. }
  10809. }
  10810. udelay(50);
  10811. tg3_nvram_init(tp);
  10812. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10813. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10814. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10815. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10816. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10817. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10818. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10819. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10820. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10821. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10822. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10823. HOSTCC_MODE_CLRTICK_TXBD);
  10824. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10825. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10826. tp->misc_host_ctrl);
  10827. }
  10828. /* Preserve the APE MAC_MODE bits */
  10829. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10830. tp->mac_mode = tr32(MAC_MODE) |
  10831. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10832. else
  10833. tp->mac_mode = TG3_DEF_MAC_MODE;
  10834. /* these are limited to 10/100 only */
  10835. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10836. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10837. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10838. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10839. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10840. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10841. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10842. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10843. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10844. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10845. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10846. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10847. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10848. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10849. err = tg3_phy_probe(tp);
  10850. if (err) {
  10851. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10852. pci_name(tp->pdev), err);
  10853. /* ... but do not return immediately ... */
  10854. tg3_mdio_fini(tp);
  10855. }
  10856. tg3_read_partno(tp);
  10857. tg3_read_fw_ver(tp);
  10858. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10859. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10860. } else {
  10861. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10862. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10863. else
  10864. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10865. }
  10866. /* 5700 {AX,BX} chips have a broken status block link
  10867. * change bit implementation, so we must use the
  10868. * status register in those cases.
  10869. */
  10870. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10871. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10872. else
  10873. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10874. /* The led_ctrl is set during tg3_phy_probe, here we might
  10875. * have to force the link status polling mechanism based
  10876. * upon subsystem IDs.
  10877. */
  10878. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10879. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10880. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10881. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10882. TG3_FLAG_USE_LINKCHG_REG);
  10883. }
  10884. /* For all SERDES we poll the MAC status register. */
  10885. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10886. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10887. else
  10888. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10889. tp->rx_offset = NET_IP_ALIGN;
  10890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10891. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10892. tp->rx_offset = 0;
  10893. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10894. /* Increment the rx prod index on the rx std ring by at most
  10895. * 8 for these chips to workaround hw errata.
  10896. */
  10897. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10898. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10899. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10900. tp->rx_std_max_post = 8;
  10901. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10902. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10903. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10904. return err;
  10905. }
  10906. #ifdef CONFIG_SPARC
  10907. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10908. {
  10909. struct net_device *dev = tp->dev;
  10910. struct pci_dev *pdev = tp->pdev;
  10911. struct device_node *dp = pci_device_to_OF_node(pdev);
  10912. const unsigned char *addr;
  10913. int len;
  10914. addr = of_get_property(dp, "local-mac-address", &len);
  10915. if (addr && len == 6) {
  10916. memcpy(dev->dev_addr, addr, 6);
  10917. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10918. return 0;
  10919. }
  10920. return -ENODEV;
  10921. }
  10922. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10923. {
  10924. struct net_device *dev = tp->dev;
  10925. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10926. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10927. return 0;
  10928. }
  10929. #endif
  10930. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10931. {
  10932. struct net_device *dev = tp->dev;
  10933. u32 hi, lo, mac_offset;
  10934. int addr_ok = 0;
  10935. #ifdef CONFIG_SPARC
  10936. if (!tg3_get_macaddr_sparc(tp))
  10937. return 0;
  10938. #endif
  10939. mac_offset = 0x7c;
  10940. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10941. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10942. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10943. mac_offset = 0xcc;
  10944. if (tg3_nvram_lock(tp))
  10945. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10946. else
  10947. tg3_nvram_unlock(tp);
  10948. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10949. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  10950. mac_offset = 0xcc;
  10951. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10952. mac_offset = 0x10;
  10953. /* First try to get it from MAC address mailbox. */
  10954. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10955. if ((hi >> 16) == 0x484b) {
  10956. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10957. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10958. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10959. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10960. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10961. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10962. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10963. /* Some old bootcode may report a 0 MAC address in SRAM */
  10964. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10965. }
  10966. if (!addr_ok) {
  10967. /* Next, try NVRAM. */
  10968. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  10969. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  10970. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  10971. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  10972. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  10973. }
  10974. /* Finally just fetch it out of the MAC control regs. */
  10975. else {
  10976. hi = tr32(MAC_ADDR_0_HIGH);
  10977. lo = tr32(MAC_ADDR_0_LOW);
  10978. dev->dev_addr[5] = lo & 0xff;
  10979. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10980. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10981. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10982. dev->dev_addr[1] = hi & 0xff;
  10983. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10984. }
  10985. }
  10986. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10987. #ifdef CONFIG_SPARC
  10988. if (!tg3_get_default_macaddr_sparc(tp))
  10989. return 0;
  10990. #endif
  10991. return -EINVAL;
  10992. }
  10993. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10994. return 0;
  10995. }
  10996. #define BOUNDARY_SINGLE_CACHELINE 1
  10997. #define BOUNDARY_MULTI_CACHELINE 2
  10998. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10999. {
  11000. int cacheline_size;
  11001. u8 byte;
  11002. int goal;
  11003. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11004. if (byte == 0)
  11005. cacheline_size = 1024;
  11006. else
  11007. cacheline_size = (int) byte * 4;
  11008. /* On 5703 and later chips, the boundary bits have no
  11009. * effect.
  11010. */
  11011. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11012. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11013. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11014. goto out;
  11015. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11016. goal = BOUNDARY_MULTI_CACHELINE;
  11017. #else
  11018. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11019. goal = BOUNDARY_SINGLE_CACHELINE;
  11020. #else
  11021. goal = 0;
  11022. #endif
  11023. #endif
  11024. if (!goal)
  11025. goto out;
  11026. /* PCI controllers on most RISC systems tend to disconnect
  11027. * when a device tries to burst across a cache-line boundary.
  11028. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11029. *
  11030. * Unfortunately, for PCI-E there are only limited
  11031. * write-side controls for this, and thus for reads
  11032. * we will still get the disconnects. We'll also waste
  11033. * these PCI cycles for both read and write for chips
  11034. * other than 5700 and 5701 which do not implement the
  11035. * boundary bits.
  11036. */
  11037. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11038. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11039. switch (cacheline_size) {
  11040. case 16:
  11041. case 32:
  11042. case 64:
  11043. case 128:
  11044. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11045. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11046. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11047. } else {
  11048. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11049. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11050. }
  11051. break;
  11052. case 256:
  11053. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11054. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11055. break;
  11056. default:
  11057. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11058. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11059. break;
  11060. }
  11061. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11062. switch (cacheline_size) {
  11063. case 16:
  11064. case 32:
  11065. case 64:
  11066. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11067. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11068. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11069. break;
  11070. }
  11071. /* fallthrough */
  11072. case 128:
  11073. default:
  11074. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11075. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11076. break;
  11077. }
  11078. } else {
  11079. switch (cacheline_size) {
  11080. case 16:
  11081. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11082. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11083. DMA_RWCTRL_WRITE_BNDRY_16);
  11084. break;
  11085. }
  11086. /* fallthrough */
  11087. case 32:
  11088. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11089. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11090. DMA_RWCTRL_WRITE_BNDRY_32);
  11091. break;
  11092. }
  11093. /* fallthrough */
  11094. case 64:
  11095. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11096. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11097. DMA_RWCTRL_WRITE_BNDRY_64);
  11098. break;
  11099. }
  11100. /* fallthrough */
  11101. case 128:
  11102. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11103. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11104. DMA_RWCTRL_WRITE_BNDRY_128);
  11105. break;
  11106. }
  11107. /* fallthrough */
  11108. case 256:
  11109. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11110. DMA_RWCTRL_WRITE_BNDRY_256);
  11111. break;
  11112. case 512:
  11113. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11114. DMA_RWCTRL_WRITE_BNDRY_512);
  11115. break;
  11116. case 1024:
  11117. default:
  11118. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11119. DMA_RWCTRL_WRITE_BNDRY_1024);
  11120. break;
  11121. }
  11122. }
  11123. out:
  11124. return val;
  11125. }
  11126. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11127. {
  11128. struct tg3_internal_buffer_desc test_desc;
  11129. u32 sram_dma_descs;
  11130. int i, ret;
  11131. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11132. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11133. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11134. tw32(RDMAC_STATUS, 0);
  11135. tw32(WDMAC_STATUS, 0);
  11136. tw32(BUFMGR_MODE, 0);
  11137. tw32(FTQ_RESET, 0);
  11138. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11139. test_desc.addr_lo = buf_dma & 0xffffffff;
  11140. test_desc.nic_mbuf = 0x00002100;
  11141. test_desc.len = size;
  11142. /*
  11143. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11144. * the *second* time the tg3 driver was getting loaded after an
  11145. * initial scan.
  11146. *
  11147. * Broadcom tells me:
  11148. * ...the DMA engine is connected to the GRC block and a DMA
  11149. * reset may affect the GRC block in some unpredictable way...
  11150. * The behavior of resets to individual blocks has not been tested.
  11151. *
  11152. * Broadcom noted the GRC reset will also reset all sub-components.
  11153. */
  11154. if (to_device) {
  11155. test_desc.cqid_sqid = (13 << 8) | 2;
  11156. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11157. udelay(40);
  11158. } else {
  11159. test_desc.cqid_sqid = (16 << 8) | 7;
  11160. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11161. udelay(40);
  11162. }
  11163. test_desc.flags = 0x00000005;
  11164. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11165. u32 val;
  11166. val = *(((u32 *)&test_desc) + i);
  11167. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11168. sram_dma_descs + (i * sizeof(u32)));
  11169. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11170. }
  11171. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11172. if (to_device) {
  11173. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11174. } else {
  11175. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11176. }
  11177. ret = -ENODEV;
  11178. for (i = 0; i < 40; i++) {
  11179. u32 val;
  11180. if (to_device)
  11181. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11182. else
  11183. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11184. if ((val & 0xffff) == sram_dma_descs) {
  11185. ret = 0;
  11186. break;
  11187. }
  11188. udelay(100);
  11189. }
  11190. return ret;
  11191. }
  11192. #define TEST_BUFFER_SIZE 0x2000
  11193. static int __devinit tg3_test_dma(struct tg3 *tp)
  11194. {
  11195. dma_addr_t buf_dma;
  11196. u32 *buf, saved_dma_rwctrl;
  11197. int ret;
  11198. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11199. if (!buf) {
  11200. ret = -ENOMEM;
  11201. goto out_nofree;
  11202. }
  11203. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11204. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11205. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11206. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11207. /* DMA read watermark not used on PCIE */
  11208. tp->dma_rwctrl |= 0x00180000;
  11209. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11210. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11211. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11212. tp->dma_rwctrl |= 0x003f0000;
  11213. else
  11214. tp->dma_rwctrl |= 0x003f000f;
  11215. } else {
  11216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11217. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11218. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11219. u32 read_water = 0x7;
  11220. /* If the 5704 is behind the EPB bridge, we can
  11221. * do the less restrictive ONE_DMA workaround for
  11222. * better performance.
  11223. */
  11224. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11225. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11226. tp->dma_rwctrl |= 0x8000;
  11227. else if (ccval == 0x6 || ccval == 0x7)
  11228. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11229. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11230. read_water = 4;
  11231. /* Set bit 23 to enable PCIX hw bug fix */
  11232. tp->dma_rwctrl |=
  11233. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11234. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11235. (1 << 23);
  11236. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11237. /* 5780 always in PCIX mode */
  11238. tp->dma_rwctrl |= 0x00144000;
  11239. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11240. /* 5714 always in PCIX mode */
  11241. tp->dma_rwctrl |= 0x00148000;
  11242. } else {
  11243. tp->dma_rwctrl |= 0x001b000f;
  11244. }
  11245. }
  11246. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11247. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11248. tp->dma_rwctrl &= 0xfffffff0;
  11249. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11250. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11251. /* Remove this if it causes problems for some boards. */
  11252. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11253. /* On 5700/5701 chips, we need to set this bit.
  11254. * Otherwise the chip will issue cacheline transactions
  11255. * to streamable DMA memory with not all the byte
  11256. * enables turned on. This is an error on several
  11257. * RISC PCI controllers, in particular sparc64.
  11258. *
  11259. * On 5703/5704 chips, this bit has been reassigned
  11260. * a different meaning. In particular, it is used
  11261. * on those chips to enable a PCI-X workaround.
  11262. */
  11263. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11264. }
  11265. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11266. #if 0
  11267. /* Unneeded, already done by tg3_get_invariants. */
  11268. tg3_switch_clocks(tp);
  11269. #endif
  11270. ret = 0;
  11271. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11272. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11273. goto out;
  11274. /* It is best to perform DMA test with maximum write burst size
  11275. * to expose the 5700/5701 write DMA bug.
  11276. */
  11277. saved_dma_rwctrl = tp->dma_rwctrl;
  11278. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11279. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11280. while (1) {
  11281. u32 *p = buf, i;
  11282. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11283. p[i] = i;
  11284. /* Send the buffer to the chip. */
  11285. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11286. if (ret) {
  11287. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11288. break;
  11289. }
  11290. #if 0
  11291. /* validate data reached card RAM correctly. */
  11292. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11293. u32 val;
  11294. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11295. if (le32_to_cpu(val) != p[i]) {
  11296. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11297. /* ret = -ENODEV here? */
  11298. }
  11299. p[i] = 0;
  11300. }
  11301. #endif
  11302. /* Now read it back. */
  11303. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11304. if (ret) {
  11305. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11306. break;
  11307. }
  11308. /* Verify it. */
  11309. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11310. if (p[i] == i)
  11311. continue;
  11312. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11313. DMA_RWCTRL_WRITE_BNDRY_16) {
  11314. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11315. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11316. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11317. break;
  11318. } else {
  11319. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11320. ret = -ENODEV;
  11321. goto out;
  11322. }
  11323. }
  11324. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11325. /* Success. */
  11326. ret = 0;
  11327. break;
  11328. }
  11329. }
  11330. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11331. DMA_RWCTRL_WRITE_BNDRY_16) {
  11332. static struct pci_device_id dma_wait_state_chipsets[] = {
  11333. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11334. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11335. { },
  11336. };
  11337. /* DMA test passed without adjusting DMA boundary,
  11338. * now look for chipsets that are known to expose the
  11339. * DMA bug without failing the test.
  11340. */
  11341. if (pci_dev_present(dma_wait_state_chipsets)) {
  11342. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11343. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11344. }
  11345. else
  11346. /* Safe to use the calculated DMA boundary. */
  11347. tp->dma_rwctrl = saved_dma_rwctrl;
  11348. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11349. }
  11350. out:
  11351. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11352. out_nofree:
  11353. return ret;
  11354. }
  11355. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11356. {
  11357. tp->link_config.advertising =
  11358. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11359. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11360. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11361. ADVERTISED_Autoneg | ADVERTISED_MII);
  11362. tp->link_config.speed = SPEED_INVALID;
  11363. tp->link_config.duplex = DUPLEX_INVALID;
  11364. tp->link_config.autoneg = AUTONEG_ENABLE;
  11365. tp->link_config.active_speed = SPEED_INVALID;
  11366. tp->link_config.active_duplex = DUPLEX_INVALID;
  11367. tp->link_config.phy_is_low_power = 0;
  11368. tp->link_config.orig_speed = SPEED_INVALID;
  11369. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11370. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11371. }
  11372. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11373. {
  11374. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS &&
  11375. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  11376. tp->bufmgr_config.mbuf_read_dma_low_water =
  11377. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11378. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11379. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11380. tp->bufmgr_config.mbuf_high_water =
  11381. DEFAULT_MB_HIGH_WATER_5705;
  11382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11383. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11384. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11385. tp->bufmgr_config.mbuf_high_water =
  11386. DEFAULT_MB_HIGH_WATER_5906;
  11387. }
  11388. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11389. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11390. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11391. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11392. tp->bufmgr_config.mbuf_high_water_jumbo =
  11393. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11394. } else {
  11395. tp->bufmgr_config.mbuf_read_dma_low_water =
  11396. DEFAULT_MB_RDMA_LOW_WATER;
  11397. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11398. DEFAULT_MB_MACRX_LOW_WATER;
  11399. tp->bufmgr_config.mbuf_high_water =
  11400. DEFAULT_MB_HIGH_WATER;
  11401. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11402. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11403. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11404. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11405. tp->bufmgr_config.mbuf_high_water_jumbo =
  11406. DEFAULT_MB_HIGH_WATER_JUMBO;
  11407. }
  11408. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11409. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11410. }
  11411. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11412. {
  11413. switch (tp->phy_id & PHY_ID_MASK) {
  11414. case PHY_ID_BCM5400: return "5400";
  11415. case PHY_ID_BCM5401: return "5401";
  11416. case PHY_ID_BCM5411: return "5411";
  11417. case PHY_ID_BCM5701: return "5701";
  11418. case PHY_ID_BCM5703: return "5703";
  11419. case PHY_ID_BCM5704: return "5704";
  11420. case PHY_ID_BCM5705: return "5705";
  11421. case PHY_ID_BCM5750: return "5750";
  11422. case PHY_ID_BCM5752: return "5752";
  11423. case PHY_ID_BCM5714: return "5714";
  11424. case PHY_ID_BCM5780: return "5780";
  11425. case PHY_ID_BCM5755: return "5755";
  11426. case PHY_ID_BCM5787: return "5787";
  11427. case PHY_ID_BCM5784: return "5784";
  11428. case PHY_ID_BCM5756: return "5722/5756";
  11429. case PHY_ID_BCM5906: return "5906";
  11430. case PHY_ID_BCM5761: return "5761";
  11431. case PHY_ID_BCM8002: return "8002/serdes";
  11432. case 0: return "serdes";
  11433. default: return "unknown";
  11434. }
  11435. }
  11436. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11437. {
  11438. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11439. strcpy(str, "PCI Express");
  11440. return str;
  11441. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11442. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11443. strcpy(str, "PCIX:");
  11444. if ((clock_ctrl == 7) ||
  11445. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11446. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11447. strcat(str, "133MHz");
  11448. else if (clock_ctrl == 0)
  11449. strcat(str, "33MHz");
  11450. else if (clock_ctrl == 2)
  11451. strcat(str, "50MHz");
  11452. else if (clock_ctrl == 4)
  11453. strcat(str, "66MHz");
  11454. else if (clock_ctrl == 6)
  11455. strcat(str, "100MHz");
  11456. } else {
  11457. strcpy(str, "PCI:");
  11458. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11459. strcat(str, "66MHz");
  11460. else
  11461. strcat(str, "33MHz");
  11462. }
  11463. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11464. strcat(str, ":32-bit");
  11465. else
  11466. strcat(str, ":64-bit");
  11467. return str;
  11468. }
  11469. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11470. {
  11471. struct pci_dev *peer;
  11472. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11473. for (func = 0; func < 8; func++) {
  11474. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11475. if (peer && peer != tp->pdev)
  11476. break;
  11477. pci_dev_put(peer);
  11478. }
  11479. /* 5704 can be configured in single-port mode, set peer to
  11480. * tp->pdev in that case.
  11481. */
  11482. if (!peer) {
  11483. peer = tp->pdev;
  11484. return peer;
  11485. }
  11486. /*
  11487. * We don't need to keep the refcount elevated; there's no way
  11488. * to remove one half of this device without removing the other
  11489. */
  11490. pci_dev_put(peer);
  11491. return peer;
  11492. }
  11493. static void __devinit tg3_init_coal(struct tg3 *tp)
  11494. {
  11495. struct ethtool_coalesce *ec = &tp->coal;
  11496. memset(ec, 0, sizeof(*ec));
  11497. ec->cmd = ETHTOOL_GCOALESCE;
  11498. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11499. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11500. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11501. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11502. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11503. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11504. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11505. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11506. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11507. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11508. HOSTCC_MODE_CLRTICK_TXBD)) {
  11509. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11510. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11511. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11512. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11513. }
  11514. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11515. ec->rx_coalesce_usecs_irq = 0;
  11516. ec->tx_coalesce_usecs_irq = 0;
  11517. ec->stats_block_coalesce_usecs = 0;
  11518. }
  11519. }
  11520. static const struct net_device_ops tg3_netdev_ops = {
  11521. .ndo_open = tg3_open,
  11522. .ndo_stop = tg3_close,
  11523. .ndo_start_xmit = tg3_start_xmit,
  11524. .ndo_get_stats = tg3_get_stats,
  11525. .ndo_validate_addr = eth_validate_addr,
  11526. .ndo_set_multicast_list = tg3_set_rx_mode,
  11527. .ndo_set_mac_address = tg3_set_mac_addr,
  11528. .ndo_do_ioctl = tg3_ioctl,
  11529. .ndo_tx_timeout = tg3_tx_timeout,
  11530. .ndo_change_mtu = tg3_change_mtu,
  11531. #if TG3_VLAN_TAG_USED
  11532. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11533. #endif
  11534. #ifdef CONFIG_NET_POLL_CONTROLLER
  11535. .ndo_poll_controller = tg3_poll_controller,
  11536. #endif
  11537. };
  11538. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11539. .ndo_open = tg3_open,
  11540. .ndo_stop = tg3_close,
  11541. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11542. .ndo_get_stats = tg3_get_stats,
  11543. .ndo_validate_addr = eth_validate_addr,
  11544. .ndo_set_multicast_list = tg3_set_rx_mode,
  11545. .ndo_set_mac_address = tg3_set_mac_addr,
  11546. .ndo_do_ioctl = tg3_ioctl,
  11547. .ndo_tx_timeout = tg3_tx_timeout,
  11548. .ndo_change_mtu = tg3_change_mtu,
  11549. #if TG3_VLAN_TAG_USED
  11550. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11551. #endif
  11552. #ifdef CONFIG_NET_POLL_CONTROLLER
  11553. .ndo_poll_controller = tg3_poll_controller,
  11554. #endif
  11555. };
  11556. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11557. const struct pci_device_id *ent)
  11558. {
  11559. static int tg3_version_printed = 0;
  11560. struct net_device *dev;
  11561. struct tg3 *tp;
  11562. int i, err, pm_cap;
  11563. u32 sndmbx, rcvmbx, intmbx;
  11564. char str[40];
  11565. u64 dma_mask, persist_dma_mask;
  11566. if (tg3_version_printed++ == 0)
  11567. printk(KERN_INFO "%s", version);
  11568. err = pci_enable_device(pdev);
  11569. if (err) {
  11570. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11571. "aborting.\n");
  11572. return err;
  11573. }
  11574. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11575. if (err) {
  11576. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11577. "aborting.\n");
  11578. goto err_out_disable_pdev;
  11579. }
  11580. pci_set_master(pdev);
  11581. /* Find power-management capability. */
  11582. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11583. if (pm_cap == 0) {
  11584. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11585. "aborting.\n");
  11586. err = -EIO;
  11587. goto err_out_free_res;
  11588. }
  11589. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11590. if (!dev) {
  11591. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11592. err = -ENOMEM;
  11593. goto err_out_free_res;
  11594. }
  11595. SET_NETDEV_DEV(dev, &pdev->dev);
  11596. #if TG3_VLAN_TAG_USED
  11597. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11598. #endif
  11599. tp = netdev_priv(dev);
  11600. tp->pdev = pdev;
  11601. tp->dev = dev;
  11602. tp->pm_cap = pm_cap;
  11603. tp->rx_mode = TG3_DEF_RX_MODE;
  11604. tp->tx_mode = TG3_DEF_TX_MODE;
  11605. if (tg3_debug > 0)
  11606. tp->msg_enable = tg3_debug;
  11607. else
  11608. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11609. /* The word/byte swap controls here control register access byte
  11610. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11611. * setting below.
  11612. */
  11613. tp->misc_host_ctrl =
  11614. MISC_HOST_CTRL_MASK_PCI_INT |
  11615. MISC_HOST_CTRL_WORD_SWAP |
  11616. MISC_HOST_CTRL_INDIR_ACCESS |
  11617. MISC_HOST_CTRL_PCISTATE_RW;
  11618. /* The NONFRM (non-frame) byte/word swap controls take effect
  11619. * on descriptor entries, anything which isn't packet data.
  11620. *
  11621. * The StrongARM chips on the board (one for tx, one for rx)
  11622. * are running in big-endian mode.
  11623. */
  11624. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11625. GRC_MODE_WSWAP_NONFRM_DATA);
  11626. #ifdef __BIG_ENDIAN
  11627. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11628. #endif
  11629. spin_lock_init(&tp->lock);
  11630. spin_lock_init(&tp->indirect_lock);
  11631. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11632. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11633. if (!tp->regs) {
  11634. printk(KERN_ERR PFX "Cannot map device registers, "
  11635. "aborting.\n");
  11636. err = -ENOMEM;
  11637. goto err_out_free_dev;
  11638. }
  11639. tg3_init_link_config(tp);
  11640. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11641. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11642. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  11643. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  11644. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  11645. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  11646. struct tg3_napi *tnapi = &tp->napi[i];
  11647. tnapi->tp = tp;
  11648. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  11649. tnapi->int_mbox = intmbx;
  11650. if (i < 4)
  11651. intmbx += 0x8;
  11652. else
  11653. intmbx += 0x4;
  11654. tnapi->consmbox = rcvmbx;
  11655. tnapi->prodmbox = sndmbx;
  11656. if (i)
  11657. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  11658. else
  11659. tnapi->coal_now = HOSTCC_MODE_NOW;
  11660. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  11661. break;
  11662. /*
  11663. * If we support MSIX, we'll be using RSS. If we're using
  11664. * RSS, the first vector only handles link interrupts and the
  11665. * remaining vectors handle rx and tx interrupts. Reuse the
  11666. * mailbox values for the next iteration. The values we setup
  11667. * above are still useful for the single vectored mode.
  11668. */
  11669. if (!i)
  11670. continue;
  11671. rcvmbx += 0x8;
  11672. if (sndmbx & 0x4)
  11673. sndmbx -= 0x4;
  11674. else
  11675. sndmbx += 0xc;
  11676. }
  11677. netif_napi_add(dev, &tp->napi[0].napi, tg3_poll, 64);
  11678. dev->ethtool_ops = &tg3_ethtool_ops;
  11679. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11680. dev->irq = pdev->irq;
  11681. err = tg3_get_invariants(tp);
  11682. if (err) {
  11683. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11684. "aborting.\n");
  11685. goto err_out_iounmap;
  11686. }
  11687. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11689. dev->netdev_ops = &tg3_netdev_ops;
  11690. else
  11691. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11692. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11693. * device behind the EPB cannot support DMA addresses > 40-bit.
  11694. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11695. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11696. * do DMA address check in tg3_start_xmit().
  11697. */
  11698. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11699. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11700. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11701. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11702. #ifdef CONFIG_HIGHMEM
  11703. dma_mask = DMA_BIT_MASK(64);
  11704. #endif
  11705. } else
  11706. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11707. /* Configure DMA attributes. */
  11708. if (dma_mask > DMA_BIT_MASK(32)) {
  11709. err = pci_set_dma_mask(pdev, dma_mask);
  11710. if (!err) {
  11711. dev->features |= NETIF_F_HIGHDMA;
  11712. err = pci_set_consistent_dma_mask(pdev,
  11713. persist_dma_mask);
  11714. if (err < 0) {
  11715. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11716. "DMA for consistent allocations\n");
  11717. goto err_out_iounmap;
  11718. }
  11719. }
  11720. }
  11721. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11722. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11723. if (err) {
  11724. printk(KERN_ERR PFX "No usable DMA configuration, "
  11725. "aborting.\n");
  11726. goto err_out_iounmap;
  11727. }
  11728. }
  11729. tg3_init_bufmgr_config(tp);
  11730. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11731. tp->fw_needed = FIRMWARE_TG3;
  11732. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11733. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11734. }
  11735. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11736. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11737. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11738. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11739. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11740. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11741. } else {
  11742. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11743. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11744. tp->fw_needed = FIRMWARE_TG3TSO5;
  11745. else
  11746. tp->fw_needed = FIRMWARE_TG3TSO;
  11747. }
  11748. /* TSO is on by default on chips that support hardware TSO.
  11749. * Firmware TSO on older chips gives lower performance, so it
  11750. * is off by default, but can be enabled using ethtool.
  11751. */
  11752. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11753. if (dev->features & NETIF_F_IP_CSUM)
  11754. dev->features |= NETIF_F_TSO;
  11755. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11756. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11757. dev->features |= NETIF_F_TSO6;
  11758. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11759. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11760. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11761. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11762. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11763. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11764. dev->features |= NETIF_F_TSO_ECN;
  11765. }
  11766. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11767. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11768. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11769. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11770. tp->rx_pending = 63;
  11771. }
  11772. err = tg3_get_device_address(tp);
  11773. if (err) {
  11774. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11775. "aborting.\n");
  11776. goto err_out_fw;
  11777. }
  11778. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11779. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11780. if (!tp->aperegs) {
  11781. printk(KERN_ERR PFX "Cannot map APE registers, "
  11782. "aborting.\n");
  11783. err = -ENOMEM;
  11784. goto err_out_fw;
  11785. }
  11786. tg3_ape_lock_init(tp);
  11787. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11788. tg3_read_dash_ver(tp);
  11789. }
  11790. /*
  11791. * Reset chip in case UNDI or EFI driver did not shutdown
  11792. * DMA self test will enable WDMAC and we'll see (spurious)
  11793. * pending DMA on the PCI bus at that point.
  11794. */
  11795. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11796. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11797. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11798. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11799. }
  11800. err = tg3_test_dma(tp);
  11801. if (err) {
  11802. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11803. goto err_out_apeunmap;
  11804. }
  11805. /* flow control autonegotiation is default behavior */
  11806. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11807. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11808. tg3_init_coal(tp);
  11809. pci_set_drvdata(pdev, dev);
  11810. err = register_netdev(dev);
  11811. if (err) {
  11812. printk(KERN_ERR PFX "Cannot register net device, "
  11813. "aborting.\n");
  11814. goto err_out_apeunmap;
  11815. }
  11816. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11817. dev->name,
  11818. tp->board_part_number,
  11819. tp->pci_chip_rev_id,
  11820. tg3_bus_string(tp, str),
  11821. dev->dev_addr);
  11822. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11823. printk(KERN_INFO
  11824. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11825. tp->dev->name,
  11826. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11827. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11828. else
  11829. printk(KERN_INFO
  11830. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11831. tp->dev->name, tg3_phy_string(tp),
  11832. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11833. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11834. "10/100/1000Base-T")),
  11835. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11836. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11837. dev->name,
  11838. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11839. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11840. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11841. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11842. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11843. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11844. dev->name, tp->dma_rwctrl,
  11845. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11846. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11847. return 0;
  11848. err_out_apeunmap:
  11849. if (tp->aperegs) {
  11850. iounmap(tp->aperegs);
  11851. tp->aperegs = NULL;
  11852. }
  11853. err_out_fw:
  11854. if (tp->fw)
  11855. release_firmware(tp->fw);
  11856. err_out_iounmap:
  11857. if (tp->regs) {
  11858. iounmap(tp->regs);
  11859. tp->regs = NULL;
  11860. }
  11861. err_out_free_dev:
  11862. free_netdev(dev);
  11863. err_out_free_res:
  11864. pci_release_regions(pdev);
  11865. err_out_disable_pdev:
  11866. pci_disable_device(pdev);
  11867. pci_set_drvdata(pdev, NULL);
  11868. return err;
  11869. }
  11870. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11871. {
  11872. struct net_device *dev = pci_get_drvdata(pdev);
  11873. if (dev) {
  11874. struct tg3 *tp = netdev_priv(dev);
  11875. if (tp->fw)
  11876. release_firmware(tp->fw);
  11877. flush_scheduled_work();
  11878. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11879. tg3_phy_fini(tp);
  11880. tg3_mdio_fini(tp);
  11881. }
  11882. unregister_netdev(dev);
  11883. if (tp->aperegs) {
  11884. iounmap(tp->aperegs);
  11885. tp->aperegs = NULL;
  11886. }
  11887. if (tp->regs) {
  11888. iounmap(tp->regs);
  11889. tp->regs = NULL;
  11890. }
  11891. free_netdev(dev);
  11892. pci_release_regions(pdev);
  11893. pci_disable_device(pdev);
  11894. pci_set_drvdata(pdev, NULL);
  11895. }
  11896. }
  11897. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11898. {
  11899. struct net_device *dev = pci_get_drvdata(pdev);
  11900. struct tg3 *tp = netdev_priv(dev);
  11901. pci_power_t target_state;
  11902. int err;
  11903. /* PCI register 4 needs to be saved whether netif_running() or not.
  11904. * MSI address and data need to be saved if using MSI and
  11905. * netif_running().
  11906. */
  11907. pci_save_state(pdev);
  11908. if (!netif_running(dev))
  11909. return 0;
  11910. flush_scheduled_work();
  11911. tg3_phy_stop(tp);
  11912. tg3_netif_stop(tp);
  11913. del_timer_sync(&tp->timer);
  11914. tg3_full_lock(tp, 1);
  11915. tg3_disable_ints(tp);
  11916. tg3_full_unlock(tp);
  11917. netif_device_detach(dev);
  11918. tg3_full_lock(tp, 0);
  11919. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11920. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11921. tg3_full_unlock(tp);
  11922. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11923. err = tg3_set_power_state(tp, target_state);
  11924. if (err) {
  11925. int err2;
  11926. tg3_full_lock(tp, 0);
  11927. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11928. err2 = tg3_restart_hw(tp, 1);
  11929. if (err2)
  11930. goto out;
  11931. tp->timer.expires = jiffies + tp->timer_offset;
  11932. add_timer(&tp->timer);
  11933. netif_device_attach(dev);
  11934. tg3_netif_start(tp);
  11935. out:
  11936. tg3_full_unlock(tp);
  11937. if (!err2)
  11938. tg3_phy_start(tp);
  11939. }
  11940. return err;
  11941. }
  11942. static int tg3_resume(struct pci_dev *pdev)
  11943. {
  11944. struct net_device *dev = pci_get_drvdata(pdev);
  11945. struct tg3 *tp = netdev_priv(dev);
  11946. int err;
  11947. pci_restore_state(tp->pdev);
  11948. if (!netif_running(dev))
  11949. return 0;
  11950. err = tg3_set_power_state(tp, PCI_D0);
  11951. if (err)
  11952. return err;
  11953. netif_device_attach(dev);
  11954. tg3_full_lock(tp, 0);
  11955. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11956. err = tg3_restart_hw(tp, 1);
  11957. if (err)
  11958. goto out;
  11959. tp->timer.expires = jiffies + tp->timer_offset;
  11960. add_timer(&tp->timer);
  11961. tg3_netif_start(tp);
  11962. out:
  11963. tg3_full_unlock(tp);
  11964. if (!err)
  11965. tg3_phy_start(tp);
  11966. return err;
  11967. }
  11968. static struct pci_driver tg3_driver = {
  11969. .name = DRV_MODULE_NAME,
  11970. .id_table = tg3_pci_tbl,
  11971. .probe = tg3_init_one,
  11972. .remove = __devexit_p(tg3_remove_one),
  11973. .suspend = tg3_suspend,
  11974. .resume = tg3_resume
  11975. };
  11976. static int __init tg3_init(void)
  11977. {
  11978. return pci_register_driver(&tg3_driver);
  11979. }
  11980. static void __exit tg3_cleanup(void)
  11981. {
  11982. pci_unregister_driver(&tg3_driver);
  11983. }
  11984. module_init(tg3_init);
  11985. module_exit(tg3_cleanup);