omap_hwmod.c 116 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | (__raw_{read,write}l, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include "clock.h"
  141. #include "omap_hwmod.h"
  142. #include "soc.h"
  143. #include "common.h"
  144. #include "clockdomain.h"
  145. #include "powerdomain.h"
  146. #include "cm2xxx.h"
  147. #include "cm3xxx.h"
  148. #include "cminst44xx.h"
  149. #include "cm33xx.h"
  150. #include "prm.h"
  151. #include "prm3xxx.h"
  152. #include "prm44xx.h"
  153. #include "prm33xx.h"
  154. #include "prminst44xx.h"
  155. #include "mux.h"
  156. #include "pm.h"
  157. /* Name of the OMAP hwmod for the MPU */
  158. #define MPU_INITIATOR_NAME "mpu"
  159. /*
  160. * Number of struct omap_hwmod_link records per struct
  161. * omap_hwmod_ocp_if record (master->slave and slave->master)
  162. */
  163. #define LINKS_PER_OCP_IF 2
  164. /**
  165. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  166. * @enable_module: function to enable a module (via MODULEMODE)
  167. * @disable_module: function to disable a module (via MODULEMODE)
  168. *
  169. * XXX Eventually this functionality will be hidden inside the PRM/CM
  170. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  171. * conditionals in this code.
  172. */
  173. struct omap_hwmod_soc_ops {
  174. void (*enable_module)(struct omap_hwmod *oh);
  175. int (*disable_module)(struct omap_hwmod *oh);
  176. int (*wait_target_ready)(struct omap_hwmod *oh);
  177. int (*assert_hardreset)(struct omap_hwmod *oh,
  178. struct omap_hwmod_rst_info *ohri);
  179. int (*deassert_hardreset)(struct omap_hwmod *oh,
  180. struct omap_hwmod_rst_info *ohri);
  181. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  182. struct omap_hwmod_rst_info *ohri);
  183. int (*init_clkdm)(struct omap_hwmod *oh);
  184. };
  185. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  186. static struct omap_hwmod_soc_ops soc_ops;
  187. /* omap_hwmod_list contains all registered struct omap_hwmods */
  188. static LIST_HEAD(omap_hwmod_list);
  189. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  190. static struct omap_hwmod *mpu_oh;
  191. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  192. static DEFINE_SPINLOCK(io_chain_lock);
  193. /*
  194. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  195. * allocated from - used to reduce the number of small memory
  196. * allocations, which has a significant impact on performance
  197. */
  198. static struct omap_hwmod_link *linkspace;
  199. /*
  200. * free_ls, max_ls: array indexes into linkspace; representing the
  201. * next free struct omap_hwmod_link index, and the maximum number of
  202. * struct omap_hwmod_link records allocated (respectively)
  203. */
  204. static unsigned short free_ls, max_ls, ls_supp;
  205. /* inited: set to true once the hwmod code is initialized */
  206. static bool inited;
  207. /* Private functions */
  208. /**
  209. * _fetch_next_ocp_if - return the next OCP interface in a list
  210. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  211. * @i: pointer to the index of the element pointed to by @p in the list
  212. *
  213. * Return a pointer to the struct omap_hwmod_ocp_if record
  214. * containing the struct list_head pointed to by @p, and increment
  215. * @p such that a future call to this routine will return the next
  216. * record.
  217. */
  218. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  219. int *i)
  220. {
  221. struct omap_hwmod_ocp_if *oi;
  222. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  223. *p = (*p)->next;
  224. *i = *i + 1;
  225. return oi;
  226. }
  227. /**
  228. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  229. * @oh: struct omap_hwmod *
  230. *
  231. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  232. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  233. * OCP_SYSCONFIG register or 0 upon success.
  234. */
  235. static int _update_sysc_cache(struct omap_hwmod *oh)
  236. {
  237. if (!oh->class->sysc) {
  238. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  239. return -EINVAL;
  240. }
  241. /* XXX ensure module interface clock is up */
  242. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  243. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  244. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  245. return 0;
  246. }
  247. /**
  248. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  249. * @v: OCP_SYSCONFIG value to write
  250. * @oh: struct omap_hwmod *
  251. *
  252. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  253. * one. No return value.
  254. */
  255. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  256. {
  257. if (!oh->class->sysc) {
  258. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  259. return;
  260. }
  261. /* XXX ensure module interface clock is up */
  262. /* Module might have lost context, always update cache and register */
  263. oh->_sysc_cache = v;
  264. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  265. }
  266. /**
  267. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  268. * @oh: struct omap_hwmod *
  269. * @standbymode: MIDLEMODE field bits
  270. * @v: pointer to register contents to modify
  271. *
  272. * Update the master standby mode bits in @v to be @standbymode for
  273. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  274. * upon error or 0 upon success.
  275. */
  276. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  277. u32 *v)
  278. {
  279. u32 mstandby_mask;
  280. u8 mstandby_shift;
  281. if (!oh->class->sysc ||
  282. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  283. return -EINVAL;
  284. if (!oh->class->sysc->sysc_fields) {
  285. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  286. return -EINVAL;
  287. }
  288. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  289. mstandby_mask = (0x3 << mstandby_shift);
  290. *v &= ~mstandby_mask;
  291. *v |= __ffs(standbymode) << mstandby_shift;
  292. return 0;
  293. }
  294. /**
  295. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  296. * @oh: struct omap_hwmod *
  297. * @idlemode: SIDLEMODE field bits
  298. * @v: pointer to register contents to modify
  299. *
  300. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  301. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  302. * or 0 upon success.
  303. */
  304. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  305. {
  306. u32 sidle_mask;
  307. u8 sidle_shift;
  308. if (!oh->class->sysc ||
  309. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  310. return -EINVAL;
  311. if (!oh->class->sysc->sysc_fields) {
  312. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  313. return -EINVAL;
  314. }
  315. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  316. sidle_mask = (0x3 << sidle_shift);
  317. *v &= ~sidle_mask;
  318. *v |= __ffs(idlemode) << sidle_shift;
  319. return 0;
  320. }
  321. /**
  322. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  323. * @oh: struct omap_hwmod *
  324. * @clockact: CLOCKACTIVITY field bits
  325. * @v: pointer to register contents to modify
  326. *
  327. * Update the clockactivity mode bits in @v to be @clockact for the
  328. * @oh hwmod. Used for additional powersaving on some modules. Does
  329. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  330. * success.
  331. */
  332. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  333. {
  334. u32 clkact_mask;
  335. u8 clkact_shift;
  336. if (!oh->class->sysc ||
  337. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  338. return -EINVAL;
  339. if (!oh->class->sysc->sysc_fields) {
  340. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  341. return -EINVAL;
  342. }
  343. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  344. clkact_mask = (0x3 << clkact_shift);
  345. *v &= ~clkact_mask;
  346. *v |= clockact << clkact_shift;
  347. return 0;
  348. }
  349. /**
  350. * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  351. * @oh: struct omap_hwmod *
  352. * @v: pointer to register contents to modify
  353. *
  354. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  355. * error or 0 upon success.
  356. */
  357. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  358. {
  359. u32 softrst_mask;
  360. if (!oh->class->sysc ||
  361. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  362. return -EINVAL;
  363. if (!oh->class->sysc->sysc_fields) {
  364. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  365. return -EINVAL;
  366. }
  367. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  368. *v |= softrst_mask;
  369. return 0;
  370. }
  371. /**
  372. * _wait_softreset_complete - wait for an OCP softreset to complete
  373. * @oh: struct omap_hwmod * to wait on
  374. *
  375. * Wait until the IP block represented by @oh reports that its OCP
  376. * softreset is complete. This can be triggered by software (see
  377. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  378. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  379. * microseconds. Returns the number of microseconds waited.
  380. */
  381. static int _wait_softreset_complete(struct omap_hwmod *oh)
  382. {
  383. struct omap_hwmod_class_sysconfig *sysc;
  384. u32 softrst_mask;
  385. int c = 0;
  386. sysc = oh->class->sysc;
  387. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  388. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  389. & SYSS_RESETDONE_MASK),
  390. MAX_MODULE_SOFTRESET_WAIT, c);
  391. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  392. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  393. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  394. & softrst_mask),
  395. MAX_MODULE_SOFTRESET_WAIT, c);
  396. }
  397. return c;
  398. }
  399. /**
  400. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  401. * @oh: struct omap_hwmod *
  402. *
  403. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  404. * of some modules. When the DMA must perform read/write accesses, the
  405. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  406. * for power management, software must set the DMADISABLE bit back to 1.
  407. *
  408. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  409. * error or 0 upon success.
  410. */
  411. static int _set_dmadisable(struct omap_hwmod *oh)
  412. {
  413. u32 v;
  414. u32 dmadisable_mask;
  415. if (!oh->class->sysc ||
  416. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  417. return -EINVAL;
  418. if (!oh->class->sysc->sysc_fields) {
  419. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  420. return -EINVAL;
  421. }
  422. /* clocks must be on for this operation */
  423. if (oh->_state != _HWMOD_STATE_ENABLED) {
  424. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  425. return -EINVAL;
  426. }
  427. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  428. v = oh->_sysc_cache;
  429. dmadisable_mask =
  430. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  431. v |= dmadisable_mask;
  432. _write_sysconfig(v, oh);
  433. return 0;
  434. }
  435. /**
  436. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  437. * @oh: struct omap_hwmod *
  438. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  439. * @v: pointer to register contents to modify
  440. *
  441. * Update the module autoidle bit in @v to be @autoidle for the @oh
  442. * hwmod. The autoidle bit controls whether the module can gate
  443. * internal clocks automatically when it isn't doing anything; the
  444. * exact function of this bit varies on a per-module basis. This
  445. * function does not write to the hardware. Returns -EINVAL upon
  446. * error or 0 upon success.
  447. */
  448. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  449. u32 *v)
  450. {
  451. u32 autoidle_mask;
  452. u8 autoidle_shift;
  453. if (!oh->class->sysc ||
  454. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  455. return -EINVAL;
  456. if (!oh->class->sysc->sysc_fields) {
  457. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  458. return -EINVAL;
  459. }
  460. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  461. autoidle_mask = (0x1 << autoidle_shift);
  462. *v &= ~autoidle_mask;
  463. *v |= autoidle << autoidle_shift;
  464. return 0;
  465. }
  466. /**
  467. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  468. * @oh: struct omap_hwmod *
  469. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  470. *
  471. * Set or clear the I/O pad wakeup flag in the mux entries for the
  472. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  473. * in memory. If the hwmod is currently idled, and the new idle
  474. * values don't match the previous ones, this function will also
  475. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  476. * currently idled, this function won't touch the hardware: the new
  477. * mux settings are written to the SCM PADCTRL registers when the
  478. * hwmod is idled. No return value.
  479. */
  480. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  481. {
  482. struct omap_device_pad *pad;
  483. bool change = false;
  484. u16 prev_idle;
  485. int j;
  486. if (!oh->mux || !oh->mux->enabled)
  487. return;
  488. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  489. pad = oh->mux->pads_dynamic[j];
  490. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  491. continue;
  492. prev_idle = pad->idle;
  493. if (set_wake)
  494. pad->idle |= OMAP_WAKEUP_EN;
  495. else
  496. pad->idle &= ~OMAP_WAKEUP_EN;
  497. if (prev_idle != pad->idle)
  498. change = true;
  499. }
  500. if (change && oh->_state == _HWMOD_STATE_IDLE)
  501. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  502. }
  503. /**
  504. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  505. * @oh: struct omap_hwmod *
  506. *
  507. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  508. * upon error or 0 upon success.
  509. */
  510. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  511. {
  512. if (!oh->class->sysc ||
  513. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  514. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  515. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  516. return -EINVAL;
  517. if (!oh->class->sysc->sysc_fields) {
  518. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  519. return -EINVAL;
  520. }
  521. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  522. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  523. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  524. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  525. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  526. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  527. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  528. oh->_int_flags |= _HWMOD_WAKEUP_ENABLED;
  529. return 0;
  530. }
  531. /**
  532. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  533. * @oh: struct omap_hwmod *
  534. *
  535. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  536. * upon error or 0 upon success.
  537. */
  538. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  539. {
  540. if (!oh->class->sysc ||
  541. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  542. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  543. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  544. return -EINVAL;
  545. if (!oh->class->sysc->sysc_fields) {
  546. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  547. return -EINVAL;
  548. }
  549. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  550. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  551. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  552. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  553. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  554. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  555. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  556. oh->_int_flags &= ~_HWMOD_WAKEUP_ENABLED;
  557. return 0;
  558. }
  559. /**
  560. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  561. * @oh: struct omap_hwmod *
  562. *
  563. * Prevent the hardware module @oh from entering idle while the
  564. * hardare module initiator @init_oh is active. Useful when a module
  565. * will be accessed by a particular initiator (e.g., if a module will
  566. * be accessed by the IVA, there should be a sleepdep between the IVA
  567. * initiator and the module). Only applies to modules in smart-idle
  568. * mode. If the clockdomain is marked as not needing autodeps, return
  569. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  570. * passes along clkdm_add_sleepdep() value upon success.
  571. */
  572. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  573. {
  574. if (!oh->_clk)
  575. return -EINVAL;
  576. if (oh->_clk->clkdm && oh->_clk->clkdm->flags & CLKDM_NO_AUTODEPS)
  577. return 0;
  578. return clkdm_add_sleepdep(oh->_clk->clkdm, init_oh->_clk->clkdm);
  579. }
  580. /**
  581. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  582. * @oh: struct omap_hwmod *
  583. *
  584. * Allow the hardware module @oh to enter idle while the hardare
  585. * module initiator @init_oh is active. Useful when a module will not
  586. * be accessed by a particular initiator (e.g., if a module will not
  587. * be accessed by the IVA, there should be no sleepdep between the IVA
  588. * initiator and the module). Only applies to modules in smart-idle
  589. * mode. If the clockdomain is marked as not needing autodeps, return
  590. * 0 without doing anything. Returns -EINVAL upon error or passes
  591. * along clkdm_del_sleepdep() value upon success.
  592. */
  593. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  594. {
  595. if (!oh->_clk)
  596. return -EINVAL;
  597. if (oh->_clk->clkdm && oh->_clk->clkdm->flags & CLKDM_NO_AUTODEPS)
  598. return 0;
  599. return clkdm_del_sleepdep(oh->_clk->clkdm, init_oh->_clk->clkdm);
  600. }
  601. /**
  602. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  603. * @oh: struct omap_hwmod *
  604. *
  605. * Called from _init_clocks(). Populates the @oh _clk (main
  606. * functional clock pointer) if a main_clk is present. Returns 0 on
  607. * success or -EINVAL on error.
  608. */
  609. static int _init_main_clk(struct omap_hwmod *oh)
  610. {
  611. int ret = 0;
  612. if (!oh->main_clk)
  613. return 0;
  614. oh->_clk = clk_get(NULL, oh->main_clk);
  615. if (IS_ERR(oh->_clk)) {
  616. pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  617. oh->name, oh->main_clk);
  618. return -EINVAL;
  619. }
  620. /*
  621. * HACK: This needs a re-visit once clk_prepare() is implemented
  622. * to do something meaningful. Today its just a no-op.
  623. * If clk_prepare() is used at some point to do things like
  624. * voltage scaling etc, then this would have to be moved to
  625. * some point where subsystems like i2c and pmic become
  626. * available.
  627. */
  628. clk_prepare(oh->_clk);
  629. if (!oh->_clk->clkdm)
  630. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  631. oh->name, oh->main_clk);
  632. return ret;
  633. }
  634. /**
  635. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  636. * @oh: struct omap_hwmod *
  637. *
  638. * Called from _init_clocks(). Populates the @oh OCP slave interface
  639. * clock pointers. Returns 0 on success or -EINVAL on error.
  640. */
  641. static int _init_interface_clks(struct omap_hwmod *oh)
  642. {
  643. struct omap_hwmod_ocp_if *os;
  644. struct list_head *p;
  645. struct clk *c;
  646. int i = 0;
  647. int ret = 0;
  648. p = oh->slave_ports.next;
  649. while (i < oh->slaves_cnt) {
  650. os = _fetch_next_ocp_if(&p, &i);
  651. if (!os->clk)
  652. continue;
  653. c = clk_get(NULL, os->clk);
  654. if (IS_ERR(c)) {
  655. pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  656. oh->name, os->clk);
  657. ret = -EINVAL;
  658. }
  659. os->_clk = c;
  660. /*
  661. * HACK: This needs a re-visit once clk_prepare() is implemented
  662. * to do something meaningful. Today its just a no-op.
  663. * If clk_prepare() is used at some point to do things like
  664. * voltage scaling etc, then this would have to be moved to
  665. * some point where subsystems like i2c and pmic become
  666. * available.
  667. */
  668. clk_prepare(os->_clk);
  669. }
  670. return ret;
  671. }
  672. /**
  673. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  674. * @oh: struct omap_hwmod *
  675. *
  676. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  677. * clock pointers. Returns 0 on success or -EINVAL on error.
  678. */
  679. static int _init_opt_clks(struct omap_hwmod *oh)
  680. {
  681. struct omap_hwmod_opt_clk *oc;
  682. struct clk *c;
  683. int i;
  684. int ret = 0;
  685. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  686. c = clk_get(NULL, oc->clk);
  687. if (IS_ERR(c)) {
  688. pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  689. oh->name, oc->clk);
  690. ret = -EINVAL;
  691. }
  692. oc->_clk = c;
  693. /*
  694. * HACK: This needs a re-visit once clk_prepare() is implemented
  695. * to do something meaningful. Today its just a no-op.
  696. * If clk_prepare() is used at some point to do things like
  697. * voltage scaling etc, then this would have to be moved to
  698. * some point where subsystems like i2c and pmic become
  699. * available.
  700. */
  701. clk_prepare(oc->_clk);
  702. }
  703. return ret;
  704. }
  705. /**
  706. * _enable_clocks - enable hwmod main clock and interface clocks
  707. * @oh: struct omap_hwmod *
  708. *
  709. * Enables all clocks necessary for register reads and writes to succeed
  710. * on the hwmod @oh. Returns 0.
  711. */
  712. static int _enable_clocks(struct omap_hwmod *oh)
  713. {
  714. struct omap_hwmod_ocp_if *os;
  715. struct list_head *p;
  716. int i = 0;
  717. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  718. if (oh->_clk)
  719. clk_enable(oh->_clk);
  720. p = oh->slave_ports.next;
  721. while (i < oh->slaves_cnt) {
  722. os = _fetch_next_ocp_if(&p, &i);
  723. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  724. clk_enable(os->_clk);
  725. }
  726. /* The opt clocks are controlled by the device driver. */
  727. return 0;
  728. }
  729. /**
  730. * _disable_clocks - disable hwmod main clock and interface clocks
  731. * @oh: struct omap_hwmod *
  732. *
  733. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  734. */
  735. static int _disable_clocks(struct omap_hwmod *oh)
  736. {
  737. struct omap_hwmod_ocp_if *os;
  738. struct list_head *p;
  739. int i = 0;
  740. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  741. if (oh->_clk)
  742. clk_disable(oh->_clk);
  743. p = oh->slave_ports.next;
  744. while (i < oh->slaves_cnt) {
  745. os = _fetch_next_ocp_if(&p, &i);
  746. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  747. clk_disable(os->_clk);
  748. }
  749. /* The opt clocks are controlled by the device driver. */
  750. return 0;
  751. }
  752. static void _enable_optional_clocks(struct omap_hwmod *oh)
  753. {
  754. struct omap_hwmod_opt_clk *oc;
  755. int i;
  756. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  757. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  758. if (oc->_clk) {
  759. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  760. __clk_get_name(oc->_clk));
  761. clk_enable(oc->_clk);
  762. }
  763. }
  764. static void _disable_optional_clocks(struct omap_hwmod *oh)
  765. {
  766. struct omap_hwmod_opt_clk *oc;
  767. int i;
  768. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  769. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  770. if (oc->_clk) {
  771. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  772. __clk_get_name(oc->_clk));
  773. clk_disable(oc->_clk);
  774. }
  775. }
  776. /**
  777. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  778. * @oh: struct omap_hwmod *
  779. *
  780. * Enables the PRCM module mode related to the hwmod @oh.
  781. * No return value.
  782. */
  783. static void _omap4_enable_module(struct omap_hwmod *oh)
  784. {
  785. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  786. return;
  787. pr_debug("omap_hwmod: %s: %s: %d\n",
  788. oh->name, __func__, oh->prcm.omap4.modulemode);
  789. omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
  790. oh->clkdm->prcm_partition,
  791. oh->clkdm->cm_inst,
  792. oh->clkdm->clkdm_offs,
  793. oh->prcm.omap4.clkctrl_offs);
  794. }
  795. /**
  796. * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
  797. * @oh: struct omap_hwmod *
  798. *
  799. * Enables the PRCM module mode related to the hwmod @oh.
  800. * No return value.
  801. */
  802. static void _am33xx_enable_module(struct omap_hwmod *oh)
  803. {
  804. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  805. return;
  806. pr_debug("omap_hwmod: %s: %s: %d\n",
  807. oh->name, __func__, oh->prcm.omap4.modulemode);
  808. am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
  809. oh->clkdm->clkdm_offs,
  810. oh->prcm.omap4.clkctrl_offs);
  811. }
  812. /**
  813. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  814. * @oh: struct omap_hwmod *
  815. *
  816. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  817. * does not have an IDLEST bit or if the module successfully enters
  818. * slave idle; otherwise, pass along the return value of the
  819. * appropriate *_cm*_wait_module_idle() function.
  820. */
  821. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  822. {
  823. if (!oh)
  824. return -EINVAL;
  825. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  826. return 0;
  827. if (oh->flags & HWMOD_NO_IDLEST)
  828. return 0;
  829. return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
  830. oh->clkdm->cm_inst,
  831. oh->clkdm->clkdm_offs,
  832. oh->prcm.omap4.clkctrl_offs);
  833. }
  834. /**
  835. * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
  836. * @oh: struct omap_hwmod *
  837. *
  838. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  839. * does not have an IDLEST bit or if the module successfully enters
  840. * slave idle; otherwise, pass along the return value of the
  841. * appropriate *_cm*_wait_module_idle() function.
  842. */
  843. static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
  844. {
  845. if (!oh)
  846. return -EINVAL;
  847. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  848. return 0;
  849. if (oh->flags & HWMOD_NO_IDLEST)
  850. return 0;
  851. return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
  852. oh->clkdm->clkdm_offs,
  853. oh->prcm.omap4.clkctrl_offs);
  854. }
  855. /**
  856. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  857. * @oh: struct omap_hwmod *oh
  858. *
  859. * Count and return the number of MPU IRQs associated with the hwmod
  860. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  861. * NULL.
  862. */
  863. static int _count_mpu_irqs(struct omap_hwmod *oh)
  864. {
  865. struct omap_hwmod_irq_info *ohii;
  866. int i = 0;
  867. if (!oh || !oh->mpu_irqs)
  868. return 0;
  869. do {
  870. ohii = &oh->mpu_irqs[i++];
  871. } while (ohii->irq != -1);
  872. return i-1;
  873. }
  874. /**
  875. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  876. * @oh: struct omap_hwmod *oh
  877. *
  878. * Count and return the number of SDMA request lines associated with
  879. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  880. * if @oh is NULL.
  881. */
  882. static int _count_sdma_reqs(struct omap_hwmod *oh)
  883. {
  884. struct omap_hwmod_dma_info *ohdi;
  885. int i = 0;
  886. if (!oh || !oh->sdma_reqs)
  887. return 0;
  888. do {
  889. ohdi = &oh->sdma_reqs[i++];
  890. } while (ohdi->dma_req != -1);
  891. return i-1;
  892. }
  893. /**
  894. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  895. * @oh: struct omap_hwmod *oh
  896. *
  897. * Count and return the number of address space ranges associated with
  898. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  899. * if @oh is NULL.
  900. */
  901. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  902. {
  903. struct omap_hwmod_addr_space *mem;
  904. int i = 0;
  905. if (!os || !os->addr)
  906. return 0;
  907. do {
  908. mem = &os->addr[i++];
  909. } while (mem->pa_start != mem->pa_end);
  910. return i-1;
  911. }
  912. /**
  913. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  914. * @oh: struct omap_hwmod * to operate on
  915. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  916. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  917. *
  918. * Retrieve a MPU hardware IRQ line number named by @name associated
  919. * with the IP block pointed to by @oh. The IRQ number will be filled
  920. * into the address pointed to by @dma. When @name is non-null, the
  921. * IRQ line number associated with the named entry will be returned.
  922. * If @name is null, the first matching entry will be returned. Data
  923. * order is not meaningful in hwmod data, so callers are strongly
  924. * encouraged to use a non-null @name whenever possible to avoid
  925. * unpredictable effects if hwmod data is later added that causes data
  926. * ordering to change. Returns 0 upon success or a negative error
  927. * code upon error.
  928. */
  929. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  930. unsigned int *irq)
  931. {
  932. int i;
  933. bool found = false;
  934. if (!oh->mpu_irqs)
  935. return -ENOENT;
  936. i = 0;
  937. while (oh->mpu_irqs[i].irq != -1) {
  938. if (name == oh->mpu_irqs[i].name ||
  939. !strcmp(name, oh->mpu_irqs[i].name)) {
  940. found = true;
  941. break;
  942. }
  943. i++;
  944. }
  945. if (!found)
  946. return -ENOENT;
  947. *irq = oh->mpu_irqs[i].irq;
  948. return 0;
  949. }
  950. /**
  951. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  952. * @oh: struct omap_hwmod * to operate on
  953. * @name: pointer to the name of the SDMA request line to fetch (optional)
  954. * @dma: pointer to an unsigned int to store the request line ID to
  955. *
  956. * Retrieve an SDMA request line ID named by @name on the IP block
  957. * pointed to by @oh. The ID will be filled into the address pointed
  958. * to by @dma. When @name is non-null, the request line ID associated
  959. * with the named entry will be returned. If @name is null, the first
  960. * matching entry will be returned. Data order is not meaningful in
  961. * hwmod data, so callers are strongly encouraged to use a non-null
  962. * @name whenever possible to avoid unpredictable effects if hwmod
  963. * data is later added that causes data ordering to change. Returns 0
  964. * upon success or a negative error code upon error.
  965. */
  966. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  967. unsigned int *dma)
  968. {
  969. int i;
  970. bool found = false;
  971. if (!oh->sdma_reqs)
  972. return -ENOENT;
  973. i = 0;
  974. while (oh->sdma_reqs[i].dma_req != -1) {
  975. if (name == oh->sdma_reqs[i].name ||
  976. !strcmp(name, oh->sdma_reqs[i].name)) {
  977. found = true;
  978. break;
  979. }
  980. i++;
  981. }
  982. if (!found)
  983. return -ENOENT;
  984. *dma = oh->sdma_reqs[i].dma_req;
  985. return 0;
  986. }
  987. /**
  988. * _get_addr_space_by_name - fetch address space start & end by name
  989. * @oh: struct omap_hwmod * to operate on
  990. * @name: pointer to the name of the address space to fetch (optional)
  991. * @pa_start: pointer to a u32 to store the starting address to
  992. * @pa_end: pointer to a u32 to store the ending address to
  993. *
  994. * Retrieve address space start and end addresses for the IP block
  995. * pointed to by @oh. The data will be filled into the addresses
  996. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  997. * address space data associated with the named entry will be
  998. * returned. If @name is null, the first matching entry will be
  999. * returned. Data order is not meaningful in hwmod data, so callers
  1000. * are strongly encouraged to use a non-null @name whenever possible
  1001. * to avoid unpredictable effects if hwmod data is later added that
  1002. * causes data ordering to change. Returns 0 upon success or a
  1003. * negative error code upon error.
  1004. */
  1005. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1006. u32 *pa_start, u32 *pa_end)
  1007. {
  1008. int i, j;
  1009. struct omap_hwmod_ocp_if *os;
  1010. struct list_head *p = NULL;
  1011. bool found = false;
  1012. p = oh->slave_ports.next;
  1013. i = 0;
  1014. while (i < oh->slaves_cnt) {
  1015. os = _fetch_next_ocp_if(&p, &i);
  1016. if (!os->addr)
  1017. return -ENOENT;
  1018. j = 0;
  1019. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1020. if (name == os->addr[j].name ||
  1021. !strcmp(name, os->addr[j].name)) {
  1022. found = true;
  1023. break;
  1024. }
  1025. j++;
  1026. }
  1027. if (found)
  1028. break;
  1029. }
  1030. if (!found)
  1031. return -ENOENT;
  1032. *pa_start = os->addr[j].pa_start;
  1033. *pa_end = os->addr[j].pa_end;
  1034. return 0;
  1035. }
  1036. /**
  1037. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1038. * @oh: struct omap_hwmod *
  1039. *
  1040. * Determines the array index of the OCP slave port that the MPU uses
  1041. * to address the device, and saves it into the struct omap_hwmod.
  1042. * Intended to be called during hwmod registration only. No return
  1043. * value.
  1044. */
  1045. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1046. {
  1047. struct omap_hwmod_ocp_if *os = NULL;
  1048. struct list_head *p;
  1049. int i = 0;
  1050. if (!oh)
  1051. return;
  1052. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1053. p = oh->slave_ports.next;
  1054. while (i < oh->slaves_cnt) {
  1055. os = _fetch_next_ocp_if(&p, &i);
  1056. if (os->user & OCP_USER_MPU) {
  1057. oh->_mpu_port = os;
  1058. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1059. break;
  1060. }
  1061. }
  1062. return;
  1063. }
  1064. /**
  1065. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1066. * @oh: struct omap_hwmod *
  1067. *
  1068. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1069. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1070. * communicate with the IP block. This interface need not be directly
  1071. * connected to the MPU (and almost certainly is not), but is directly
  1072. * connected to the IP block represented by @oh. Returns a pointer
  1073. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1074. * error or if there does not appear to be a path from the MPU to this
  1075. * IP block.
  1076. */
  1077. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1078. {
  1079. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1080. return NULL;
  1081. return oh->_mpu_port;
  1082. };
  1083. /**
  1084. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1085. * @oh: struct omap_hwmod *
  1086. *
  1087. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1088. * the register target MPU address space; or returns NULL upon error.
  1089. */
  1090. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1091. {
  1092. struct omap_hwmod_ocp_if *os;
  1093. struct omap_hwmod_addr_space *mem;
  1094. int found = 0, i = 0;
  1095. os = _find_mpu_rt_port(oh);
  1096. if (!os || !os->addr)
  1097. return NULL;
  1098. do {
  1099. mem = &os->addr[i++];
  1100. if (mem->flags & ADDR_TYPE_RT)
  1101. found = 1;
  1102. } while (!found && mem->pa_start != mem->pa_end);
  1103. return (found) ? mem : NULL;
  1104. }
  1105. /**
  1106. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1107. * @oh: struct omap_hwmod *
  1108. *
  1109. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1110. * by @oh is set to indicate to the PRCM that the IP block is active.
  1111. * Usually this means placing the module into smart-idle mode and
  1112. * smart-standby, but if there is a bug in the automatic idle handling
  1113. * for the IP block, it may need to be placed into the force-idle or
  1114. * no-idle variants of these modes. No return value.
  1115. */
  1116. static void _enable_sysc(struct omap_hwmod *oh)
  1117. {
  1118. u8 idlemode, sf;
  1119. u32 v;
  1120. bool clkdm_act;
  1121. if (!oh->class->sysc)
  1122. return;
  1123. /*
  1124. * Wait until reset has completed, this is needed as the IP
  1125. * block is reset automatically by hardware in some cases
  1126. * (off-mode for example), and the drivers require the
  1127. * IP to be ready when they access it
  1128. */
  1129. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1130. _enable_optional_clocks(oh);
  1131. _wait_softreset_complete(oh);
  1132. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1133. _disable_optional_clocks(oh);
  1134. v = oh->_sysc_cache;
  1135. sf = oh->class->sysc->sysc_flags;
  1136. if (sf & SYSC_HAS_SIDLEMODE) {
  1137. clkdm_act = ((oh->clkdm &&
  1138. oh->clkdm->flags & CLKDM_ACTIVE_WITH_MPU) ||
  1139. (oh->_clk && oh->_clk->clkdm &&
  1140. oh->_clk->clkdm->flags & CLKDM_ACTIVE_WITH_MPU));
  1141. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1142. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1143. idlemode = HWMOD_IDLEMODE_FORCE;
  1144. else
  1145. idlemode = (oh->flags & HWMOD_SWSUP_SIDLE) ?
  1146. HWMOD_IDLEMODE_NO : HWMOD_IDLEMODE_SMART;
  1147. _set_slave_idlemode(oh, idlemode, &v);
  1148. }
  1149. if (sf & SYSC_HAS_MIDLEMODE) {
  1150. if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1151. idlemode = HWMOD_IDLEMODE_NO;
  1152. } else {
  1153. if (sf & SYSC_HAS_ENAWAKEUP)
  1154. _enable_wakeup(oh, &v);
  1155. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1156. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1157. else
  1158. idlemode = HWMOD_IDLEMODE_SMART;
  1159. }
  1160. _set_master_standbymode(oh, idlemode, &v);
  1161. }
  1162. /*
  1163. * XXX The clock framework should handle this, by
  1164. * calling into this code. But this must wait until the
  1165. * clock structures are tagged with omap_hwmod entries
  1166. */
  1167. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1168. (sf & SYSC_HAS_CLOCKACTIVITY))
  1169. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1170. /* If slave is in SMARTIDLE, also enable wakeup */
  1171. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  1172. _enable_wakeup(oh, &v);
  1173. _write_sysconfig(v, oh);
  1174. /*
  1175. * Set the autoidle bit only after setting the smartidle bit
  1176. * Setting this will not have any impact on the other modules.
  1177. */
  1178. if (sf & SYSC_HAS_AUTOIDLE) {
  1179. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1180. 0 : 1;
  1181. _set_module_autoidle(oh, idlemode, &v);
  1182. _write_sysconfig(v, oh);
  1183. }
  1184. }
  1185. /**
  1186. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1187. * @oh: struct omap_hwmod *
  1188. *
  1189. * If module is marked as SWSUP_SIDLE, force the module into slave
  1190. * idle; otherwise, configure it for smart-idle. If module is marked
  1191. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1192. * configure it for smart-standby. No return value.
  1193. */
  1194. static void _idle_sysc(struct omap_hwmod *oh)
  1195. {
  1196. u8 idlemode, sf;
  1197. u32 v;
  1198. if (!oh->class->sysc)
  1199. return;
  1200. v = oh->_sysc_cache;
  1201. sf = oh->class->sysc->sysc_flags;
  1202. if (sf & SYSC_HAS_SIDLEMODE) {
  1203. /* XXX What about HWMOD_IDLEMODE_SMART_WKUP? */
  1204. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1205. !(oh->class->sysc->idlemodes &
  1206. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1207. idlemode = HWMOD_IDLEMODE_FORCE;
  1208. else
  1209. idlemode = HWMOD_IDLEMODE_SMART;
  1210. _set_slave_idlemode(oh, idlemode, &v);
  1211. }
  1212. if (sf & SYSC_HAS_MIDLEMODE) {
  1213. if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1214. idlemode = HWMOD_IDLEMODE_FORCE;
  1215. } else {
  1216. if (sf & SYSC_HAS_ENAWAKEUP)
  1217. _enable_wakeup(oh, &v);
  1218. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1219. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1220. else
  1221. idlemode = HWMOD_IDLEMODE_SMART;
  1222. }
  1223. _set_master_standbymode(oh, idlemode, &v);
  1224. }
  1225. /* If slave is in SMARTIDLE, also enable wakeup */
  1226. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  1227. _enable_wakeup(oh, &v);
  1228. _write_sysconfig(v, oh);
  1229. }
  1230. /**
  1231. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1232. * @oh: struct omap_hwmod *
  1233. *
  1234. * Force the module into slave idle and master suspend. No return
  1235. * value.
  1236. */
  1237. static void _shutdown_sysc(struct omap_hwmod *oh)
  1238. {
  1239. u32 v;
  1240. u8 sf;
  1241. if (!oh->class->sysc)
  1242. return;
  1243. v = oh->_sysc_cache;
  1244. sf = oh->class->sysc->sysc_flags;
  1245. if (sf & SYSC_HAS_SIDLEMODE)
  1246. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1247. if (sf & SYSC_HAS_MIDLEMODE)
  1248. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1249. if (sf & SYSC_HAS_AUTOIDLE)
  1250. _set_module_autoidle(oh, 1, &v);
  1251. _write_sysconfig(v, oh);
  1252. }
  1253. /**
  1254. * _lookup - find an omap_hwmod by name
  1255. * @name: find an omap_hwmod by name
  1256. *
  1257. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1258. */
  1259. static struct omap_hwmod *_lookup(const char *name)
  1260. {
  1261. struct omap_hwmod *oh, *temp_oh;
  1262. oh = NULL;
  1263. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1264. if (!strcmp(name, temp_oh->name)) {
  1265. oh = temp_oh;
  1266. break;
  1267. }
  1268. }
  1269. return oh;
  1270. }
  1271. /**
  1272. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1273. * @oh: struct omap_hwmod *
  1274. *
  1275. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1276. * clockdomain pointer, and save it into the struct omap_hwmod.
  1277. * Return -EINVAL if the clkdm_name lookup failed.
  1278. */
  1279. static int _init_clkdm(struct omap_hwmod *oh)
  1280. {
  1281. if (!oh->clkdm_name) {
  1282. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1283. return 0;
  1284. }
  1285. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1286. if (!oh->clkdm) {
  1287. pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
  1288. oh->name, oh->clkdm_name);
  1289. return -EINVAL;
  1290. }
  1291. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1292. oh->name, oh->clkdm_name);
  1293. return 0;
  1294. }
  1295. /**
  1296. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1297. * well the clockdomain.
  1298. * @oh: struct omap_hwmod *
  1299. * @data: not used; pass NULL
  1300. *
  1301. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1302. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1303. * success, or a negative error code on failure.
  1304. */
  1305. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1306. {
  1307. int ret = 0;
  1308. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1309. return 0;
  1310. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1311. ret |= _init_main_clk(oh);
  1312. ret |= _init_interface_clks(oh);
  1313. ret |= _init_opt_clks(oh);
  1314. if (soc_ops.init_clkdm)
  1315. ret |= soc_ops.init_clkdm(oh);
  1316. if (!ret)
  1317. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1318. else
  1319. pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1320. return ret;
  1321. }
  1322. /**
  1323. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1324. * @oh: struct omap_hwmod *
  1325. * @name: name of the reset line in the context of this hwmod
  1326. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1327. *
  1328. * Return the bit position of the reset line that match the
  1329. * input name. Return -ENOENT if not found.
  1330. */
  1331. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1332. struct omap_hwmod_rst_info *ohri)
  1333. {
  1334. int i;
  1335. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1336. const char *rst_line = oh->rst_lines[i].name;
  1337. if (!strcmp(rst_line, name)) {
  1338. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1339. ohri->st_shift = oh->rst_lines[i].st_shift;
  1340. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1341. oh->name, __func__, rst_line, ohri->rst_shift,
  1342. ohri->st_shift);
  1343. return 0;
  1344. }
  1345. }
  1346. return -ENOENT;
  1347. }
  1348. /**
  1349. * _assert_hardreset - assert the HW reset line of submodules
  1350. * contained in the hwmod module.
  1351. * @oh: struct omap_hwmod *
  1352. * @name: name of the reset line to lookup and assert
  1353. *
  1354. * Some IP like dsp, ipu or iva contain processor that require an HW
  1355. * reset line to be assert / deassert in order to enable fully the IP.
  1356. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1357. * asserting the hardreset line on the currently-booted SoC, or passes
  1358. * along the return value from _lookup_hardreset() or the SoC's
  1359. * assert_hardreset code.
  1360. */
  1361. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1362. {
  1363. struct omap_hwmod_rst_info ohri;
  1364. int ret = -EINVAL;
  1365. if (!oh)
  1366. return -EINVAL;
  1367. if (!soc_ops.assert_hardreset)
  1368. return -ENOSYS;
  1369. ret = _lookup_hardreset(oh, name, &ohri);
  1370. if (ret < 0)
  1371. return ret;
  1372. ret = soc_ops.assert_hardreset(oh, &ohri);
  1373. return ret;
  1374. }
  1375. /**
  1376. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1377. * in the hwmod module.
  1378. * @oh: struct omap_hwmod *
  1379. * @name: name of the reset line to look up and deassert
  1380. *
  1381. * Some IP like dsp, ipu or iva contain processor that require an HW
  1382. * reset line to be assert / deassert in order to enable fully the IP.
  1383. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1384. * deasserting the hardreset line on the currently-booted SoC, or passes
  1385. * along the return value from _lookup_hardreset() or the SoC's
  1386. * deassert_hardreset code.
  1387. */
  1388. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1389. {
  1390. struct omap_hwmod_rst_info ohri;
  1391. int ret = -EINVAL;
  1392. int hwsup = 0;
  1393. if (!oh)
  1394. return -EINVAL;
  1395. if (!soc_ops.deassert_hardreset)
  1396. return -ENOSYS;
  1397. ret = _lookup_hardreset(oh, name, &ohri);
  1398. if (IS_ERR_VALUE(ret))
  1399. return ret;
  1400. if (oh->clkdm) {
  1401. /*
  1402. * A clockdomain must be in SW_SUP otherwise reset
  1403. * might not be completed. The clockdomain can be set
  1404. * in HW_AUTO only when the module become ready.
  1405. */
  1406. hwsup = clkdm_in_hwsup(oh->clkdm);
  1407. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1408. if (ret) {
  1409. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1410. oh->name, oh->clkdm->name, ret);
  1411. return ret;
  1412. }
  1413. }
  1414. _enable_clocks(oh);
  1415. if (soc_ops.enable_module)
  1416. soc_ops.enable_module(oh);
  1417. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1418. if (soc_ops.disable_module)
  1419. soc_ops.disable_module(oh);
  1420. _disable_clocks(oh);
  1421. if (ret == -EBUSY)
  1422. pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1423. if (!ret) {
  1424. /*
  1425. * Set the clockdomain to HW_AUTO, assuming that the
  1426. * previous state was HW_AUTO.
  1427. */
  1428. if (oh->clkdm && hwsup)
  1429. clkdm_allow_idle(oh->clkdm);
  1430. } else {
  1431. if (oh->clkdm)
  1432. clkdm_hwmod_disable(oh->clkdm, oh);
  1433. }
  1434. return ret;
  1435. }
  1436. /**
  1437. * _read_hardreset - read the HW reset line state of submodules
  1438. * contained in the hwmod module
  1439. * @oh: struct omap_hwmod *
  1440. * @name: name of the reset line to look up and read
  1441. *
  1442. * Return the state of the reset line. Returns -EINVAL if @oh is
  1443. * null, -ENOSYS if we have no way of reading the hardreset line
  1444. * status on the currently-booted SoC, or passes along the return
  1445. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1446. * code.
  1447. */
  1448. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1449. {
  1450. struct omap_hwmod_rst_info ohri;
  1451. int ret = -EINVAL;
  1452. if (!oh)
  1453. return -EINVAL;
  1454. if (!soc_ops.is_hardreset_asserted)
  1455. return -ENOSYS;
  1456. ret = _lookup_hardreset(oh, name, &ohri);
  1457. if (ret < 0)
  1458. return ret;
  1459. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1460. }
  1461. /**
  1462. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1463. * @oh: struct omap_hwmod *
  1464. *
  1465. * If all hardreset lines associated with @oh are asserted, then return true.
  1466. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1467. * associated with @oh are asserted, then return false.
  1468. * This function is used to avoid executing some parts of the IP block
  1469. * enable/disable sequence if its hardreset line is set.
  1470. */
  1471. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1472. {
  1473. int i, rst_cnt = 0;
  1474. if (oh->rst_lines_cnt == 0)
  1475. return false;
  1476. for (i = 0; i < oh->rst_lines_cnt; i++)
  1477. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1478. rst_cnt++;
  1479. if (oh->rst_lines_cnt == rst_cnt)
  1480. return true;
  1481. return false;
  1482. }
  1483. /**
  1484. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1485. * hard-reset
  1486. * @oh: struct omap_hwmod *
  1487. *
  1488. * If any hardreset lines associated with @oh are asserted, then
  1489. * return true. Otherwise, if no hardreset lines associated with @oh
  1490. * are asserted, or if @oh has no hardreset lines, then return false.
  1491. * This function is used to avoid executing some parts of the IP block
  1492. * enable/disable sequence if any hardreset line is set.
  1493. */
  1494. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1495. {
  1496. int rst_cnt = 0;
  1497. int i;
  1498. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1499. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1500. rst_cnt++;
  1501. return (rst_cnt) ? true : false;
  1502. }
  1503. /**
  1504. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1505. * @oh: struct omap_hwmod *
  1506. *
  1507. * Disable the PRCM module mode related to the hwmod @oh.
  1508. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1509. */
  1510. static int _omap4_disable_module(struct omap_hwmod *oh)
  1511. {
  1512. int v;
  1513. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1514. return -EINVAL;
  1515. /*
  1516. * Since integration code might still be doing something, only
  1517. * disable if all lines are under hardreset.
  1518. */
  1519. if (_are_any_hardreset_lines_asserted(oh))
  1520. return 0;
  1521. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1522. omap4_cminst_module_disable(oh->clkdm->prcm_partition,
  1523. oh->clkdm->cm_inst,
  1524. oh->clkdm->clkdm_offs,
  1525. oh->prcm.omap4.clkctrl_offs);
  1526. v = _omap4_wait_target_disable(oh);
  1527. if (v)
  1528. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1529. oh->name);
  1530. return 0;
  1531. }
  1532. /**
  1533. * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
  1534. * @oh: struct omap_hwmod *
  1535. *
  1536. * Disable the PRCM module mode related to the hwmod @oh.
  1537. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1538. */
  1539. static int _am33xx_disable_module(struct omap_hwmod *oh)
  1540. {
  1541. int v;
  1542. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1543. return -EINVAL;
  1544. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1545. if (_are_any_hardreset_lines_asserted(oh))
  1546. return 0;
  1547. am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
  1548. oh->prcm.omap4.clkctrl_offs);
  1549. v = _am33xx_wait_target_disable(oh);
  1550. if (v)
  1551. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1552. oh->name);
  1553. return 0;
  1554. }
  1555. /**
  1556. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1557. * @oh: struct omap_hwmod *
  1558. *
  1559. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1560. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1561. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1562. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1563. *
  1564. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1565. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1566. * use the SYSCONFIG softreset bit to provide the status.
  1567. *
  1568. * Note that some IP like McBSP do have reset control but don't have
  1569. * reset status.
  1570. */
  1571. static int _ocp_softreset(struct omap_hwmod *oh)
  1572. {
  1573. u32 v;
  1574. int c = 0;
  1575. int ret = 0;
  1576. if (!oh->class->sysc ||
  1577. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1578. return -ENOENT;
  1579. /* clocks must be on for this operation */
  1580. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1581. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1582. oh->name);
  1583. return -EINVAL;
  1584. }
  1585. /* For some modules, all optionnal clocks need to be enabled as well */
  1586. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1587. _enable_optional_clocks(oh);
  1588. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1589. v = oh->_sysc_cache;
  1590. ret = _set_softreset(oh, &v);
  1591. if (ret)
  1592. goto dis_opt_clks;
  1593. _write_sysconfig(v, oh);
  1594. if (oh->class->sysc->srst_udelay)
  1595. udelay(oh->class->sysc->srst_udelay);
  1596. c = _wait_softreset_complete(oh);
  1597. if (c == MAX_MODULE_SOFTRESET_WAIT)
  1598. pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1599. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1600. else
  1601. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1602. /*
  1603. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1604. * _wait_target_ready() or _reset()
  1605. */
  1606. ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  1607. dis_opt_clks:
  1608. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1609. _disable_optional_clocks(oh);
  1610. return ret;
  1611. }
  1612. /**
  1613. * _reset - reset an omap_hwmod
  1614. * @oh: struct omap_hwmod *
  1615. *
  1616. * Resets an omap_hwmod @oh. If the module has a custom reset
  1617. * function pointer defined, then call it to reset the IP block, and
  1618. * pass along its return value to the caller. Otherwise, if the IP
  1619. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1620. * associated with it, call a function to reset the IP block via that
  1621. * method, and pass along the return value to the caller. Finally, if
  1622. * the IP block has some hardreset lines associated with it, assert
  1623. * all of those, but do _not_ deassert them. (This is because driver
  1624. * authors have expressed an apparent requirement to control the
  1625. * deassertion of the hardreset lines themselves.)
  1626. *
  1627. * The default software reset mechanism for most OMAP IP blocks is
  1628. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1629. * hwmods cannot be reset via this method. Some are not targets and
  1630. * therefore have no OCP header registers to access. Others (like the
  1631. * IVA) have idiosyncratic reset sequences. So for these relatively
  1632. * rare cases, custom reset code can be supplied in the struct
  1633. * omap_hwmod_class .reset function pointer.
  1634. *
  1635. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1636. * does not prevent idling of the system. This is necessary for cases
  1637. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1638. * kernel without disabling dma.
  1639. *
  1640. * Passes along the return value from either _ocp_softreset() or the
  1641. * custom reset function - these must return -EINVAL if the hwmod
  1642. * cannot be reset this way or if the hwmod is in the wrong state,
  1643. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1644. */
  1645. static int _reset(struct omap_hwmod *oh)
  1646. {
  1647. int i, r;
  1648. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1649. if (oh->class->reset) {
  1650. r = oh->class->reset(oh);
  1651. } else {
  1652. if (oh->rst_lines_cnt > 0) {
  1653. for (i = 0; i < oh->rst_lines_cnt; i++)
  1654. _assert_hardreset(oh, oh->rst_lines[i].name);
  1655. return 0;
  1656. } else {
  1657. r = _ocp_softreset(oh);
  1658. if (r == -ENOENT)
  1659. r = 0;
  1660. }
  1661. }
  1662. _set_dmadisable(oh);
  1663. /*
  1664. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1665. * softreset. The _enable() function should be split to avoid
  1666. * the rewrite of the OCP_SYSCONFIG register.
  1667. */
  1668. if (oh->class->sysc) {
  1669. _update_sysc_cache(oh);
  1670. _enable_sysc(oh);
  1671. }
  1672. return r;
  1673. }
  1674. /**
  1675. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1676. *
  1677. * Call the appropriate PRM function to clear any logged I/O chain
  1678. * wakeups and to reconfigure the chain. This apparently needs to be
  1679. * done upon every mux change. Since hwmods can be concurrently
  1680. * enabled and idled, hold a spinlock around the I/O chain
  1681. * reconfiguration sequence. No return value.
  1682. *
  1683. * XXX When the PRM code is moved to drivers, this function can be removed,
  1684. * as the PRM infrastructure should abstract this.
  1685. */
  1686. static void _reconfigure_io_chain(void)
  1687. {
  1688. unsigned long flags;
  1689. spin_lock_irqsave(&io_chain_lock, flags);
  1690. if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
  1691. omap3xxx_prm_reconfigure_io_chain();
  1692. else if (cpu_is_omap44xx())
  1693. omap44xx_prm_reconfigure_io_chain();
  1694. spin_unlock_irqrestore(&io_chain_lock, flags);
  1695. }
  1696. /**
  1697. * _enable - enable an omap_hwmod
  1698. * @oh: struct omap_hwmod *
  1699. *
  1700. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1701. * register target. Returns -EINVAL if the hwmod is in the wrong
  1702. * state or passes along the return value of _wait_target_ready().
  1703. */
  1704. static int _enable(struct omap_hwmod *oh)
  1705. {
  1706. int r;
  1707. int hwsup = 0;
  1708. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1709. /*
  1710. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1711. * state at init. Now that someone is really trying to enable
  1712. * them, just ensure that the hwmod mux is set.
  1713. */
  1714. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1715. /*
  1716. * If the caller has mux data populated, do the mux'ing
  1717. * which wouldn't have been done as part of the _enable()
  1718. * done during setup.
  1719. */
  1720. if (oh->mux)
  1721. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1722. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1723. return 0;
  1724. }
  1725. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1726. oh->_state != _HWMOD_STATE_IDLE &&
  1727. oh->_state != _HWMOD_STATE_DISABLED) {
  1728. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1729. oh->name);
  1730. return -EINVAL;
  1731. }
  1732. /*
  1733. * If an IP block contains HW reset lines and all of them are
  1734. * asserted, we let integration code associated with that
  1735. * block handle the enable. We've received very little
  1736. * information on what those driver authors need, and until
  1737. * detailed information is provided and the driver code is
  1738. * posted to the public lists, this is probably the best we
  1739. * can do.
  1740. */
  1741. if (_are_all_hardreset_lines_asserted(oh))
  1742. return 0;
  1743. /* Mux pins for device runtime if populated */
  1744. if (oh->mux && (!oh->mux->enabled ||
  1745. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1746. oh->mux->pads_dynamic))) {
  1747. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1748. _reconfigure_io_chain();
  1749. }
  1750. _add_initiator_dep(oh, mpu_oh);
  1751. if (oh->clkdm) {
  1752. /*
  1753. * A clockdomain must be in SW_SUP before enabling
  1754. * completely the module. The clockdomain can be set
  1755. * in HW_AUTO only when the module become ready.
  1756. */
  1757. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1758. !clkdm_missing_idle_reporting(oh->clkdm);
  1759. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1760. if (r) {
  1761. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1762. oh->name, oh->clkdm->name, r);
  1763. return r;
  1764. }
  1765. }
  1766. _enable_clocks(oh);
  1767. if (soc_ops.enable_module)
  1768. soc_ops.enable_module(oh);
  1769. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1770. -EINVAL;
  1771. if (!r) {
  1772. /*
  1773. * Set the clockdomain to HW_AUTO only if the target is ready,
  1774. * assuming that the previous state was HW_AUTO
  1775. */
  1776. if (oh->clkdm && hwsup)
  1777. clkdm_allow_idle(oh->clkdm);
  1778. oh->_state = _HWMOD_STATE_ENABLED;
  1779. /* Access the sysconfig only if the target is ready */
  1780. if (oh->class->sysc) {
  1781. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1782. _update_sysc_cache(oh);
  1783. _enable_sysc(oh);
  1784. }
  1785. } else {
  1786. if (soc_ops.disable_module)
  1787. soc_ops.disable_module(oh);
  1788. _disable_clocks(oh);
  1789. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1790. oh->name, r);
  1791. if (oh->clkdm)
  1792. clkdm_hwmod_disable(oh->clkdm, oh);
  1793. }
  1794. return r;
  1795. }
  1796. /**
  1797. * _idle - idle an omap_hwmod
  1798. * @oh: struct omap_hwmod *
  1799. *
  1800. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1801. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1802. * state or returns 0.
  1803. */
  1804. static int _idle(struct omap_hwmod *oh)
  1805. {
  1806. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1807. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1808. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1809. oh->name);
  1810. return -EINVAL;
  1811. }
  1812. if (_are_all_hardreset_lines_asserted(oh))
  1813. return 0;
  1814. if (oh->class->sysc)
  1815. _idle_sysc(oh);
  1816. _del_initiator_dep(oh, mpu_oh);
  1817. if (soc_ops.disable_module)
  1818. soc_ops.disable_module(oh);
  1819. /*
  1820. * The module must be in idle mode before disabling any parents
  1821. * clocks. Otherwise, the parent clock might be disabled before
  1822. * the module transition is done, and thus will prevent the
  1823. * transition to complete properly.
  1824. */
  1825. _disable_clocks(oh);
  1826. if (oh->clkdm)
  1827. clkdm_hwmod_disable(oh->clkdm, oh);
  1828. /* Mux pins for device idle if populated */
  1829. if (oh->mux && oh->mux->pads_dynamic) {
  1830. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1831. _reconfigure_io_chain();
  1832. }
  1833. oh->_state = _HWMOD_STATE_IDLE;
  1834. return 0;
  1835. }
  1836. /**
  1837. * omap_hwmod_set_ocp_autoidle - set the hwmod's OCP autoidle bit
  1838. * @oh: struct omap_hwmod *
  1839. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  1840. *
  1841. * Sets the IP block's OCP autoidle bit in hardware, and updates our
  1842. * local copy. Intended to be used by drivers that require
  1843. * direct manipulation of the AUTOIDLE bits.
  1844. * Returns -EINVAL if @oh is null or is not in the ENABLED state, or passes
  1845. * along the return value from _set_module_autoidle().
  1846. *
  1847. * Any users of this function should be scrutinized carefully.
  1848. */
  1849. int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle)
  1850. {
  1851. u32 v;
  1852. int retval = 0;
  1853. unsigned long flags;
  1854. if (!oh || oh->_state != _HWMOD_STATE_ENABLED)
  1855. return -EINVAL;
  1856. spin_lock_irqsave(&oh->_lock, flags);
  1857. v = oh->_sysc_cache;
  1858. retval = _set_module_autoidle(oh, autoidle, &v);
  1859. if (!retval)
  1860. _write_sysconfig(v, oh);
  1861. spin_unlock_irqrestore(&oh->_lock, flags);
  1862. return retval;
  1863. }
  1864. /**
  1865. * _shutdown - shutdown an omap_hwmod
  1866. * @oh: struct omap_hwmod *
  1867. *
  1868. * Shut down an omap_hwmod @oh. This should be called when the driver
  1869. * used for the hwmod is removed or unloaded or if the driver is not
  1870. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1871. * state or returns 0.
  1872. */
  1873. static int _shutdown(struct omap_hwmod *oh)
  1874. {
  1875. int ret, i;
  1876. u8 prev_state;
  1877. if (oh->_state != _HWMOD_STATE_IDLE &&
  1878. oh->_state != _HWMOD_STATE_ENABLED) {
  1879. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1880. oh->name);
  1881. return -EINVAL;
  1882. }
  1883. if (_are_all_hardreset_lines_asserted(oh))
  1884. return 0;
  1885. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1886. if (oh->class->pre_shutdown) {
  1887. prev_state = oh->_state;
  1888. if (oh->_state == _HWMOD_STATE_IDLE)
  1889. _enable(oh);
  1890. ret = oh->class->pre_shutdown(oh);
  1891. if (ret) {
  1892. if (prev_state == _HWMOD_STATE_IDLE)
  1893. _idle(oh);
  1894. return ret;
  1895. }
  1896. }
  1897. if (oh->class->sysc) {
  1898. if (oh->_state == _HWMOD_STATE_IDLE)
  1899. _enable(oh);
  1900. _shutdown_sysc(oh);
  1901. }
  1902. /* clocks and deps are already disabled in idle */
  1903. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1904. _del_initiator_dep(oh, mpu_oh);
  1905. /* XXX what about the other system initiators here? dma, dsp */
  1906. if (soc_ops.disable_module)
  1907. soc_ops.disable_module(oh);
  1908. _disable_clocks(oh);
  1909. if (oh->clkdm)
  1910. clkdm_hwmod_disable(oh->clkdm, oh);
  1911. }
  1912. /* XXX Should this code also force-disable the optional clocks? */
  1913. for (i = 0; i < oh->rst_lines_cnt; i++)
  1914. _assert_hardreset(oh, oh->rst_lines[i].name);
  1915. /* Mux pins to safe mode or use populated off mode values */
  1916. if (oh->mux)
  1917. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1918. oh->_state = _HWMOD_STATE_DISABLED;
  1919. return 0;
  1920. }
  1921. /**
  1922. * _init_mpu_rt_base - populate the virtual address for a hwmod
  1923. * @oh: struct omap_hwmod * to locate the virtual address
  1924. *
  1925. * Cache the virtual address used by the MPU to access this IP block's
  1926. * registers. This address is needed early so the OCP registers that
  1927. * are part of the device's address space can be ioremapped properly.
  1928. * No return value.
  1929. */
  1930. static void __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data)
  1931. {
  1932. struct omap_hwmod_addr_space *mem;
  1933. void __iomem *va_start;
  1934. if (!oh)
  1935. return;
  1936. _save_mpu_port_index(oh);
  1937. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  1938. return;
  1939. mem = _find_mpu_rt_addr_space(oh);
  1940. if (!mem) {
  1941. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  1942. oh->name);
  1943. return;
  1944. }
  1945. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  1946. if (!va_start) {
  1947. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  1948. return;
  1949. }
  1950. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  1951. oh->name, va_start);
  1952. oh->_mpu_rt_va = va_start;
  1953. }
  1954. /**
  1955. * _init - initialize internal data for the hwmod @oh
  1956. * @oh: struct omap_hwmod *
  1957. * @n: (unused)
  1958. *
  1959. * Look up the clocks and the address space used by the MPU to access
  1960. * registers belonging to the hwmod @oh. @oh must already be
  1961. * registered at this point. This is the first of two phases for
  1962. * hwmod initialization. Code called here does not touch any hardware
  1963. * registers, it simply prepares internal data structures. Returns 0
  1964. * upon success or if the hwmod isn't registered, or -EINVAL upon
  1965. * failure.
  1966. */
  1967. static int __init _init(struct omap_hwmod *oh, void *data)
  1968. {
  1969. int r;
  1970. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1971. return 0;
  1972. _init_mpu_rt_base(oh, NULL);
  1973. r = _init_clocks(oh, NULL);
  1974. if (IS_ERR_VALUE(r)) {
  1975. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  1976. return -EINVAL;
  1977. }
  1978. oh->_state = _HWMOD_STATE_INITIALIZED;
  1979. return 0;
  1980. }
  1981. /**
  1982. * _setup_iclk_autoidle - configure an IP block's interface clocks
  1983. * @oh: struct omap_hwmod *
  1984. *
  1985. * Set up the module's interface clocks. XXX This function is still mostly
  1986. * a stub; implementing this properly requires iclk autoidle usecounting in
  1987. * the clock code. No return value.
  1988. */
  1989. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  1990. {
  1991. struct omap_hwmod_ocp_if *os;
  1992. struct list_head *p;
  1993. int i = 0;
  1994. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  1995. return;
  1996. p = oh->slave_ports.next;
  1997. while (i < oh->slaves_cnt) {
  1998. os = _fetch_next_ocp_if(&p, &i);
  1999. if (!os->_clk)
  2000. continue;
  2001. if (os->flags & OCPIF_SWSUP_IDLE) {
  2002. /* XXX omap_iclk_deny_idle(c); */
  2003. } else {
  2004. /* XXX omap_iclk_allow_idle(c); */
  2005. clk_enable(os->_clk);
  2006. }
  2007. }
  2008. return;
  2009. }
  2010. /**
  2011. * _setup_reset - reset an IP block during the setup process
  2012. * @oh: struct omap_hwmod *
  2013. *
  2014. * Reset the IP block corresponding to the hwmod @oh during the setup
  2015. * process. The IP block is first enabled so it can be successfully
  2016. * reset. Returns 0 upon success or a negative error code upon
  2017. * failure.
  2018. */
  2019. static int __init _setup_reset(struct omap_hwmod *oh)
  2020. {
  2021. int r;
  2022. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2023. return -EINVAL;
  2024. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2025. return -EPERM;
  2026. if (oh->rst_lines_cnt == 0) {
  2027. r = _enable(oh);
  2028. if (r) {
  2029. pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2030. oh->name, oh->_state);
  2031. return -EINVAL;
  2032. }
  2033. }
  2034. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2035. r = _reset(oh);
  2036. return r;
  2037. }
  2038. /**
  2039. * _setup_postsetup - transition to the appropriate state after _setup
  2040. * @oh: struct omap_hwmod *
  2041. *
  2042. * Place an IP block represented by @oh into a "post-setup" state --
  2043. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2044. * this function is called at the end of _setup().) The postsetup
  2045. * state for an IP block can be changed by calling
  2046. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2047. * before one of the omap_hwmod_setup*() functions are called for the
  2048. * IP block.
  2049. *
  2050. * The IP block stays in this state until a PM runtime-based driver is
  2051. * loaded for that IP block. A post-setup state of IDLE is
  2052. * appropriate for almost all IP blocks with runtime PM-enabled
  2053. * drivers, since those drivers are able to enable the IP block. A
  2054. * post-setup state of ENABLED is appropriate for kernels with PM
  2055. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2056. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2057. * included, since the WDTIMER starts running on reset and will reset
  2058. * the MPU if left active.
  2059. *
  2060. * This post-setup mechanism is deprecated. Once all of the OMAP
  2061. * drivers have been converted to use PM runtime, and all of the IP
  2062. * block data and interconnect data is available to the hwmod code, it
  2063. * should be possible to replace this mechanism with a "lazy reset"
  2064. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2065. * when the driver first probes, then all remaining IP blocks without
  2066. * drivers are either shut down or enabled after the drivers have
  2067. * loaded. However, this cannot take place until the above
  2068. * preconditions have been met, since otherwise the late reset code
  2069. * has no way of knowing which IP blocks are in use by drivers, and
  2070. * which ones are unused.
  2071. *
  2072. * No return value.
  2073. */
  2074. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2075. {
  2076. u8 postsetup_state;
  2077. if (oh->rst_lines_cnt > 0)
  2078. return;
  2079. postsetup_state = oh->_postsetup_state;
  2080. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2081. postsetup_state = _HWMOD_STATE_ENABLED;
  2082. /*
  2083. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2084. * it should be set by the core code as a runtime flag during startup
  2085. */
  2086. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2087. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2088. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2089. postsetup_state = _HWMOD_STATE_ENABLED;
  2090. }
  2091. if (postsetup_state == _HWMOD_STATE_IDLE)
  2092. _idle(oh);
  2093. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2094. _shutdown(oh);
  2095. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2096. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2097. oh->name, postsetup_state);
  2098. return;
  2099. }
  2100. /**
  2101. * _setup - prepare IP block hardware for use
  2102. * @oh: struct omap_hwmod *
  2103. * @n: (unused, pass NULL)
  2104. *
  2105. * Configure the IP block represented by @oh. This may include
  2106. * enabling the IP block, resetting it, and placing it into a
  2107. * post-setup state, depending on the type of IP block and applicable
  2108. * flags. IP blocks are reset to prevent any previous configuration
  2109. * by the bootloader or previous operating system from interfering
  2110. * with power management or other parts of the system. The reset can
  2111. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2112. * two phases for hwmod initialization. Code called here generally
  2113. * affects the IP block hardware, or system integration hardware
  2114. * associated with the IP block. Returns 0.
  2115. */
  2116. static int __init _setup(struct omap_hwmod *oh, void *data)
  2117. {
  2118. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2119. return 0;
  2120. _setup_iclk_autoidle(oh);
  2121. if (!_setup_reset(oh))
  2122. _setup_postsetup(oh);
  2123. return 0;
  2124. }
  2125. /**
  2126. * _register - register a struct omap_hwmod
  2127. * @oh: struct omap_hwmod *
  2128. *
  2129. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2130. * already has been registered by the same name; -EINVAL if the
  2131. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2132. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2133. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2134. * success.
  2135. *
  2136. * XXX The data should be copied into bootmem, so the original data
  2137. * should be marked __initdata and freed after init. This would allow
  2138. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2139. * that the copy process would be relatively complex due to the large number
  2140. * of substructures.
  2141. */
  2142. static int __init _register(struct omap_hwmod *oh)
  2143. {
  2144. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2145. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2146. return -EINVAL;
  2147. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2148. if (_lookup(oh->name))
  2149. return -EEXIST;
  2150. list_add_tail(&oh->node, &omap_hwmod_list);
  2151. INIT_LIST_HEAD(&oh->master_ports);
  2152. INIT_LIST_HEAD(&oh->slave_ports);
  2153. spin_lock_init(&oh->_lock);
  2154. oh->_state = _HWMOD_STATE_REGISTERED;
  2155. /*
  2156. * XXX Rather than doing a strcmp(), this should test a flag
  2157. * set in the hwmod data, inserted by the autogenerator code.
  2158. */
  2159. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2160. mpu_oh = oh;
  2161. return 0;
  2162. }
  2163. /**
  2164. * _alloc_links - return allocated memory for hwmod links
  2165. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2166. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2167. *
  2168. * Return pointers to two struct omap_hwmod_link records, via the
  2169. * addresses pointed to by @ml and @sl. Will first attempt to return
  2170. * memory allocated as part of a large initial block, but if that has
  2171. * been exhausted, will allocate memory itself. Since ideally this
  2172. * second allocation path will never occur, the number of these
  2173. * 'supplemental' allocations will be logged when debugging is
  2174. * enabled. Returns 0.
  2175. */
  2176. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2177. struct omap_hwmod_link **sl)
  2178. {
  2179. unsigned int sz;
  2180. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2181. *ml = &linkspace[free_ls++];
  2182. *sl = &linkspace[free_ls++];
  2183. return 0;
  2184. }
  2185. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2186. *sl = NULL;
  2187. *ml = alloc_bootmem(sz);
  2188. memset(*ml, 0, sz);
  2189. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2190. ls_supp++;
  2191. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2192. ls_supp * LINKS_PER_OCP_IF);
  2193. return 0;
  2194. };
  2195. /**
  2196. * _add_link - add an interconnect between two IP blocks
  2197. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2198. *
  2199. * Add struct omap_hwmod_link records connecting the master IP block
  2200. * specified in @oi->master to @oi, and connecting the slave IP block
  2201. * specified in @oi->slave to @oi. This code is assumed to run before
  2202. * preemption or SMP has been enabled, thus avoiding the need for
  2203. * locking in this code. Changes to this assumption will require
  2204. * additional locking. Returns 0.
  2205. */
  2206. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2207. {
  2208. struct omap_hwmod_link *ml, *sl;
  2209. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2210. oi->slave->name);
  2211. _alloc_links(&ml, &sl);
  2212. ml->ocp_if = oi;
  2213. INIT_LIST_HEAD(&ml->node);
  2214. list_add(&ml->node, &oi->master->master_ports);
  2215. oi->master->masters_cnt++;
  2216. sl->ocp_if = oi;
  2217. INIT_LIST_HEAD(&sl->node);
  2218. list_add(&sl->node, &oi->slave->slave_ports);
  2219. oi->slave->slaves_cnt++;
  2220. return 0;
  2221. }
  2222. /**
  2223. * _register_link - register a struct omap_hwmod_ocp_if
  2224. * @oi: struct omap_hwmod_ocp_if *
  2225. *
  2226. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2227. * has already been registered; -EINVAL if @oi is NULL or if the
  2228. * record pointed to by @oi is missing required fields; or 0 upon
  2229. * success.
  2230. *
  2231. * XXX The data should be copied into bootmem, so the original data
  2232. * should be marked __initdata and freed after init. This would allow
  2233. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2234. */
  2235. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2236. {
  2237. if (!oi || !oi->master || !oi->slave || !oi->user)
  2238. return -EINVAL;
  2239. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2240. return -EEXIST;
  2241. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2242. oi->master->name, oi->slave->name);
  2243. /*
  2244. * Register the connected hwmods, if they haven't been
  2245. * registered already
  2246. */
  2247. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2248. _register(oi->master);
  2249. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2250. _register(oi->slave);
  2251. _add_link(oi);
  2252. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2253. return 0;
  2254. }
  2255. /**
  2256. * _alloc_linkspace - allocate large block of hwmod links
  2257. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2258. *
  2259. * Allocate a large block of struct omap_hwmod_link records. This
  2260. * improves boot time significantly by avoiding the need to allocate
  2261. * individual records one by one. If the number of records to
  2262. * allocate in the block hasn't been manually specified, this function
  2263. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2264. * and use that to determine the allocation size. For SoC families
  2265. * that require multiple list registrations, such as OMAP3xxx, this
  2266. * estimation process isn't optimal, so manual estimation is advised
  2267. * in those cases. Returns -EEXIST if the allocation has already occurred
  2268. * or 0 upon success.
  2269. */
  2270. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2271. {
  2272. unsigned int i = 0;
  2273. unsigned int sz;
  2274. if (linkspace) {
  2275. WARN(1, "linkspace already allocated\n");
  2276. return -EEXIST;
  2277. }
  2278. if (max_ls == 0)
  2279. while (ois[i++])
  2280. max_ls += LINKS_PER_OCP_IF;
  2281. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2282. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2283. __func__, sz, max_ls);
  2284. linkspace = alloc_bootmem(sz);
  2285. memset(linkspace, 0, sz);
  2286. return 0;
  2287. }
  2288. /* Static functions intended only for use in soc_ops field function pointers */
  2289. /**
  2290. * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
  2291. * @oh: struct omap_hwmod *
  2292. *
  2293. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2294. * does not have an IDLEST bit or if the module successfully leaves
  2295. * slave idle; otherwise, pass along the return value of the
  2296. * appropriate *_cm*_wait_module_ready() function.
  2297. */
  2298. static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
  2299. {
  2300. if (!oh)
  2301. return -EINVAL;
  2302. if (oh->flags & HWMOD_NO_IDLEST)
  2303. return 0;
  2304. if (!_find_mpu_rt_port(oh))
  2305. return 0;
  2306. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2307. return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2308. oh->prcm.omap2.idlest_reg_id,
  2309. oh->prcm.omap2.idlest_idle_bit);
  2310. }
  2311. /**
  2312. * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
  2313. * @oh: struct omap_hwmod *
  2314. *
  2315. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2316. * does not have an IDLEST bit or if the module successfully leaves
  2317. * slave idle; otherwise, pass along the return value of the
  2318. * appropriate *_cm*_wait_module_ready() function.
  2319. */
  2320. static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
  2321. {
  2322. if (!oh)
  2323. return -EINVAL;
  2324. if (oh->flags & HWMOD_NO_IDLEST)
  2325. return 0;
  2326. if (!_find_mpu_rt_port(oh))
  2327. return 0;
  2328. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2329. return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2330. oh->prcm.omap2.idlest_reg_id,
  2331. oh->prcm.omap2.idlest_idle_bit);
  2332. }
  2333. /**
  2334. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2335. * @oh: struct omap_hwmod *
  2336. *
  2337. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2338. * does not have an IDLEST bit or if the module successfully leaves
  2339. * slave idle; otherwise, pass along the return value of the
  2340. * appropriate *_cm*_wait_module_ready() function.
  2341. */
  2342. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2343. {
  2344. if (!oh)
  2345. return -EINVAL;
  2346. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2347. return 0;
  2348. if (!_find_mpu_rt_port(oh))
  2349. return 0;
  2350. /* XXX check module SIDLEMODE, hardreset status */
  2351. return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
  2352. oh->clkdm->cm_inst,
  2353. oh->clkdm->clkdm_offs,
  2354. oh->prcm.omap4.clkctrl_offs);
  2355. }
  2356. /**
  2357. * _am33xx_wait_target_ready - wait for a module to leave slave idle
  2358. * @oh: struct omap_hwmod *
  2359. *
  2360. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2361. * does not have an IDLEST bit or if the module successfully leaves
  2362. * slave idle; otherwise, pass along the return value of the
  2363. * appropriate *_cm*_wait_module_ready() function.
  2364. */
  2365. static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
  2366. {
  2367. if (!oh || !oh->clkdm)
  2368. return -EINVAL;
  2369. if (oh->flags & HWMOD_NO_IDLEST)
  2370. return 0;
  2371. if (!_find_mpu_rt_port(oh))
  2372. return 0;
  2373. /* XXX check module SIDLEMODE, hardreset status */
  2374. return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
  2375. oh->clkdm->clkdm_offs,
  2376. oh->prcm.omap4.clkctrl_offs);
  2377. }
  2378. /**
  2379. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2380. * @oh: struct omap_hwmod * to assert hardreset
  2381. * @ohri: hardreset line data
  2382. *
  2383. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2384. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2385. * use as an soc_ops function pointer. Passes along the return value
  2386. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2387. * for removal when the PRM code is moved into drivers/.
  2388. */
  2389. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2390. struct omap_hwmod_rst_info *ohri)
  2391. {
  2392. return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
  2393. ohri->rst_shift);
  2394. }
  2395. /**
  2396. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2397. * @oh: struct omap_hwmod * to deassert hardreset
  2398. * @ohri: hardreset line data
  2399. *
  2400. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2401. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2402. * use as an soc_ops function pointer. Passes along the return value
  2403. * from omap2_prm_deassert_hardreset(). XXX This function is
  2404. * scheduled for removal when the PRM code is moved into drivers/.
  2405. */
  2406. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2407. struct omap_hwmod_rst_info *ohri)
  2408. {
  2409. return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
  2410. ohri->rst_shift,
  2411. ohri->st_shift);
  2412. }
  2413. /**
  2414. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2415. * @oh: struct omap_hwmod * to test hardreset
  2416. * @ohri: hardreset line data
  2417. *
  2418. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2419. * from the hwmod @oh and the hardreset line data @ohri. Only
  2420. * intended for use as an soc_ops function pointer. Passes along the
  2421. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2422. * function is scheduled for removal when the PRM code is moved into
  2423. * drivers/.
  2424. */
  2425. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2426. struct omap_hwmod_rst_info *ohri)
  2427. {
  2428. return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
  2429. ohri->st_shift);
  2430. }
  2431. /**
  2432. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2433. * @oh: struct omap_hwmod * to assert hardreset
  2434. * @ohri: hardreset line data
  2435. *
  2436. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2437. * from the hwmod @oh and the hardreset line data @ohri. Only
  2438. * intended for use as an soc_ops function pointer. Passes along the
  2439. * return value from omap4_prminst_assert_hardreset(). XXX This
  2440. * function is scheduled for removal when the PRM code is moved into
  2441. * drivers/.
  2442. */
  2443. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2444. struct omap_hwmod_rst_info *ohri)
  2445. {
  2446. if (!oh->clkdm)
  2447. return -EINVAL;
  2448. return omap4_prminst_assert_hardreset(ohri->rst_shift,
  2449. oh->clkdm->pwrdm.ptr->prcm_partition,
  2450. oh->clkdm->pwrdm.ptr->prcm_offs,
  2451. oh->prcm.omap4.rstctrl_offs);
  2452. }
  2453. /**
  2454. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2455. * @oh: struct omap_hwmod * to deassert hardreset
  2456. * @ohri: hardreset line data
  2457. *
  2458. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2459. * from the hwmod @oh and the hardreset line data @ohri. Only
  2460. * intended for use as an soc_ops function pointer. Passes along the
  2461. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2462. * function is scheduled for removal when the PRM code is moved into
  2463. * drivers/.
  2464. */
  2465. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2466. struct omap_hwmod_rst_info *ohri)
  2467. {
  2468. if (!oh->clkdm)
  2469. return -EINVAL;
  2470. if (ohri->st_shift)
  2471. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2472. oh->name, ohri->name);
  2473. return omap4_prminst_deassert_hardreset(ohri->rst_shift,
  2474. oh->clkdm->pwrdm.ptr->prcm_partition,
  2475. oh->clkdm->pwrdm.ptr->prcm_offs,
  2476. oh->prcm.omap4.rstctrl_offs);
  2477. }
  2478. /**
  2479. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2480. * @oh: struct omap_hwmod * to test hardreset
  2481. * @ohri: hardreset line data
  2482. *
  2483. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2484. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2485. * Only intended for use as an soc_ops function pointer. Passes along
  2486. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2487. * This function is scheduled for removal when the PRM code is moved
  2488. * into drivers/.
  2489. */
  2490. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2491. struct omap_hwmod_rst_info *ohri)
  2492. {
  2493. if (!oh->clkdm)
  2494. return -EINVAL;
  2495. return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
  2496. oh->clkdm->pwrdm.ptr->prcm_partition,
  2497. oh->clkdm->pwrdm.ptr->prcm_offs,
  2498. oh->prcm.omap4.rstctrl_offs);
  2499. }
  2500. /**
  2501. * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2502. * @oh: struct omap_hwmod * to assert hardreset
  2503. * @ohri: hardreset line data
  2504. *
  2505. * Call am33xx_prminst_assert_hardreset() with parameters extracted
  2506. * from the hwmod @oh and the hardreset line data @ohri. Only
  2507. * intended for use as an soc_ops function pointer. Passes along the
  2508. * return value from am33xx_prminst_assert_hardreset(). XXX This
  2509. * function is scheduled for removal when the PRM code is moved into
  2510. * drivers/.
  2511. */
  2512. static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
  2513. struct omap_hwmod_rst_info *ohri)
  2514. {
  2515. return am33xx_prm_assert_hardreset(ohri->rst_shift,
  2516. oh->clkdm->pwrdm.ptr->prcm_offs,
  2517. oh->prcm.omap4.rstctrl_offs);
  2518. }
  2519. /**
  2520. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2521. * @oh: struct omap_hwmod * to deassert hardreset
  2522. * @ohri: hardreset line data
  2523. *
  2524. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2525. * from the hwmod @oh and the hardreset line data @ohri. Only
  2526. * intended for use as an soc_ops function pointer. Passes along the
  2527. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2528. * function is scheduled for removal when the PRM code is moved into
  2529. * drivers/.
  2530. */
  2531. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2532. struct omap_hwmod_rst_info *ohri)
  2533. {
  2534. if (ohri->st_shift)
  2535. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2536. oh->name, ohri->name);
  2537. return am33xx_prm_deassert_hardreset(ohri->rst_shift,
  2538. oh->clkdm->pwrdm.ptr->prcm_offs,
  2539. oh->prcm.omap4.rstctrl_offs,
  2540. oh->prcm.omap4.rstst_offs);
  2541. }
  2542. /**
  2543. * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
  2544. * @oh: struct omap_hwmod * to test hardreset
  2545. * @ohri: hardreset line data
  2546. *
  2547. * Call am33xx_prminst_is_hardreset_asserted() with parameters
  2548. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2549. * Only intended for use as an soc_ops function pointer. Passes along
  2550. * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
  2551. * This function is scheduled for removal when the PRM code is moved
  2552. * into drivers/.
  2553. */
  2554. static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
  2555. struct omap_hwmod_rst_info *ohri)
  2556. {
  2557. return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
  2558. oh->clkdm->pwrdm.ptr->prcm_offs,
  2559. oh->prcm.omap4.rstctrl_offs);
  2560. }
  2561. /* Public functions */
  2562. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2563. {
  2564. if (oh->flags & HWMOD_16BIT_REG)
  2565. return __raw_readw(oh->_mpu_rt_va + reg_offs);
  2566. else
  2567. return __raw_readl(oh->_mpu_rt_va + reg_offs);
  2568. }
  2569. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2570. {
  2571. if (oh->flags & HWMOD_16BIT_REG)
  2572. __raw_writew(v, oh->_mpu_rt_va + reg_offs);
  2573. else
  2574. __raw_writel(v, oh->_mpu_rt_va + reg_offs);
  2575. }
  2576. /**
  2577. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2578. * @oh: struct omap_hwmod *
  2579. *
  2580. * This is a public function exposed to drivers. Some drivers may need to do
  2581. * some settings before and after resetting the device. Those drivers after
  2582. * doing the necessary settings could use this function to start a reset by
  2583. * setting the SYSCONFIG.SOFTRESET bit.
  2584. */
  2585. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2586. {
  2587. u32 v;
  2588. int ret;
  2589. if (!oh || !(oh->_sysc_cache))
  2590. return -EINVAL;
  2591. v = oh->_sysc_cache;
  2592. ret = _set_softreset(oh, &v);
  2593. if (ret)
  2594. goto error;
  2595. _write_sysconfig(v, oh);
  2596. error:
  2597. return ret;
  2598. }
  2599. /**
  2600. * omap_hwmod_set_slave_idlemode - set the hwmod's OCP slave idlemode
  2601. * @oh: struct omap_hwmod *
  2602. * @idlemode: SIDLEMODE field bits (shifted to bit 0)
  2603. *
  2604. * Sets the IP block's OCP slave idlemode in hardware, and updates our
  2605. * local copy. Intended to be used by drivers that have some erratum
  2606. * that requires direct manipulation of the SIDLEMODE bits. Returns
  2607. * -EINVAL if @oh is null, or passes along the return value from
  2608. * _set_slave_idlemode().
  2609. *
  2610. * XXX Does this function have any current users? If not, we should
  2611. * remove it; it is better to let the rest of the hwmod code handle this.
  2612. * Any users of this function should be scrutinized carefully.
  2613. */
  2614. int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode)
  2615. {
  2616. u32 v;
  2617. int retval = 0;
  2618. if (!oh)
  2619. return -EINVAL;
  2620. v = oh->_sysc_cache;
  2621. retval = _set_slave_idlemode(oh, idlemode, &v);
  2622. if (!retval)
  2623. _write_sysconfig(v, oh);
  2624. return retval;
  2625. }
  2626. /**
  2627. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2628. * @name: name of the omap_hwmod to look up
  2629. *
  2630. * Given a @name of an omap_hwmod, return a pointer to the registered
  2631. * struct omap_hwmod *, or NULL upon error.
  2632. */
  2633. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2634. {
  2635. struct omap_hwmod *oh;
  2636. if (!name)
  2637. return NULL;
  2638. oh = _lookup(name);
  2639. return oh;
  2640. }
  2641. /**
  2642. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2643. * @fn: pointer to a callback function
  2644. * @data: void * data to pass to callback function
  2645. *
  2646. * Call @fn for each registered omap_hwmod, passing @data to each
  2647. * function. @fn must return 0 for success or any other value for
  2648. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2649. * will stop and the non-zero return value will be passed to the
  2650. * caller of omap_hwmod_for_each(). @fn is called with
  2651. * omap_hwmod_for_each() held.
  2652. */
  2653. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2654. void *data)
  2655. {
  2656. struct omap_hwmod *temp_oh;
  2657. int ret = 0;
  2658. if (!fn)
  2659. return -EINVAL;
  2660. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2661. ret = (*fn)(temp_oh, data);
  2662. if (ret)
  2663. break;
  2664. }
  2665. return ret;
  2666. }
  2667. /**
  2668. * omap_hwmod_register_links - register an array of hwmod links
  2669. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2670. *
  2671. * Intended to be called early in boot before the clock framework is
  2672. * initialized. If @ois is not null, will register all omap_hwmods
  2673. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2674. * omap_hwmod_init() hasn't been called before calling this function,
  2675. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2676. * success.
  2677. */
  2678. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2679. {
  2680. int r, i;
  2681. if (!inited)
  2682. return -EINVAL;
  2683. if (!ois)
  2684. return 0;
  2685. if (!linkspace) {
  2686. if (_alloc_linkspace(ois)) {
  2687. pr_err("omap_hwmod: could not allocate link space\n");
  2688. return -ENOMEM;
  2689. }
  2690. }
  2691. i = 0;
  2692. do {
  2693. r = _register_link(ois[i]);
  2694. WARN(r && r != -EEXIST,
  2695. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2696. ois[i]->master->name, ois[i]->slave->name, r);
  2697. } while (ois[++i]);
  2698. return 0;
  2699. }
  2700. /**
  2701. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2702. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2703. *
  2704. * If the hwmod data corresponding to the MPU subsystem IP block
  2705. * hasn't been initialized and set up yet, do so now. This must be
  2706. * done first since sleep dependencies may be added from other hwmods
  2707. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2708. * return value.
  2709. */
  2710. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2711. {
  2712. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2713. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2714. __func__, MPU_INITIATOR_NAME);
  2715. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2716. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2717. }
  2718. /**
  2719. * omap_hwmod_setup_one - set up a single hwmod
  2720. * @oh_name: const char * name of the already-registered hwmod to set up
  2721. *
  2722. * Initialize and set up a single hwmod. Intended to be used for a
  2723. * small number of early devices, such as the timer IP blocks used for
  2724. * the scheduler clock. Must be called after omap2_clk_init().
  2725. * Resolves the struct clk names to struct clk pointers for each
  2726. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2727. * -EINVAL upon error or 0 upon success.
  2728. */
  2729. int __init omap_hwmod_setup_one(const char *oh_name)
  2730. {
  2731. struct omap_hwmod *oh;
  2732. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2733. oh = _lookup(oh_name);
  2734. if (!oh) {
  2735. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2736. return -EINVAL;
  2737. }
  2738. _ensure_mpu_hwmod_is_setup(oh);
  2739. _init(oh, NULL);
  2740. _setup(oh, NULL);
  2741. return 0;
  2742. }
  2743. /**
  2744. * omap_hwmod_setup_all - set up all registered IP blocks
  2745. *
  2746. * Initialize and set up all IP blocks registered with the hwmod code.
  2747. * Must be called after omap2_clk_init(). Resolves the struct clk
  2748. * names to struct clk pointers for each registered omap_hwmod. Also
  2749. * calls _setup() on each hwmod. Returns 0 upon success.
  2750. */
  2751. static int __init omap_hwmod_setup_all(void)
  2752. {
  2753. _ensure_mpu_hwmod_is_setup(NULL);
  2754. omap_hwmod_for_each(_init, NULL);
  2755. omap_hwmod_for_each(_setup, NULL);
  2756. return 0;
  2757. }
  2758. core_initcall(omap_hwmod_setup_all);
  2759. /**
  2760. * omap_hwmod_enable - enable an omap_hwmod
  2761. * @oh: struct omap_hwmod *
  2762. *
  2763. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2764. * Returns -EINVAL on error or passes along the return value from _enable().
  2765. */
  2766. int omap_hwmod_enable(struct omap_hwmod *oh)
  2767. {
  2768. int r;
  2769. unsigned long flags;
  2770. if (!oh)
  2771. return -EINVAL;
  2772. spin_lock_irqsave(&oh->_lock, flags);
  2773. r = _enable(oh);
  2774. spin_unlock_irqrestore(&oh->_lock, flags);
  2775. return r;
  2776. }
  2777. /**
  2778. * omap_hwmod_idle - idle an omap_hwmod
  2779. * @oh: struct omap_hwmod *
  2780. *
  2781. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2782. * Returns -EINVAL on error or passes along the return value from _idle().
  2783. */
  2784. int omap_hwmod_idle(struct omap_hwmod *oh)
  2785. {
  2786. unsigned long flags;
  2787. if (!oh)
  2788. return -EINVAL;
  2789. spin_lock_irqsave(&oh->_lock, flags);
  2790. _idle(oh);
  2791. spin_unlock_irqrestore(&oh->_lock, flags);
  2792. return 0;
  2793. }
  2794. /**
  2795. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2796. * @oh: struct omap_hwmod *
  2797. *
  2798. * Shutdown an omap_hwmod @oh. Intended to be called by
  2799. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2800. * the return value from _shutdown().
  2801. */
  2802. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2803. {
  2804. unsigned long flags;
  2805. if (!oh)
  2806. return -EINVAL;
  2807. spin_lock_irqsave(&oh->_lock, flags);
  2808. _shutdown(oh);
  2809. spin_unlock_irqrestore(&oh->_lock, flags);
  2810. return 0;
  2811. }
  2812. /**
  2813. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  2814. * @oh: struct omap_hwmod *oh
  2815. *
  2816. * Intended to be called by the omap_device code.
  2817. */
  2818. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  2819. {
  2820. unsigned long flags;
  2821. spin_lock_irqsave(&oh->_lock, flags);
  2822. _enable_clocks(oh);
  2823. spin_unlock_irqrestore(&oh->_lock, flags);
  2824. return 0;
  2825. }
  2826. /**
  2827. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  2828. * @oh: struct omap_hwmod *oh
  2829. *
  2830. * Intended to be called by the omap_device code.
  2831. */
  2832. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  2833. {
  2834. unsigned long flags;
  2835. spin_lock_irqsave(&oh->_lock, flags);
  2836. _disable_clocks(oh);
  2837. spin_unlock_irqrestore(&oh->_lock, flags);
  2838. return 0;
  2839. }
  2840. /**
  2841. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  2842. * @oh: struct omap_hwmod *oh
  2843. *
  2844. * Intended to be called by drivers and core code when all posted
  2845. * writes to a device must complete before continuing further
  2846. * execution (for example, after clearing some device IRQSTATUS
  2847. * register bits)
  2848. *
  2849. * XXX what about targets with multiple OCP threads?
  2850. */
  2851. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  2852. {
  2853. BUG_ON(!oh);
  2854. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  2855. WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
  2856. oh->name);
  2857. return;
  2858. }
  2859. /*
  2860. * Forces posted writes to complete on the OCP thread handling
  2861. * register writes
  2862. */
  2863. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  2864. }
  2865. /**
  2866. * omap_hwmod_reset - reset the hwmod
  2867. * @oh: struct omap_hwmod *
  2868. *
  2869. * Under some conditions, a driver may wish to reset the entire device.
  2870. * Called from omap_device code. Returns -EINVAL on error or passes along
  2871. * the return value from _reset().
  2872. */
  2873. int omap_hwmod_reset(struct omap_hwmod *oh)
  2874. {
  2875. int r;
  2876. unsigned long flags;
  2877. if (!oh)
  2878. return -EINVAL;
  2879. spin_lock_irqsave(&oh->_lock, flags);
  2880. r = _reset(oh);
  2881. spin_unlock_irqrestore(&oh->_lock, flags);
  2882. return r;
  2883. }
  2884. /*
  2885. * IP block data retrieval functions
  2886. */
  2887. /**
  2888. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2889. * @oh: struct omap_hwmod *
  2890. * @res: pointer to the first element of an array of struct resource to fill
  2891. *
  2892. * Count the number of struct resource array elements necessary to
  2893. * contain omap_hwmod @oh resources. Intended to be called by code
  2894. * that registers omap_devices. Intended to be used to determine the
  2895. * size of a dynamically-allocated struct resource array, before
  2896. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2897. * resource array elements needed.
  2898. *
  2899. * XXX This code is not optimized. It could attempt to merge adjacent
  2900. * resource IDs.
  2901. *
  2902. */
  2903. int omap_hwmod_count_resources(struct omap_hwmod *oh)
  2904. {
  2905. struct omap_hwmod_ocp_if *os;
  2906. struct list_head *p;
  2907. int ret;
  2908. int i = 0;
  2909. ret = _count_mpu_irqs(oh) + _count_sdma_reqs(oh);
  2910. p = oh->slave_ports.next;
  2911. while (i < oh->slaves_cnt) {
  2912. os = _fetch_next_ocp_if(&p, &i);
  2913. ret += _count_ocp_if_addr_spaces(os);
  2914. }
  2915. return ret;
  2916. }
  2917. /**
  2918. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  2919. * @oh: struct omap_hwmod *
  2920. * @res: pointer to the first element of an array of struct resource to fill
  2921. *
  2922. * Fill the struct resource array @res with resource data from the
  2923. * omap_hwmod @oh. Intended to be called by code that registers
  2924. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2925. * number of array elements filled.
  2926. */
  2927. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  2928. {
  2929. struct omap_hwmod_ocp_if *os;
  2930. struct list_head *p;
  2931. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  2932. int r = 0;
  2933. /* For each IRQ, DMA, memory area, fill in array.*/
  2934. mpu_irqs_cnt = _count_mpu_irqs(oh);
  2935. for (i = 0; i < mpu_irqs_cnt; i++) {
  2936. (res + r)->name = (oh->mpu_irqs + i)->name;
  2937. (res + r)->start = (oh->mpu_irqs + i)->irq;
  2938. (res + r)->end = (oh->mpu_irqs + i)->irq;
  2939. (res + r)->flags = IORESOURCE_IRQ;
  2940. r++;
  2941. }
  2942. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2943. for (i = 0; i < sdma_reqs_cnt; i++) {
  2944. (res + r)->name = (oh->sdma_reqs + i)->name;
  2945. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2946. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2947. (res + r)->flags = IORESOURCE_DMA;
  2948. r++;
  2949. }
  2950. p = oh->slave_ports.next;
  2951. i = 0;
  2952. while (i < oh->slaves_cnt) {
  2953. os = _fetch_next_ocp_if(&p, &i);
  2954. addr_cnt = _count_ocp_if_addr_spaces(os);
  2955. for (j = 0; j < addr_cnt; j++) {
  2956. (res + r)->name = (os->addr + j)->name;
  2957. (res + r)->start = (os->addr + j)->pa_start;
  2958. (res + r)->end = (os->addr + j)->pa_end;
  2959. (res + r)->flags = IORESOURCE_MEM;
  2960. r++;
  2961. }
  2962. }
  2963. return r;
  2964. }
  2965. /**
  2966. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  2967. * @oh: struct omap_hwmod *
  2968. * @res: pointer to the array of struct resource to fill
  2969. *
  2970. * Fill the struct resource array @res with dma resource data from the
  2971. * omap_hwmod @oh. Intended to be called by code that registers
  2972. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2973. * number of array elements filled.
  2974. */
  2975. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  2976. {
  2977. int i, sdma_reqs_cnt;
  2978. int r = 0;
  2979. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2980. for (i = 0; i < sdma_reqs_cnt; i++) {
  2981. (res + r)->name = (oh->sdma_reqs + i)->name;
  2982. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2983. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2984. (res + r)->flags = IORESOURCE_DMA;
  2985. r++;
  2986. }
  2987. return r;
  2988. }
  2989. /**
  2990. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  2991. * @oh: struct omap_hwmod * to operate on
  2992. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  2993. * @name: pointer to the name of the data to fetch (optional)
  2994. * @rsrc: pointer to a struct resource, allocated by the caller
  2995. *
  2996. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  2997. * data for the IP block pointed to by @oh. The data will be filled
  2998. * into a struct resource record pointed to by @rsrc. The struct
  2999. * resource must be allocated by the caller. When @name is non-null,
  3000. * the data associated with the matching entry in the IRQ/SDMA/address
  3001. * space hwmod data arrays will be returned. If @name is null, the
  3002. * first array entry will be returned. Data order is not meaningful
  3003. * in hwmod data, so callers are strongly encouraged to use a non-null
  3004. * @name whenever possible to avoid unpredictable effects if hwmod
  3005. * data is later added that causes data ordering to change. This
  3006. * function is only intended for use by OMAP core code. Device
  3007. * drivers should not call this function - the appropriate bus-related
  3008. * data accessor functions should be used instead. Returns 0 upon
  3009. * success or a negative error code upon error.
  3010. */
  3011. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3012. const char *name, struct resource *rsrc)
  3013. {
  3014. int r;
  3015. unsigned int irq, dma;
  3016. u32 pa_start, pa_end;
  3017. if (!oh || !rsrc)
  3018. return -EINVAL;
  3019. if (type == IORESOURCE_IRQ) {
  3020. r = _get_mpu_irq_by_name(oh, name, &irq);
  3021. if (r)
  3022. return r;
  3023. rsrc->start = irq;
  3024. rsrc->end = irq;
  3025. } else if (type == IORESOURCE_DMA) {
  3026. r = _get_sdma_req_by_name(oh, name, &dma);
  3027. if (r)
  3028. return r;
  3029. rsrc->start = dma;
  3030. rsrc->end = dma;
  3031. } else if (type == IORESOURCE_MEM) {
  3032. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3033. if (r)
  3034. return r;
  3035. rsrc->start = pa_start;
  3036. rsrc->end = pa_end;
  3037. } else {
  3038. return -EINVAL;
  3039. }
  3040. rsrc->flags = type;
  3041. rsrc->name = name;
  3042. return 0;
  3043. }
  3044. /**
  3045. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3046. * @oh: struct omap_hwmod *
  3047. *
  3048. * Return the powerdomain pointer associated with the OMAP module
  3049. * @oh's main clock. If @oh does not have a main clk, return the
  3050. * powerdomain associated with the interface clock associated with the
  3051. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3052. * instead?) Returns NULL on error, or a struct powerdomain * on
  3053. * success.
  3054. */
  3055. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3056. {
  3057. struct clk *c;
  3058. struct omap_hwmod_ocp_if *oi;
  3059. if (!oh)
  3060. return NULL;
  3061. if (oh->_clk) {
  3062. c = oh->_clk;
  3063. } else {
  3064. oi = _find_mpu_rt_port(oh);
  3065. if (!oi)
  3066. return NULL;
  3067. c = oi->_clk;
  3068. }
  3069. if (!c->clkdm)
  3070. return NULL;
  3071. return c->clkdm->pwrdm.ptr;
  3072. }
  3073. /**
  3074. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3075. * @oh: struct omap_hwmod *
  3076. *
  3077. * Returns the virtual address corresponding to the beginning of the
  3078. * module's register target, in the address range that is intended to
  3079. * be used by the MPU. Returns the virtual address upon success or NULL
  3080. * upon error.
  3081. */
  3082. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3083. {
  3084. if (!oh)
  3085. return NULL;
  3086. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3087. return NULL;
  3088. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3089. return NULL;
  3090. return oh->_mpu_rt_va;
  3091. }
  3092. /**
  3093. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  3094. * @oh: struct omap_hwmod *
  3095. * @init_oh: struct omap_hwmod * (initiator)
  3096. *
  3097. * Add a sleep dependency between the initiator @init_oh and @oh.
  3098. * Intended to be called by DSP/Bridge code via platform_data for the
  3099. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3100. * code needs to add/del initiator dependencies dynamically
  3101. * before/after accessing a device. Returns the return value from
  3102. * _add_initiator_dep().
  3103. *
  3104. * XXX Keep a usecount in the clockdomain code
  3105. */
  3106. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  3107. struct omap_hwmod *init_oh)
  3108. {
  3109. return _add_initiator_dep(oh, init_oh);
  3110. }
  3111. /*
  3112. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3113. * for context save/restore operations?
  3114. */
  3115. /**
  3116. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  3117. * @oh: struct omap_hwmod *
  3118. * @init_oh: struct omap_hwmod * (initiator)
  3119. *
  3120. * Remove a sleep dependency between the initiator @init_oh and @oh.
  3121. * Intended to be called by DSP/Bridge code via platform_data for the
  3122. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3123. * code needs to add/del initiator dependencies dynamically
  3124. * before/after accessing a device. Returns the return value from
  3125. * _del_initiator_dep().
  3126. *
  3127. * XXX Keep a usecount in the clockdomain code
  3128. */
  3129. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  3130. struct omap_hwmod *init_oh)
  3131. {
  3132. return _del_initiator_dep(oh, init_oh);
  3133. }
  3134. /**
  3135. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3136. * @oh: struct omap_hwmod *
  3137. *
  3138. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3139. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3140. * this IP block if it has dynamic mux entries. Eventually this
  3141. * should set PRCM wakeup registers to cause the PRCM to receive
  3142. * wakeup events from the module. Does not set any wakeup routing
  3143. * registers beyond this point - if the module is to wake up any other
  3144. * module or subsystem, that must be set separately. Called by
  3145. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3146. */
  3147. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3148. {
  3149. unsigned long flags;
  3150. u32 v;
  3151. spin_lock_irqsave(&oh->_lock, flags);
  3152. if (oh->class->sysc &&
  3153. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3154. v = oh->_sysc_cache;
  3155. _enable_wakeup(oh, &v);
  3156. _write_sysconfig(v, oh);
  3157. }
  3158. _set_idle_ioring_wakeup(oh, true);
  3159. spin_unlock_irqrestore(&oh->_lock, flags);
  3160. return 0;
  3161. }
  3162. /**
  3163. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3164. * @oh: struct omap_hwmod *
  3165. *
  3166. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3167. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3168. * events for this IP block if it has dynamic mux entries. Eventually
  3169. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3170. * wakeup events from the module. Does not set any wakeup routing
  3171. * registers beyond this point - if the module is to wake up any other
  3172. * module or subsystem, that must be set separately. Called by
  3173. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3174. */
  3175. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3176. {
  3177. unsigned long flags;
  3178. u32 v;
  3179. spin_lock_irqsave(&oh->_lock, flags);
  3180. if (oh->class->sysc &&
  3181. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3182. v = oh->_sysc_cache;
  3183. _disable_wakeup(oh, &v);
  3184. _write_sysconfig(v, oh);
  3185. }
  3186. _set_idle_ioring_wakeup(oh, false);
  3187. spin_unlock_irqrestore(&oh->_lock, flags);
  3188. return 0;
  3189. }
  3190. /**
  3191. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3192. * contained in the hwmod module.
  3193. * @oh: struct omap_hwmod *
  3194. * @name: name of the reset line to lookup and assert
  3195. *
  3196. * Some IP like dsp, ipu or iva contain processor that require
  3197. * an HW reset line to be assert / deassert in order to enable fully
  3198. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3199. * yet supported on this OMAP; otherwise, passes along the return value
  3200. * from _assert_hardreset().
  3201. */
  3202. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3203. {
  3204. int ret;
  3205. unsigned long flags;
  3206. if (!oh)
  3207. return -EINVAL;
  3208. spin_lock_irqsave(&oh->_lock, flags);
  3209. ret = _assert_hardreset(oh, name);
  3210. spin_unlock_irqrestore(&oh->_lock, flags);
  3211. return ret;
  3212. }
  3213. /**
  3214. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3215. * contained in the hwmod module.
  3216. * @oh: struct omap_hwmod *
  3217. * @name: name of the reset line to look up and deassert
  3218. *
  3219. * Some IP like dsp, ipu or iva contain processor that require
  3220. * an HW reset line to be assert / deassert in order to enable fully
  3221. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3222. * yet supported on this OMAP; otherwise, passes along the return value
  3223. * from _deassert_hardreset().
  3224. */
  3225. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3226. {
  3227. int ret;
  3228. unsigned long flags;
  3229. if (!oh)
  3230. return -EINVAL;
  3231. spin_lock_irqsave(&oh->_lock, flags);
  3232. ret = _deassert_hardreset(oh, name);
  3233. spin_unlock_irqrestore(&oh->_lock, flags);
  3234. return ret;
  3235. }
  3236. /**
  3237. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  3238. * contained in the hwmod module
  3239. * @oh: struct omap_hwmod *
  3240. * @name: name of the reset line to look up and read
  3241. *
  3242. * Return the current state of the hwmod @oh's reset line named @name:
  3243. * returns -EINVAL upon parameter error or if this operation
  3244. * is unsupported on the current OMAP; otherwise, passes along the return
  3245. * value from _read_hardreset().
  3246. */
  3247. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  3248. {
  3249. int ret;
  3250. unsigned long flags;
  3251. if (!oh)
  3252. return -EINVAL;
  3253. spin_lock_irqsave(&oh->_lock, flags);
  3254. ret = _read_hardreset(oh, name);
  3255. spin_unlock_irqrestore(&oh->_lock, flags);
  3256. return ret;
  3257. }
  3258. /**
  3259. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3260. * @classname: struct omap_hwmod_class name to search for
  3261. * @fn: callback function pointer to call for each hwmod in class @classname
  3262. * @user: arbitrary context data to pass to the callback function
  3263. *
  3264. * For each omap_hwmod of class @classname, call @fn.
  3265. * If the callback function returns something other than
  3266. * zero, the iterator is terminated, and the callback function's return
  3267. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3268. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3269. */
  3270. int omap_hwmod_for_each_by_class(const char *classname,
  3271. int (*fn)(struct omap_hwmod *oh,
  3272. void *user),
  3273. void *user)
  3274. {
  3275. struct omap_hwmod *temp_oh;
  3276. int ret = 0;
  3277. if (!classname || !fn)
  3278. return -EINVAL;
  3279. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3280. __func__, classname);
  3281. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3282. if (!strcmp(temp_oh->class->name, classname)) {
  3283. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3284. __func__, temp_oh->name);
  3285. ret = (*fn)(temp_oh, user);
  3286. if (ret)
  3287. break;
  3288. }
  3289. }
  3290. if (ret)
  3291. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3292. __func__, ret);
  3293. return ret;
  3294. }
  3295. /**
  3296. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3297. * @oh: struct omap_hwmod *
  3298. * @state: state that _setup() should leave the hwmod in
  3299. *
  3300. * Sets the hwmod state that @oh will enter at the end of _setup()
  3301. * (called by omap_hwmod_setup_*()). See also the documentation
  3302. * for _setup_postsetup(), above. Returns 0 upon success or
  3303. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3304. * in the wrong state.
  3305. */
  3306. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3307. {
  3308. int ret;
  3309. unsigned long flags;
  3310. if (!oh)
  3311. return -EINVAL;
  3312. if (state != _HWMOD_STATE_DISABLED &&
  3313. state != _HWMOD_STATE_ENABLED &&
  3314. state != _HWMOD_STATE_IDLE)
  3315. return -EINVAL;
  3316. spin_lock_irqsave(&oh->_lock, flags);
  3317. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3318. ret = -EINVAL;
  3319. goto ohsps_unlock;
  3320. }
  3321. oh->_postsetup_state = state;
  3322. ret = 0;
  3323. ohsps_unlock:
  3324. spin_unlock_irqrestore(&oh->_lock, flags);
  3325. return ret;
  3326. }
  3327. /**
  3328. * omap_hwmod_get_context_loss_count - get lost context count
  3329. * @oh: struct omap_hwmod *
  3330. *
  3331. * Query the powerdomain of of @oh to get the context loss
  3332. * count for this device.
  3333. *
  3334. * Returns the context loss count of the powerdomain assocated with @oh
  3335. * upon success, or zero if no powerdomain exists for @oh.
  3336. */
  3337. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3338. {
  3339. struct powerdomain *pwrdm;
  3340. int ret = 0;
  3341. pwrdm = omap_hwmod_get_pwrdm(oh);
  3342. if (pwrdm)
  3343. ret = pwrdm_get_context_loss_count(pwrdm);
  3344. return ret;
  3345. }
  3346. /**
  3347. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  3348. * @oh: struct omap_hwmod *
  3349. *
  3350. * Prevent the hwmod @oh from being reset during the setup process.
  3351. * Intended for use by board-*.c files on boards with devices that
  3352. * cannot tolerate being reset. Must be called before the hwmod has
  3353. * been set up. Returns 0 upon success or negative error code upon
  3354. * failure.
  3355. */
  3356. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  3357. {
  3358. if (!oh)
  3359. return -EINVAL;
  3360. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3361. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  3362. oh->name);
  3363. return -EINVAL;
  3364. }
  3365. oh->flags |= HWMOD_INIT_NO_RESET;
  3366. return 0;
  3367. }
  3368. /**
  3369. * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
  3370. * @oh: struct omap_hwmod * containing hwmod mux entries
  3371. * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
  3372. * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
  3373. *
  3374. * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
  3375. * entry number @pad_idx for the hwmod @oh, trigger the interrupt
  3376. * service routine for the hwmod's mpu_irqs array index @irq_idx. If
  3377. * this function is not called for a given pad_idx, then the ISR
  3378. * associated with @oh's first MPU IRQ will be triggered when an I/O
  3379. * pad wakeup occurs on that pad. Note that @pad_idx is the index of
  3380. * the _dynamic or wakeup_ entry: if there are other entries not
  3381. * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
  3382. * entries are NOT COUNTED in the dynamic pad index. This function
  3383. * must be called separately for each pad that requires its interrupt
  3384. * to be re-routed this way. Returns -EINVAL if there is an argument
  3385. * problem or if @oh does not have hwmod mux entries or MPU IRQs;
  3386. * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
  3387. *
  3388. * XXX This function interface is fragile. Rather than using array
  3389. * indexes, which are subject to unpredictable change, it should be
  3390. * using hwmod IRQ names, and some other stable key for the hwmod mux
  3391. * pad records.
  3392. */
  3393. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
  3394. {
  3395. int nr_irqs;
  3396. might_sleep();
  3397. if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
  3398. pad_idx >= oh->mux->nr_pads_dynamic)
  3399. return -EINVAL;
  3400. /* Check the number of available mpu_irqs */
  3401. for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
  3402. ;
  3403. if (irq_idx >= nr_irqs)
  3404. return -EINVAL;
  3405. if (!oh->mux->irqs) {
  3406. /* XXX What frees this? */
  3407. oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
  3408. GFP_KERNEL);
  3409. if (!oh->mux->irqs)
  3410. return -ENOMEM;
  3411. }
  3412. oh->mux->irqs[pad_idx] = irq_idx;
  3413. return 0;
  3414. }
  3415. /**
  3416. * omap_hwmod_init - initialize the hwmod code
  3417. *
  3418. * Sets up some function pointers needed by the hwmod code to operate on the
  3419. * currently-booted SoC. Intended to be called once during kernel init
  3420. * before any hwmods are registered. No return value.
  3421. */
  3422. void __init omap_hwmod_init(void)
  3423. {
  3424. if (cpu_is_omap24xx()) {
  3425. soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
  3426. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3427. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3428. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3429. } else if (cpu_is_omap34xx()) {
  3430. soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
  3431. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3432. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3433. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3434. } else if (cpu_is_omap44xx() || soc_is_omap54xx()) {
  3435. soc_ops.enable_module = _omap4_enable_module;
  3436. soc_ops.disable_module = _omap4_disable_module;
  3437. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3438. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3439. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3440. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3441. soc_ops.init_clkdm = _init_clkdm;
  3442. } else if (soc_is_am33xx()) {
  3443. soc_ops.enable_module = _am33xx_enable_module;
  3444. soc_ops.disable_module = _am33xx_disable_module;
  3445. soc_ops.wait_target_ready = _am33xx_wait_target_ready;
  3446. soc_ops.assert_hardreset = _am33xx_assert_hardreset;
  3447. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3448. soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
  3449. soc_ops.init_clkdm = _init_clkdm;
  3450. } else {
  3451. WARN(1, "omap_hwmod: unknown SoC type\n");
  3452. }
  3453. inited = true;
  3454. }
  3455. /**
  3456. * omap_hwmod_get_main_clk - get pointer to main clock name
  3457. * @oh: struct omap_hwmod *
  3458. *
  3459. * Returns the main clock name assocated with @oh upon success,
  3460. * or NULL if @oh is NULL.
  3461. */
  3462. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3463. {
  3464. if (!oh)
  3465. return NULL;
  3466. return oh->main_clk;
  3467. }