sh-sci.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736
  1. /* $Id: sh-sci.h,v 1.4 2004/02/19 16:43:56 lethal Exp $
  2. *
  3. * linux/drivers/serial/sh-sci.h
  4. *
  5. * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
  6. * Copyright (C) 1999, 2000 Niibe Yutaka
  7. * Copyright (C) 2000 Greg Banks
  8. * Copyright (C) 2002, 2003 Paul Mundt
  9. * Modified to support multiple serial ports. Stuart Menefy (May 2000).
  10. * Modified to support SH7300(SH-Mobile) SCIF. Takashi Kusuda (Jun 2003).
  11. * Modified to support H8/300 Series Yoshinori Sato (Feb 2004).
  12. * Removed SH7300 support (Jul 2007).
  13. * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Aug 2007).
  14. */
  15. #include <linux/serial_core.h>
  16. #include <asm/io.h>
  17. #include <asm/gpio.h>
  18. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  19. #include <asm/regs306x.h>
  20. #endif
  21. #if defined(CONFIG_H8S2678)
  22. #include <asm/regs267x.h>
  23. #endif
  24. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  25. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  26. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  27. defined(CONFIG_CPU_SUBTYPE_SH7709)
  28. # define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
  29. # define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
  30. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  31. # define SCI_AND_SCIF
  32. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  33. # define SCIF0 0xA4400000
  34. # define SCIF2 0xA4410000
  35. # define SCSMR_Ir 0xA44A0000
  36. # define IRDA_SCIF SCIF0
  37. # define SCPCR 0xA4000116
  38. # define SCPDR 0xA4000136
  39. /* Set the clock source,
  40. * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
  41. * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
  42. */
  43. # define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
  44. # define SCIF_ONLY
  45. #elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  46. defined(CONFIG_CPU_SUBTYPE_SH7721)
  47. # define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
  48. # define SCIF_ONLY
  49. #define SCIF_ORER 0x0200 /* overrun error bit */
  50. #elif defined(CONFIG_SH_RTS7751R2D)
  51. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  52. # define SCIF_ORER 0x0001 /* overrun error bit */
  53. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  54. # define SCIF_ONLY
  55. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  56. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  57. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  58. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  59. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  60. defined(CONFIG_CPU_SUBTYPE_SH7751R)
  61. # define SCSPTR1 0xffe0001c /* 8 bit SCI */
  62. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  63. # define SCIF_ORER 0x0001 /* overrun error bit */
  64. # define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
  65. 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
  66. 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
  67. # define SCI_AND_SCIF
  68. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  69. # define SCSPTR0 0xfe600024 /* 16 bit SCIF */
  70. # define SCSPTR1 0xfe610024 /* 16 bit SCIF */
  71. # define SCSPTR2 0xfe620024 /* 16 bit SCIF */
  72. # define SCIF_ORER 0x0001 /* overrun error bit */
  73. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  74. # define SCIF_ONLY
  75. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  76. # define SCSPTR0 0xA4400000 /* 16 bit SCIF */
  77. # define SCIF_ORER 0x0001 /* overrun error bit */
  78. # define PACR 0xa4050100
  79. # define PBCR 0xa4050102
  80. # define SCSCR_INIT(port) 0x3B
  81. # define SCIF_ONLY
  82. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  83. # define SCSPTR0 0xffe00010 /* 16 bit SCIF */
  84. # define SCSPTR1 0xffe10010 /* 16 bit SCIF */
  85. # define SCSPTR2 0xffe20010 /* 16 bit SCIF */
  86. # define SCSPTR3 0xffe30010 /* 16 bit SCIF */
  87. # define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
  88. # define SCIF_ONLY
  89. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  90. # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
  91. # define SCSPTR0 SCPDR0
  92. # define SCIF_ORER 0x0001 /* overrun error bit */
  93. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  94. # define SCIF_ONLY
  95. # define PORT_PSCR 0xA405011E
  96. #elif defined(CONFIG_CPU_SUBTYPE_SH7366)
  97. # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
  98. # define SCSPTR0 SCPDR0
  99. # define SCIF_ORER 0x0001 /* overrun error bit */
  100. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  101. # define SCIF_ONLY
  102. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  103. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  104. # define SCIF_ORER 0x0001 /* overrun error bit */
  105. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  106. # define SCIF_ONLY
  107. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  108. # define SCIF_BASE_ADDR 0x01030000
  109. # define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
  110. # define SCIF_PTR2_OFFS 0x0000020
  111. # define SCIF_LSR2_OFFS 0x0000024
  112. # define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
  113. # define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
  114. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0, TE=1,RE=1,REIE=1 */
  115. # define SCIF_ONLY
  116. #elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
  117. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  118. # define SCI_ONLY
  119. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  120. #elif defined(CONFIG_H8S2678)
  121. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  122. # define SCI_ONLY
  123. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  124. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  125. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  126. # define SCSPTR1 0xffe08024 /* 16 bit SCIF */
  127. # define SCIF_ORER 0x0001 /* overrun error bit */
  128. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  129. # define SCIF_ONLY
  130. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  131. # define SCSPTR0 0xff923020 /* 16 bit SCIF */
  132. # define SCSPTR1 0xff924020 /* 16 bit SCIF */
  133. # define SCSPTR2 0xff925020 /* 16 bit SCIF */
  134. # define SCIF_ORER 0x0001 /* overrun error bit */
  135. # define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
  136. # define SCIF_ONLY
  137. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  138. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  139. # define SCSPTR1 0xffe10024 /* 16 bit SCIF */
  140. # define SCIF_ORER 0x0001 /* Overrun error bit */
  141. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  142. # define SCIF_ONLY
  143. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  144. # define SCSPTR0 0xffea0024 /* 16 bit SCIF */
  145. # define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
  146. # define SCSPTR2 0xffec0024 /* 16 bit SCIF */
  147. # define SCSPTR3 0xffed0024 /* 16 bit SCIF */
  148. # define SCSPTR4 0xffee0024 /* 16 bit SCIF */
  149. # define SCSPTR5 0xffef0024 /* 16 bit SCIF */
  150. # define SCIF_OPER 0x0001 /* Overrun error bit */
  151. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  152. # define SCIF_ONLY
  153. #elif defined(CONFIG_CPU_SUBTYPE_SH7203) || \
  154. defined(CONFIG_CPU_SUBTYPE_SH7206) || \
  155. defined(CONFIG_CPU_SUBTYPE_SH7263)
  156. # define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
  157. # define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
  158. # define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
  159. # define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
  160. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  161. # define SCIF_ONLY
  162. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  163. # define SCSPTR0 0xf8400020 /* 16 bit SCIF */
  164. # define SCSPTR1 0xf8410020 /* 16 bit SCIF */
  165. # define SCSPTR2 0xf8420020 /* 16 bit SCIF */
  166. # define SCIF_ORER 0x0001 /* overrun error bit */
  167. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  168. # define SCIF_ONLY
  169. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  170. # define SCSPTR0 0xffc30020 /* 16 bit SCIF */
  171. # define SCSPTR1 0xffc40020 /* 16 bit SCIF */
  172. # define SCSPTR2 0xffc50020 /* 16 bit SCIF */
  173. # define SCSPTR3 0xffc60020 /* 16 bit SCIF */
  174. # define SCIF_ORER 0x0001 /* Overrun error bit */
  175. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  176. # define SCIF_ONLY
  177. #else
  178. # error CPU subtype not defined
  179. #endif
  180. /* SCSCR */
  181. #define SCI_CTRL_FLAGS_TIE 0x80 /* all */
  182. #define SCI_CTRL_FLAGS_RIE 0x40 /* all */
  183. #define SCI_CTRL_FLAGS_TE 0x20 /* all */
  184. #define SCI_CTRL_FLAGS_RE 0x10 /* all */
  185. #if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  186. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  187. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  188. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  189. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  190. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  191. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  192. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  193. defined(CONFIG_CPU_SUBTYPE_SHX3)
  194. #define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
  195. #else
  196. #define SCI_CTRL_FLAGS_REIE 0
  197. #endif
  198. /* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  199. /* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  200. /* SCI_CTRL_FLAGS_CKE1 0x02 * all */
  201. /* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
  202. /* SCxSR SCI */
  203. #define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  204. #define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  205. #define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  206. #define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  207. #define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  208. #define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  209. /* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  210. /* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  211. #define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
  212. /* SCxSR SCIF */
  213. #define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  214. #define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  215. #define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  216. #define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  217. #define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  218. #define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  219. #define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  220. #define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  221. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  222. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  223. defined(CONFIG_CPU_SUBTYPE_SH7721)
  224. #define SCIF_ORER 0x0200
  225. #define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
  226. #define SCIF_RFDC_MASK 0x007f
  227. #define SCIF_TXROOM_MAX 64
  228. #else
  229. #define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
  230. #define SCIF_RFDC_MASK 0x001f
  231. #define SCIF_TXROOM_MAX 16
  232. #endif
  233. #if defined(SCI_ONLY)
  234. # define SCxSR_TEND(port) SCI_TEND
  235. # define SCxSR_ERRORS(port) SCI_ERRORS
  236. # define SCxSR_RDxF(port) SCI_RDRF
  237. # define SCxSR_TDxE(port) SCI_TDRE
  238. # define SCxSR_ORER(port) SCI_ORER
  239. # define SCxSR_FER(port) SCI_FER
  240. # define SCxSR_PER(port) SCI_PER
  241. # define SCxSR_BRK(port) 0x00
  242. # define SCxSR_RDxF_CLEAR(port) 0xbc
  243. # define SCxSR_ERROR_CLEAR(port) 0xc4
  244. # define SCxSR_TDxE_CLEAR(port) 0x78
  245. # define SCxSR_BREAK_CLEAR(port) 0xc4
  246. #elif defined(SCIF_ONLY)
  247. # define SCxSR_TEND(port) SCIF_TEND
  248. # define SCxSR_ERRORS(port) SCIF_ERRORS
  249. # define SCxSR_RDxF(port) SCIF_RDF
  250. # define SCxSR_TDxE(port) SCIF_TDFE
  251. #if defined(CONFIG_CPU_SUBTYPE_SH7705)
  252. # define SCxSR_ORER(port) SCIF_ORER
  253. #else
  254. # define SCxSR_ORER(port) 0x0000
  255. #endif
  256. # define SCxSR_FER(port) SCIF_FER
  257. # define SCxSR_PER(port) SCIF_PER
  258. # define SCxSR_BRK(port) SCIF_BRK
  259. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  260. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  261. defined(CONFIG_CPU_SUBTYPE_SH7721)
  262. # define SCxSR_RDxF_CLEAR(port) (sci_in(port,SCxSR)&0xfffc)
  263. # define SCxSR_ERROR_CLEAR(port) (sci_in(port,SCxSR)&0xfd73)
  264. # define SCxSR_TDxE_CLEAR(port) (sci_in(port,SCxSR)&0xffdf)
  265. # define SCxSR_BREAK_CLEAR(port) (sci_in(port,SCxSR)&0xffe3)
  266. #else
  267. /* SH7705 can also use this, clearing is same between 7705 and 7709 */
  268. # define SCxSR_RDxF_CLEAR(port) 0x00fc
  269. # define SCxSR_ERROR_CLEAR(port) 0x0073
  270. # define SCxSR_TDxE_CLEAR(port) 0x00df
  271. # define SCxSR_BREAK_CLEAR(port) 0x00e3
  272. #endif
  273. #else
  274. # define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
  275. # define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
  276. # define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
  277. # define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
  278. # define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : 0x0000)
  279. # define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
  280. # define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
  281. # define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
  282. # define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
  283. # define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
  284. # define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
  285. # define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
  286. #endif
  287. /* SCFCR */
  288. #define SCFCR_RFRST 0x0002
  289. #define SCFCR_TFRST 0x0004
  290. #define SCFCR_TCRST 0x4000
  291. #define SCFCR_MCE 0x0008
  292. #define SCI_MAJOR 204
  293. #define SCI_MINOR_START 8
  294. /* Generic serial flags */
  295. #define SCI_RX_THROTTLE 0x0000001
  296. #define SCI_MAGIC 0xbabeface
  297. /*
  298. * Events are used to schedule things to happen at timer-interrupt
  299. * time, instead of at rs interrupt time.
  300. */
  301. #define SCI_EVENT_WRITE_WAKEUP 0
  302. #define SCI_IN(size, offset) \
  303. unsigned int addr = port->mapbase + (offset); \
  304. if ((size) == 8) { \
  305. return ctrl_inb(addr); \
  306. } else { \
  307. return ctrl_inw(addr); \
  308. }
  309. #define SCI_OUT(size, offset, value) \
  310. unsigned int addr = port->mapbase + (offset); \
  311. if ((size) == 8) { \
  312. ctrl_outb(value, addr); \
  313. } else { \
  314. ctrl_outw(value, addr); \
  315. }
  316. #define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
  317. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  318. { \
  319. if (port->type == PORT_SCI) { \
  320. SCI_IN(sci_size, sci_offset) \
  321. } else { \
  322. SCI_IN(scif_size, scif_offset); \
  323. } \
  324. } \
  325. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  326. { \
  327. if (port->type == PORT_SCI) { \
  328. SCI_OUT(sci_size, sci_offset, value) \
  329. } else { \
  330. SCI_OUT(scif_size, scif_offset, value); \
  331. } \
  332. }
  333. #define CPU_SCIF_FNS(name, scif_offset, scif_size) \
  334. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  335. { \
  336. SCI_IN(scif_size, scif_offset); \
  337. } \
  338. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  339. { \
  340. SCI_OUT(scif_size, scif_offset, value); \
  341. }
  342. #define CPU_SCI_FNS(name, sci_offset, sci_size) \
  343. static inline unsigned int sci_##name##_in(struct uart_port* port) \
  344. { \
  345. SCI_IN(sci_size, sci_offset); \
  346. } \
  347. static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
  348. { \
  349. SCI_OUT(sci_size, sci_offset, value); \
  350. }
  351. #ifdef CONFIG_CPU_SH3
  352. #if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  353. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  354. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  355. h8_sci_offset, h8_sci_size) \
  356. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  357. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  358. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  359. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  360. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  361. defined(CONFIG_CPU_SUBTYPE_SH7721)
  362. #define SCIF_FNS(name, scif_offset, scif_size) \
  363. CPU_SCIF_FNS(name, scif_offset, scif_size)
  364. #else
  365. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  366. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  367. h8_sci_offset, h8_sci_size) \
  368. CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
  369. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  370. CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
  371. #endif
  372. #elif defined(__H8300H__) || defined(__H8300S__)
  373. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  374. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  375. h8_sci_offset, h8_sci_size) \
  376. CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
  377. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size)
  378. #else
  379. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  380. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  381. h8_sci_offset, h8_sci_size) \
  382. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  383. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  384. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  385. #endif
  386. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  387. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  388. defined(CONFIG_CPU_SUBTYPE_SH7721)
  389. SCIF_FNS(SCSMR, 0x00, 16)
  390. SCIF_FNS(SCBRR, 0x04, 8)
  391. SCIF_FNS(SCSCR, 0x08, 16)
  392. SCIF_FNS(SCTDSR, 0x0c, 8)
  393. SCIF_FNS(SCFER, 0x10, 16)
  394. SCIF_FNS(SCxSR, 0x14, 16)
  395. SCIF_FNS(SCFCR, 0x18, 16)
  396. SCIF_FNS(SCFDR, 0x1c, 16)
  397. SCIF_FNS(SCxTDR, 0x20, 8)
  398. SCIF_FNS(SCxRDR, 0x24, 8)
  399. SCIF_FNS(SCLSR, 0x24, 16)
  400. #else
  401. /* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
  402. /* name off sz off sz off sz off sz off sz*/
  403. SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
  404. SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
  405. SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
  406. SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
  407. SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
  408. SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
  409. SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
  410. #if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
  411. defined(CONFIG_CPU_SUBTYPE_SH7763) || \
  412. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  413. defined(CONFIG_CPU_SUBTYPE_SH7785)
  414. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  415. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  416. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  417. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  418. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  419. #else
  420. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  421. SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
  422. SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
  423. #endif
  424. #endif
  425. #define sci_in(port, reg) sci_##reg##_in(port)
  426. #define sci_out(port, reg, value) sci_##reg##_out(port, value)
  427. /* H8/300 series SCI pins assignment */
  428. #if defined(__H8300H__) || defined(__H8300S__)
  429. static const struct __attribute__((packed)) {
  430. int port; /* GPIO port no */
  431. unsigned short rx,tx; /* GPIO bit no */
  432. } h8300_sci_pins[] = {
  433. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  434. { /* SCI0 */
  435. .port = H8300_GPIO_P9,
  436. .rx = H8300_GPIO_B2,
  437. .tx = H8300_GPIO_B0,
  438. },
  439. { /* SCI1 */
  440. .port = H8300_GPIO_P9,
  441. .rx = H8300_GPIO_B3,
  442. .tx = H8300_GPIO_B1,
  443. },
  444. { /* SCI2 */
  445. .port = H8300_GPIO_PB,
  446. .rx = H8300_GPIO_B7,
  447. .tx = H8300_GPIO_B6,
  448. }
  449. #elif defined(CONFIG_H8S2678)
  450. { /* SCI0 */
  451. .port = H8300_GPIO_P3,
  452. .rx = H8300_GPIO_B2,
  453. .tx = H8300_GPIO_B0,
  454. },
  455. { /* SCI1 */
  456. .port = H8300_GPIO_P3,
  457. .rx = H8300_GPIO_B3,
  458. .tx = H8300_GPIO_B1,
  459. },
  460. { /* SCI2 */
  461. .port = H8300_GPIO_P5,
  462. .rx = H8300_GPIO_B1,
  463. .tx = H8300_GPIO_B0,
  464. }
  465. #endif
  466. };
  467. #endif
  468. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  469. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  470. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  471. defined(CONFIG_CPU_SUBTYPE_SH7709)
  472. static inline int sci_rxd_in(struct uart_port *port)
  473. {
  474. if (port->mapbase == 0xfffffe80)
  475. return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCI */
  476. if (port->mapbase == 0xa4000150)
  477. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  478. if (port->mapbase == 0xa4000140)
  479. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  480. return 1;
  481. }
  482. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  483. static inline int sci_rxd_in(struct uart_port *port)
  484. {
  485. if (port->mapbase == SCIF0)
  486. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  487. if (port->mapbase == SCIF2)
  488. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  489. return 1;
  490. }
  491. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  492. static inline int sci_rxd_in(struct uart_port *port)
  493. {
  494. return sci_in(port,SCxSR)&0x0010 ? 1 : 0;
  495. }
  496. static inline void set_sh771x_scif_pfc(struct uart_port *port)
  497. {
  498. if (port->mapbase == 0xA4400000){
  499. ctrl_outw(ctrl_inw(PACR)&0xffc0,PACR);
  500. ctrl_outw(ctrl_inw(PBCR)&0x0fff,PBCR);
  501. return;
  502. }
  503. if (port->mapbase == 0xA4410000){
  504. ctrl_outw(ctrl_inw(PBCR)&0xf003,PBCR);
  505. return;
  506. }
  507. }
  508. #elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  509. defined(CONFIG_CPU_SUBTYPE_SH7721)
  510. static inline int sci_rxd_in(struct uart_port *port)
  511. {
  512. if (port->mapbase == 0xa4430000)
  513. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  514. else if (port->mapbase == 0xa4438000)
  515. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  516. return 1;
  517. }
  518. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  519. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  520. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  521. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  522. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  523. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  524. defined(CONFIG_CPU_SUBTYPE_SH4_202)
  525. static inline int sci_rxd_in(struct uart_port *port)
  526. {
  527. #ifndef SCIF_ONLY
  528. if (port->mapbase == 0xffe00000)
  529. return ctrl_inb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
  530. #endif
  531. #ifndef SCI_ONLY
  532. if (port->mapbase == 0xffe80000)
  533. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  534. #endif
  535. return 1;
  536. }
  537. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  538. static inline int sci_rxd_in(struct uart_port *port)
  539. {
  540. if (port->mapbase == 0xfe600000)
  541. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  542. if (port->mapbase == 0xfe610000)
  543. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  544. if (port->mapbase == 0xfe620000)
  545. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  546. return 1;
  547. }
  548. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  549. static inline int sci_rxd_in(struct uart_port *port)
  550. {
  551. if (port->mapbase == 0xffe00000)
  552. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  553. if (port->mapbase == 0xffe10000)
  554. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  555. if (port->mapbase == 0xffe20000)
  556. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  557. if (port->mapbase == 0xffe30000)
  558. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  559. return 1;
  560. }
  561. #elif defined(CONFIG_CPU_SUBTYPE_SH7722) || defined(CONFIG_CPU_SUBTYPE_SH7366)
  562. static inline int sci_rxd_in(struct uart_port *port)
  563. {
  564. if (port->mapbase == 0xffe00000)
  565. return ctrl_inb(SCPDR0) & 0x0001 ? 1 : 0; /* SCIF0 */
  566. return 1;
  567. }
  568. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  569. static inline int sci_rxd_in(struct uart_port *port)
  570. {
  571. return sci_in(port, SCSPTR)&0x0001 ? 1 : 0; /* SCIF */
  572. }
  573. #elif defined(__H8300H__) || defined(__H8300S__)
  574. static inline int sci_rxd_in(struct uart_port *port)
  575. {
  576. int ch = (port->mapbase - SMR0) >> 3;
  577. return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
  578. }
  579. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  580. static inline int sci_rxd_in(struct uart_port *port)
  581. {
  582. if (port->mapbase == 0xffe00000)
  583. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  584. if (port->mapbase == 0xffe08000)
  585. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  586. return 1;
  587. }
  588. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  589. static inline int sci_rxd_in(struct uart_port *port)
  590. {
  591. if (port->mapbase == 0xff923000)
  592. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  593. if (port->mapbase == 0xff924000)
  594. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  595. if (port->mapbase == 0xff925000)
  596. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  597. return 1;
  598. }
  599. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  600. static inline int sci_rxd_in(struct uart_port *port)
  601. {
  602. if (port->mapbase == 0xffe00000)
  603. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  604. if (port->mapbase == 0xffe10000)
  605. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  606. return 1;
  607. }
  608. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  609. static inline int sci_rxd_in(struct uart_port *port)
  610. {
  611. if (port->mapbase == 0xffea0000)
  612. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  613. if (port->mapbase == 0xffeb0000)
  614. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  615. if (port->mapbase == 0xffec0000)
  616. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  617. if (port->mapbase == 0xffed0000)
  618. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  619. if (port->mapbase == 0xffee0000)
  620. return ctrl_inw(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF */
  621. if (port->mapbase == 0xffef0000)
  622. return ctrl_inw(SCSPTR5) & 0x0001 ? 1 : 0; /* SCIF */
  623. return 1;
  624. }
  625. #elif defined(CONFIG_CPU_SUBTYPE_SH7203) || \
  626. defined(CONFIG_CPU_SUBTYPE_SH7206) || \
  627. defined(CONFIG_CPU_SUBTYPE_SH7263)
  628. static inline int sci_rxd_in(struct uart_port *port)
  629. {
  630. if (port->mapbase == 0xfffe8000)
  631. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  632. if (port->mapbase == 0xfffe8800)
  633. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  634. if (port->mapbase == 0xfffe9000)
  635. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  636. if (port->mapbase == 0xfffe9800)
  637. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  638. return 1;
  639. }
  640. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  641. static inline int sci_rxd_in(struct uart_port *port)
  642. {
  643. if (port->mapbase == 0xf8400000)
  644. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  645. if (port->mapbase == 0xf8410000)
  646. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  647. if (port->mapbase == 0xf8420000)
  648. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  649. return 1;
  650. }
  651. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  652. static inline int sci_rxd_in(struct uart_port *port)
  653. {
  654. if (port->mapbase == 0xffc30000)
  655. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  656. if (port->mapbase == 0xffc40000)
  657. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  658. if (port->mapbase == 0xffc50000)
  659. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  660. if (port->mapbase == 0xffc60000)
  661. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  662. return 1;
  663. }
  664. #endif
  665. /*
  666. * Values for the BitRate Register (SCBRR)
  667. *
  668. * The values are actually divisors for a frequency which can
  669. * be internal to the SH3 (14.7456MHz) or derived from an external
  670. * clock source. This driver assumes the internal clock is used;
  671. * to support using an external clock source, config options or
  672. * possibly command-line options would need to be added.
  673. *
  674. * Also, to support speeds below 2400 (why?) the lower 2 bits of
  675. * the SCSMR register would also need to be set to non-zero values.
  676. *
  677. * -- Greg Banks 27Feb2000
  678. *
  679. * Answer: The SCBRR register is only eight bits, and the value in
  680. * it gets larger with lower baud rates. At around 2400 (depending on
  681. * the peripherial module clock) you run out of bits. However the
  682. * lower two bits of SCSMR allow the module clock to be divided down,
  683. * scaling the value which is needed in SCBRR.
  684. *
  685. * -- Stuart Menefy - 23 May 2000
  686. *
  687. * I meant, why would anyone bother with bitrates below 2400.
  688. *
  689. * -- Greg Banks - 7Jul2000
  690. *
  691. * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
  692. * tape reader as a console!
  693. *
  694. * -- Mitch Davis - 15 Jul 2000
  695. */
  696. #if defined(CONFIG_CPU_SUBTYPE_SH7763) || \
  697. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  698. defined(CONFIG_CPU_SUBTYPE_SH7785)
  699. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
  700. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  701. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  702. defined(CONFIG_CPU_SUBTYPE_SH7721)
  703. #define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
  704. #elif defined(__H8300H__) || defined(__H8300S__)
  705. #define SCBRR_VALUE(bps) (((CONFIG_CPU_CLOCK*1000/32)/bps)-1)
  706. #elif defined(CONFIG_SUPERH64)
  707. #define SCBRR_VALUE(bps) ((current_cpu_data.module_clock+16*bps)/(32*bps)-1)
  708. #else /* Generic SH */
  709. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
  710. #endif