dma.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. /* 32bit DMA ops. */
  32. static
  33. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  34. int slot,
  35. struct b43_dmadesc_meta **meta)
  36. {
  37. struct b43_dmadesc32 *desc;
  38. *meta = &(ring->meta[slot]);
  39. desc = ring->descbase;
  40. desc = &(desc[slot]);
  41. return (struct b43_dmadesc_generic *)desc;
  42. }
  43. static void op32_fill_descriptor(struct b43_dmaring *ring,
  44. struct b43_dmadesc_generic *desc,
  45. dma_addr_t dmaaddr, u16 bufsize,
  46. int start, int end, int irq)
  47. {
  48. struct b43_dmadesc32 *descbase = ring->descbase;
  49. int slot;
  50. u32 ctl;
  51. u32 addr;
  52. u32 addrext;
  53. slot = (int)(&(desc->dma32) - descbase);
  54. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  55. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  56. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  57. >> SSB_DMA_TRANSLATION_SHIFT;
  58. addr |= ssb_dma_translation(ring->dev->dev);
  59. ctl = (bufsize - ring->frameoffset)
  60. & B43_DMA32_DCTL_BYTECNT;
  61. if (slot == ring->nr_slots - 1)
  62. ctl |= B43_DMA32_DCTL_DTABLEEND;
  63. if (start)
  64. ctl |= B43_DMA32_DCTL_FRAMESTART;
  65. if (end)
  66. ctl |= B43_DMA32_DCTL_FRAMEEND;
  67. if (irq)
  68. ctl |= B43_DMA32_DCTL_IRQ;
  69. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  70. & B43_DMA32_DCTL_ADDREXT_MASK;
  71. desc->dma32.control = cpu_to_le32(ctl);
  72. desc->dma32.address = cpu_to_le32(addr);
  73. }
  74. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  75. {
  76. b43_dma_write(ring, B43_DMA32_TXINDEX,
  77. (u32) (slot * sizeof(struct b43_dmadesc32)));
  78. }
  79. static void op32_tx_suspend(struct b43_dmaring *ring)
  80. {
  81. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  82. | B43_DMA32_TXSUSPEND);
  83. }
  84. static void op32_tx_resume(struct b43_dmaring *ring)
  85. {
  86. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  87. & ~B43_DMA32_TXSUSPEND);
  88. }
  89. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  90. {
  91. u32 val;
  92. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  93. val &= B43_DMA32_RXDPTR;
  94. return (val / sizeof(struct b43_dmadesc32));
  95. }
  96. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  97. {
  98. b43_dma_write(ring, B43_DMA32_RXINDEX,
  99. (u32) (slot * sizeof(struct b43_dmadesc32)));
  100. }
  101. static const struct b43_dma_ops dma32_ops = {
  102. .idx2desc = op32_idx2desc,
  103. .fill_descriptor = op32_fill_descriptor,
  104. .poke_tx = op32_poke_tx,
  105. .tx_suspend = op32_tx_suspend,
  106. .tx_resume = op32_tx_resume,
  107. .get_current_rxslot = op32_get_current_rxslot,
  108. .set_current_rxslot = op32_set_current_rxslot,
  109. };
  110. /* 64bit DMA ops. */
  111. static
  112. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  113. int slot,
  114. struct b43_dmadesc_meta **meta)
  115. {
  116. struct b43_dmadesc64 *desc;
  117. *meta = &(ring->meta[slot]);
  118. desc = ring->descbase;
  119. desc = &(desc[slot]);
  120. return (struct b43_dmadesc_generic *)desc;
  121. }
  122. static void op64_fill_descriptor(struct b43_dmaring *ring,
  123. struct b43_dmadesc_generic *desc,
  124. dma_addr_t dmaaddr, u16 bufsize,
  125. int start, int end, int irq)
  126. {
  127. struct b43_dmadesc64 *descbase = ring->descbase;
  128. int slot;
  129. u32 ctl0 = 0, ctl1 = 0;
  130. u32 addrlo, addrhi;
  131. u32 addrext;
  132. slot = (int)(&(desc->dma64) - descbase);
  133. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  134. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  135. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  136. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  137. >> SSB_DMA_TRANSLATION_SHIFT;
  138. addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
  139. if (slot == ring->nr_slots - 1)
  140. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  141. if (start)
  142. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  143. if (end)
  144. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  145. if (irq)
  146. ctl0 |= B43_DMA64_DCTL0_IRQ;
  147. ctl1 |= (bufsize - ring->frameoffset)
  148. & B43_DMA64_DCTL1_BYTECNT;
  149. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  150. & B43_DMA64_DCTL1_ADDREXT_MASK;
  151. desc->dma64.control0 = cpu_to_le32(ctl0);
  152. desc->dma64.control1 = cpu_to_le32(ctl1);
  153. desc->dma64.address_low = cpu_to_le32(addrlo);
  154. desc->dma64.address_high = cpu_to_le32(addrhi);
  155. }
  156. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  157. {
  158. b43_dma_write(ring, B43_DMA64_TXINDEX,
  159. (u32) (slot * sizeof(struct b43_dmadesc64)));
  160. }
  161. static void op64_tx_suspend(struct b43_dmaring *ring)
  162. {
  163. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  164. | B43_DMA64_TXSUSPEND);
  165. }
  166. static void op64_tx_resume(struct b43_dmaring *ring)
  167. {
  168. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  169. & ~B43_DMA64_TXSUSPEND);
  170. }
  171. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  172. {
  173. u32 val;
  174. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  175. val &= B43_DMA64_RXSTATDPTR;
  176. return (val / sizeof(struct b43_dmadesc64));
  177. }
  178. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  179. {
  180. b43_dma_write(ring, B43_DMA64_RXINDEX,
  181. (u32) (slot * sizeof(struct b43_dmadesc64)));
  182. }
  183. static const struct b43_dma_ops dma64_ops = {
  184. .idx2desc = op64_idx2desc,
  185. .fill_descriptor = op64_fill_descriptor,
  186. .poke_tx = op64_poke_tx,
  187. .tx_suspend = op64_tx_suspend,
  188. .tx_resume = op64_tx_resume,
  189. .get_current_rxslot = op64_get_current_rxslot,
  190. .set_current_rxslot = op64_set_current_rxslot,
  191. };
  192. static inline int free_slots(struct b43_dmaring *ring)
  193. {
  194. return (ring->nr_slots - ring->used_slots);
  195. }
  196. static inline int next_slot(struct b43_dmaring *ring, int slot)
  197. {
  198. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  199. if (slot == ring->nr_slots - 1)
  200. return 0;
  201. return slot + 1;
  202. }
  203. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  204. {
  205. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  206. if (slot == 0)
  207. return ring->nr_slots - 1;
  208. return slot - 1;
  209. }
  210. #ifdef CONFIG_B43_DEBUG
  211. static void update_max_used_slots(struct b43_dmaring *ring,
  212. int current_used_slots)
  213. {
  214. if (current_used_slots <= ring->max_used_slots)
  215. return;
  216. ring->max_used_slots = current_used_slots;
  217. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  218. b43dbg(ring->dev->wl,
  219. "max_used_slots increased to %d on %s ring %d\n",
  220. ring->max_used_slots,
  221. ring->tx ? "TX" : "RX", ring->index);
  222. }
  223. }
  224. #else
  225. static inline
  226. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  227. {
  228. }
  229. #endif /* DEBUG */
  230. /* Request a slot for usage. */
  231. static inline int request_slot(struct b43_dmaring *ring)
  232. {
  233. int slot;
  234. B43_WARN_ON(!ring->tx);
  235. B43_WARN_ON(ring->stopped);
  236. B43_WARN_ON(free_slots(ring) == 0);
  237. slot = next_slot(ring, ring->current_slot);
  238. ring->current_slot = slot;
  239. ring->used_slots++;
  240. update_max_used_slots(ring, ring->used_slots);
  241. return slot;
  242. }
  243. /* Mac80211-queue to b43-ring mapping */
  244. static struct b43_dmaring *priority_to_txring(struct b43_wldev *dev,
  245. int queue_priority)
  246. {
  247. struct b43_dmaring *ring;
  248. /*FIXME: For now we always run on TX-ring-1 */
  249. return dev->dma.tx_ring1;
  250. /* 0 = highest priority */
  251. switch (queue_priority) {
  252. default:
  253. B43_WARN_ON(1);
  254. /* fallthrough */
  255. case 0:
  256. ring = dev->dma.tx_ring3;
  257. break;
  258. case 1:
  259. ring = dev->dma.tx_ring2;
  260. break;
  261. case 2:
  262. ring = dev->dma.tx_ring1;
  263. break;
  264. case 3:
  265. ring = dev->dma.tx_ring0;
  266. break;
  267. }
  268. return ring;
  269. }
  270. /* b43-ring to mac80211-queue mapping */
  271. static inline int txring_to_priority(struct b43_dmaring *ring)
  272. {
  273. static const u8 idx_to_prio[] = { 3, 2, 1, 0, };
  274. unsigned int index;
  275. /*FIXME: have only one queue, for now */
  276. return 0;
  277. index = ring->index;
  278. if (B43_WARN_ON(index >= ARRAY_SIZE(idx_to_prio)))
  279. index = 0;
  280. return idx_to_prio[index];
  281. }
  282. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  283. {
  284. static const u16 map64[] = {
  285. B43_MMIO_DMA64_BASE0,
  286. B43_MMIO_DMA64_BASE1,
  287. B43_MMIO_DMA64_BASE2,
  288. B43_MMIO_DMA64_BASE3,
  289. B43_MMIO_DMA64_BASE4,
  290. B43_MMIO_DMA64_BASE5,
  291. };
  292. static const u16 map32[] = {
  293. B43_MMIO_DMA32_BASE0,
  294. B43_MMIO_DMA32_BASE1,
  295. B43_MMIO_DMA32_BASE2,
  296. B43_MMIO_DMA32_BASE3,
  297. B43_MMIO_DMA32_BASE4,
  298. B43_MMIO_DMA32_BASE5,
  299. };
  300. if (type == B43_DMA_64BIT) {
  301. B43_WARN_ON(!(controller_idx >= 0 &&
  302. controller_idx < ARRAY_SIZE(map64)));
  303. return map64[controller_idx];
  304. }
  305. B43_WARN_ON(!(controller_idx >= 0 &&
  306. controller_idx < ARRAY_SIZE(map32)));
  307. return map32[controller_idx];
  308. }
  309. static inline
  310. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  311. unsigned char *buf, size_t len, int tx)
  312. {
  313. dma_addr_t dmaaddr;
  314. if (tx) {
  315. dmaaddr = dma_map_single(ring->dev->dev->dev,
  316. buf, len, DMA_TO_DEVICE);
  317. } else {
  318. dmaaddr = dma_map_single(ring->dev->dev->dev,
  319. buf, len, DMA_FROM_DEVICE);
  320. }
  321. return dmaaddr;
  322. }
  323. static inline
  324. void unmap_descbuffer(struct b43_dmaring *ring,
  325. dma_addr_t addr, size_t len, int tx)
  326. {
  327. if (tx) {
  328. dma_unmap_single(ring->dev->dev->dev, addr, len, DMA_TO_DEVICE);
  329. } else {
  330. dma_unmap_single(ring->dev->dev->dev,
  331. addr, len, DMA_FROM_DEVICE);
  332. }
  333. }
  334. static inline
  335. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  336. dma_addr_t addr, size_t len)
  337. {
  338. B43_WARN_ON(ring->tx);
  339. dma_sync_single_for_cpu(ring->dev->dev->dev,
  340. addr, len, DMA_FROM_DEVICE);
  341. }
  342. static inline
  343. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  344. dma_addr_t addr, size_t len)
  345. {
  346. B43_WARN_ON(ring->tx);
  347. dma_sync_single_for_device(ring->dev->dev->dev,
  348. addr, len, DMA_FROM_DEVICE);
  349. }
  350. static inline
  351. void free_descriptor_buffer(struct b43_dmaring *ring,
  352. struct b43_dmadesc_meta *meta)
  353. {
  354. if (meta->skb) {
  355. dev_kfree_skb_any(meta->skb);
  356. meta->skb = NULL;
  357. }
  358. }
  359. static int alloc_ringmemory(struct b43_dmaring *ring)
  360. {
  361. struct device *dev = ring->dev->dev->dev;
  362. gfp_t flags = GFP_KERNEL;
  363. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  364. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  365. * has shown that 4K is sufficient for the latter as long as the buffer
  366. * does not cross an 8K boundary.
  367. *
  368. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  369. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  370. * which accounts for the GFP_DMA flag below.
  371. */
  372. if (ring->type == B43_DMA_64BIT)
  373. flags |= GFP_DMA;
  374. ring->descbase = dma_alloc_coherent(dev, B43_DMA_RINGMEMSIZE,
  375. &(ring->dmabase), flags);
  376. if (!ring->descbase) {
  377. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  378. return -ENOMEM;
  379. }
  380. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  381. return 0;
  382. }
  383. static void free_ringmemory(struct b43_dmaring *ring)
  384. {
  385. struct device *dev = ring->dev->dev->dev;
  386. dma_free_coherent(dev, B43_DMA_RINGMEMSIZE,
  387. ring->descbase, ring->dmabase);
  388. }
  389. /* Reset the RX DMA channel */
  390. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  391. enum b43_dmatype type)
  392. {
  393. int i;
  394. u32 value;
  395. u16 offset;
  396. might_sleep();
  397. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  398. b43_write32(dev, mmio_base + offset, 0);
  399. for (i = 0; i < 10; i++) {
  400. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  401. B43_DMA32_RXSTATUS;
  402. value = b43_read32(dev, mmio_base + offset);
  403. if (type == B43_DMA_64BIT) {
  404. value &= B43_DMA64_RXSTAT;
  405. if (value == B43_DMA64_RXSTAT_DISABLED) {
  406. i = -1;
  407. break;
  408. }
  409. } else {
  410. value &= B43_DMA32_RXSTATE;
  411. if (value == B43_DMA32_RXSTAT_DISABLED) {
  412. i = -1;
  413. break;
  414. }
  415. }
  416. msleep(1);
  417. }
  418. if (i != -1) {
  419. b43err(dev->wl, "DMA RX reset timed out\n");
  420. return -ENODEV;
  421. }
  422. return 0;
  423. }
  424. /* Reset the TX DMA channel */
  425. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  426. enum b43_dmatype type)
  427. {
  428. int i;
  429. u32 value;
  430. u16 offset;
  431. might_sleep();
  432. for (i = 0; i < 10; i++) {
  433. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  434. B43_DMA32_TXSTATUS;
  435. value = b43_read32(dev, mmio_base + offset);
  436. if (type == B43_DMA_64BIT) {
  437. value &= B43_DMA64_TXSTAT;
  438. if (value == B43_DMA64_TXSTAT_DISABLED ||
  439. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  440. value == B43_DMA64_TXSTAT_STOPPED)
  441. break;
  442. } else {
  443. value &= B43_DMA32_TXSTATE;
  444. if (value == B43_DMA32_TXSTAT_DISABLED ||
  445. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  446. value == B43_DMA32_TXSTAT_STOPPED)
  447. break;
  448. }
  449. msleep(1);
  450. }
  451. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  452. b43_write32(dev, mmio_base + offset, 0);
  453. for (i = 0; i < 10; i++) {
  454. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  455. B43_DMA32_TXSTATUS;
  456. value = b43_read32(dev, mmio_base + offset);
  457. if (type == B43_DMA_64BIT) {
  458. value &= B43_DMA64_TXSTAT;
  459. if (value == B43_DMA64_TXSTAT_DISABLED) {
  460. i = -1;
  461. break;
  462. }
  463. } else {
  464. value &= B43_DMA32_TXSTATE;
  465. if (value == B43_DMA32_TXSTAT_DISABLED) {
  466. i = -1;
  467. break;
  468. }
  469. }
  470. msleep(1);
  471. }
  472. if (i != -1) {
  473. b43err(dev->wl, "DMA TX reset timed out\n");
  474. return -ENODEV;
  475. }
  476. /* ensure the reset is completed. */
  477. msleep(1);
  478. return 0;
  479. }
  480. /* Check if a DMA mapping address is invalid. */
  481. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  482. dma_addr_t addr,
  483. size_t buffersize)
  484. {
  485. if (unlikely(dma_mapping_error(addr)))
  486. return 1;
  487. switch (ring->type) {
  488. case B43_DMA_30BIT:
  489. if ((u64)addr + buffersize > (1ULL << 30))
  490. return 1;
  491. break;
  492. case B43_DMA_32BIT:
  493. if ((u64)addr + buffersize > (1ULL << 32))
  494. return 1;
  495. break;
  496. case B43_DMA_64BIT:
  497. /* Currently we can't have addresses beyond
  498. * 64bit in the kernel. */
  499. break;
  500. }
  501. /* The address is OK. */
  502. return 0;
  503. }
  504. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  505. struct b43_dmadesc_generic *desc,
  506. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  507. {
  508. struct b43_rxhdr_fw4 *rxhdr;
  509. struct b43_hwtxstatus *txstat;
  510. dma_addr_t dmaaddr;
  511. struct sk_buff *skb;
  512. B43_WARN_ON(ring->tx);
  513. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  514. if (unlikely(!skb))
  515. return -ENOMEM;
  516. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  517. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize)) {
  518. /* ugh. try to realloc in zone_dma */
  519. gfp_flags |= GFP_DMA;
  520. dev_kfree_skb_any(skb);
  521. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  522. if (unlikely(!skb))
  523. return -ENOMEM;
  524. dmaaddr = map_descbuffer(ring, skb->data,
  525. ring->rx_buffersize, 0);
  526. }
  527. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize)) {
  528. dev_kfree_skb_any(skb);
  529. return -EIO;
  530. }
  531. meta->skb = skb;
  532. meta->dmaaddr = dmaaddr;
  533. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  534. ring->rx_buffersize, 0, 0, 0);
  535. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  536. rxhdr->frame_len = 0;
  537. txstat = (struct b43_hwtxstatus *)(skb->data);
  538. txstat->cookie = 0;
  539. return 0;
  540. }
  541. /* Allocate the initial descbuffers.
  542. * This is used for an RX ring only.
  543. */
  544. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  545. {
  546. int i, err = -ENOMEM;
  547. struct b43_dmadesc_generic *desc;
  548. struct b43_dmadesc_meta *meta;
  549. for (i = 0; i < ring->nr_slots; i++) {
  550. desc = ring->ops->idx2desc(ring, i, &meta);
  551. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  552. if (err) {
  553. b43err(ring->dev->wl,
  554. "Failed to allocate initial descbuffers\n");
  555. goto err_unwind;
  556. }
  557. }
  558. mb();
  559. ring->used_slots = ring->nr_slots;
  560. err = 0;
  561. out:
  562. return err;
  563. err_unwind:
  564. for (i--; i >= 0; i--) {
  565. desc = ring->ops->idx2desc(ring, i, &meta);
  566. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  567. dev_kfree_skb(meta->skb);
  568. }
  569. goto out;
  570. }
  571. /* Do initial setup of the DMA controller.
  572. * Reset the controller, write the ring busaddress
  573. * and switch the "enable" bit on.
  574. */
  575. static int dmacontroller_setup(struct b43_dmaring *ring)
  576. {
  577. int err = 0;
  578. u32 value;
  579. u32 addrext;
  580. u32 trans = ssb_dma_translation(ring->dev->dev);
  581. if (ring->tx) {
  582. if (ring->type == B43_DMA_64BIT) {
  583. u64 ringbase = (u64) (ring->dmabase);
  584. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  585. >> SSB_DMA_TRANSLATION_SHIFT;
  586. value = B43_DMA64_TXENABLE;
  587. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  588. & B43_DMA64_TXADDREXT_MASK;
  589. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  590. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  591. (ringbase & 0xFFFFFFFF));
  592. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  593. ((ringbase >> 32) &
  594. ~SSB_DMA_TRANSLATION_MASK)
  595. | (trans << 1));
  596. } else {
  597. u32 ringbase = (u32) (ring->dmabase);
  598. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  599. >> SSB_DMA_TRANSLATION_SHIFT;
  600. value = B43_DMA32_TXENABLE;
  601. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  602. & B43_DMA32_TXADDREXT_MASK;
  603. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  604. b43_dma_write(ring, B43_DMA32_TXRING,
  605. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  606. | trans);
  607. }
  608. } else {
  609. err = alloc_initial_descbuffers(ring);
  610. if (err)
  611. goto out;
  612. if (ring->type == B43_DMA_64BIT) {
  613. u64 ringbase = (u64) (ring->dmabase);
  614. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  615. >> SSB_DMA_TRANSLATION_SHIFT;
  616. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  617. value |= B43_DMA64_RXENABLE;
  618. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  619. & B43_DMA64_RXADDREXT_MASK;
  620. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  621. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  622. (ringbase & 0xFFFFFFFF));
  623. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  624. ((ringbase >> 32) &
  625. ~SSB_DMA_TRANSLATION_MASK)
  626. | (trans << 1));
  627. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  628. sizeof(struct b43_dmadesc64));
  629. } else {
  630. u32 ringbase = (u32) (ring->dmabase);
  631. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  632. >> SSB_DMA_TRANSLATION_SHIFT;
  633. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  634. value |= B43_DMA32_RXENABLE;
  635. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  636. & B43_DMA32_RXADDREXT_MASK;
  637. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  638. b43_dma_write(ring, B43_DMA32_RXRING,
  639. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  640. | trans);
  641. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  642. sizeof(struct b43_dmadesc32));
  643. }
  644. }
  645. out:
  646. return err;
  647. }
  648. /* Shutdown the DMA controller. */
  649. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  650. {
  651. if (ring->tx) {
  652. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  653. ring->type);
  654. if (ring->type == B43_DMA_64BIT) {
  655. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  656. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  657. } else
  658. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  659. } else {
  660. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  661. ring->type);
  662. if (ring->type == B43_DMA_64BIT) {
  663. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  664. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  665. } else
  666. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  667. }
  668. }
  669. static void free_all_descbuffers(struct b43_dmaring *ring)
  670. {
  671. struct b43_dmadesc_generic *desc;
  672. struct b43_dmadesc_meta *meta;
  673. int i;
  674. if (!ring->used_slots)
  675. return;
  676. for (i = 0; i < ring->nr_slots; i++) {
  677. desc = ring->ops->idx2desc(ring, i, &meta);
  678. if (!meta->skb) {
  679. B43_WARN_ON(!ring->tx);
  680. continue;
  681. }
  682. if (ring->tx) {
  683. unmap_descbuffer(ring, meta->dmaaddr,
  684. meta->skb->len, 1);
  685. } else {
  686. unmap_descbuffer(ring, meta->dmaaddr,
  687. ring->rx_buffersize, 0);
  688. }
  689. free_descriptor_buffer(ring, meta);
  690. }
  691. }
  692. static u64 supported_dma_mask(struct b43_wldev *dev)
  693. {
  694. u32 tmp;
  695. u16 mmio_base;
  696. tmp = b43_read32(dev, SSB_TMSHIGH);
  697. if (tmp & SSB_TMSHIGH_DMA64)
  698. return DMA_64BIT_MASK;
  699. mmio_base = b43_dmacontroller_base(0, 0);
  700. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  701. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  702. if (tmp & B43_DMA32_TXADDREXT_MASK)
  703. return DMA_32BIT_MASK;
  704. return DMA_30BIT_MASK;
  705. }
  706. /* Main initialization function. */
  707. static
  708. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  709. int controller_index,
  710. int for_tx,
  711. enum b43_dmatype type)
  712. {
  713. struct b43_dmaring *ring;
  714. int err;
  715. int nr_slots;
  716. dma_addr_t dma_test;
  717. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  718. if (!ring)
  719. goto out;
  720. ring->type = type;
  721. nr_slots = B43_RXRING_SLOTS;
  722. if (for_tx)
  723. nr_slots = B43_TXRING_SLOTS;
  724. ring->meta = kcalloc(nr_slots, sizeof(struct b43_dmadesc_meta),
  725. GFP_KERNEL);
  726. if (!ring->meta)
  727. goto err_kfree_ring;
  728. if (for_tx) {
  729. ring->txhdr_cache = kcalloc(nr_slots,
  730. b43_txhdr_size(dev),
  731. GFP_KERNEL);
  732. if (!ring->txhdr_cache)
  733. goto err_kfree_meta;
  734. /* test for ability to dma to txhdr_cache */
  735. dma_test = dma_map_single(dev->dev->dev,
  736. ring->txhdr_cache,
  737. b43_txhdr_size(dev),
  738. DMA_TO_DEVICE);
  739. if (b43_dma_mapping_error(ring, dma_test, b43_txhdr_size(dev))) {
  740. /* ugh realloc */
  741. kfree(ring->txhdr_cache);
  742. ring->txhdr_cache = kcalloc(nr_slots,
  743. b43_txhdr_size(dev),
  744. GFP_KERNEL | GFP_DMA);
  745. if (!ring->txhdr_cache)
  746. goto err_kfree_meta;
  747. dma_test = dma_map_single(dev->dev->dev,
  748. ring->txhdr_cache,
  749. b43_txhdr_size(dev),
  750. DMA_TO_DEVICE);
  751. if (b43_dma_mapping_error(ring, dma_test,
  752. b43_txhdr_size(dev)))
  753. goto err_kfree_txhdr_cache;
  754. }
  755. dma_unmap_single(dev->dev->dev,
  756. dma_test, b43_txhdr_size(dev),
  757. DMA_TO_DEVICE);
  758. }
  759. ring->dev = dev;
  760. ring->nr_slots = nr_slots;
  761. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  762. ring->index = controller_index;
  763. if (type == B43_DMA_64BIT)
  764. ring->ops = &dma64_ops;
  765. else
  766. ring->ops = &dma32_ops;
  767. if (for_tx) {
  768. ring->tx = 1;
  769. ring->current_slot = -1;
  770. } else {
  771. if (ring->index == 0) {
  772. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  773. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  774. } else if (ring->index == 3) {
  775. ring->rx_buffersize = B43_DMA3_RX_BUFFERSIZE;
  776. ring->frameoffset = B43_DMA3_RX_FRAMEOFFSET;
  777. } else
  778. B43_WARN_ON(1);
  779. }
  780. spin_lock_init(&ring->lock);
  781. #ifdef CONFIG_B43_DEBUG
  782. ring->last_injected_overflow = jiffies;
  783. #endif
  784. err = alloc_ringmemory(ring);
  785. if (err)
  786. goto err_kfree_txhdr_cache;
  787. err = dmacontroller_setup(ring);
  788. if (err)
  789. goto err_free_ringmemory;
  790. out:
  791. return ring;
  792. err_free_ringmemory:
  793. free_ringmemory(ring);
  794. err_kfree_txhdr_cache:
  795. kfree(ring->txhdr_cache);
  796. err_kfree_meta:
  797. kfree(ring->meta);
  798. err_kfree_ring:
  799. kfree(ring);
  800. ring = NULL;
  801. goto out;
  802. }
  803. /* Main cleanup function. */
  804. static void b43_destroy_dmaring(struct b43_dmaring *ring)
  805. {
  806. if (!ring)
  807. return;
  808. b43dbg(ring->dev->wl, "DMA-%u 0x%04X (%s) max used slots: %d/%d\n",
  809. (unsigned int)(ring->type),
  810. ring->mmio_base,
  811. (ring->tx) ? "TX" : "RX", ring->max_used_slots, ring->nr_slots);
  812. /* Device IRQs are disabled prior entering this function,
  813. * so no need to take care of concurrency with rx handler stuff.
  814. */
  815. dmacontroller_cleanup(ring);
  816. free_all_descbuffers(ring);
  817. free_ringmemory(ring);
  818. kfree(ring->txhdr_cache);
  819. kfree(ring->meta);
  820. kfree(ring);
  821. }
  822. void b43_dma_free(struct b43_wldev *dev)
  823. {
  824. struct b43_dma *dma = &dev->dma;
  825. b43_destroy_dmaring(dma->rx_ring3);
  826. dma->rx_ring3 = NULL;
  827. b43_destroy_dmaring(dma->rx_ring0);
  828. dma->rx_ring0 = NULL;
  829. b43_destroy_dmaring(dma->tx_ring5);
  830. dma->tx_ring5 = NULL;
  831. b43_destroy_dmaring(dma->tx_ring4);
  832. dma->tx_ring4 = NULL;
  833. b43_destroy_dmaring(dma->tx_ring3);
  834. dma->tx_ring3 = NULL;
  835. b43_destroy_dmaring(dma->tx_ring2);
  836. dma->tx_ring2 = NULL;
  837. b43_destroy_dmaring(dma->tx_ring1);
  838. dma->tx_ring1 = NULL;
  839. b43_destroy_dmaring(dma->tx_ring0);
  840. dma->tx_ring0 = NULL;
  841. }
  842. int b43_dma_init(struct b43_wldev *dev)
  843. {
  844. struct b43_dma *dma = &dev->dma;
  845. struct b43_dmaring *ring;
  846. int err;
  847. u64 dmamask;
  848. enum b43_dmatype type;
  849. dmamask = supported_dma_mask(dev);
  850. switch (dmamask) {
  851. default:
  852. B43_WARN_ON(1);
  853. case DMA_30BIT_MASK:
  854. type = B43_DMA_30BIT;
  855. break;
  856. case DMA_32BIT_MASK:
  857. type = B43_DMA_32BIT;
  858. break;
  859. case DMA_64BIT_MASK:
  860. type = B43_DMA_64BIT;
  861. break;
  862. }
  863. err = ssb_dma_set_mask(dev->dev, dmamask);
  864. if (err) {
  865. b43err(dev->wl, "The machine/kernel does not support "
  866. "the required DMA mask (0x%08X%08X)\n",
  867. (unsigned int)((dmamask & 0xFFFFFFFF00000000ULL) >> 32),
  868. (unsigned int)(dmamask & 0x00000000FFFFFFFFULL));
  869. return -EOPNOTSUPP;
  870. }
  871. err = -ENOMEM;
  872. /* setup TX DMA channels. */
  873. ring = b43_setup_dmaring(dev, 0, 1, type);
  874. if (!ring)
  875. goto out;
  876. dma->tx_ring0 = ring;
  877. ring = b43_setup_dmaring(dev, 1, 1, type);
  878. if (!ring)
  879. goto err_destroy_tx0;
  880. dma->tx_ring1 = ring;
  881. ring = b43_setup_dmaring(dev, 2, 1, type);
  882. if (!ring)
  883. goto err_destroy_tx1;
  884. dma->tx_ring2 = ring;
  885. ring = b43_setup_dmaring(dev, 3, 1, type);
  886. if (!ring)
  887. goto err_destroy_tx2;
  888. dma->tx_ring3 = ring;
  889. ring = b43_setup_dmaring(dev, 4, 1, type);
  890. if (!ring)
  891. goto err_destroy_tx3;
  892. dma->tx_ring4 = ring;
  893. ring = b43_setup_dmaring(dev, 5, 1, type);
  894. if (!ring)
  895. goto err_destroy_tx4;
  896. dma->tx_ring5 = ring;
  897. /* setup RX DMA channels. */
  898. ring = b43_setup_dmaring(dev, 0, 0, type);
  899. if (!ring)
  900. goto err_destroy_tx5;
  901. dma->rx_ring0 = ring;
  902. if (dev->dev->id.revision < 5) {
  903. ring = b43_setup_dmaring(dev, 3, 0, type);
  904. if (!ring)
  905. goto err_destroy_rx0;
  906. dma->rx_ring3 = ring;
  907. }
  908. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  909. (unsigned int)type);
  910. err = 0;
  911. out:
  912. return err;
  913. err_destroy_rx0:
  914. b43_destroy_dmaring(dma->rx_ring0);
  915. dma->rx_ring0 = NULL;
  916. err_destroy_tx5:
  917. b43_destroy_dmaring(dma->tx_ring5);
  918. dma->tx_ring5 = NULL;
  919. err_destroy_tx4:
  920. b43_destroy_dmaring(dma->tx_ring4);
  921. dma->tx_ring4 = NULL;
  922. err_destroy_tx3:
  923. b43_destroy_dmaring(dma->tx_ring3);
  924. dma->tx_ring3 = NULL;
  925. err_destroy_tx2:
  926. b43_destroy_dmaring(dma->tx_ring2);
  927. dma->tx_ring2 = NULL;
  928. err_destroy_tx1:
  929. b43_destroy_dmaring(dma->tx_ring1);
  930. dma->tx_ring1 = NULL;
  931. err_destroy_tx0:
  932. b43_destroy_dmaring(dma->tx_ring0);
  933. dma->tx_ring0 = NULL;
  934. goto out;
  935. }
  936. /* Generate a cookie for the TX header. */
  937. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  938. {
  939. u16 cookie = 0x1000;
  940. /* Use the upper 4 bits of the cookie as
  941. * DMA controller ID and store the slot number
  942. * in the lower 12 bits.
  943. * Note that the cookie must never be 0, as this
  944. * is a special value used in RX path.
  945. * It can also not be 0xFFFF because that is special
  946. * for multicast frames.
  947. */
  948. switch (ring->index) {
  949. case 0:
  950. cookie = 0x1000;
  951. break;
  952. case 1:
  953. cookie = 0x2000;
  954. break;
  955. case 2:
  956. cookie = 0x3000;
  957. break;
  958. case 3:
  959. cookie = 0x4000;
  960. break;
  961. case 4:
  962. cookie = 0x5000;
  963. break;
  964. case 5:
  965. cookie = 0x6000;
  966. break;
  967. default:
  968. B43_WARN_ON(1);
  969. }
  970. B43_WARN_ON(slot & ~0x0FFF);
  971. cookie |= (u16) slot;
  972. return cookie;
  973. }
  974. /* Inspect a cookie and find out to which controller/slot it belongs. */
  975. static
  976. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  977. {
  978. struct b43_dma *dma = &dev->dma;
  979. struct b43_dmaring *ring = NULL;
  980. switch (cookie & 0xF000) {
  981. case 0x1000:
  982. ring = dma->tx_ring0;
  983. break;
  984. case 0x2000:
  985. ring = dma->tx_ring1;
  986. break;
  987. case 0x3000:
  988. ring = dma->tx_ring2;
  989. break;
  990. case 0x4000:
  991. ring = dma->tx_ring3;
  992. break;
  993. case 0x5000:
  994. ring = dma->tx_ring4;
  995. break;
  996. case 0x6000:
  997. ring = dma->tx_ring5;
  998. break;
  999. default:
  1000. B43_WARN_ON(1);
  1001. }
  1002. *slot = (cookie & 0x0FFF);
  1003. B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  1004. return ring;
  1005. }
  1006. static int dma_tx_fragment(struct b43_dmaring *ring,
  1007. struct sk_buff *skb,
  1008. struct ieee80211_tx_control *ctl)
  1009. {
  1010. const struct b43_dma_ops *ops = ring->ops;
  1011. u8 *header;
  1012. int slot, old_top_slot, old_used_slots;
  1013. int err;
  1014. struct b43_dmadesc_generic *desc;
  1015. struct b43_dmadesc_meta *meta;
  1016. struct b43_dmadesc_meta *meta_hdr;
  1017. struct sk_buff *bounce_skb;
  1018. u16 cookie;
  1019. size_t hdrsize = b43_txhdr_size(ring->dev);
  1020. #define SLOTS_PER_PACKET 2
  1021. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  1022. old_top_slot = ring->current_slot;
  1023. old_used_slots = ring->used_slots;
  1024. /* Get a slot for the header. */
  1025. slot = request_slot(ring);
  1026. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1027. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1028. header = &(ring->txhdr_cache[slot * hdrsize]);
  1029. cookie = generate_cookie(ring, slot);
  1030. err = b43_generate_txhdr(ring->dev, header,
  1031. skb->data, skb->len, ctl, cookie);
  1032. if (unlikely(err)) {
  1033. ring->current_slot = old_top_slot;
  1034. ring->used_slots = old_used_slots;
  1035. return err;
  1036. }
  1037. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1038. hdrsize, 1);
  1039. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize)) {
  1040. ring->current_slot = old_top_slot;
  1041. ring->used_slots = old_used_slots;
  1042. return -EIO;
  1043. }
  1044. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1045. hdrsize, 1, 0, 0);
  1046. /* Get a slot for the payload. */
  1047. slot = request_slot(ring);
  1048. desc = ops->idx2desc(ring, slot, &meta);
  1049. memset(meta, 0, sizeof(*meta));
  1050. memcpy(&meta->txstat.control, ctl, sizeof(*ctl));
  1051. meta->skb = skb;
  1052. meta->is_last_fragment = 1;
  1053. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1054. /* create a bounce buffer in zone_dma on mapping failure. */
  1055. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len)) {
  1056. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  1057. if (!bounce_skb) {
  1058. ring->current_slot = old_top_slot;
  1059. ring->used_slots = old_used_slots;
  1060. err = -ENOMEM;
  1061. goto out_unmap_hdr;
  1062. }
  1063. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  1064. dev_kfree_skb_any(skb);
  1065. skb = bounce_skb;
  1066. meta->skb = skb;
  1067. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1068. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len)) {
  1069. ring->current_slot = old_top_slot;
  1070. ring->used_slots = old_used_slots;
  1071. err = -EIO;
  1072. goto out_free_bounce;
  1073. }
  1074. }
  1075. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1076. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1077. /* Tell the firmware about the cookie of the last
  1078. * mcast frame, so it can clear the more-data bit in it. */
  1079. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1080. B43_SHM_SH_MCASTCOOKIE, cookie);
  1081. }
  1082. /* Now transfer the whole frame. */
  1083. wmb();
  1084. ops->poke_tx(ring, next_slot(ring, slot));
  1085. return 0;
  1086. out_free_bounce:
  1087. dev_kfree_skb_any(skb);
  1088. out_unmap_hdr:
  1089. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1090. hdrsize, 1);
  1091. return err;
  1092. }
  1093. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1094. {
  1095. #ifdef CONFIG_B43_DEBUG
  1096. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1097. /* Check if we should inject another ringbuffer overflow
  1098. * to test handling of this situation in the stack. */
  1099. unsigned long next_overflow;
  1100. next_overflow = ring->last_injected_overflow + HZ;
  1101. if (time_after(jiffies, next_overflow)) {
  1102. ring->last_injected_overflow = jiffies;
  1103. b43dbg(ring->dev->wl,
  1104. "Injecting TX ring overflow on "
  1105. "DMA controller %d\n", ring->index);
  1106. return 1;
  1107. }
  1108. }
  1109. #endif /* CONFIG_B43_DEBUG */
  1110. return 0;
  1111. }
  1112. int b43_dma_tx(struct b43_wldev *dev,
  1113. struct sk_buff *skb, struct ieee80211_tx_control *ctl)
  1114. {
  1115. struct b43_dmaring *ring;
  1116. struct ieee80211_hdr *hdr;
  1117. int err = 0;
  1118. unsigned long flags;
  1119. if (unlikely(skb->len < 2 + 2 + 6)) {
  1120. /* Too short, this can't be a valid frame. */
  1121. return -EINVAL;
  1122. }
  1123. hdr = (struct ieee80211_hdr *)skb->data;
  1124. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1125. /* The multicast ring will be sent after the DTIM */
  1126. ring = dev->dma.tx_ring4;
  1127. /* Set the more-data bit. Ucode will clear it on
  1128. * the last frame for us. */
  1129. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1130. } else {
  1131. /* Decide by priority where to put this frame. */
  1132. ring = priority_to_txring(dev, ctl->queue);
  1133. }
  1134. spin_lock_irqsave(&ring->lock, flags);
  1135. B43_WARN_ON(!ring->tx);
  1136. if (unlikely(free_slots(ring) < SLOTS_PER_PACKET)) {
  1137. b43warn(dev->wl, "DMA queue overflow\n");
  1138. err = -ENOSPC;
  1139. goto out_unlock;
  1140. }
  1141. /* Check if the queue was stopped in mac80211,
  1142. * but we got called nevertheless.
  1143. * That would be a mac80211 bug. */
  1144. B43_WARN_ON(ring->stopped);
  1145. err = dma_tx_fragment(ring, skb, ctl);
  1146. if (unlikely(err == -ENOKEY)) {
  1147. /* Drop this packet, as we don't have the encryption key
  1148. * anymore and must not transmit it unencrypted. */
  1149. dev_kfree_skb_any(skb);
  1150. err = 0;
  1151. goto out_unlock;
  1152. }
  1153. if (unlikely(err)) {
  1154. b43err(dev->wl, "DMA tx mapping failure\n");
  1155. goto out_unlock;
  1156. }
  1157. ring->nr_tx_packets++;
  1158. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1159. should_inject_overflow(ring)) {
  1160. /* This TX ring is full. */
  1161. ieee80211_stop_queue(dev->wl->hw, txring_to_priority(ring));
  1162. ring->stopped = 1;
  1163. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1164. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1165. }
  1166. }
  1167. out_unlock:
  1168. spin_unlock_irqrestore(&ring->lock, flags);
  1169. return err;
  1170. }
  1171. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1172. const struct b43_txstatus *status)
  1173. {
  1174. const struct b43_dma_ops *ops;
  1175. struct b43_dmaring *ring;
  1176. struct b43_dmadesc_generic *desc;
  1177. struct b43_dmadesc_meta *meta;
  1178. int slot;
  1179. ring = parse_cookie(dev, status->cookie, &slot);
  1180. if (unlikely(!ring))
  1181. return;
  1182. B43_WARN_ON(!irqs_disabled());
  1183. spin_lock(&ring->lock);
  1184. B43_WARN_ON(!ring->tx);
  1185. ops = ring->ops;
  1186. while (1) {
  1187. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1188. desc = ops->idx2desc(ring, slot, &meta);
  1189. if (meta->skb)
  1190. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len,
  1191. 1);
  1192. else
  1193. unmap_descbuffer(ring, meta->dmaaddr,
  1194. b43_txhdr_size(dev), 1);
  1195. if (meta->is_last_fragment) {
  1196. B43_WARN_ON(!meta->skb);
  1197. /* Call back to inform the ieee80211 subsystem about the
  1198. * status of the transmission.
  1199. * Some fields of txstat are already filled in dma_tx().
  1200. */
  1201. if (status->acked) {
  1202. meta->txstat.flags |= IEEE80211_TX_STATUS_ACK;
  1203. } else {
  1204. if (!(meta->txstat.control.flags
  1205. & IEEE80211_TXCTL_NO_ACK))
  1206. meta->txstat.excessive_retries = 1;
  1207. }
  1208. if (status->frame_count == 0) {
  1209. /* The frame was not transmitted at all. */
  1210. meta->txstat.retry_count = 0;
  1211. } else
  1212. meta->txstat.retry_count = status->frame_count - 1;
  1213. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb,
  1214. &(meta->txstat));
  1215. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1216. meta->skb = NULL;
  1217. } else {
  1218. /* No need to call free_descriptor_buffer here, as
  1219. * this is only the txhdr, which is not allocated.
  1220. */
  1221. B43_WARN_ON(meta->skb);
  1222. }
  1223. /* Everything unmapped and free'd. So it's not used anymore. */
  1224. ring->used_slots--;
  1225. if (meta->is_last_fragment)
  1226. break;
  1227. slot = next_slot(ring, slot);
  1228. }
  1229. dev->stats.last_tx = jiffies;
  1230. if (ring->stopped) {
  1231. B43_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1232. ieee80211_wake_queue(dev->wl->hw, txring_to_priority(ring));
  1233. ring->stopped = 0;
  1234. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1235. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1236. }
  1237. }
  1238. spin_unlock(&ring->lock);
  1239. }
  1240. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  1241. struct ieee80211_tx_queue_stats *stats)
  1242. {
  1243. const int nr_queues = dev->wl->hw->queues;
  1244. struct b43_dmaring *ring;
  1245. struct ieee80211_tx_queue_stats_data *data;
  1246. unsigned long flags;
  1247. int i;
  1248. for (i = 0; i < nr_queues; i++) {
  1249. data = &(stats->data[i]);
  1250. ring = priority_to_txring(dev, i);
  1251. spin_lock_irqsave(&ring->lock, flags);
  1252. data->len = ring->used_slots / SLOTS_PER_PACKET;
  1253. data->limit = ring->nr_slots / SLOTS_PER_PACKET;
  1254. data->count = ring->nr_tx_packets;
  1255. spin_unlock_irqrestore(&ring->lock, flags);
  1256. }
  1257. }
  1258. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1259. {
  1260. const struct b43_dma_ops *ops = ring->ops;
  1261. struct b43_dmadesc_generic *desc;
  1262. struct b43_dmadesc_meta *meta;
  1263. struct b43_rxhdr_fw4 *rxhdr;
  1264. struct sk_buff *skb;
  1265. u16 len;
  1266. int err;
  1267. dma_addr_t dmaaddr;
  1268. desc = ops->idx2desc(ring, *slot, &meta);
  1269. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1270. skb = meta->skb;
  1271. if (ring->index == 3) {
  1272. /* We received an xmit status. */
  1273. struct b43_hwtxstatus *hw = (struct b43_hwtxstatus *)skb->data;
  1274. int i = 0;
  1275. while (hw->cookie == 0) {
  1276. if (i > 100)
  1277. break;
  1278. i++;
  1279. udelay(2);
  1280. barrier();
  1281. }
  1282. b43_handle_hwtxstatus(ring->dev, hw);
  1283. /* recycle the descriptor buffer. */
  1284. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1285. ring->rx_buffersize);
  1286. return;
  1287. }
  1288. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1289. len = le16_to_cpu(rxhdr->frame_len);
  1290. if (len == 0) {
  1291. int i = 0;
  1292. do {
  1293. udelay(2);
  1294. barrier();
  1295. len = le16_to_cpu(rxhdr->frame_len);
  1296. } while (len == 0 && i++ < 5);
  1297. if (unlikely(len == 0)) {
  1298. /* recycle the descriptor buffer. */
  1299. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1300. ring->rx_buffersize);
  1301. goto drop;
  1302. }
  1303. }
  1304. if (unlikely(len > ring->rx_buffersize)) {
  1305. /* The data did not fit into one descriptor buffer
  1306. * and is split over multiple buffers.
  1307. * This should never happen, as we try to allocate buffers
  1308. * big enough. So simply ignore this packet.
  1309. */
  1310. int cnt = 0;
  1311. s32 tmp = len;
  1312. while (1) {
  1313. desc = ops->idx2desc(ring, *slot, &meta);
  1314. /* recycle the descriptor buffer. */
  1315. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1316. ring->rx_buffersize);
  1317. *slot = next_slot(ring, *slot);
  1318. cnt++;
  1319. tmp -= ring->rx_buffersize;
  1320. if (tmp <= 0)
  1321. break;
  1322. }
  1323. b43err(ring->dev->wl, "DMA RX buffer too small "
  1324. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1325. len, ring->rx_buffersize, cnt);
  1326. goto drop;
  1327. }
  1328. dmaaddr = meta->dmaaddr;
  1329. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1330. if (unlikely(err)) {
  1331. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1332. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1333. goto drop;
  1334. }
  1335. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1336. skb_put(skb, len + ring->frameoffset);
  1337. skb_pull(skb, ring->frameoffset);
  1338. b43_rx(ring->dev, skb, rxhdr);
  1339. drop:
  1340. return;
  1341. }
  1342. void b43_dma_rx(struct b43_dmaring *ring)
  1343. {
  1344. const struct b43_dma_ops *ops = ring->ops;
  1345. int slot, current_slot;
  1346. int used_slots = 0;
  1347. B43_WARN_ON(ring->tx);
  1348. current_slot = ops->get_current_rxslot(ring);
  1349. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1350. slot = ring->current_slot;
  1351. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1352. dma_rx(ring, &slot);
  1353. update_max_used_slots(ring, ++used_slots);
  1354. }
  1355. ops->set_current_rxslot(ring, slot);
  1356. ring->current_slot = slot;
  1357. }
  1358. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1359. {
  1360. unsigned long flags;
  1361. spin_lock_irqsave(&ring->lock, flags);
  1362. B43_WARN_ON(!ring->tx);
  1363. ring->ops->tx_suspend(ring);
  1364. spin_unlock_irqrestore(&ring->lock, flags);
  1365. }
  1366. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1367. {
  1368. unsigned long flags;
  1369. spin_lock_irqsave(&ring->lock, flags);
  1370. B43_WARN_ON(!ring->tx);
  1371. ring->ops->tx_resume(ring);
  1372. spin_unlock_irqrestore(&ring->lock, flags);
  1373. }
  1374. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1375. {
  1376. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1377. b43_dma_tx_suspend_ring(dev->dma.tx_ring0);
  1378. b43_dma_tx_suspend_ring(dev->dma.tx_ring1);
  1379. b43_dma_tx_suspend_ring(dev->dma.tx_ring2);
  1380. b43_dma_tx_suspend_ring(dev->dma.tx_ring3);
  1381. b43_dma_tx_suspend_ring(dev->dma.tx_ring4);
  1382. b43_dma_tx_suspend_ring(dev->dma.tx_ring5);
  1383. }
  1384. void b43_dma_tx_resume(struct b43_wldev *dev)
  1385. {
  1386. b43_dma_tx_resume_ring(dev->dma.tx_ring5);
  1387. b43_dma_tx_resume_ring(dev->dma.tx_ring4);
  1388. b43_dma_tx_resume_ring(dev->dma.tx_ring3);
  1389. b43_dma_tx_resume_ring(dev->dma.tx_ring2);
  1390. b43_dma_tx_resume_ring(dev->dma.tx_ring1);
  1391. b43_dma_tx_resume_ring(dev->dma.tx_ring0);
  1392. b43_power_saving_ctl_bits(dev, 0);
  1393. }