phy.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071
  1. /*
  2. * PHY functions
  3. *
  4. * Copyright (c) 2004, 2005, 2006, 2007 Reyk Floeter <reyk@openbsd.org>
  5. * Copyright (c) 2006, 2007 Nick Kossifidis <mickflemm@gmail.com>
  6. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  7. *
  8. * Permission to use, copy, modify, and distribute this software for any
  9. * purpose with or without fee is hereby granted, provided that the above
  10. * copyright notice and this permission notice appear in all copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  13. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  15. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  16. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  17. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  18. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  19. *
  20. */
  21. #include <linux/delay.h>
  22. #include "ath5k.h"
  23. #include "reg.h"
  24. #include "base.h"
  25. /* Struct to hold initial RF register values (RF Banks) */
  26. struct ath5k_ini_rf {
  27. u8 rf_bank; /* check out ath5k_reg.h */
  28. u16 rf_register; /* register address */
  29. u32 rf_value[5]; /* register value for different modes (above) */
  30. };
  31. /*
  32. * Mode-specific RF Gain table (64bytes) for RF5111/5112
  33. * (RF5110 only comes with AR5210 and only supports a/turbo a mode so initial
  34. * RF Gain values are included in AR5K_AR5210_INI)
  35. */
  36. struct ath5k_ini_rfgain {
  37. u16 rfg_register; /* RF Gain register address */
  38. u32 rfg_value[2]; /* [freq (see below)] */
  39. };
  40. struct ath5k_gain_opt {
  41. u32 go_default;
  42. u32 go_steps_count;
  43. const struct ath5k_gain_opt_step go_step[AR5K_GAIN_STEP_COUNT];
  44. };
  45. /* RF5111 mode-specific init registers */
  46. static const struct ath5k_ini_rf rfregs_5111[] = {
  47. { 0, 0x989c,
  48. /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
  49. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  50. { 0, 0x989c,
  51. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  52. { 0, 0x989c,
  53. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  54. { 0, 0x989c,
  55. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  56. { 0, 0x989c,
  57. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  58. { 0, 0x989c,
  59. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  60. { 0, 0x989c,
  61. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  62. { 0, 0x989c,
  63. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  64. { 0, 0x989c,
  65. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  66. { 0, 0x989c,
  67. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  68. { 0, 0x989c,
  69. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  70. { 0, 0x989c,
  71. { 0x00380000, 0x00380000, 0x00380000, 0x00380000, 0x00380000 } },
  72. { 0, 0x989c,
  73. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  74. { 0, 0x989c,
  75. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  76. { 0, 0x989c,
  77. { 0x00000000, 0x00000000, 0x000000c0, 0x00000080, 0x00000080 } },
  78. { 0, 0x989c,
  79. { 0x000400f9, 0x000400f9, 0x000400ff, 0x000400fd, 0x000400fd } },
  80. { 0, 0x98d4,
  81. { 0x00000000, 0x00000000, 0x00000004, 0x00000004, 0x00000004 } },
  82. { 1, 0x98d4,
  83. { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
  84. { 2, 0x98d4,
  85. { 0x00000010, 0x00000014, 0x00000010, 0x00000010, 0x00000014 } },
  86. { 3, 0x98d8,
  87. { 0x00601068, 0x00601068, 0x00601068, 0x00601068, 0x00601068 } },
  88. { 6, 0x989c,
  89. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  90. { 6, 0x989c,
  91. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  92. { 6, 0x989c,
  93. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  94. { 6, 0x989c,
  95. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  96. { 6, 0x989c,
  97. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  98. { 6, 0x989c,
  99. { 0x10000000, 0x10000000, 0x10000000, 0x10000000, 0x10000000 } },
  100. { 6, 0x989c,
  101. { 0x04000000, 0x04000000, 0x04000000, 0x04000000, 0x04000000 } },
  102. { 6, 0x989c,
  103. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  104. { 6, 0x989c,
  105. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  106. { 6, 0x989c,
  107. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  108. { 6, 0x989c,
  109. { 0x00000000, 0x00000000, 0x0a000000, 0x00000000, 0x00000000 } },
  110. { 6, 0x989c,
  111. { 0x003800c0, 0x00380080, 0x023800c0, 0x003800c0, 0x003800c0 } },
  112. { 6, 0x989c,
  113. { 0x00020006, 0x00020006, 0x00000006, 0x00020006, 0x00020006 } },
  114. { 6, 0x989c,
  115. { 0x00000089, 0x00000089, 0x00000089, 0x00000089, 0x00000089 } },
  116. { 6, 0x989c,
  117. { 0x000000a0, 0x000000a0, 0x000000a0, 0x000000a0, 0x000000a0 } },
  118. { 6, 0x989c,
  119. { 0x00040007, 0x00040007, 0x00040007, 0x00040007, 0x00040007 } },
  120. { 6, 0x98d4,
  121. { 0x0000001a, 0x0000001a, 0x0000001a, 0x0000001a, 0x0000001a } },
  122. { 7, 0x989c,
  123. { 0x00000040, 0x00000048, 0x00000040, 0x00000040, 0x00000040 } },
  124. { 7, 0x989c,
  125. { 0x00000010, 0x00000010, 0x00000010, 0x00000010, 0x00000010 } },
  126. { 7, 0x989c,
  127. { 0x00000008, 0x00000008, 0x00000008, 0x00000008, 0x00000008 } },
  128. { 7, 0x989c,
  129. { 0x0000004f, 0x0000004f, 0x0000004f, 0x0000004f, 0x0000004f } },
  130. { 7, 0x989c,
  131. { 0x000000f1, 0x000000f1, 0x00000061, 0x000000f1, 0x000000f1 } },
  132. { 7, 0x989c,
  133. { 0x0000904f, 0x0000904f, 0x0000904c, 0x0000904f, 0x0000904f } },
  134. { 7, 0x989c,
  135. { 0x0000125a, 0x0000125a, 0x0000129a, 0x0000125a, 0x0000125a } },
  136. { 7, 0x98cc,
  137. { 0x0000000e, 0x0000000e, 0x0000000f, 0x0000000e, 0x0000000e } },
  138. };
  139. /* Initial RF Gain settings for RF5111 */
  140. static const struct ath5k_ini_rfgain rfgain_5111[] = {
  141. /* 5Ghz 2Ghz */
  142. { AR5K_RF_GAIN(0), { 0x000001a9, 0x00000000 } },
  143. { AR5K_RF_GAIN(1), { 0x000001e9, 0x00000040 } },
  144. { AR5K_RF_GAIN(2), { 0x00000029, 0x00000080 } },
  145. { AR5K_RF_GAIN(3), { 0x00000069, 0x00000150 } },
  146. { AR5K_RF_GAIN(4), { 0x00000199, 0x00000190 } },
  147. { AR5K_RF_GAIN(5), { 0x000001d9, 0x000001d0 } },
  148. { AR5K_RF_GAIN(6), { 0x00000019, 0x00000010 } },
  149. { AR5K_RF_GAIN(7), { 0x00000059, 0x00000044 } },
  150. { AR5K_RF_GAIN(8), { 0x00000099, 0x00000084 } },
  151. { AR5K_RF_GAIN(9), { 0x000001a5, 0x00000148 } },
  152. { AR5K_RF_GAIN(10), { 0x000001e5, 0x00000188 } },
  153. { AR5K_RF_GAIN(11), { 0x00000025, 0x000001c8 } },
  154. { AR5K_RF_GAIN(12), { 0x000001c8, 0x00000014 } },
  155. { AR5K_RF_GAIN(13), { 0x00000008, 0x00000042 } },
  156. { AR5K_RF_GAIN(14), { 0x00000048, 0x00000082 } },
  157. { AR5K_RF_GAIN(15), { 0x00000088, 0x00000178 } },
  158. { AR5K_RF_GAIN(16), { 0x00000198, 0x000001b8 } },
  159. { AR5K_RF_GAIN(17), { 0x000001d8, 0x000001f8 } },
  160. { AR5K_RF_GAIN(18), { 0x00000018, 0x00000012 } },
  161. { AR5K_RF_GAIN(19), { 0x00000058, 0x00000052 } },
  162. { AR5K_RF_GAIN(20), { 0x00000098, 0x00000092 } },
  163. { AR5K_RF_GAIN(21), { 0x000001a4, 0x0000017c } },
  164. { AR5K_RF_GAIN(22), { 0x000001e4, 0x000001bc } },
  165. { AR5K_RF_GAIN(23), { 0x00000024, 0x000001fc } },
  166. { AR5K_RF_GAIN(24), { 0x00000064, 0x0000000a } },
  167. { AR5K_RF_GAIN(25), { 0x000000a4, 0x0000004a } },
  168. { AR5K_RF_GAIN(26), { 0x000000e4, 0x0000008a } },
  169. { AR5K_RF_GAIN(27), { 0x0000010a, 0x0000015a } },
  170. { AR5K_RF_GAIN(28), { 0x0000014a, 0x0000019a } },
  171. { AR5K_RF_GAIN(29), { 0x0000018a, 0x000001da } },
  172. { AR5K_RF_GAIN(30), { 0x000001ca, 0x0000000e } },
  173. { AR5K_RF_GAIN(31), { 0x0000000a, 0x0000004e } },
  174. { AR5K_RF_GAIN(32), { 0x0000004a, 0x0000008e } },
  175. { AR5K_RF_GAIN(33), { 0x0000008a, 0x0000015e } },
  176. { AR5K_RF_GAIN(34), { 0x000001ba, 0x0000019e } },
  177. { AR5K_RF_GAIN(35), { 0x000001fa, 0x000001de } },
  178. { AR5K_RF_GAIN(36), { 0x0000003a, 0x00000009 } },
  179. { AR5K_RF_GAIN(37), { 0x0000007a, 0x00000049 } },
  180. { AR5K_RF_GAIN(38), { 0x00000186, 0x00000089 } },
  181. { AR5K_RF_GAIN(39), { 0x000001c6, 0x00000179 } },
  182. { AR5K_RF_GAIN(40), { 0x00000006, 0x000001b9 } },
  183. { AR5K_RF_GAIN(41), { 0x00000046, 0x000001f9 } },
  184. { AR5K_RF_GAIN(42), { 0x00000086, 0x00000039 } },
  185. { AR5K_RF_GAIN(43), { 0x000000c6, 0x00000079 } },
  186. { AR5K_RF_GAIN(44), { 0x000000c6, 0x000000b9 } },
  187. { AR5K_RF_GAIN(45), { 0x000000c6, 0x000001bd } },
  188. { AR5K_RF_GAIN(46), { 0x000000c6, 0x000001fd } },
  189. { AR5K_RF_GAIN(47), { 0x000000c6, 0x0000003d } },
  190. { AR5K_RF_GAIN(48), { 0x000000c6, 0x0000007d } },
  191. { AR5K_RF_GAIN(49), { 0x000000c6, 0x000000bd } },
  192. { AR5K_RF_GAIN(50), { 0x000000c6, 0x000000fd } },
  193. { AR5K_RF_GAIN(51), { 0x000000c6, 0x000000fd } },
  194. { AR5K_RF_GAIN(52), { 0x000000c6, 0x000000fd } },
  195. { AR5K_RF_GAIN(53), { 0x000000c6, 0x000000fd } },
  196. { AR5K_RF_GAIN(54), { 0x000000c6, 0x000000fd } },
  197. { AR5K_RF_GAIN(55), { 0x000000c6, 0x000000fd } },
  198. { AR5K_RF_GAIN(56), { 0x000000c6, 0x000000fd } },
  199. { AR5K_RF_GAIN(57), { 0x000000c6, 0x000000fd } },
  200. { AR5K_RF_GAIN(58), { 0x000000c6, 0x000000fd } },
  201. { AR5K_RF_GAIN(59), { 0x000000c6, 0x000000fd } },
  202. { AR5K_RF_GAIN(60), { 0x000000c6, 0x000000fd } },
  203. { AR5K_RF_GAIN(61), { 0x000000c6, 0x000000fd } },
  204. { AR5K_RF_GAIN(62), { 0x000000c6, 0x000000fd } },
  205. { AR5K_RF_GAIN(63), { 0x000000c6, 0x000000fd } },
  206. };
  207. static const struct ath5k_gain_opt rfgain_opt_5111 = {
  208. 4,
  209. 9,
  210. {
  211. { { 4, 1, 1, 1 }, 6 },
  212. { { 4, 0, 1, 1 }, 4 },
  213. { { 3, 1, 1, 1 }, 3 },
  214. { { 4, 0, 0, 1 }, 1 },
  215. { { 4, 1, 1, 0 }, 0 },
  216. { { 4, 0, 1, 0 }, -2 },
  217. { { 3, 1, 1, 0 }, -3 },
  218. { { 4, 0, 0, 0 }, -4 },
  219. { { 2, 1, 1, 0 }, -6 }
  220. }
  221. };
  222. /* RF5112 mode-specific init registers */
  223. static const struct ath5k_ini_rf rfregs_5112[] = {
  224. { 1, 0x98d4,
  225. /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
  226. { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
  227. { 2, 0x98d0,
  228. { 0x03060408, 0x03070408, 0x03060408, 0x03060408, 0x03070408 } },
  229. { 3, 0x98dc,
  230. { 0x00a0c0c0, 0x00a0c0c0, 0x00e0c0c0, 0x00e0c0c0, 0x00e0c0c0 } },
  231. { 6, 0x989c,
  232. { 0x00a00000, 0x00a00000, 0x00a00000, 0x00a00000, 0x00a00000 } },
  233. { 6, 0x989c,
  234. { 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000 } },
  235. { 6, 0x989c,
  236. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  237. { 6, 0x989c,
  238. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  239. { 6, 0x989c,
  240. { 0x00660000, 0x00660000, 0x00660000, 0x00660000, 0x00660000 } },
  241. { 6, 0x989c,
  242. { 0x00db0000, 0x00db0000, 0x00db0000, 0x00db0000, 0x00db0000 } },
  243. { 6, 0x989c,
  244. { 0x00f10000, 0x00f10000, 0x00f10000, 0x00f10000, 0x00f10000 } },
  245. { 6, 0x989c,
  246. { 0x00120000, 0x00120000, 0x00120000, 0x00120000, 0x00120000 } },
  247. { 6, 0x989c,
  248. { 0x00120000, 0x00120000, 0x00120000, 0x00120000, 0x00120000 } },
  249. { 6, 0x989c,
  250. { 0x00730000, 0x00730000, 0x00730000, 0x00730000, 0x00730000 } },
  251. { 6, 0x989c,
  252. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  253. { 6, 0x989c,
  254. { 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000 } },
  255. { 6, 0x989c,
  256. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  257. { 6, 0x989c,
  258. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  259. { 6, 0x989c,
  260. { 0x008b0000, 0x008b0000, 0x008b0000, 0x008b0000, 0x008b0000 } },
  261. { 6, 0x989c,
  262. { 0x00600000, 0x00600000, 0x00600000, 0x00600000, 0x00600000 } },
  263. { 6, 0x989c,
  264. { 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000 } },
  265. { 6, 0x989c,
  266. { 0x00840000, 0x00840000, 0x00840000, 0x00840000, 0x00840000 } },
  267. { 6, 0x989c,
  268. { 0x00640000, 0x00640000, 0x00640000, 0x00640000, 0x00640000 } },
  269. { 6, 0x989c,
  270. { 0x00200000, 0x00200000, 0x00200000, 0x00200000, 0x00200000 } },
  271. { 6, 0x989c,
  272. { 0x00240000, 0x00240000, 0x00240000, 0x00240000, 0x00240000 } },
  273. { 6, 0x989c,
  274. { 0x00250000, 0x00250000, 0x00250000, 0x00250000, 0x00250000 } },
  275. { 6, 0x989c,
  276. { 0x00110000, 0x00110000, 0x00110000, 0x00110000, 0x00110000 } },
  277. { 6, 0x989c,
  278. { 0x00110000, 0x00110000, 0x00110000, 0x00110000, 0x00110000 } },
  279. { 6, 0x989c,
  280. { 0x00510000, 0x00510000, 0x00510000, 0x00510000, 0x00510000 } },
  281. { 6, 0x989c,
  282. { 0x1c040000, 0x1c040000, 0x1c040000, 0x1c040000, 0x1c040000 } },
  283. { 6, 0x989c,
  284. { 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000 } },
  285. { 6, 0x989c,
  286. { 0x00a10000, 0x00a10000, 0x00a10000, 0x00a10000, 0x00a10000 } },
  287. { 6, 0x989c,
  288. { 0x00400000, 0x00400000, 0x00400000, 0x00400000, 0x00400000 } },
  289. { 6, 0x989c,
  290. { 0x03090000, 0x03090000, 0x03090000, 0x03090000, 0x03090000 } },
  291. { 6, 0x989c,
  292. { 0x06000000, 0x06000000, 0x06000000, 0x06000000, 0x06000000 } },
  293. { 6, 0x989c,
  294. { 0x000000b0, 0x000000b0, 0x000000a8, 0x000000a8, 0x000000a8 } },
  295. { 6, 0x989c,
  296. { 0x0000002e, 0x0000002e, 0x0000002e, 0x0000002e, 0x0000002e } },
  297. { 6, 0x989c,
  298. { 0x006c4a41, 0x006c4a41, 0x006c4af1, 0x006c4a61, 0x006c4a61 } },
  299. { 6, 0x989c,
  300. { 0x0050892a, 0x0050892a, 0x0050892b, 0x0050892b, 0x0050892b } },
  301. { 6, 0x989c,
  302. { 0x00842400, 0x00842400, 0x00842400, 0x00842400, 0x00842400 } },
  303. { 6, 0x989c,
  304. { 0x00c69200, 0x00c69200, 0x00c69200, 0x00c69200, 0x00c69200 } },
  305. { 6, 0x98d0,
  306. { 0x0002000c, 0x0002000c, 0x0002000c, 0x0002000c, 0x0002000c } },
  307. { 7, 0x989c,
  308. { 0x00000094, 0x00000094, 0x00000094, 0x00000094, 0x00000094 } },
  309. { 7, 0x989c,
  310. { 0x00000091, 0x00000091, 0x00000091, 0x00000091, 0x00000091 } },
  311. { 7, 0x989c,
  312. { 0x0000000a, 0x0000000a, 0x00000012, 0x00000012, 0x00000012 } },
  313. { 7, 0x989c,
  314. { 0x00000080, 0x00000080, 0x00000080, 0x00000080, 0x00000080 } },
  315. { 7, 0x989c,
  316. { 0x000000c1, 0x000000c1, 0x000000c1, 0x000000c1, 0x000000c1 } },
  317. { 7, 0x989c,
  318. { 0x00000060, 0x00000060, 0x00000060, 0x00000060, 0x00000060 } },
  319. { 7, 0x989c,
  320. { 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0 } },
  321. { 7, 0x989c,
  322. { 0x00000022, 0x00000022, 0x00000022, 0x00000022, 0x00000022 } },
  323. { 7, 0x989c,
  324. { 0x00000092, 0x00000092, 0x00000092, 0x00000092, 0x00000092 } },
  325. { 7, 0x989c,
  326. { 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4 } },
  327. { 7, 0x989c,
  328. { 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc } },
  329. { 7, 0x989c,
  330. { 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c } },
  331. { 7, 0x98c4,
  332. { 0x00000003, 0x00000003, 0x00000003, 0x00000003, 0x00000003 } },
  333. };
  334. /* RF5112A mode-specific init registers */
  335. static const struct ath5k_ini_rf rfregs_5112a[] = {
  336. { 1, 0x98d4,
  337. /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
  338. { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
  339. { 2, 0x98d0,
  340. { 0x03060408, 0x03070408, 0x03060408, 0x03060408, 0x03070408 } },
  341. { 3, 0x98dc,
  342. { 0x00a0c0c0, 0x00a0c0c0, 0x00e0c0c0, 0x00e0c0c0, 0x00e0c0c0 } },
  343. { 6, 0x989c,
  344. { 0x0f000000, 0x0f000000, 0x0f000000, 0x0f000000, 0x0f000000 } },
  345. { 6, 0x989c,
  346. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  347. { 6, 0x989c,
  348. { 0x00800000, 0x00800000, 0x00800000, 0x00800000, 0x00800000 } },
  349. { 6, 0x989c,
  350. { 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000 } },
  351. { 6, 0x989c,
  352. { 0x00010000, 0x00010000, 0x00010000, 0x00010000, 0x00010000 } },
  353. { 6, 0x989c,
  354. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  355. { 6, 0x989c,
  356. { 0x00180000, 0x00180000, 0x00180000, 0x00180000, 0x00180000 } },
  357. { 6, 0x989c,
  358. { 0x00600000, 0x00600000, 0x006e0000, 0x006e0000, 0x006e0000 } },
  359. { 6, 0x989c,
  360. { 0x00c70000, 0x00c70000, 0x00c70000, 0x00c70000, 0x00c70000 } },
  361. { 6, 0x989c,
  362. { 0x004b0000, 0x004b0000, 0x004b0000, 0x004b0000, 0x004b0000 } },
  363. { 6, 0x989c,
  364. { 0x04480000, 0x04480000, 0x04480000, 0x04480000, 0x04480000 } },
  365. { 6, 0x989c,
  366. { 0x00220000, 0x00220000, 0x00220000, 0x00220000, 0x00220000 } },
  367. { 6, 0x989c,
  368. { 0x00e40000, 0x00e40000, 0x00e40000, 0x00e40000, 0x00e40000 } },
  369. { 6, 0x989c,
  370. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  371. { 6, 0x989c,
  372. { 0x00fc0000, 0x00fc0000, 0x00fc0000, 0x00fc0000, 0x00fc0000 } },
  373. { 6, 0x989c,
  374. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  375. { 6, 0x989c,
  376. { 0x043f0000, 0x043f0000, 0x043f0000, 0x043f0000, 0x043f0000 } },
  377. { 6, 0x989c,
  378. { 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000 } },
  379. { 6, 0x989c,
  380. { 0x00190000, 0x00190000, 0x00190000, 0x00190000, 0x00190000 } },
  381. { 6, 0x989c,
  382. { 0x00240000, 0x00240000, 0x00240000, 0x00240000, 0x00240000 } },
  383. { 6, 0x989c,
  384. { 0x00b40000, 0x00b40000, 0x00b40000, 0x00b40000, 0x00b40000 } },
  385. { 6, 0x989c,
  386. { 0x00990000, 0x00990000, 0x00990000, 0x00990000, 0x00990000 } },
  387. { 6, 0x989c,
  388. { 0x00500000, 0x00500000, 0x00500000, 0x00500000, 0x00500000 } },
  389. { 6, 0x989c,
  390. { 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000 } },
  391. { 6, 0x989c,
  392. { 0x00120000, 0x00120000, 0x00120000, 0x00120000, 0x00120000 } },
  393. { 6, 0x989c,
  394. { 0xc0320000, 0xc0320000, 0xc0320000, 0xc0320000, 0xc0320000 } },
  395. { 6, 0x989c,
  396. { 0x01740000, 0x01740000, 0x01740000, 0x01740000, 0x01740000 } },
  397. { 6, 0x989c,
  398. { 0x00110000, 0x00110000, 0x00110000, 0x00110000, 0x00110000 } },
  399. { 6, 0x989c,
  400. { 0x86280000, 0x86280000, 0x86280000, 0x86280000, 0x86280000 } },
  401. { 6, 0x989c,
  402. { 0x31840000, 0x31840000, 0x31840000, 0x31840000, 0x31840000 } },
  403. { 6, 0x989c,
  404. { 0x00020080, 0x00020080, 0x00020080, 0x00020080, 0x00020080 } },
  405. { 6, 0x989c,
  406. { 0x00080009, 0x00080009, 0x00080009, 0x00080009, 0x00080009 } },
  407. { 6, 0x989c,
  408. { 0x00000003, 0x00000003, 0x00000003, 0x00000003, 0x00000003 } },
  409. { 6, 0x989c,
  410. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  411. { 6, 0x989c,
  412. { 0x000000b2, 0x000000b2, 0x000000b2, 0x000000b2, 0x000000b2 } },
  413. { 6, 0x989c,
  414. { 0x00b02084, 0x00b02084, 0x00b02084, 0x00b02084, 0x00b02084 } },
  415. { 6, 0x989c,
  416. { 0x004125a4, 0x004125a4, 0x004125a4, 0x004125a4, 0x004125a4 } },
  417. { 6, 0x989c,
  418. { 0x00119220, 0x00119220, 0x00119220, 0x00119220, 0x00119220 } },
  419. { 6, 0x989c,
  420. { 0x001a4800, 0x001a4800, 0x001a4800, 0x001a4800, 0x001a4800 } },
  421. { 6, 0x98d8,
  422. { 0x000b0230, 0x000b0230, 0x000b0230, 0x000b0230, 0x000b0230 } },
  423. { 7, 0x989c,
  424. { 0x00000094, 0x00000094, 0x00000094, 0x00000094, 0x00000094 } },
  425. { 7, 0x989c,
  426. { 0x00000091, 0x00000091, 0x00000091, 0x00000091, 0x00000091 } },
  427. { 7, 0x989c,
  428. { 0x00000012, 0x00000012, 0x00000012, 0x00000012, 0x00000012 } },
  429. { 7, 0x989c,
  430. { 0x00000080, 0x00000080, 0x00000080, 0x00000080, 0x00000080 } },
  431. { 7, 0x989c,
  432. { 0x000000d9, 0x000000d9, 0x000000d9, 0x000000d9, 0x000000d9 } },
  433. { 7, 0x989c,
  434. { 0x00000060, 0x00000060, 0x00000060, 0x00000060, 0x00000060 } },
  435. { 7, 0x989c,
  436. { 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0 } },
  437. { 7, 0x989c,
  438. { 0x000000a2, 0x000000a2, 0x000000a2, 0x000000a2, 0x000000a2 } },
  439. { 7, 0x989c,
  440. { 0x00000052, 0x00000052, 0x00000052, 0x00000052, 0x00000052 } },
  441. { 7, 0x989c,
  442. { 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4 } },
  443. { 7, 0x989c,
  444. { 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc } },
  445. { 7, 0x989c,
  446. { 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c } },
  447. { 7, 0x98c4,
  448. { 0x00000003, 0x00000003, 0x00000003, 0x00000003, 0x00000003 } },
  449. };
  450. static const struct ath5k_ini_rf rfregs_2112a[] = {
  451. { 1, AR5K_RF_BUFFER_CONTROL_4,
  452. /* mode b mode g mode gTurbo */
  453. { 0x00000020, 0x00000020, 0x00000020 } },
  454. { 2, AR5K_RF_BUFFER_CONTROL_3,
  455. { 0x03060408, 0x03060408, 0x03070408 } },
  456. { 3, AR5K_RF_BUFFER_CONTROL_6,
  457. { 0x00e020c0, 0x00e020c0, 0x00e020c0 } },
  458. { 6, AR5K_RF_BUFFER,
  459. { 0x0a000000, 0x0a000000, 0x0a000000 } },
  460. { 6, AR5K_RF_BUFFER,
  461. { 0x00000000, 0x00000000, 0x00000000 } },
  462. { 6, AR5K_RF_BUFFER,
  463. { 0x00800000, 0x00800000, 0x00800000 } },
  464. { 6, AR5K_RF_BUFFER,
  465. { 0x002a0000, 0x002a0000, 0x002a0000 } },
  466. { 6, AR5K_RF_BUFFER,
  467. { 0x00010000, 0x00010000, 0x00010000 } },
  468. { 6, AR5K_RF_BUFFER,
  469. { 0x00000000, 0x00000000, 0x00000000 } },
  470. { 6, AR5K_RF_BUFFER,
  471. { 0x00180000, 0x00180000, 0x00180000 } },
  472. { 6, AR5K_RF_BUFFER,
  473. { 0x006e0000, 0x006e0000, 0x006e0000 } },
  474. { 6, AR5K_RF_BUFFER,
  475. { 0x00c70000, 0x00c70000, 0x00c70000 } },
  476. { 6, AR5K_RF_BUFFER,
  477. { 0x004b0000, 0x004b0000, 0x004b0000 } },
  478. { 6, AR5K_RF_BUFFER,
  479. { 0x04480000, 0x04480000, 0x04480000 } },
  480. { 6, AR5K_RF_BUFFER,
  481. { 0x002a0000, 0x002a0000, 0x002a0000 } },
  482. { 6, AR5K_RF_BUFFER,
  483. { 0x00e40000, 0x00e40000, 0x00e40000 } },
  484. { 6, AR5K_RF_BUFFER,
  485. { 0x00000000, 0x00000000, 0x00000000 } },
  486. { 6, AR5K_RF_BUFFER,
  487. { 0x00fc0000, 0x00fc0000, 0x00fc0000 } },
  488. { 6, AR5K_RF_BUFFER,
  489. { 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  490. { 6, AR5K_RF_BUFFER,
  491. { 0x043f0000, 0x043f0000, 0x043f0000 } },
  492. { 6, AR5K_RF_BUFFER,
  493. { 0x0c0c0000, 0x0c0c0000, 0x0c0c0000 } },
  494. { 6, AR5K_RF_BUFFER,
  495. { 0x02190000, 0x02190000, 0x02190000 } },
  496. { 6, AR5K_RF_BUFFER,
  497. { 0x00240000, 0x00240000, 0x00240000 } },
  498. { 6, AR5K_RF_BUFFER,
  499. { 0x00b40000, 0x00b40000, 0x00b40000 } },
  500. { 6, AR5K_RF_BUFFER,
  501. { 0x00990000, 0x00990000, 0x00990000 } },
  502. { 6, AR5K_RF_BUFFER,
  503. { 0x00500000, 0x00500000, 0x00500000 } },
  504. { 6, AR5K_RF_BUFFER,
  505. { 0x002a0000, 0x002a0000, 0x002a0000 } },
  506. { 6, AR5K_RF_BUFFER,
  507. { 0x00120000, 0x00120000, 0x00120000 } },
  508. { 6, AR5K_RF_BUFFER,
  509. { 0xc0320000, 0xc0320000, 0xc0320000 } },
  510. { 6, AR5K_RF_BUFFER,
  511. { 0x01740000, 0x01740000, 0x01740000 } },
  512. { 6, AR5K_RF_BUFFER,
  513. { 0x00110000, 0x00110000, 0x00110000 } },
  514. { 6, AR5K_RF_BUFFER,
  515. { 0x86280000, 0x86280000, 0x86280000 } },
  516. { 6, AR5K_RF_BUFFER,
  517. { 0x31840000, 0x31840000, 0x31840000 } },
  518. { 6, AR5K_RF_BUFFER,
  519. { 0x00f20080, 0x00f20080, 0x00f20080 } },
  520. { 6, AR5K_RF_BUFFER,
  521. { 0x00070019, 0x00070019, 0x00070019 } },
  522. { 6, AR5K_RF_BUFFER,
  523. { 0x00000000, 0x00000000, 0x00000000 } },
  524. { 6, AR5K_RF_BUFFER,
  525. { 0x00000000, 0x00000000, 0x00000000 } },
  526. { 6, AR5K_RF_BUFFER,
  527. { 0x000000b2, 0x000000b2, 0x000000b2 } },
  528. { 6, AR5K_RF_BUFFER,
  529. { 0x00b02184, 0x00b02184, 0x00b02184 } },
  530. { 6, AR5K_RF_BUFFER,
  531. { 0x004125a4, 0x004125a4, 0x004125a4 } },
  532. { 6, AR5K_RF_BUFFER,
  533. { 0x00119220, 0x00119220, 0x00119220 } },
  534. { 6, AR5K_RF_BUFFER,
  535. { 0x001a4800, 0x001a4800, 0x001a4800 } },
  536. { 6, AR5K_RF_BUFFER_CONTROL_5,
  537. { 0x000b0230, 0x000b0230, 0x000b0230 } },
  538. { 7, AR5K_RF_BUFFER,
  539. { 0x00000094, 0x00000094, 0x00000094 } },
  540. { 7, AR5K_RF_BUFFER,
  541. { 0x00000091, 0x00000091, 0x00000091 } },
  542. { 7, AR5K_RF_BUFFER,
  543. { 0x00000012, 0x00000012, 0x00000012 } },
  544. { 7, AR5K_RF_BUFFER,
  545. { 0x00000080, 0x00000080, 0x00000080 } },
  546. { 7, AR5K_RF_BUFFER,
  547. { 0x000000d9, 0x000000d9, 0x000000d9 } },
  548. { 7, AR5K_RF_BUFFER,
  549. { 0x00000060, 0x00000060, 0x00000060 } },
  550. { 7, AR5K_RF_BUFFER,
  551. { 0x000000f0, 0x000000f0, 0x000000f0 } },
  552. { 7, AR5K_RF_BUFFER,
  553. { 0x000000a2, 0x000000a2, 0x000000a2 } },
  554. { 7, AR5K_RF_BUFFER,
  555. { 0x00000052, 0x00000052, 0x00000052 } },
  556. { 7, AR5K_RF_BUFFER,
  557. { 0x000000d4, 0x000000d4, 0x000000d4 } },
  558. { 7, AR5K_RF_BUFFER,
  559. { 0x000014cc, 0x000014cc, 0x000014cc } },
  560. { 7, AR5K_RF_BUFFER,
  561. { 0x0000048c, 0x0000048c, 0x0000048c } },
  562. { 7, AR5K_RF_BUFFER_CONTROL_1,
  563. { 0x00000003, 0x00000003, 0x00000003 } },
  564. };
  565. /* RF5413/5414 mode-specific init registers */
  566. static const struct ath5k_ini_rf rfregs_5413[] = {
  567. { 1, 0x98d4,
  568. /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
  569. { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
  570. { 2, 0x98d0,
  571. { 0x00000008, 0x00000008, 0x00000008, 0x00000008, 0x00000008 } },
  572. { 3, 0x98dc,
  573. { 0x00a000c0, 0x00a000c0, 0x00e000c0, 0x00e000c0, 0x00e000c0 } },
  574. { 6, 0x989c,
  575. { 0x33000000, 0x33000000, 0x33000000, 0x33000000, 0x33000000 } },
  576. { 6, 0x989c,
  577. { 0x01000000, 0x01000000, 0x01000000, 0x01000000, 0x01000000 } },
  578. { 6, 0x989c,
  579. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  580. { 6, 0x989c,
  581. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  582. { 6, 0x989c,
  583. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  584. { 6, 0x989c,
  585. { 0x1f000000, 0x1f000000, 0x1f000000, 0x1f000000, 0x1f000000 } },
  586. { 6, 0x989c,
  587. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  588. { 6, 0x989c,
  589. { 0x00b80000, 0x00b80000, 0x00b80000, 0x00b80000, 0x00b80000 } },
  590. { 6, 0x989c,
  591. { 0x00b70000, 0x00b70000, 0x00b70000, 0x00b70000, 0x00b70000 } },
  592. { 6, 0x989c,
  593. { 0x00840000, 0x00840000, 0x00840000, 0x00840000, 0x00840000 } },
  594. { 6, 0x989c,
  595. { 0x00980000, 0x00980000, 0x00980000, 0x00980000, 0x00980000 } },
  596. { 6, 0x989c,
  597. { 0x00c00000, 0x00c00000, 0x00c00000, 0x00c00000, 0x00c00000 } },
  598. { 6, 0x989c,
  599. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  600. { 6, 0x989c,
  601. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  602. { 6, 0x989c,
  603. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  604. { 6, 0x989c,
  605. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  606. { 6, 0x989c,
  607. { 0x00d70000, 0x00d70000, 0x00d70000, 0x00d70000, 0x00d70000 } },
  608. { 6, 0x989c,
  609. { 0x00610000, 0x00610000, 0x00610000, 0x00610000, 0x00610000 } },
  610. { 6, 0x989c,
  611. { 0x00fe0000, 0x00fe0000, 0x00fe0000, 0x00fe0000, 0x00fe0000 } },
  612. { 6, 0x989c,
  613. { 0x00de0000, 0x00de0000, 0x00de0000, 0x00de0000, 0x00de0000 } },
  614. { 6, 0x989c,
  615. { 0x007f0000, 0x007f0000, 0x007f0000, 0x007f0000, 0x007f0000 } },
  616. { 6, 0x989c,
  617. { 0x043d0000, 0x043d0000, 0x043d0000, 0x043d0000, 0x043d0000 } },
  618. { 6, 0x989c,
  619. { 0x00770000, 0x00770000, 0x00770000, 0x00770000, 0x00770000 } },
  620. { 6, 0x989c,
  621. { 0x00440000, 0x00440000, 0x00440000, 0x00440000, 0x00440000 } },
  622. { 6, 0x989c,
  623. { 0x00980000, 0x00980000, 0x00980000, 0x00980000, 0x00980000 } },
  624. { 6, 0x989c,
  625. { 0x00100080, 0x00100080, 0x00100080, 0x00100080, 0x00100080 } },
  626. { 6, 0x989c,
  627. { 0x0005c034, 0x0005c034, 0x0005c034, 0x0005c034, 0x0005c034 } },
  628. { 6, 0x989c,
  629. { 0x003100f0, 0x003100f0, 0x003100f0, 0x003100f0, 0x003100f0 } },
  630. { 6, 0x989c,
  631. { 0x000c011f, 0x000c011f, 0x000c011f, 0x000c011f, 0x000c011f } },
  632. { 6, 0x989c,
  633. { 0x00510040, 0x00510040, 0x005100a0, 0x005100a0, 0x005100a0 } },
  634. { 6, 0x989c,
  635. { 0x0050006a, 0x0050006a, 0x005000dd, 0x005000dd, 0x005000dd } },
  636. { 6, 0x989c,
  637. { 0x00000001, 0x00000001, 0x00000000, 0x00000000, 0x00000000 } },
  638. { 6, 0x989c,
  639. { 0x00004044, 0x00004044, 0x00004044, 0x00004044, 0x00004044 } },
  640. { 6, 0x989c,
  641. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  642. { 6, 0x989c,
  643. { 0x000060c0, 0x000060c0, 0x000060c0, 0x000060c0, 0x000060c0 } },
  644. { 6, 0x989c,
  645. { 0x00002c00, 0x00002c00, 0x00003600, 0x00003600, 0x00003600 } },
  646. { 6, 0x98c8,
  647. { 0x00000403, 0x00000403, 0x00040403, 0x00040403, 0x00040403 } },
  648. { 7, 0x989c,
  649. { 0x00006400, 0x00006400, 0x00006400, 0x00006400, 0x00006400 } },
  650. { 7, 0x989c,
  651. { 0x00000800, 0x00000800, 0x00000800, 0x00000800, 0x00000800 } },
  652. { 7, 0x98cc,
  653. { 0x0000000e, 0x0000000e, 0x0000000e, 0x0000000e, 0x0000000e } },
  654. };
  655. /* Initial RF Gain settings for RF5112 */
  656. static const struct ath5k_ini_rfgain rfgain_5112[] = {
  657. /* 5Ghz 2Ghz */
  658. { AR5K_RF_GAIN(0), { 0x00000007, 0x00000007 } },
  659. { AR5K_RF_GAIN(1), { 0x00000047, 0x00000047 } },
  660. { AR5K_RF_GAIN(2), { 0x00000087, 0x00000087 } },
  661. { AR5K_RF_GAIN(3), { 0x000001a0, 0x000001a0 } },
  662. { AR5K_RF_GAIN(4), { 0x000001e0, 0x000001e0 } },
  663. { AR5K_RF_GAIN(5), { 0x00000020, 0x00000020 } },
  664. { AR5K_RF_GAIN(6), { 0x00000060, 0x00000060 } },
  665. { AR5K_RF_GAIN(7), { 0x000001a1, 0x000001a1 } },
  666. { AR5K_RF_GAIN(8), { 0x000001e1, 0x000001e1 } },
  667. { AR5K_RF_GAIN(9), { 0x00000021, 0x00000021 } },
  668. { AR5K_RF_GAIN(10), { 0x00000061, 0x00000061 } },
  669. { AR5K_RF_GAIN(11), { 0x00000162, 0x00000162 } },
  670. { AR5K_RF_GAIN(12), { 0x000001a2, 0x000001a2 } },
  671. { AR5K_RF_GAIN(13), { 0x000001e2, 0x000001e2 } },
  672. { AR5K_RF_GAIN(14), { 0x00000022, 0x00000022 } },
  673. { AR5K_RF_GAIN(15), { 0x00000062, 0x00000062 } },
  674. { AR5K_RF_GAIN(16), { 0x00000163, 0x00000163 } },
  675. { AR5K_RF_GAIN(17), { 0x000001a3, 0x000001a3 } },
  676. { AR5K_RF_GAIN(18), { 0x000001e3, 0x000001e3 } },
  677. { AR5K_RF_GAIN(19), { 0x00000023, 0x00000023 } },
  678. { AR5K_RF_GAIN(20), { 0x00000063, 0x00000063 } },
  679. { AR5K_RF_GAIN(21), { 0x00000184, 0x00000184 } },
  680. { AR5K_RF_GAIN(22), { 0x000001c4, 0x000001c4 } },
  681. { AR5K_RF_GAIN(23), { 0x00000004, 0x00000004 } },
  682. { AR5K_RF_GAIN(24), { 0x000001ea, 0x0000000b } },
  683. { AR5K_RF_GAIN(25), { 0x0000002a, 0x0000004b } },
  684. { AR5K_RF_GAIN(26), { 0x0000006a, 0x0000008b } },
  685. { AR5K_RF_GAIN(27), { 0x000000aa, 0x000001ac } },
  686. { AR5K_RF_GAIN(28), { 0x000001ab, 0x000001ec } },
  687. { AR5K_RF_GAIN(29), { 0x000001eb, 0x0000002c } },
  688. { AR5K_RF_GAIN(30), { 0x0000002b, 0x00000012 } },
  689. { AR5K_RF_GAIN(31), { 0x0000006b, 0x00000052 } },
  690. { AR5K_RF_GAIN(32), { 0x000000ab, 0x00000092 } },
  691. { AR5K_RF_GAIN(33), { 0x000001ac, 0x00000193 } },
  692. { AR5K_RF_GAIN(34), { 0x000001ec, 0x000001d3 } },
  693. { AR5K_RF_GAIN(35), { 0x0000002c, 0x00000013 } },
  694. { AR5K_RF_GAIN(36), { 0x0000003a, 0x00000053 } },
  695. { AR5K_RF_GAIN(37), { 0x0000007a, 0x00000093 } },
  696. { AR5K_RF_GAIN(38), { 0x000000ba, 0x00000194 } },
  697. { AR5K_RF_GAIN(39), { 0x000001bb, 0x000001d4 } },
  698. { AR5K_RF_GAIN(40), { 0x000001fb, 0x00000014 } },
  699. { AR5K_RF_GAIN(41), { 0x0000003b, 0x0000003a } },
  700. { AR5K_RF_GAIN(42), { 0x0000007b, 0x0000007a } },
  701. { AR5K_RF_GAIN(43), { 0x000000bb, 0x000000ba } },
  702. { AR5K_RF_GAIN(44), { 0x000001bc, 0x000001bb } },
  703. { AR5K_RF_GAIN(45), { 0x000001fc, 0x000001fb } },
  704. { AR5K_RF_GAIN(46), { 0x0000003c, 0x0000003b } },
  705. { AR5K_RF_GAIN(47), { 0x0000007c, 0x0000007b } },
  706. { AR5K_RF_GAIN(48), { 0x000000bc, 0x000000bb } },
  707. { AR5K_RF_GAIN(49), { 0x000000fc, 0x000001bc } },
  708. { AR5K_RF_GAIN(50), { 0x000000fc, 0x000001fc } },
  709. { AR5K_RF_GAIN(51), { 0x000000fc, 0x0000003c } },
  710. { AR5K_RF_GAIN(52), { 0x000000fc, 0x0000007c } },
  711. { AR5K_RF_GAIN(53), { 0x000000fc, 0x000000bc } },
  712. { AR5K_RF_GAIN(54), { 0x000000fc, 0x000000fc } },
  713. { AR5K_RF_GAIN(55), { 0x000000fc, 0x000000fc } },
  714. { AR5K_RF_GAIN(56), { 0x000000fc, 0x000000fc } },
  715. { AR5K_RF_GAIN(57), { 0x000000fc, 0x000000fc } },
  716. { AR5K_RF_GAIN(58), { 0x000000fc, 0x000000fc } },
  717. { AR5K_RF_GAIN(59), { 0x000000fc, 0x000000fc } },
  718. { AR5K_RF_GAIN(60), { 0x000000fc, 0x000000fc } },
  719. { AR5K_RF_GAIN(61), { 0x000000fc, 0x000000fc } },
  720. { AR5K_RF_GAIN(62), { 0x000000fc, 0x000000fc } },
  721. { AR5K_RF_GAIN(63), { 0x000000fc, 0x000000fc } },
  722. };
  723. /* Initial RF Gain settings for RF5413 */
  724. static const struct ath5k_ini_rfgain rfgain_5413[] = {
  725. /* 5Ghz 2Ghz */
  726. { AR5K_RF_GAIN(0), { 0x00000000, 0x00000000 } },
  727. { AR5K_RF_GAIN(1), { 0x00000040, 0x00000040 } },
  728. { AR5K_RF_GAIN(2), { 0x00000080, 0x00000080 } },
  729. { AR5K_RF_GAIN(3), { 0x000001a1, 0x00000161 } },
  730. { AR5K_RF_GAIN(4), { 0x000001e1, 0x000001a1 } },
  731. { AR5K_RF_GAIN(5), { 0x00000021, 0x000001e1 } },
  732. { AR5K_RF_GAIN(6), { 0x00000061, 0x00000021 } },
  733. { AR5K_RF_GAIN(7), { 0x00000188, 0x00000061 } },
  734. { AR5K_RF_GAIN(8), { 0x000001c8, 0x00000188 } },
  735. { AR5K_RF_GAIN(9), { 0x00000008, 0x000001c8 } },
  736. { AR5K_RF_GAIN(10), { 0x00000048, 0x00000008 } },
  737. { AR5K_RF_GAIN(11), { 0x00000088, 0x00000048 } },
  738. { AR5K_RF_GAIN(12), { 0x000001a9, 0x00000088 } },
  739. { AR5K_RF_GAIN(13), { 0x000001e9, 0x00000169 } },
  740. { AR5K_RF_GAIN(14), { 0x00000029, 0x000001a9 } },
  741. { AR5K_RF_GAIN(15), { 0x00000069, 0x000001e9 } },
  742. { AR5K_RF_GAIN(16), { 0x000001d0, 0x00000029 } },
  743. { AR5K_RF_GAIN(17), { 0x00000010, 0x00000069 } },
  744. { AR5K_RF_GAIN(18), { 0x00000050, 0x00000190 } },
  745. { AR5K_RF_GAIN(19), { 0x00000090, 0x000001d0 } },
  746. { AR5K_RF_GAIN(20), { 0x000001b1, 0x00000010 } },
  747. { AR5K_RF_GAIN(21), { 0x000001f1, 0x00000050 } },
  748. { AR5K_RF_GAIN(22), { 0x00000031, 0x00000090 } },
  749. { AR5K_RF_GAIN(23), { 0x00000071, 0x00000171 } },
  750. { AR5K_RF_GAIN(24), { 0x000001b8, 0x000001b1 } },
  751. { AR5K_RF_GAIN(25), { 0x000001f8, 0x000001f1 } },
  752. { AR5K_RF_GAIN(26), { 0x00000038, 0x00000031 } },
  753. { AR5K_RF_GAIN(27), { 0x00000078, 0x00000071 } },
  754. { AR5K_RF_GAIN(28), { 0x00000199, 0x00000198 } },
  755. { AR5K_RF_GAIN(29), { 0x000001d9, 0x000001d8 } },
  756. { AR5K_RF_GAIN(30), { 0x00000019, 0x00000018 } },
  757. { AR5K_RF_GAIN(31), { 0x00000059, 0x00000058 } },
  758. { AR5K_RF_GAIN(32), { 0x00000099, 0x00000098 } },
  759. { AR5K_RF_GAIN(33), { 0x000000d9, 0x00000179 } },
  760. { AR5K_RF_GAIN(34), { 0x000000f9, 0x000001b9 } },
  761. { AR5K_RF_GAIN(35), { 0x000000f9, 0x000001f9 } },
  762. { AR5K_RF_GAIN(36), { 0x000000f9, 0x00000039 } },
  763. { AR5K_RF_GAIN(37), { 0x000000f9, 0x00000079 } },
  764. { AR5K_RF_GAIN(38), { 0x000000f9, 0x000000b9 } },
  765. { AR5K_RF_GAIN(39), { 0x000000f9, 0x000000f9 } },
  766. { AR5K_RF_GAIN(40), { 0x000000f9, 0x000000f9 } },
  767. { AR5K_RF_GAIN(41), { 0x000000f9, 0x000000f9 } },
  768. { AR5K_RF_GAIN(42), { 0x000000f9, 0x000000f9 } },
  769. { AR5K_RF_GAIN(43), { 0x000000f9, 0x000000f9 } },
  770. { AR5K_RF_GAIN(44), { 0x000000f9, 0x000000f9 } },
  771. { AR5K_RF_GAIN(45), { 0x000000f9, 0x000000f9 } },
  772. { AR5K_RF_GAIN(46), { 0x000000f9, 0x000000f9 } },
  773. { AR5K_RF_GAIN(47), { 0x000000f9, 0x000000f9 } },
  774. { AR5K_RF_GAIN(48), { 0x000000f9, 0x000000f9 } },
  775. { AR5K_RF_GAIN(49), { 0x000000f9, 0x000000f9 } },
  776. { AR5K_RF_GAIN(50), { 0x000000f9, 0x000000f9 } },
  777. { AR5K_RF_GAIN(51), { 0x000000f9, 0x000000f9 } },
  778. { AR5K_RF_GAIN(52), { 0x000000f9, 0x000000f9 } },
  779. { AR5K_RF_GAIN(53), { 0x000000f9, 0x000000f9 } },
  780. { AR5K_RF_GAIN(54), { 0x000000f9, 0x000000f9 } },
  781. { AR5K_RF_GAIN(55), { 0x000000f9, 0x000000f9 } },
  782. { AR5K_RF_GAIN(56), { 0x000000f9, 0x000000f9 } },
  783. { AR5K_RF_GAIN(57), { 0x000000f9, 0x000000f9 } },
  784. { AR5K_RF_GAIN(58), { 0x000000f9, 0x000000f9 } },
  785. { AR5K_RF_GAIN(59), { 0x000000f9, 0x000000f9 } },
  786. { AR5K_RF_GAIN(60), { 0x000000f9, 0x000000f9 } },
  787. { AR5K_RF_GAIN(61), { 0x000000f9, 0x000000f9 } },
  788. { AR5K_RF_GAIN(62), { 0x000000f9, 0x000000f9 } },
  789. { AR5K_RF_GAIN(63), { 0x000000f9, 0x000000f9 } },
  790. };
  791. static const struct ath5k_gain_opt rfgain_opt_5112 = {
  792. 1,
  793. 8,
  794. {
  795. { { 3, 0, 0, 0, 0, 0, 0 }, 6 },
  796. { { 2, 0, 0, 0, 0, 0, 0 }, 0 },
  797. { { 1, 0, 0, 0, 0, 0, 0 }, -3 },
  798. { { 0, 0, 0, 0, 0, 0, 0 }, -6 },
  799. { { 0, 1, 1, 0, 0, 0, 0 }, -8 },
  800. { { 0, 1, 1, 0, 1, 1, 0 }, -10 },
  801. { { 0, 1, 0, 1, 1, 1, 0 }, -13 },
  802. { { 0, 1, 0, 1, 1, 0, 1 }, -16 },
  803. }
  804. };
  805. /*
  806. * Used to modify RF Banks before writing them to AR5K_RF_BUFFER
  807. */
  808. static unsigned int ath5k_hw_rfregs_op(u32 *rf, u32 offset, u32 reg, u32 bits,
  809. u32 first, u32 col, bool set)
  810. {
  811. u32 mask, entry, last, data, shift, position;
  812. s32 left;
  813. int i;
  814. data = 0;
  815. if (rf == NULL)
  816. /* should not happen */
  817. return 0;
  818. if (!(col <= 3 && bits <= 32 && first + bits <= 319)) {
  819. ATH5K_PRINTF("invalid values at offset %u\n", offset);
  820. return 0;
  821. }
  822. entry = ((first - 1) / 8) + offset;
  823. position = (first - 1) % 8;
  824. if (set == true)
  825. data = ath5k_hw_bitswap(reg, bits);
  826. for (i = shift = 0, left = bits; left > 0; position = 0, entry++, i++) {
  827. last = (position + left > 8) ? 8 : position + left;
  828. mask = (((1 << last) - 1) ^ ((1 << position) - 1)) << (col * 8);
  829. if (set == true) {
  830. rf[entry] &= ~mask;
  831. rf[entry] |= ((data << position) << (col * 8)) & mask;
  832. data >>= (8 - position);
  833. } else {
  834. data = (((rf[entry] & mask) >> (col * 8)) >> position)
  835. << shift;
  836. shift += last - position;
  837. }
  838. left -= 8 - position;
  839. }
  840. data = set == true ? 1 : ath5k_hw_bitswap(data, bits);
  841. return data;
  842. }
  843. static u32 ath5k_hw_rfregs_gainf_corr(struct ath5k_hw *ah)
  844. {
  845. u32 mix, step;
  846. u32 *rf;
  847. if (ah->ah_rf_banks == NULL)
  848. return 0;
  849. rf = ah->ah_rf_banks;
  850. ah->ah_gain.g_f_corr = 0;
  851. if (ath5k_hw_rfregs_op(rf, ah->ah_offset[7], 0, 1, 36, 0, false) != 1)
  852. return 0;
  853. step = ath5k_hw_rfregs_op(rf, ah->ah_offset[7], 0, 4, 32, 0, false);
  854. mix = ah->ah_gain.g_step->gos_param[0];
  855. switch (mix) {
  856. case 3:
  857. ah->ah_gain.g_f_corr = step * 2;
  858. break;
  859. case 2:
  860. ah->ah_gain.g_f_corr = (step - 5) * 2;
  861. break;
  862. case 1:
  863. ah->ah_gain.g_f_corr = step;
  864. break;
  865. default:
  866. ah->ah_gain.g_f_corr = 0;
  867. break;
  868. }
  869. return ah->ah_gain.g_f_corr;
  870. }
  871. static bool ath5k_hw_rfregs_gain_readback(struct ath5k_hw *ah)
  872. {
  873. u32 step, mix, level[4];
  874. u32 *rf;
  875. if (ah->ah_rf_banks == NULL)
  876. return false;
  877. rf = ah->ah_rf_banks;
  878. if (ah->ah_radio == AR5K_RF5111) {
  879. step = ath5k_hw_rfregs_op(rf, ah->ah_offset[7], 0, 6, 37, 0,
  880. false);
  881. level[0] = 0;
  882. level[1] = (step == 0x3f) ? 0x32 : step + 4;
  883. level[2] = (step != 0x3f) ? 0x40 : level[0];
  884. level[3] = level[2] + 0x32;
  885. ah->ah_gain.g_high = level[3] -
  886. (step == 0x3f ? AR5K_GAIN_DYN_ADJUST_HI_MARGIN : -5);
  887. ah->ah_gain.g_low = level[0] +
  888. (step == 0x3f ? AR5K_GAIN_DYN_ADJUST_LO_MARGIN : 0);
  889. } else {
  890. mix = ath5k_hw_rfregs_op(rf, ah->ah_offset[7], 0, 1, 36, 0,
  891. false);
  892. level[0] = level[2] = 0;
  893. if (mix == 1) {
  894. level[1] = level[3] = 83;
  895. } else {
  896. level[1] = level[3] = 107;
  897. ah->ah_gain.g_high = 55;
  898. }
  899. }
  900. return (ah->ah_gain.g_current >= level[0] &&
  901. ah->ah_gain.g_current <= level[1]) ||
  902. (ah->ah_gain.g_current >= level[2] &&
  903. ah->ah_gain.g_current <= level[3]);
  904. }
  905. static s32 ath5k_hw_rfregs_gain_adjust(struct ath5k_hw *ah)
  906. {
  907. const struct ath5k_gain_opt *go;
  908. int ret = 0;
  909. switch (ah->ah_radio) {
  910. case AR5K_RF5111:
  911. go = &rfgain_opt_5111;
  912. break;
  913. case AR5K_RF5112:
  914. case AR5K_RF5413: /* ??? */
  915. go = &rfgain_opt_5112;
  916. break;
  917. default:
  918. return 0;
  919. }
  920. ah->ah_gain.g_step = &go->go_step[ah->ah_gain.g_step_idx];
  921. if (ah->ah_gain.g_current >= ah->ah_gain.g_high) {
  922. if (ah->ah_gain.g_step_idx == 0)
  923. return -1;
  924. for (ah->ah_gain.g_target = ah->ah_gain.g_current;
  925. ah->ah_gain.g_target >= ah->ah_gain.g_high &&
  926. ah->ah_gain.g_step_idx > 0;
  927. ah->ah_gain.g_step =
  928. &go->go_step[ah->ah_gain.g_step_idx])
  929. ah->ah_gain.g_target -= 2 *
  930. (go->go_step[--(ah->ah_gain.g_step_idx)].gos_gain -
  931. ah->ah_gain.g_step->gos_gain);
  932. ret = 1;
  933. goto done;
  934. }
  935. if (ah->ah_gain.g_current <= ah->ah_gain.g_low) {
  936. if (ah->ah_gain.g_step_idx == (go->go_steps_count - 1))
  937. return -2;
  938. for (ah->ah_gain.g_target = ah->ah_gain.g_current;
  939. ah->ah_gain.g_target <= ah->ah_gain.g_low &&
  940. ah->ah_gain.g_step_idx < go->go_steps_count-1;
  941. ah->ah_gain.g_step =
  942. &go->go_step[ah->ah_gain.g_step_idx])
  943. ah->ah_gain.g_target -= 2 *
  944. (go->go_step[++ah->ah_gain.g_step_idx].gos_gain -
  945. ah->ah_gain.g_step->gos_gain);
  946. ret = 2;
  947. goto done;
  948. }
  949. done:
  950. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  951. "ret %d, gain step %u, current gain %u, target gain %u\n",
  952. ret, ah->ah_gain.g_step_idx, ah->ah_gain.g_current,
  953. ah->ah_gain.g_target);
  954. return ret;
  955. }
  956. /*
  957. * Read EEPROM Calibration data, modify RF Banks and Initialize RF5111
  958. */
  959. static int ath5k_hw_rf5111_rfregs(struct ath5k_hw *ah,
  960. struct ieee80211_channel *channel, unsigned int mode)
  961. {
  962. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  963. u32 *rf;
  964. const unsigned int rf_size = ARRAY_SIZE(rfregs_5111);
  965. unsigned int i;
  966. int obdb = -1, bank = -1;
  967. u32 ee_mode;
  968. AR5K_ASSERT_ENTRY(mode, AR5K_INI_VAL_MAX);
  969. rf = ah->ah_rf_banks;
  970. /* Copy values to modify them */
  971. for (i = 0; i < rf_size; i++) {
  972. if (rfregs_5111[i].rf_bank >= AR5K_RF5111_INI_RF_MAX_BANKS) {
  973. ATH5K_ERR(ah->ah_sc, "invalid bank\n");
  974. return -EINVAL;
  975. }
  976. if (bank != rfregs_5111[i].rf_bank) {
  977. bank = rfregs_5111[i].rf_bank;
  978. ah->ah_offset[bank] = i;
  979. }
  980. rf[i] = rfregs_5111[i].rf_value[mode];
  981. }
  982. /* Modify bank 0 */
  983. if (channel->val & CHANNEL_2GHZ) {
  984. if (channel->val & CHANNEL_CCK)
  985. ee_mode = AR5K_EEPROM_MODE_11B;
  986. else
  987. ee_mode = AR5K_EEPROM_MODE_11G;
  988. obdb = 0;
  989. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[0],
  990. ee->ee_ob[ee_mode][obdb], 3, 119, 0, true))
  991. return -EINVAL;
  992. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[0],
  993. ee->ee_ob[ee_mode][obdb], 3, 122, 0, true))
  994. return -EINVAL;
  995. obdb = 1;
  996. /* Modify bank 6 */
  997. } else {
  998. /* For 11a, Turbo and XR */
  999. ee_mode = AR5K_EEPROM_MODE_11A;
  1000. obdb = channel->freq >= 5725 ? 3 :
  1001. (channel->freq >= 5500 ? 2 :
  1002. (channel->freq >= 5260 ? 1 :
  1003. (channel->freq > 4000 ? 0 : -1)));
  1004. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1005. ee->ee_pwd_84, 1, 51, 3, true))
  1006. return -EINVAL;
  1007. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1008. ee->ee_pwd_90, 1, 45, 3, true))
  1009. return -EINVAL;
  1010. }
  1011. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1012. !ee->ee_xpd[ee_mode], 1, 95, 0, true))
  1013. return -EINVAL;
  1014. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1015. ee->ee_x_gain[ee_mode], 4, 96, 0, true))
  1016. return -EINVAL;
  1017. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6], obdb >= 0 ?
  1018. ee->ee_ob[ee_mode][obdb] : 0, 3, 104, 0, true))
  1019. return -EINVAL;
  1020. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6], obdb >= 0 ?
  1021. ee->ee_db[ee_mode][obdb] : 0, 3, 107, 0, true))
  1022. return -EINVAL;
  1023. /* Modify bank 7 */
  1024. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[7],
  1025. ee->ee_i_gain[ee_mode], 6, 29, 0, true))
  1026. return -EINVAL;
  1027. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[7],
  1028. ee->ee_xpd[ee_mode], 1, 4, 0, true))
  1029. return -EINVAL;
  1030. /* Write RF values */
  1031. for (i = 0; i < rf_size; i++) {
  1032. AR5K_REG_WAIT(i);
  1033. ath5k_hw_reg_write(ah, rf[i], rfregs_5111[i].rf_register);
  1034. }
  1035. return 0;
  1036. }
  1037. /*
  1038. * Read EEPROM Calibration data, modify RF Banks and Initialize RF5112
  1039. */
  1040. static int ath5k_hw_rf5112_rfregs(struct ath5k_hw *ah,
  1041. struct ieee80211_channel *channel, unsigned int mode)
  1042. {
  1043. const struct ath5k_ini_rf *rf_ini;
  1044. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  1045. u32 *rf;
  1046. unsigned int rf_size, i;
  1047. int obdb = -1, bank = -1;
  1048. u32 ee_mode;
  1049. AR5K_ASSERT_ENTRY(mode, AR5K_INI_VAL_MAX);
  1050. rf = ah->ah_rf_banks;
  1051. if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_2112A
  1052. && !test_bit(MODE_IEEE80211A, ah->ah_capabilities.cap_mode)){
  1053. rf_ini = rfregs_2112a;
  1054. rf_size = ARRAY_SIZE(rfregs_5112a);
  1055. if (mode < 2) {
  1056. ATH5K_ERR(ah->ah_sc,"invalid channel mode: %i\n",mode);
  1057. return -EINVAL;
  1058. }
  1059. mode = mode - 2; /*no a/turboa modes for 2112*/
  1060. } else if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_5112A) {
  1061. rf_ini = rfregs_5112a;
  1062. rf_size = ARRAY_SIZE(rfregs_5112a);
  1063. } else {
  1064. rf_ini = rfregs_5112;
  1065. rf_size = ARRAY_SIZE(rfregs_5112);
  1066. }
  1067. /* Copy values to modify them */
  1068. for (i = 0; i < rf_size; i++) {
  1069. if (rf_ini[i].rf_bank >= AR5K_RF5112_INI_RF_MAX_BANKS) {
  1070. ATH5K_ERR(ah->ah_sc, "invalid bank\n");
  1071. return -EINVAL;
  1072. }
  1073. if (bank != rf_ini[i].rf_bank) {
  1074. bank = rf_ini[i].rf_bank;
  1075. ah->ah_offset[bank] = i;
  1076. }
  1077. rf[i] = rf_ini[i].rf_value[mode];
  1078. }
  1079. /* Modify bank 6 */
  1080. if (channel->val & CHANNEL_2GHZ) {
  1081. if (channel->val & CHANNEL_OFDM)
  1082. ee_mode = AR5K_EEPROM_MODE_11G;
  1083. else
  1084. ee_mode = AR5K_EEPROM_MODE_11B;
  1085. obdb = 0;
  1086. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1087. ee->ee_ob[ee_mode][obdb], 3, 287, 0, true))
  1088. return -EINVAL;
  1089. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1090. ee->ee_ob[ee_mode][obdb], 3, 290, 0, true))
  1091. return -EINVAL;
  1092. } else {
  1093. /* For 11a, Turbo and XR */
  1094. ee_mode = AR5K_EEPROM_MODE_11A;
  1095. obdb = channel->freq >= 5725 ? 3 :
  1096. (channel->freq >= 5500 ? 2 :
  1097. (channel->freq >= 5260 ? 1 :
  1098. (channel->freq > 4000 ? 0 : -1)));
  1099. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1100. ee->ee_ob[ee_mode][obdb], 3, 279, 0, true))
  1101. return -EINVAL;
  1102. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1103. ee->ee_ob[ee_mode][obdb], 3, 282, 0, true))
  1104. return -EINVAL;
  1105. }
  1106. ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1107. ee->ee_x_gain[ee_mode], 2, 270, 0, true);
  1108. ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1109. ee->ee_x_gain[ee_mode], 2, 257, 0, true);
  1110. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1111. ee->ee_xpd[ee_mode], 1, 302, 0, true))
  1112. return -EINVAL;
  1113. /* Modify bank 7 */
  1114. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[7],
  1115. ee->ee_i_gain[ee_mode], 6, 14, 0, true))
  1116. return -EINVAL;
  1117. /* Write RF values */
  1118. for (i = 0; i < rf_size; i++)
  1119. ath5k_hw_reg_write(ah, rf[i], rf_ini[i].rf_register);
  1120. return 0;
  1121. }
  1122. /*
  1123. * Initialize RF5413/5414
  1124. */
  1125. static int ath5k_hw_rf5413_rfregs(struct ath5k_hw *ah,
  1126. struct ieee80211_channel *channel, unsigned int mode)
  1127. {
  1128. const struct ath5k_ini_rf *rf_ini;
  1129. u32 *rf;
  1130. unsigned int rf_size, i;
  1131. int bank = -1;
  1132. AR5K_ASSERT_ENTRY(mode, AR5K_INI_VAL_MAX);
  1133. rf = ah->ah_rf_banks;
  1134. rf_ini = rfregs_5413;
  1135. rf_size = ARRAY_SIZE(rfregs_5413);
  1136. /* Copy values to modify them */
  1137. for (i = 0; i < rf_size; i++) {
  1138. if (rf_ini[i].rf_bank >= AR5K_RF5112_INI_RF_MAX_BANKS) {
  1139. ATH5K_ERR(ah->ah_sc, "invalid bank\n");
  1140. return -EINVAL;
  1141. }
  1142. if (bank != rf_ini[i].rf_bank) {
  1143. bank = rf_ini[i].rf_bank;
  1144. ah->ah_offset[bank] = i;
  1145. }
  1146. rf[i] = rf_ini[i].rf_value[mode];
  1147. }
  1148. /*
  1149. * After compairing dumps from different cards
  1150. * we get the same RF_BUFFER settings (diff returns
  1151. * 0 lines). It seems that RF_BUFFER settings are static
  1152. * and are written unmodified (no EEPROM stuff
  1153. * is used because calibration data would be
  1154. * different between different cards and would result
  1155. * different RF_BUFFER settings)
  1156. */
  1157. /* Write RF values */
  1158. for (i = 0; i < rf_size; i++)
  1159. ath5k_hw_reg_write(ah, rf[i], rf_ini[i].rf_register);
  1160. return 0;
  1161. }
  1162. /*
  1163. * Initialize RF
  1164. */
  1165. int ath5k_hw_rfregs(struct ath5k_hw *ah, struct ieee80211_channel *channel,
  1166. unsigned int mode)
  1167. {
  1168. int (*func)(struct ath5k_hw *, struct ieee80211_channel *, unsigned int);
  1169. int ret;
  1170. switch (ah->ah_radio) {
  1171. case AR5K_RF5111:
  1172. ah->ah_rf_banks_size = sizeof(rfregs_5111);
  1173. func = ath5k_hw_rf5111_rfregs;
  1174. break;
  1175. case AR5K_RF5112:
  1176. if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_5112A)
  1177. ah->ah_rf_banks_size = sizeof(rfregs_5112a);
  1178. else
  1179. ah->ah_rf_banks_size = sizeof(rfregs_5112);
  1180. func = ath5k_hw_rf5112_rfregs;
  1181. break;
  1182. case AR5K_RF5413:
  1183. ah->ah_rf_banks_size = sizeof(rfregs_5413);
  1184. func = ath5k_hw_rf5413_rfregs;
  1185. break;
  1186. default:
  1187. return -EINVAL;
  1188. }
  1189. if (ah->ah_rf_banks == NULL) {
  1190. /* XXX do extra checks? */
  1191. ah->ah_rf_banks = kmalloc(ah->ah_rf_banks_size, GFP_KERNEL);
  1192. if (ah->ah_rf_banks == NULL) {
  1193. ATH5K_ERR(ah->ah_sc, "out of memory\n");
  1194. return -ENOMEM;
  1195. }
  1196. }
  1197. ret = func(ah, channel, mode);
  1198. if (!ret)
  1199. ah->ah_rf_gain = AR5K_RFGAIN_INACTIVE;
  1200. return ret;
  1201. }
  1202. int ath5k_hw_rfgain(struct ath5k_hw *ah, unsigned int freq)
  1203. {
  1204. const struct ath5k_ini_rfgain *ath5k_rfg;
  1205. unsigned int i, size;
  1206. switch (ah->ah_radio) {
  1207. case AR5K_RF5111:
  1208. ath5k_rfg = rfgain_5111;
  1209. size = ARRAY_SIZE(rfgain_5111);
  1210. break;
  1211. case AR5K_RF5112:
  1212. ath5k_rfg = rfgain_5112;
  1213. size = ARRAY_SIZE(rfgain_5112);
  1214. break;
  1215. case AR5K_RF5413:
  1216. ath5k_rfg = rfgain_5413;
  1217. size = ARRAY_SIZE(rfgain_5413);
  1218. break;
  1219. default:
  1220. return -EINVAL;
  1221. }
  1222. switch (freq) {
  1223. case AR5K_INI_RFGAIN_2GHZ:
  1224. case AR5K_INI_RFGAIN_5GHZ:
  1225. break;
  1226. default:
  1227. return -EINVAL;
  1228. }
  1229. for (i = 0; i < size; i++) {
  1230. AR5K_REG_WAIT(i);
  1231. ath5k_hw_reg_write(ah, ath5k_rfg[i].rfg_value[freq],
  1232. (u32)ath5k_rfg[i].rfg_register);
  1233. }
  1234. return 0;
  1235. }
  1236. enum ath5k_rfgain ath5k_hw_get_rf_gain(struct ath5k_hw *ah)
  1237. {
  1238. u32 data, type;
  1239. ATH5K_TRACE(ah->ah_sc);
  1240. if (ah->ah_rf_banks == NULL || !ah->ah_gain.g_active ||
  1241. ah->ah_version <= AR5K_AR5211)
  1242. return AR5K_RFGAIN_INACTIVE;
  1243. if (ah->ah_rf_gain != AR5K_RFGAIN_READ_REQUESTED)
  1244. goto done;
  1245. data = ath5k_hw_reg_read(ah, AR5K_PHY_PAPD_PROBE);
  1246. if (!(data & AR5K_PHY_PAPD_PROBE_TX_NEXT)) {
  1247. ah->ah_gain.g_current = data >> AR5K_PHY_PAPD_PROBE_GAINF_S;
  1248. type = AR5K_REG_MS(data, AR5K_PHY_PAPD_PROBE_TYPE);
  1249. if (type == AR5K_PHY_PAPD_PROBE_TYPE_CCK)
  1250. ah->ah_gain.g_current += AR5K_GAIN_CCK_PROBE_CORR;
  1251. if (ah->ah_radio >= AR5K_RF5112) {
  1252. ath5k_hw_rfregs_gainf_corr(ah);
  1253. ah->ah_gain.g_current =
  1254. ah->ah_gain.g_current>=ah->ah_gain.g_f_corr ?
  1255. (ah->ah_gain.g_current-ah->ah_gain.g_f_corr) :
  1256. 0;
  1257. }
  1258. if (ath5k_hw_rfregs_gain_readback(ah) &&
  1259. AR5K_GAIN_CHECK_ADJUST(&ah->ah_gain) &&
  1260. ath5k_hw_rfregs_gain_adjust(ah))
  1261. ah->ah_rf_gain = AR5K_RFGAIN_NEED_CHANGE;
  1262. }
  1263. done:
  1264. return ah->ah_rf_gain;
  1265. }
  1266. int ath5k_hw_set_rfgain_opt(struct ath5k_hw *ah)
  1267. {
  1268. /* Initialize the gain optimization values */
  1269. switch (ah->ah_radio) {
  1270. case AR5K_RF5111:
  1271. ah->ah_gain.g_step_idx = rfgain_opt_5111.go_default;
  1272. ah->ah_gain.g_step =
  1273. &rfgain_opt_5111.go_step[ah->ah_gain.g_step_idx];
  1274. ah->ah_gain.g_low = 20;
  1275. ah->ah_gain.g_high = 35;
  1276. ah->ah_gain.g_active = 1;
  1277. break;
  1278. case AR5K_RF5112:
  1279. case AR5K_RF5413: /* ??? */
  1280. ah->ah_gain.g_step_idx = rfgain_opt_5112.go_default;
  1281. ah->ah_gain.g_step =
  1282. &rfgain_opt_5112.go_step[ah->ah_gain.g_step_idx];
  1283. ah->ah_gain.g_low = 20;
  1284. ah->ah_gain.g_high = 85;
  1285. ah->ah_gain.g_active = 1;
  1286. break;
  1287. default:
  1288. return -EINVAL;
  1289. }
  1290. return 0;
  1291. }
  1292. /**************************\
  1293. PHY/RF channel functions
  1294. \**************************/
  1295. /*
  1296. * Check if a channel is supported
  1297. */
  1298. bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags)
  1299. {
  1300. /* Check if the channel is in our supported range */
  1301. if (flags & CHANNEL_2GHZ) {
  1302. if ((freq >= ah->ah_capabilities.cap_range.range_2ghz_min) &&
  1303. (freq <= ah->ah_capabilities.cap_range.range_2ghz_max))
  1304. return true;
  1305. } else if (flags & CHANNEL_5GHZ)
  1306. if ((freq >= ah->ah_capabilities.cap_range.range_5ghz_min) &&
  1307. (freq <= ah->ah_capabilities.cap_range.range_5ghz_max))
  1308. return true;
  1309. return false;
  1310. }
  1311. /*
  1312. * Convertion needed for RF5110
  1313. */
  1314. static u32 ath5k_hw_rf5110_chan2athchan(struct ieee80211_channel *channel)
  1315. {
  1316. u32 athchan;
  1317. /*
  1318. * Convert IEEE channel/MHz to an internal channel value used
  1319. * by the AR5210 chipset. This has not been verified with
  1320. * newer chipsets like the AR5212A who have a completely
  1321. * different RF/PHY part.
  1322. */
  1323. athchan = (ath5k_hw_bitswap((channel->chan - 24) / 2, 5) << 1) |
  1324. (1 << 6) | 0x1;
  1325. return athchan;
  1326. }
  1327. /*
  1328. * Set channel on RF5110
  1329. */
  1330. static int ath5k_hw_rf5110_channel(struct ath5k_hw *ah,
  1331. struct ieee80211_channel *channel)
  1332. {
  1333. u32 data;
  1334. /*
  1335. * Set the channel and wait
  1336. */
  1337. data = ath5k_hw_rf5110_chan2athchan(channel);
  1338. ath5k_hw_reg_write(ah, data, AR5K_RF_BUFFER);
  1339. ath5k_hw_reg_write(ah, 0, AR5K_RF_BUFFER_CONTROL_0);
  1340. mdelay(1);
  1341. return 0;
  1342. }
  1343. /*
  1344. * Convertion needed for 5111
  1345. */
  1346. static int ath5k_hw_rf5111_chan2athchan(unsigned int ieee,
  1347. struct ath5k_athchan_2ghz *athchan)
  1348. {
  1349. int channel;
  1350. /* Cast this value to catch negative channel numbers (>= -19) */
  1351. channel = (int)ieee;
  1352. /*
  1353. * Map 2GHz IEEE channel to 5GHz Atheros channel
  1354. */
  1355. if (channel <= 13) {
  1356. athchan->a2_athchan = 115 + channel;
  1357. athchan->a2_flags = 0x46;
  1358. } else if (channel == 14) {
  1359. athchan->a2_athchan = 124;
  1360. athchan->a2_flags = 0x44;
  1361. } else if (channel >= 15 && channel <= 26) {
  1362. athchan->a2_athchan = ((channel - 14) * 4) + 132;
  1363. athchan->a2_flags = 0x46;
  1364. } else
  1365. return -EINVAL;
  1366. return 0;
  1367. }
  1368. /*
  1369. * Set channel on 5111
  1370. */
  1371. static int ath5k_hw_rf5111_channel(struct ath5k_hw *ah,
  1372. struct ieee80211_channel *channel)
  1373. {
  1374. struct ath5k_athchan_2ghz ath5k_channel_2ghz;
  1375. unsigned int ath5k_channel = channel->chan;
  1376. u32 data0, data1, clock;
  1377. int ret;
  1378. /*
  1379. * Set the channel on the RF5111 radio
  1380. */
  1381. data0 = data1 = 0;
  1382. if (channel->val & CHANNEL_2GHZ) {
  1383. /* Map 2GHz channel to 5GHz Atheros channel ID */
  1384. ret = ath5k_hw_rf5111_chan2athchan(channel->chan,
  1385. &ath5k_channel_2ghz);
  1386. if (ret)
  1387. return ret;
  1388. ath5k_channel = ath5k_channel_2ghz.a2_athchan;
  1389. data0 = ((ath5k_hw_bitswap(ath5k_channel_2ghz.a2_flags, 8) & 0xff)
  1390. << 5) | (1 << 4);
  1391. }
  1392. if (ath5k_channel < 145 || !(ath5k_channel & 1)) {
  1393. clock = 1;
  1394. data1 = ((ath5k_hw_bitswap(ath5k_channel - 24, 8) & 0xff) << 2) |
  1395. (clock << 1) | (1 << 10) | 1;
  1396. } else {
  1397. clock = 0;
  1398. data1 = ((ath5k_hw_bitswap((ath5k_channel - 24) / 2, 8) & 0xff)
  1399. << 2) | (clock << 1) | (1 << 10) | 1;
  1400. }
  1401. ath5k_hw_reg_write(ah, (data1 & 0xff) | ((data0 & 0xff) << 8),
  1402. AR5K_RF_BUFFER);
  1403. ath5k_hw_reg_write(ah, ((data1 >> 8) & 0xff) | (data0 & 0xff00),
  1404. AR5K_RF_BUFFER_CONTROL_3);
  1405. return 0;
  1406. }
  1407. /*
  1408. * Set channel on 5112 and newer
  1409. */
  1410. static int ath5k_hw_rf5112_channel(struct ath5k_hw *ah,
  1411. struct ieee80211_channel *channel)
  1412. {
  1413. u32 data, data0, data1, data2;
  1414. u16 c;
  1415. data = data0 = data1 = data2 = 0;
  1416. c = channel->freq;
  1417. /*
  1418. * Set the channel on the RF5112 or newer
  1419. */
  1420. if (c < 4800) {
  1421. if (!((c - 2224) % 5)) {
  1422. data0 = ((2 * (c - 704)) - 3040) / 10;
  1423. data1 = 1;
  1424. } else if (!((c - 2192) % 5)) {
  1425. data0 = ((2 * (c - 672)) - 3040) / 10;
  1426. data1 = 0;
  1427. } else
  1428. return -EINVAL;
  1429. data0 = ath5k_hw_bitswap((data0 << 2) & 0xff, 8);
  1430. } else {
  1431. if (!(c % 20) && c >= 5120) {
  1432. data0 = ath5k_hw_bitswap(((c - 4800) / 20 << 2), 8);
  1433. data2 = ath5k_hw_bitswap(3, 2);
  1434. } else if (!(c % 10)) {
  1435. data0 = ath5k_hw_bitswap(((c - 4800) / 10 << 1), 8);
  1436. data2 = ath5k_hw_bitswap(2, 2);
  1437. } else if (!(c % 5)) {
  1438. data0 = ath5k_hw_bitswap((c - 4800) / 5, 8);
  1439. data2 = ath5k_hw_bitswap(1, 2);
  1440. } else
  1441. return -EINVAL;
  1442. }
  1443. data = (data0 << 4) | (data1 << 1) | (data2 << 2) | 0x1001;
  1444. ath5k_hw_reg_write(ah, data & 0xff, AR5K_RF_BUFFER);
  1445. ath5k_hw_reg_write(ah, (data >> 8) & 0x7f, AR5K_RF_BUFFER_CONTROL_5);
  1446. return 0;
  1447. }
  1448. /*
  1449. * Set a channel on the radio chip
  1450. */
  1451. int ath5k_hw_channel(struct ath5k_hw *ah, struct ieee80211_channel *channel)
  1452. {
  1453. int ret;
  1454. /*
  1455. * Check bounds supported by the PHY
  1456. * (don't care about regulation restrictions at this point)
  1457. */
  1458. if ((channel->freq < ah->ah_capabilities.cap_range.range_2ghz_min ||
  1459. channel->freq > ah->ah_capabilities.cap_range.range_2ghz_max) &&
  1460. (channel->freq < ah->ah_capabilities.cap_range.range_5ghz_min ||
  1461. channel->freq > ah->ah_capabilities.cap_range.range_5ghz_max)) {
  1462. ATH5K_ERR(ah->ah_sc,
  1463. "channel out of supported range (%u MHz)\n",
  1464. channel->freq);
  1465. return -EINVAL;
  1466. }
  1467. /*
  1468. * Set the channel and wait
  1469. */
  1470. switch (ah->ah_radio) {
  1471. case AR5K_RF5110:
  1472. ret = ath5k_hw_rf5110_channel(ah, channel);
  1473. break;
  1474. case AR5K_RF5111:
  1475. ret = ath5k_hw_rf5111_channel(ah, channel);
  1476. break;
  1477. default:
  1478. ret = ath5k_hw_rf5112_channel(ah, channel);
  1479. break;
  1480. }
  1481. if (ret)
  1482. return ret;
  1483. ah->ah_current_channel.freq = channel->freq;
  1484. ah->ah_current_channel.val = channel->val;
  1485. ah->ah_turbo = channel->val == CHANNEL_T ? true : false;
  1486. return 0;
  1487. }
  1488. /*****************\
  1489. PHY calibration
  1490. \*****************/
  1491. /**
  1492. * ath5k_hw_noise_floor_calibration - perform PHY noise floor calibration
  1493. *
  1494. * @ah: struct ath5k_hw pointer we are operating on
  1495. * @freq: the channel frequency, just used for error logging
  1496. *
  1497. * This function performs a noise floor calibration of the PHY and waits for
  1498. * it to complete. Then the noise floor value is compared to some maximum
  1499. * noise floor we consider valid.
  1500. *
  1501. * Note that this is different from what the madwifi HAL does: it reads the
  1502. * noise floor and afterwards initiates the calibration. Since the noise floor
  1503. * calibration can take some time to finish, depending on the current channel
  1504. * use, that avoids the occasional timeout warnings we are seeing now.
  1505. *
  1506. * See the following link for an Atheros patent on noise floor calibration:
  1507. * http://patft.uspto.gov/netacgi/nph-Parser?Sect1=PTO1&Sect2=HITOFF&d=PALL \
  1508. * &p=1&u=%2Fnetahtml%2FPTO%2Fsrchnum.htm&r=1&f=G&l=50&s1=7245893.PN.&OS=PN/7
  1509. *
  1510. */
  1511. int
  1512. ath5k_hw_noise_floor_calibration(struct ath5k_hw *ah, short freq)
  1513. {
  1514. int ret;
  1515. unsigned int i;
  1516. s32 noise_floor;
  1517. /*
  1518. * Enable noise floor calibration and wait until completion
  1519. */
  1520. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL,
  1521. AR5K_PHY_AGCCTL_NF);
  1522. ret = ath5k_hw_register_timeout(ah, AR5K_PHY_AGCCTL,
  1523. AR5K_PHY_AGCCTL_NF, 0, false);
  1524. if (ret) {
  1525. ATH5K_ERR(ah->ah_sc,
  1526. "noise floor calibration timeout (%uMHz)\n", freq);
  1527. return ret;
  1528. }
  1529. /* Wait until the noise floor is calibrated and read the value */
  1530. for (i = 20; i > 0; i--) {
  1531. mdelay(1);
  1532. noise_floor = ath5k_hw_reg_read(ah, AR5K_PHY_NF);
  1533. noise_floor = AR5K_PHY_NF_RVAL(noise_floor);
  1534. if (noise_floor & AR5K_PHY_NF_ACTIVE) {
  1535. noise_floor = AR5K_PHY_NF_AVAL(noise_floor);
  1536. if (noise_floor <= AR5K_TUNE_NOISE_FLOOR)
  1537. break;
  1538. }
  1539. }
  1540. ATH5K_DBG_UNLIMIT(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1541. "noise floor %d\n", noise_floor);
  1542. if (noise_floor > AR5K_TUNE_NOISE_FLOOR) {
  1543. ATH5K_ERR(ah->ah_sc,
  1544. "noise floor calibration failed (%uMHz)\n", freq);
  1545. return -EIO;
  1546. }
  1547. ah->ah_noise_floor = noise_floor;
  1548. return 0;
  1549. }
  1550. /*
  1551. * Perform a PHY calibration on RF5110
  1552. * -Fix BPSK/QAM Constellation (I/Q correction)
  1553. * -Calculate Noise Floor
  1554. */
  1555. static int ath5k_hw_rf5110_calibrate(struct ath5k_hw *ah,
  1556. struct ieee80211_channel *channel)
  1557. {
  1558. u32 phy_sig, phy_agc, phy_sat, beacon;
  1559. int ret;
  1560. /*
  1561. * Disable beacons and RX/TX queues, wait
  1562. */
  1563. AR5K_REG_ENABLE_BITS(ah, AR5K_DIAG_SW_5210,
  1564. AR5K_DIAG_SW_DIS_TX | AR5K_DIAG_SW_DIS_RX_5210);
  1565. beacon = ath5k_hw_reg_read(ah, AR5K_BEACON_5210);
  1566. ath5k_hw_reg_write(ah, beacon & ~AR5K_BEACON_ENABLE, AR5K_BEACON_5210);
  1567. udelay(2300);
  1568. /*
  1569. * Set the channel (with AGC turned off)
  1570. */
  1571. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1572. udelay(10);
  1573. ret = ath5k_hw_channel(ah, channel);
  1574. /*
  1575. * Activate PHY and wait
  1576. */
  1577. ath5k_hw_reg_write(ah, AR5K_PHY_ACT_ENABLE, AR5K_PHY_ACT);
  1578. mdelay(1);
  1579. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1580. if (ret)
  1581. return ret;
  1582. /*
  1583. * Calibrate the radio chip
  1584. */
  1585. /* Remember normal state */
  1586. phy_sig = ath5k_hw_reg_read(ah, AR5K_PHY_SIG);
  1587. phy_agc = ath5k_hw_reg_read(ah, AR5K_PHY_AGCCOARSE);
  1588. phy_sat = ath5k_hw_reg_read(ah, AR5K_PHY_ADCSAT);
  1589. /* Update radio registers */
  1590. ath5k_hw_reg_write(ah, (phy_sig & ~(AR5K_PHY_SIG_FIRPWR)) |
  1591. AR5K_REG_SM(-1, AR5K_PHY_SIG_FIRPWR), AR5K_PHY_SIG);
  1592. ath5k_hw_reg_write(ah, (phy_agc & ~(AR5K_PHY_AGCCOARSE_HI |
  1593. AR5K_PHY_AGCCOARSE_LO)) |
  1594. AR5K_REG_SM(-1, AR5K_PHY_AGCCOARSE_HI) |
  1595. AR5K_REG_SM(-127, AR5K_PHY_AGCCOARSE_LO), AR5K_PHY_AGCCOARSE);
  1596. ath5k_hw_reg_write(ah, (phy_sat & ~(AR5K_PHY_ADCSAT_ICNT |
  1597. AR5K_PHY_ADCSAT_THR)) |
  1598. AR5K_REG_SM(2, AR5K_PHY_ADCSAT_ICNT) |
  1599. AR5K_REG_SM(12, AR5K_PHY_ADCSAT_THR), AR5K_PHY_ADCSAT);
  1600. udelay(20);
  1601. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1602. udelay(10);
  1603. ath5k_hw_reg_write(ah, AR5K_PHY_RFSTG_DISABLE, AR5K_PHY_RFSTG);
  1604. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1605. mdelay(1);
  1606. /*
  1607. * Enable calibration and wait until completion
  1608. */
  1609. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL, AR5K_PHY_AGCCTL_CAL);
  1610. ret = ath5k_hw_register_timeout(ah, AR5K_PHY_AGCCTL,
  1611. AR5K_PHY_AGCCTL_CAL, 0, false);
  1612. /* Reset to normal state */
  1613. ath5k_hw_reg_write(ah, phy_sig, AR5K_PHY_SIG);
  1614. ath5k_hw_reg_write(ah, phy_agc, AR5K_PHY_AGCCOARSE);
  1615. ath5k_hw_reg_write(ah, phy_sat, AR5K_PHY_ADCSAT);
  1616. if (ret) {
  1617. ATH5K_ERR(ah->ah_sc, "calibration timeout (%uMHz)\n",
  1618. channel->freq);
  1619. return ret;
  1620. }
  1621. ret = ath5k_hw_noise_floor_calibration(ah, channel->freq);
  1622. if (ret)
  1623. return ret;
  1624. /*
  1625. * Re-enable RX/TX and beacons
  1626. */
  1627. AR5K_REG_DISABLE_BITS(ah, AR5K_DIAG_SW_5210,
  1628. AR5K_DIAG_SW_DIS_TX | AR5K_DIAG_SW_DIS_RX_5210);
  1629. ath5k_hw_reg_write(ah, beacon, AR5K_BEACON_5210);
  1630. return 0;
  1631. }
  1632. /*
  1633. * Perform a PHY calibration on RF5111/5112
  1634. */
  1635. static int ath5k_hw_rf511x_calibrate(struct ath5k_hw *ah,
  1636. struct ieee80211_channel *channel)
  1637. {
  1638. u32 i_pwr, q_pwr;
  1639. s32 iq_corr, i_coff, i_coffd, q_coff, q_coffd;
  1640. ATH5K_TRACE(ah->ah_sc);
  1641. if (ah->ah_calibration == false ||
  1642. ath5k_hw_reg_read(ah, AR5K_PHY_IQ) & AR5K_PHY_IQ_RUN)
  1643. goto done;
  1644. ah->ah_calibration = false;
  1645. iq_corr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_CORR);
  1646. i_pwr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_PWR_I);
  1647. q_pwr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_PWR_Q);
  1648. i_coffd = ((i_pwr >> 1) + (q_pwr >> 1)) >> 7;
  1649. q_coffd = q_pwr >> 6;
  1650. if (i_coffd == 0 || q_coffd == 0)
  1651. goto done;
  1652. i_coff = ((-iq_corr) / i_coffd) & 0x3f;
  1653. q_coff = (((s32)i_pwr / q_coffd) - 64) & 0x1f;
  1654. /* Commit new IQ value */
  1655. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_ENABLE |
  1656. ((u32)q_coff) | ((u32)i_coff << AR5K_PHY_IQ_CORR_Q_I_COFF_S));
  1657. done:
  1658. ath5k_hw_noise_floor_calibration(ah, channel->freq);
  1659. /* Request RF gain */
  1660. if (channel->val & CHANNEL_5GHZ) {
  1661. ath5k_hw_reg_write(ah, AR5K_REG_SM(ah->ah_txpower.txp_max,
  1662. AR5K_PHY_PAPD_PROBE_TXPOWER) |
  1663. AR5K_PHY_PAPD_PROBE_TX_NEXT, AR5K_PHY_PAPD_PROBE);
  1664. ah->ah_rf_gain = AR5K_RFGAIN_READ_REQUESTED;
  1665. }
  1666. return 0;
  1667. }
  1668. /*
  1669. * Perform a PHY calibration
  1670. */
  1671. int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
  1672. struct ieee80211_channel *channel)
  1673. {
  1674. int ret;
  1675. if (ah->ah_radio == AR5K_RF5110)
  1676. ret = ath5k_hw_rf5110_calibrate(ah, channel);
  1677. else
  1678. ret = ath5k_hw_rf511x_calibrate(ah, channel);
  1679. return ret;
  1680. }
  1681. int ath5k_hw_phy_disable(struct ath5k_hw *ah)
  1682. {
  1683. ATH5K_TRACE(ah->ah_sc);
  1684. /*Just a try M.F.*/
  1685. ath5k_hw_reg_write(ah, AR5K_PHY_ACT_DISABLE, AR5K_PHY_ACT);
  1686. return 0;
  1687. }
  1688. /********************\
  1689. Misc PHY functions
  1690. \********************/
  1691. /*
  1692. * Get the PHY Chip revision
  1693. */
  1694. u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan)
  1695. {
  1696. unsigned int i;
  1697. u32 srev;
  1698. u16 ret;
  1699. ATH5K_TRACE(ah->ah_sc);
  1700. /*
  1701. * Set the radio chip access register
  1702. */
  1703. switch (chan) {
  1704. case CHANNEL_2GHZ:
  1705. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_2GHZ, AR5K_PHY(0));
  1706. break;
  1707. case CHANNEL_5GHZ:
  1708. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_5GHZ, AR5K_PHY(0));
  1709. break;
  1710. default:
  1711. return 0;
  1712. }
  1713. mdelay(2);
  1714. /* ...wait until PHY is ready and read the selected radio revision */
  1715. ath5k_hw_reg_write(ah, 0x00001c16, AR5K_PHY(0x34));
  1716. for (i = 0; i < 8; i++)
  1717. ath5k_hw_reg_write(ah, 0x00010000, AR5K_PHY(0x20));
  1718. if (ah->ah_version == AR5K_AR5210) {
  1719. srev = ath5k_hw_reg_read(ah, AR5K_PHY(256) >> 28) & 0xf;
  1720. ret = (u16)ath5k_hw_bitswap(srev, 4) + 1;
  1721. } else {
  1722. srev = (ath5k_hw_reg_read(ah, AR5K_PHY(0x100)) >> 24) & 0xff;
  1723. ret = (u16)ath5k_hw_bitswap(((srev & 0xf0) >> 4) |
  1724. ((srev & 0x0f) << 4), 8);
  1725. }
  1726. /* Reset to the 5GHz mode */
  1727. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_5GHZ, AR5K_PHY(0));
  1728. return ret;
  1729. }
  1730. void /*TODO:Boundary check*/
  1731. ath5k_hw_set_def_antenna(struct ath5k_hw *ah, unsigned int ant)
  1732. {
  1733. ATH5K_TRACE(ah->ah_sc);
  1734. /*Just a try M.F.*/
  1735. if (ah->ah_version != AR5K_AR5210)
  1736. ath5k_hw_reg_write(ah, ant, AR5K_DEFAULT_ANTENNA);
  1737. }
  1738. unsigned int ath5k_hw_get_def_antenna(struct ath5k_hw *ah)
  1739. {
  1740. ATH5K_TRACE(ah->ah_sc);
  1741. /*Just a try M.F.*/
  1742. if (ah->ah_version != AR5K_AR5210)
  1743. return ath5k_hw_reg_read(ah, AR5K_DEFAULT_ANTENNA);
  1744. return false; /*XXX: What do we return for 5210 ?*/
  1745. }
  1746. /*
  1747. * TX power setup
  1748. */
  1749. /*
  1750. * Initialize the tx power table (not fully implemented)
  1751. */
  1752. static void ath5k_txpower_table(struct ath5k_hw *ah,
  1753. struct ieee80211_channel *channel, s16 max_power)
  1754. {
  1755. unsigned int i, min, max, n;
  1756. u16 txpower, *rates;
  1757. rates = ah->ah_txpower.txp_rates;
  1758. txpower = AR5K_TUNE_DEFAULT_TXPOWER * 2;
  1759. if (max_power > txpower)
  1760. txpower = max_power > AR5K_TUNE_MAX_TXPOWER ?
  1761. AR5K_TUNE_MAX_TXPOWER : max_power;
  1762. for (i = 0; i < AR5K_MAX_RATES; i++)
  1763. rates[i] = txpower;
  1764. /* XXX setup target powers by rate */
  1765. ah->ah_txpower.txp_min = rates[7];
  1766. ah->ah_txpower.txp_max = rates[0];
  1767. ah->ah_txpower.txp_ofdm = rates[0];
  1768. /* Calculate the power table */
  1769. n = ARRAY_SIZE(ah->ah_txpower.txp_pcdac);
  1770. min = AR5K_EEPROM_PCDAC_START;
  1771. max = AR5K_EEPROM_PCDAC_STOP;
  1772. for (i = 0; i < n; i += AR5K_EEPROM_PCDAC_STEP)
  1773. ah->ah_txpower.txp_pcdac[i] =
  1774. #ifdef notyet
  1775. min + ((i * (max - min)) / n);
  1776. #else
  1777. min;
  1778. #endif
  1779. }
  1780. /*
  1781. * Set transmition power
  1782. */
  1783. int /*O.K. - txpower_table is unimplemented so this doesn't work*/
  1784. ath5k_hw_txpower(struct ath5k_hw *ah, struct ieee80211_channel *channel,
  1785. unsigned int txpower)
  1786. {
  1787. bool tpc = ah->ah_txpower.txp_tpc;
  1788. unsigned int i;
  1789. ATH5K_TRACE(ah->ah_sc);
  1790. if (txpower > AR5K_TUNE_MAX_TXPOWER) {
  1791. ATH5K_ERR(ah->ah_sc, "invalid tx power: %u\n", txpower);
  1792. return -EINVAL;
  1793. }
  1794. /* Reset TX power values */
  1795. memset(&ah->ah_txpower, 0, sizeof(ah->ah_txpower));
  1796. ah->ah_txpower.txp_tpc = tpc;
  1797. /* Initialize TX power table */
  1798. ath5k_txpower_table(ah, channel, txpower);
  1799. /*
  1800. * Write TX power values
  1801. */
  1802. for (i = 0; i < (AR5K_EEPROM_POWER_TABLE_SIZE / 2); i++) {
  1803. ath5k_hw_reg_write(ah,
  1804. ((((ah->ah_txpower.txp_pcdac[(i << 1) + 1] << 8) | 0xff) & 0xffff) << 16) |
  1805. (((ah->ah_txpower.txp_pcdac[(i << 1) ] << 8) | 0xff) & 0xffff),
  1806. AR5K_PHY_PCDAC_TXPOWER(i));
  1807. }
  1808. ath5k_hw_reg_write(ah, AR5K_TXPOWER_OFDM(3, 24) |
  1809. AR5K_TXPOWER_OFDM(2, 16) | AR5K_TXPOWER_OFDM(1, 8) |
  1810. AR5K_TXPOWER_OFDM(0, 0), AR5K_PHY_TXPOWER_RATE1);
  1811. ath5k_hw_reg_write(ah, AR5K_TXPOWER_OFDM(7, 24) |
  1812. AR5K_TXPOWER_OFDM(6, 16) | AR5K_TXPOWER_OFDM(5, 8) |
  1813. AR5K_TXPOWER_OFDM(4, 0), AR5K_PHY_TXPOWER_RATE2);
  1814. ath5k_hw_reg_write(ah, AR5K_TXPOWER_CCK(10, 24) |
  1815. AR5K_TXPOWER_CCK(9, 16) | AR5K_TXPOWER_CCK(15, 8) |
  1816. AR5K_TXPOWER_CCK(8, 0), AR5K_PHY_TXPOWER_RATE3);
  1817. ath5k_hw_reg_write(ah, AR5K_TXPOWER_CCK(14, 24) |
  1818. AR5K_TXPOWER_CCK(13, 16) | AR5K_TXPOWER_CCK(12, 8) |
  1819. AR5K_TXPOWER_CCK(11, 0), AR5K_PHY_TXPOWER_RATE4);
  1820. if (ah->ah_txpower.txp_tpc == true)
  1821. ath5k_hw_reg_write(ah, AR5K_PHY_TXPOWER_RATE_MAX_TPC_ENABLE |
  1822. AR5K_TUNE_MAX_TXPOWER, AR5K_PHY_TXPOWER_RATE_MAX);
  1823. else
  1824. ath5k_hw_reg_write(ah, AR5K_PHY_TXPOWER_RATE_MAX |
  1825. AR5K_TUNE_MAX_TXPOWER, AR5K_PHY_TXPOWER_RATE_MAX);
  1826. return 0;
  1827. }
  1828. int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, unsigned int power)
  1829. {
  1830. /*Just a try M.F.*/
  1831. struct ieee80211_channel *channel = &ah->ah_current_channel;
  1832. ATH5K_TRACE(ah->ah_sc);
  1833. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_TXPOWER,
  1834. "changing txpower to %d\n", power);
  1835. return ath5k_hw_txpower(ah, channel, power);
  1836. }