initvals.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347
  1. /*
  2. * Initial register settings functions
  3. *
  4. * Copyright (c) 2004, 2005, 2006, 2007 Reyk Floeter <reyk@openbsd.org>
  5. * Copyright (c) 2006, 2007 Nick Kossifidis <mickflemm@gmail.com>
  6. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  7. *
  8. * Permission to use, copy, modify, and distribute this software for any
  9. * purpose with or without fee is hereby granted, provided that the above
  10. * copyright notice and this permission notice appear in all copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  13. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  15. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  16. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  17. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  18. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  19. *
  20. */
  21. #include "ath5k.h"
  22. #include "base.h"
  23. #include "reg.h"
  24. /*
  25. * MAC/PHY REGISTERS
  26. */
  27. /*
  28. * Mode-independent initial register writes
  29. */
  30. struct ath5k_ini {
  31. u16 ini_register;
  32. u32 ini_value;
  33. enum {
  34. AR5K_INI_WRITE = 0, /* Default */
  35. AR5K_INI_READ = 1, /* Cleared on read */
  36. } ini_mode;
  37. };
  38. /*
  39. * Mode specific initial register values
  40. */
  41. struct ath5k_ini_mode {
  42. u16 mode_register;
  43. u32 mode_value[5];
  44. };
  45. /* Initial register settings for AR5210 */
  46. static const struct ath5k_ini ar5210_ini[] = {
  47. /* PCU and MAC registers */
  48. { AR5K_NOQCU_TXDP0, 0 },
  49. { AR5K_NOQCU_TXDP1, 0 },
  50. { AR5K_RXDP, 0 },
  51. { AR5K_CR, 0 },
  52. { AR5K_ISR, 0, AR5K_INI_READ },
  53. { AR5K_IMR, 0 },
  54. { AR5K_IER, AR5K_IER_DISABLE },
  55. { AR5K_BSR, 0, AR5K_INI_READ },
  56. { AR5K_TXCFG, AR5K_DMASIZE_128B },
  57. { AR5K_RXCFG, AR5K_DMASIZE_128B },
  58. { AR5K_CFG, AR5K_INIT_CFG },
  59. { AR5K_TOPS, AR5K_INIT_TOPS },
  60. { AR5K_RXNOFRM, AR5K_INIT_RXNOFRM },
  61. { AR5K_RPGTO, AR5K_INIT_RPGTO },
  62. { AR5K_TXNOFRM, AR5K_INIT_TXNOFRM },
  63. { AR5K_SFR, 0 },
  64. { AR5K_MIBC, 0 },
  65. { AR5K_MISC, 0 },
  66. { AR5K_RX_FILTER_5210, 0 },
  67. { AR5K_MCAST_FILTER0_5210, 0 },
  68. { AR5K_MCAST_FILTER1_5210, 0 },
  69. { AR5K_TX_MASK0, 0 },
  70. { AR5K_TX_MASK1, 0 },
  71. { AR5K_CLR_TMASK, 0 },
  72. { AR5K_TRIG_LVL, AR5K_TUNE_MIN_TX_FIFO_THRES },
  73. { AR5K_DIAG_SW_5210, 0 },
  74. { AR5K_RSSI_THR, AR5K_TUNE_RSSI_THRES },
  75. { AR5K_TSF_L32_5210, 0 },
  76. { AR5K_TIMER0_5210, 0 },
  77. { AR5K_TIMER1_5210, 0xffffffff },
  78. { AR5K_TIMER2_5210, 0xffffffff },
  79. { AR5K_TIMER3_5210, 1 },
  80. { AR5K_CFP_DUR_5210, 0 },
  81. { AR5K_CFP_PERIOD_5210, 0 },
  82. /* PHY registers */
  83. { AR5K_PHY(0), 0x00000047 },
  84. { AR5K_PHY_AGC, 0x00000000 },
  85. { AR5K_PHY(3), 0x09848ea6 },
  86. { AR5K_PHY(4), 0x3d32e000 },
  87. { AR5K_PHY(5), 0x0000076b },
  88. { AR5K_PHY_ACT, AR5K_PHY_ACT_DISABLE },
  89. { AR5K_PHY(8), 0x02020200 },
  90. { AR5K_PHY(9), 0x00000e0e },
  91. { AR5K_PHY(10), 0x0a020201 },
  92. { AR5K_PHY(11), 0x00036ffc },
  93. { AR5K_PHY(12), 0x00000000 },
  94. { AR5K_PHY(13), 0x00000e0e },
  95. { AR5K_PHY(14), 0x00000007 },
  96. { AR5K_PHY(15), 0x00020100 },
  97. { AR5K_PHY(16), 0x89630000 },
  98. { AR5K_PHY(17), 0x1372169c },
  99. { AR5K_PHY(18), 0x0018b633 },
  100. { AR5K_PHY(19), 0x1284613c },
  101. { AR5K_PHY(20), 0x0de8b8e0 },
  102. { AR5K_PHY(21), 0x00074859 },
  103. { AR5K_PHY(22), 0x7e80beba },
  104. { AR5K_PHY(23), 0x313a665e },
  105. { AR5K_PHY_AGCCTL, 0x00001d08 },
  106. { AR5K_PHY(25), 0x0001ce00 },
  107. { AR5K_PHY(26), 0x409a4190 },
  108. { AR5K_PHY(28), 0x0000000f },
  109. { AR5K_PHY(29), 0x00000080 },
  110. { AR5K_PHY(30), 0x00000004 },
  111. { AR5K_PHY(31), 0x00000018 }, /* 0x987c */
  112. { AR5K_PHY(64), 0x00000000 }, /* 0x9900 */
  113. { AR5K_PHY(65), 0x00000000 },
  114. { AR5K_PHY(66), 0x00000000 },
  115. { AR5K_PHY(67), 0x00800000 },
  116. { AR5K_PHY(68), 0x00000003 },
  117. /* BB gain table (64bytes) */
  118. { AR5K_BB_GAIN(0), 0x00000000 },
  119. { AR5K_BB_GAIN(1), 0x00000020 },
  120. { AR5K_BB_GAIN(2), 0x00000010 },
  121. { AR5K_BB_GAIN(3), 0x00000030 },
  122. { AR5K_BB_GAIN(4), 0x00000008 },
  123. { AR5K_BB_GAIN(5), 0x00000028 },
  124. { AR5K_BB_GAIN(6), 0x00000028 },
  125. { AR5K_BB_GAIN(7), 0x00000004 },
  126. { AR5K_BB_GAIN(8), 0x00000024 },
  127. { AR5K_BB_GAIN(9), 0x00000014 },
  128. { AR5K_BB_GAIN(10), 0x00000034 },
  129. { AR5K_BB_GAIN(11), 0x0000000c },
  130. { AR5K_BB_GAIN(12), 0x0000002c },
  131. { AR5K_BB_GAIN(13), 0x00000002 },
  132. { AR5K_BB_GAIN(14), 0x00000022 },
  133. { AR5K_BB_GAIN(15), 0x00000012 },
  134. { AR5K_BB_GAIN(16), 0x00000032 },
  135. { AR5K_BB_GAIN(17), 0x0000000a },
  136. { AR5K_BB_GAIN(18), 0x0000002a },
  137. { AR5K_BB_GAIN(19), 0x00000001 },
  138. { AR5K_BB_GAIN(20), 0x00000021 },
  139. { AR5K_BB_GAIN(21), 0x00000011 },
  140. { AR5K_BB_GAIN(22), 0x00000031 },
  141. { AR5K_BB_GAIN(23), 0x00000009 },
  142. { AR5K_BB_GAIN(24), 0x00000029 },
  143. { AR5K_BB_GAIN(25), 0x00000005 },
  144. { AR5K_BB_GAIN(26), 0x00000025 },
  145. { AR5K_BB_GAIN(27), 0x00000015 },
  146. { AR5K_BB_GAIN(28), 0x00000035 },
  147. { AR5K_BB_GAIN(29), 0x0000000d },
  148. { AR5K_BB_GAIN(30), 0x0000002d },
  149. { AR5K_BB_GAIN(31), 0x00000003 },
  150. { AR5K_BB_GAIN(32), 0x00000023 },
  151. { AR5K_BB_GAIN(33), 0x00000013 },
  152. { AR5K_BB_GAIN(34), 0x00000033 },
  153. { AR5K_BB_GAIN(35), 0x0000000b },
  154. { AR5K_BB_GAIN(36), 0x0000002b },
  155. { AR5K_BB_GAIN(37), 0x00000007 },
  156. { AR5K_BB_GAIN(38), 0x00000027 },
  157. { AR5K_BB_GAIN(39), 0x00000017 },
  158. { AR5K_BB_GAIN(40), 0x00000037 },
  159. { AR5K_BB_GAIN(41), 0x0000000f },
  160. { AR5K_BB_GAIN(42), 0x0000002f },
  161. { AR5K_BB_GAIN(43), 0x0000002f },
  162. { AR5K_BB_GAIN(44), 0x0000002f },
  163. { AR5K_BB_GAIN(45), 0x0000002f },
  164. { AR5K_BB_GAIN(46), 0x0000002f },
  165. { AR5K_BB_GAIN(47), 0x0000002f },
  166. { AR5K_BB_GAIN(48), 0x0000002f },
  167. { AR5K_BB_GAIN(49), 0x0000002f },
  168. { AR5K_BB_GAIN(50), 0x0000002f },
  169. { AR5K_BB_GAIN(51), 0x0000002f },
  170. { AR5K_BB_GAIN(52), 0x0000002f },
  171. { AR5K_BB_GAIN(53), 0x0000002f },
  172. { AR5K_BB_GAIN(54), 0x0000002f },
  173. { AR5K_BB_GAIN(55), 0x0000002f },
  174. { AR5K_BB_GAIN(56), 0x0000002f },
  175. { AR5K_BB_GAIN(57), 0x0000002f },
  176. { AR5K_BB_GAIN(58), 0x0000002f },
  177. { AR5K_BB_GAIN(59), 0x0000002f },
  178. { AR5K_BB_GAIN(60), 0x0000002f },
  179. { AR5K_BB_GAIN(61), 0x0000002f },
  180. { AR5K_BB_GAIN(62), 0x0000002f },
  181. { AR5K_BB_GAIN(63), 0x0000002f },
  182. /* 5110 RF gain table (64btes) */
  183. { AR5K_RF_GAIN(0), 0x0000001d },
  184. { AR5K_RF_GAIN(1), 0x0000005d },
  185. { AR5K_RF_GAIN(2), 0x0000009d },
  186. { AR5K_RF_GAIN(3), 0x000000dd },
  187. { AR5K_RF_GAIN(4), 0x0000011d },
  188. { AR5K_RF_GAIN(5), 0x00000021 },
  189. { AR5K_RF_GAIN(6), 0x00000061 },
  190. { AR5K_RF_GAIN(7), 0x000000a1 },
  191. { AR5K_RF_GAIN(8), 0x000000e1 },
  192. { AR5K_RF_GAIN(9), 0x00000031 },
  193. { AR5K_RF_GAIN(10), 0x00000071 },
  194. { AR5K_RF_GAIN(11), 0x000000b1 },
  195. { AR5K_RF_GAIN(12), 0x0000001c },
  196. { AR5K_RF_GAIN(13), 0x0000005c },
  197. { AR5K_RF_GAIN(14), 0x00000029 },
  198. { AR5K_RF_GAIN(15), 0x00000069 },
  199. { AR5K_RF_GAIN(16), 0x000000a9 },
  200. { AR5K_RF_GAIN(17), 0x00000020 },
  201. { AR5K_RF_GAIN(18), 0x00000019 },
  202. { AR5K_RF_GAIN(19), 0x00000059 },
  203. { AR5K_RF_GAIN(20), 0x00000099 },
  204. { AR5K_RF_GAIN(21), 0x00000030 },
  205. { AR5K_RF_GAIN(22), 0x00000005 },
  206. { AR5K_RF_GAIN(23), 0x00000025 },
  207. { AR5K_RF_GAIN(24), 0x00000065 },
  208. { AR5K_RF_GAIN(25), 0x000000a5 },
  209. { AR5K_RF_GAIN(26), 0x00000028 },
  210. { AR5K_RF_GAIN(27), 0x00000068 },
  211. { AR5K_RF_GAIN(28), 0x0000001f },
  212. { AR5K_RF_GAIN(29), 0x0000001e },
  213. { AR5K_RF_GAIN(30), 0x00000018 },
  214. { AR5K_RF_GAIN(31), 0x00000058 },
  215. { AR5K_RF_GAIN(32), 0x00000098 },
  216. { AR5K_RF_GAIN(33), 0x00000003 },
  217. { AR5K_RF_GAIN(34), 0x00000004 },
  218. { AR5K_RF_GAIN(35), 0x00000044 },
  219. { AR5K_RF_GAIN(36), 0x00000084 },
  220. { AR5K_RF_GAIN(37), 0x00000013 },
  221. { AR5K_RF_GAIN(38), 0x00000012 },
  222. { AR5K_RF_GAIN(39), 0x00000052 },
  223. { AR5K_RF_GAIN(40), 0x00000092 },
  224. { AR5K_RF_GAIN(41), 0x000000d2 },
  225. { AR5K_RF_GAIN(42), 0x0000002b },
  226. { AR5K_RF_GAIN(43), 0x0000002a },
  227. { AR5K_RF_GAIN(44), 0x0000006a },
  228. { AR5K_RF_GAIN(45), 0x000000aa },
  229. { AR5K_RF_GAIN(46), 0x0000001b },
  230. { AR5K_RF_GAIN(47), 0x0000001a },
  231. { AR5K_RF_GAIN(48), 0x0000005a },
  232. { AR5K_RF_GAIN(49), 0x0000009a },
  233. { AR5K_RF_GAIN(50), 0x000000da },
  234. { AR5K_RF_GAIN(51), 0x00000006 },
  235. { AR5K_RF_GAIN(52), 0x00000006 },
  236. { AR5K_RF_GAIN(53), 0x00000006 },
  237. { AR5K_RF_GAIN(54), 0x00000006 },
  238. { AR5K_RF_GAIN(55), 0x00000006 },
  239. { AR5K_RF_GAIN(56), 0x00000006 },
  240. { AR5K_RF_GAIN(57), 0x00000006 },
  241. { AR5K_RF_GAIN(58), 0x00000006 },
  242. { AR5K_RF_GAIN(59), 0x00000006 },
  243. { AR5K_RF_GAIN(60), 0x00000006 },
  244. { AR5K_RF_GAIN(61), 0x00000006 },
  245. { AR5K_RF_GAIN(62), 0x00000006 },
  246. { AR5K_RF_GAIN(63), 0x00000006 },
  247. /* PHY activation */
  248. { AR5K_PHY(53), 0x00000020 },
  249. { AR5K_PHY(51), 0x00000004 },
  250. { AR5K_PHY(50), 0x00060106 },
  251. { AR5K_PHY(39), 0x0000006d },
  252. { AR5K_PHY(48), 0x00000000 },
  253. { AR5K_PHY(52), 0x00000014 },
  254. { AR5K_PHY_ACT, AR5K_PHY_ACT_ENABLE },
  255. };
  256. /* Initial register settings for AR5211 */
  257. static const struct ath5k_ini ar5211_ini[] = {
  258. { AR5K_RXDP, 0x00000000 },
  259. { AR5K_RTSD0, 0x84849c9c },
  260. { AR5K_RTSD1, 0x7c7c7c7c },
  261. { AR5K_RXCFG, 0x00000005 },
  262. { AR5K_MIBC, 0x00000000 },
  263. { AR5K_TOPS, 0x00000008 },
  264. { AR5K_RXNOFRM, 0x00000008 },
  265. { AR5K_TXNOFRM, 0x00000010 },
  266. { AR5K_RPGTO, 0x00000000 },
  267. { AR5K_RFCNT, 0x0000001f },
  268. { AR5K_QUEUE_TXDP(0), 0x00000000 },
  269. { AR5K_QUEUE_TXDP(1), 0x00000000 },
  270. { AR5K_QUEUE_TXDP(2), 0x00000000 },
  271. { AR5K_QUEUE_TXDP(3), 0x00000000 },
  272. { AR5K_QUEUE_TXDP(4), 0x00000000 },
  273. { AR5K_QUEUE_TXDP(5), 0x00000000 },
  274. { AR5K_QUEUE_TXDP(6), 0x00000000 },
  275. { AR5K_QUEUE_TXDP(7), 0x00000000 },
  276. { AR5K_QUEUE_TXDP(8), 0x00000000 },
  277. { AR5K_QUEUE_TXDP(9), 0x00000000 },
  278. { AR5K_DCU_FP, 0x00000000 },
  279. { AR5K_STA_ID1, 0x00000000 },
  280. { AR5K_BSS_ID0, 0x00000000 },
  281. { AR5K_BSS_ID1, 0x00000000 },
  282. { AR5K_RSSI_THR, 0x00000000 },
  283. { AR5K_CFP_PERIOD_5211, 0x00000000 },
  284. { AR5K_TIMER0_5211, 0x00000030 },
  285. { AR5K_TIMER1_5211, 0x0007ffff },
  286. { AR5K_TIMER2_5211, 0x01ffffff },
  287. { AR5K_TIMER3_5211, 0x00000031 },
  288. { AR5K_CFP_DUR_5211, 0x00000000 },
  289. { AR5K_RX_FILTER_5211, 0x00000000 },
  290. { AR5K_MCAST_FILTER0_5211, 0x00000000 },
  291. { AR5K_MCAST_FILTER1_5211, 0x00000002 },
  292. { AR5K_DIAG_SW_5211, 0x00000000 },
  293. { AR5K_ADDAC_TEST, 0x00000000 },
  294. { AR5K_DEFAULT_ANTENNA, 0x00000000 },
  295. /* PHY registers */
  296. { AR5K_PHY_AGC, 0x00000000 },
  297. { AR5K_PHY(3), 0x2d849093 },
  298. { AR5K_PHY(4), 0x7d32e000 },
  299. { AR5K_PHY(5), 0x00000f6b },
  300. { AR5K_PHY_ACT, 0x00000000 },
  301. { AR5K_PHY(11), 0x00026ffe },
  302. { AR5K_PHY(12), 0x00000000 },
  303. { AR5K_PHY(15), 0x00020100 },
  304. { AR5K_PHY(16), 0x206a017a },
  305. { AR5K_PHY(19), 0x1284613c },
  306. { AR5K_PHY(21), 0x00000859 },
  307. { AR5K_PHY(26), 0x409a4190 }, /* 0x9868 */
  308. { AR5K_PHY(27), 0x050cb081 },
  309. { AR5K_PHY(28), 0x0000000f },
  310. { AR5K_PHY(29), 0x00000080 },
  311. { AR5K_PHY(30), 0x0000000c },
  312. { AR5K_PHY(64), 0x00000000 },
  313. { AR5K_PHY(65), 0x00000000 },
  314. { AR5K_PHY(66), 0x00000000 },
  315. { AR5K_PHY(67), 0x00800000 },
  316. { AR5K_PHY(68), 0x00000001 },
  317. { AR5K_PHY(71), 0x0000092a },
  318. { AR5K_PHY_IQ, 0x00000000 },
  319. { AR5K_PHY(73), 0x00058a05 },
  320. { AR5K_PHY(74), 0x00000001 },
  321. { AR5K_PHY(75), 0x00000000 },
  322. { AR5K_PHY_PAPD_PROBE, 0x00000000 },
  323. { AR5K_PHY(77), 0x00000000 }, /* 0x9934 */
  324. { AR5K_PHY(78), 0x00000000 }, /* 0x9938 */
  325. { AR5K_PHY(79), 0x0000003f }, /* 0x993c */
  326. { AR5K_PHY(80), 0x00000004 },
  327. { AR5K_PHY(82), 0x00000000 },
  328. { AR5K_PHY(83), 0x00000000 },
  329. { AR5K_PHY(84), 0x00000000 },
  330. { AR5K_PHY_RADAR, 0x5d50f14c },
  331. { AR5K_PHY(86), 0x00000018 },
  332. { AR5K_PHY(87), 0x004b6a8e },
  333. /* Initial Power table (32bytes)
  334. * common on all cards/modes.
  335. * Note: Table is rewritten during
  336. * txpower setup later using calibration
  337. * data etc. so next write is non-common
  338. { AR5K_PHY_PCDAC_TXPOWER(1), 0x06ff05ff },
  339. { AR5K_PHY_PCDAC_TXPOWER(2), 0x07ff07ff },
  340. { AR5K_PHY_PCDAC_TXPOWER(3), 0x08ff08ff },
  341. { AR5K_PHY_PCDAC_TXPOWER(4), 0x09ff09ff },
  342. { AR5K_PHY_PCDAC_TXPOWER(5), 0x0aff0aff },
  343. { AR5K_PHY_PCDAC_TXPOWER(6), 0x0bff0bff },
  344. { AR5K_PHY_PCDAC_TXPOWER(7), 0x0cff0cff },
  345. { AR5K_PHY_PCDAC_TXPOWER(8), 0x0dff0dff },
  346. { AR5K_PHY_PCDAC_TXPOWER(9), 0x0fff0eff },
  347. { AR5K_PHY_PCDAC_TXPOWER(10), 0x12ff12ff },
  348. { AR5K_PHY_PCDAC_TXPOWER(11), 0x14ff13ff },
  349. { AR5K_PHY_PCDAC_TXPOWER(12), 0x16ff15ff },
  350. { AR5K_PHY_PCDAC_TXPOWER(13), 0x19ff17ff },
  351. { AR5K_PHY_PCDAC_TXPOWER(14), 0x1bff1aff },
  352. { AR5K_PHY_PCDAC_TXPOWER(15), 0x1eff1dff },
  353. { AR5K_PHY_PCDAC_TXPOWER(16), 0x23ff20ff },
  354. { AR5K_PHY_PCDAC_TXPOWER(17), 0x27ff25ff },
  355. { AR5K_PHY_PCDAC_TXPOWER(18), 0x2cff29ff },
  356. { AR5K_PHY_PCDAC_TXPOWER(19), 0x31ff2fff },
  357. { AR5K_PHY_PCDAC_TXPOWER(20), 0x37ff34ff },
  358. { AR5K_PHY_PCDAC_TXPOWER(21), 0x3aff3aff },
  359. { AR5K_PHY_PCDAC_TXPOWER(22), 0x3aff3aff },
  360. { AR5K_PHY_PCDAC_TXPOWER(23), 0x3aff3aff },
  361. { AR5K_PHY_PCDAC_TXPOWER(24), 0x3aff3aff },
  362. { AR5K_PHY_PCDAC_TXPOWER(25), 0x3aff3aff },
  363. { AR5K_PHY_PCDAC_TXPOWER(26), 0x3aff3aff },
  364. { AR5K_PHY_PCDAC_TXPOWER(27), 0x3aff3aff },
  365. { AR5K_PHY_PCDAC_TXPOWER(28), 0x3aff3aff },
  366. { AR5K_PHY_PCDAC_TXPOWER(29), 0x3aff3aff },
  367. { AR5K_PHY_PCDAC_TXPOWER(30), 0x3aff3aff },
  368. { AR5K_PHY_PCDAC_TXPOWER(31), 0x3aff3aff },*/
  369. { AR5K_PHY_CCKTXCTL, 0x00000000 },
  370. { AR5K_PHY(642), 0x503e4646 },
  371. { AR5K_PHY_GAIN_2GHZ, 0x6480416c },
  372. { AR5K_PHY(644), 0x0199a003 },
  373. { AR5K_PHY(645), 0x044cd610 },
  374. { AR5K_PHY(646), 0x13800040 },
  375. { AR5K_PHY(647), 0x1be00060 },
  376. { AR5K_PHY(648), 0x0c53800a },
  377. { AR5K_PHY(649), 0x0014df3b },
  378. { AR5K_PHY(650), 0x000001b5 },
  379. { AR5K_PHY(651), 0x00000020 },
  380. };
  381. /* Initial mode-specific settings for AR5211
  382. * XXX: how about g / gTurbo ? RF5111 supports it, how about AR5211 ?
  383. * Maybe 5211 supports OFDM-only g but we need to test it !
  384. */
  385. static const struct ath5k_ini_mode ar5211_ini_mode[] = {
  386. { AR5K_TXCFG,
  387. /* a aTurbo b */
  388. { 0x00000015, 0x00000015, 0x0000001d } },
  389. { AR5K_QUEUE_DFS_LOCAL_IFS(0),
  390. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
  391. { AR5K_QUEUE_DFS_LOCAL_IFS(1),
  392. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
  393. { AR5K_QUEUE_DFS_LOCAL_IFS(2),
  394. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
  395. { AR5K_QUEUE_DFS_LOCAL_IFS(3),
  396. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
  397. { AR5K_QUEUE_DFS_LOCAL_IFS(4),
  398. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
  399. { AR5K_QUEUE_DFS_LOCAL_IFS(5),
  400. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
  401. { AR5K_QUEUE_DFS_LOCAL_IFS(6),
  402. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
  403. { AR5K_QUEUE_DFS_LOCAL_IFS(7),
  404. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
  405. { AR5K_QUEUE_DFS_LOCAL_IFS(8),
  406. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
  407. { AR5K_QUEUE_DFS_LOCAL_IFS(9),
  408. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
  409. { AR5K_DCU_GBL_IFS_SLOT,
  410. { 0x00000168, 0x000001e0, 0x000001b8 } },
  411. { AR5K_DCU_GBL_IFS_SIFS,
  412. { 0x00000230, 0x000001e0, 0x000000b0 } },
  413. { AR5K_DCU_GBL_IFS_EIFS,
  414. { 0x00000d98, 0x00001180, 0x00001f48 } },
  415. { AR5K_DCU_GBL_IFS_MISC,
  416. { 0x0000a0e0, 0x00014068, 0x00005880 } },
  417. { AR5K_TIME_OUT,
  418. { 0x04000400, 0x08000800, 0x20003000 } },
  419. { AR5K_USEC_5211,
  420. { 0x0e8d8fa7, 0x0e8d8fcf, 0x01608f95 } },
  421. { AR5K_PHY_TURBO,
  422. { 0x00000000, 0x00000003, 0x00000000 } },
  423. { AR5K_PHY(8),
  424. { 0x02020200, 0x02020200, 0x02010200 } },
  425. { AR5K_PHY(9),
  426. { 0x00000e0e, 0x00000e0e, 0x00000707 } },
  427. { AR5K_PHY(10),
  428. { 0x0a020001, 0x0a020001, 0x05010000 } },
  429. { AR5K_PHY(13),
  430. { 0x00000e0e, 0x00000e0e, 0x00000e0e } },
  431. { AR5K_PHY(14),
  432. { 0x00000007, 0x00000007, 0x0000000b } },
  433. { AR5K_PHY(17),
  434. { 0x1372169c, 0x137216a5, 0x137216a8 } },
  435. { AR5K_PHY(18),
  436. { 0x0018ba67, 0x0018ba67, 0x0018ba69 } },
  437. { AR5K_PHY(20),
  438. { 0x0c28b4e0, 0x0c28b4e0, 0x0c28b4e0 } },
  439. { AR5K_PHY_SIG,
  440. { 0x7e800d2e, 0x7e800d2e, 0x7ec00d2e } },
  441. { AR5K_PHY_AGCCOARSE,
  442. { 0x31375d5e, 0x31375d5e, 0x313a5d5e } },
  443. { AR5K_PHY_AGCCTL,
  444. { 0x0000bd10, 0x0000bd10, 0x0000bd38 } },
  445. { AR5K_PHY_NF,
  446. { 0x0001ce00, 0x0001ce00, 0x0001ce00 } },
  447. { AR5K_PHY_RX_DELAY,
  448. { 0x00002710, 0x00002710, 0x0000157c } },
  449. { AR5K_PHY(70),
  450. { 0x00000190, 0x00000190, 0x00000084 } },
  451. { AR5K_PHY_FRAME_CTL_5211,
  452. { 0x6fe01020, 0x6fe01020, 0x6fe00920 } },
  453. { AR5K_PHY_PCDAC_TXPOWER_BASE_5211,
  454. { 0x05ff14ff, 0x05ff14ff, 0x05ff14ff } },
  455. { AR5K_RF_BUFFER_CONTROL_4,
  456. { 0x00000010, 0x00000014, 0x00000010 } },
  457. };
  458. /* Initial register settings for AR5212 */
  459. static const struct ath5k_ini ar5212_ini[] = {
  460. { AR5K_RXDP, 0x00000000 },
  461. { AR5K_RXCFG, 0x00000005 },
  462. { AR5K_MIBC, 0x00000000 },
  463. { AR5K_TOPS, 0x00000008 },
  464. { AR5K_RXNOFRM, 0x00000008 },
  465. { AR5K_TXNOFRM, 0x00000010 },
  466. { AR5K_RPGTO, 0x00000000 },
  467. { AR5K_RFCNT, 0x0000001f },
  468. { AR5K_QUEUE_TXDP(0), 0x00000000 },
  469. { AR5K_QUEUE_TXDP(1), 0x00000000 },
  470. { AR5K_QUEUE_TXDP(2), 0x00000000 },
  471. { AR5K_QUEUE_TXDP(3), 0x00000000 },
  472. { AR5K_QUEUE_TXDP(4), 0x00000000 },
  473. { AR5K_QUEUE_TXDP(5), 0x00000000 },
  474. { AR5K_QUEUE_TXDP(6), 0x00000000 },
  475. { AR5K_QUEUE_TXDP(7), 0x00000000 },
  476. { AR5K_QUEUE_TXDP(8), 0x00000000 },
  477. { AR5K_QUEUE_TXDP(9), 0x00000000 },
  478. { AR5K_DCU_FP, 0x00000000 },
  479. { AR5K_DCU_TXP, 0x00000000 },
  480. { AR5K_DCU_TX_FILTER, 0x00000000 },
  481. /* Unknown table */
  482. { 0x1078, 0x00000000 },
  483. { 0x10b8, 0x00000000 },
  484. { 0x10f8, 0x00000000 },
  485. { 0x1138, 0x00000000 },
  486. { 0x1178, 0x00000000 },
  487. { 0x11b8, 0x00000000 },
  488. { 0x11f8, 0x00000000 },
  489. { 0x1238, 0x00000000 },
  490. { 0x1278, 0x00000000 },
  491. { 0x12b8, 0x00000000 },
  492. { 0x12f8, 0x00000000 },
  493. { 0x1338, 0x00000000 },
  494. { 0x1378, 0x00000000 },
  495. { 0x13b8, 0x00000000 },
  496. { 0x13f8, 0x00000000 },
  497. { 0x1438, 0x00000000 },
  498. { 0x1478, 0x00000000 },
  499. { 0x14b8, 0x00000000 },
  500. { 0x14f8, 0x00000000 },
  501. { 0x1538, 0x00000000 },
  502. { 0x1578, 0x00000000 },
  503. { 0x15b8, 0x00000000 },
  504. { 0x15f8, 0x00000000 },
  505. { 0x1638, 0x00000000 },
  506. { 0x1678, 0x00000000 },
  507. { 0x16b8, 0x00000000 },
  508. { 0x16f8, 0x00000000 },
  509. { 0x1738, 0x00000000 },
  510. { 0x1778, 0x00000000 },
  511. { 0x17b8, 0x00000000 },
  512. { 0x17f8, 0x00000000 },
  513. { 0x103c, 0x00000000 },
  514. { 0x107c, 0x00000000 },
  515. { 0x10bc, 0x00000000 },
  516. { 0x10fc, 0x00000000 },
  517. { 0x113c, 0x00000000 },
  518. { 0x117c, 0x00000000 },
  519. { 0x11bc, 0x00000000 },
  520. { 0x11fc, 0x00000000 },
  521. { 0x123c, 0x00000000 },
  522. { 0x127c, 0x00000000 },
  523. { 0x12bc, 0x00000000 },
  524. { 0x12fc, 0x00000000 },
  525. { 0x133c, 0x00000000 },
  526. { 0x137c, 0x00000000 },
  527. { 0x13bc, 0x00000000 },
  528. { 0x13fc, 0x00000000 },
  529. { 0x143c, 0x00000000 },
  530. { 0x147c, 0x00000000 },
  531. { AR5K_DCU_TX_FILTER_CLR, 0x00000000 },
  532. { AR5K_DCU_TX_FILTER_SET, 0x00000000 },
  533. { AR5K_STA_ID1, 0x00000000 },
  534. { AR5K_BSS_ID0, 0x00000000 },
  535. { AR5K_BSS_ID1, 0x00000000 },
  536. /*{ AR5K_RSSI_THR, 0x00000000 },*/ /* Found on SuperAG cards */
  537. { AR5K_BEACON_5211, 0x00000000 }, /* Found on SuperAG cards */
  538. { AR5K_CFP_PERIOD_5211, 0x00000000 }, /* Found on SuperAG cards */
  539. { AR5K_TIMER0_5211, 0x00000030 }, /* Found on SuperAG cards */
  540. { AR5K_TIMER1_5211, 0x0007ffff }, /* Found on SuperAG cards */
  541. { AR5K_TIMER2_5211, 0x01ffffff }, /* Found on SuperAG cards */
  542. { AR5K_TIMER3_5211, 0x00000031 }, /* Found on SuperAG cards */
  543. { AR5K_CFP_DUR_5211, 0x00000000 }, /* Found on SuperAG cards */
  544. { AR5K_RX_FILTER_5211, 0x00000000 },
  545. { AR5K_DIAG_SW_5211, 0x00000000 },
  546. { AR5K_ADDAC_TEST, 0x00000000 },
  547. { AR5K_DEFAULT_ANTENNA, 0x00000000 },
  548. { 0x8080, 0x00000000 },
  549. /*{ 0x805c, 0xffffc7ff },*/ /* Old value */
  550. { 0x805c, 0x000fc78f },
  551. { AR5K_NAV_5211, 0x00000000 }, /* Not found on recent */
  552. { AR5K_RTS_OK_5211, 0x00000000 }, /* dumps but it makes */
  553. { AR5K_RTS_FAIL_5211, 0x00000000 }, /* sense to reset counters */
  554. { AR5K_ACK_FAIL_5211, 0x00000000 }, /* since pcu registers */
  555. { AR5K_FCS_FAIL_5211, 0x00000000 }, /* are skiped during chan*/
  556. { AR5K_BEACON_CNT_5211, 0x00000000 }, /* change */
  557. { AR5K_XRMODE, 0x2a82301a },
  558. { AR5K_XRDELAY, 0x05dc01e0 },
  559. { AR5K_XRTIMEOUT, 0x1f402710 },
  560. { AR5K_XRCHIRP, 0x01f40000 },
  561. { AR5K_XRSTOMP, 0x00001e1c },
  562. { AR5K_SLEEP0, 0x0002aaaa }, /* Found on SuperAG cards */
  563. { AR5K_SLEEP1, 0x02005555 }, /* Found on SuperAG cards */
  564. { AR5K_SLEEP2, 0x00000000 }, /* Found on SuperAG cards */
  565. { AR5K_BSS_IDM0, 0xffffffff },
  566. { AR5K_BSS_IDM1, 0x0000ffff },
  567. { AR5K_TXPC, 0x00000000 },
  568. { AR5K_PROFCNT_TX, 0x00000000 },
  569. { AR5K_PROFCNT_RX, 0x00000000 },
  570. { AR5K_PROFCNT_RXCLR, 0x00000000 },
  571. { AR5K_PROFCNT_CYCLE, 0x00000000 },
  572. { 0x80fc, 0x00000088 },
  573. { AR5K_RATE_DUR(0), 0x00000000 },
  574. { AR5K_RATE_DUR(1), 0x0000008c },
  575. { AR5K_RATE_DUR(2), 0x000000e4 },
  576. { AR5K_RATE_DUR(3), 0x000002d5 },
  577. { AR5K_RATE_DUR(4), 0x00000000 },
  578. { AR5K_RATE_DUR(5), 0x00000000 },
  579. { AR5K_RATE_DUR(6), 0x000000a0 },
  580. { AR5K_RATE_DUR(7), 0x000001c9 },
  581. { AR5K_RATE_DUR(8), 0x0000002c },
  582. { AR5K_RATE_DUR(9), 0x0000002c },
  583. { AR5K_RATE_DUR(10), 0x00000030 },
  584. { AR5K_RATE_DUR(11), 0x0000003c },
  585. { AR5K_RATE_DUR(12), 0x0000002c },
  586. { AR5K_RATE_DUR(13), 0x0000002c },
  587. { AR5K_RATE_DUR(14), 0x00000030 },
  588. { AR5K_RATE_DUR(15), 0x0000003c },
  589. { AR5K_RATE_DUR(16), 0x00000000 },
  590. { AR5K_RATE_DUR(17), 0x00000000 },
  591. { AR5K_RATE_DUR(18), 0x00000000 },
  592. { AR5K_RATE_DUR(19), 0x00000000 },
  593. { AR5K_RATE_DUR(20), 0x00000000 },
  594. { AR5K_RATE_DUR(21), 0x00000000 },
  595. { AR5K_RATE_DUR(22), 0x00000000 },
  596. { AR5K_RATE_DUR(23), 0x00000000 },
  597. { AR5K_RATE_DUR(24), 0x000000d5 },
  598. { AR5K_RATE_DUR(25), 0x000000df },
  599. { AR5K_RATE_DUR(26), 0x00000102 },
  600. { AR5K_RATE_DUR(27), 0x0000013a },
  601. { AR5K_RATE_DUR(28), 0x00000075 },
  602. { AR5K_RATE_DUR(29), 0x0000007f },
  603. { AR5K_RATE_DUR(30), 0x000000a2 },
  604. { AR5K_RATE_DUR(31), 0x00000000 },
  605. { 0x8100, 0x00010002},
  606. { AR5K_TSF_PARM, 0x00000001 },
  607. { 0x8108, 0x000000c0 },
  608. { AR5K_PHY_ERR_FIL, 0x00000000 },
  609. { 0x8110, 0x00000168 },
  610. { 0x8114, 0x00000000 },
  611. /* Some kind of table
  612. * also notice ...03<-02<-01<-00) */
  613. { 0x87c0, 0x03020100 },
  614. { 0x87c4, 0x07060504 },
  615. { 0x87c8, 0x0b0a0908 },
  616. { 0x87cc, 0x0f0e0d0c },
  617. { 0x87d0, 0x13121110 },
  618. { 0x87d4, 0x17161514 },
  619. { 0x87d8, 0x1b1a1918 },
  620. { 0x87dc, 0x1f1e1d1c },
  621. /* loop ? */
  622. { 0x87e0, 0x03020100 },
  623. { 0x87e4, 0x07060504 },
  624. { 0x87e8, 0x0b0a0908 },
  625. { 0x87ec, 0x0f0e0d0c },
  626. { 0x87f0, 0x13121110 },
  627. { 0x87f4, 0x17161514 },
  628. { 0x87f8, 0x1b1a1918 },
  629. { 0x87fc, 0x1f1e1d1c },
  630. /* PHY registers */
  631. /*{ AR5K_PHY_AGC, 0x00000000 },*/
  632. { AR5K_PHY(3), 0xad848e19 },
  633. { AR5K_PHY(4), 0x7d28e000 },
  634. { AR5K_PHY_TIMING_3, 0x9c0a9f6b },
  635. { AR5K_PHY_ACT, 0x00000000 },
  636. /*{ AR5K_PHY(11), 0x00022ffe },*/
  637. /*{ AR5K_PHY(15), 0x00020100 },*/
  638. { AR5K_PHY(16), 0x206a017a },
  639. /*{ AR5K_PHY(19), 0x1284613c },*/
  640. { AR5K_PHY(21), 0x00000859 },
  641. { AR5K_PHY(64), 0x00000000 },
  642. { AR5K_PHY(65), 0x00000000 },
  643. { AR5K_PHY(66), 0x00000000 },
  644. { AR5K_PHY(67), 0x00800000 },
  645. { AR5K_PHY(68), 0x00000001 },
  646. /*{ AR5K_PHY(71), 0x0000092a },*/ /* Old value */
  647. { AR5K_PHY(71), 0x00000c80 },
  648. { AR5K_PHY_IQ, 0x05100000 },
  649. { AR5K_PHY(74), 0x00000001 },
  650. { AR5K_PHY(75), 0x00000004 },
  651. { AR5K_PHY_TXPOWER_RATE1, 0x1e1f2022 },
  652. { AR5K_PHY_TXPOWER_RATE2, 0x0a0b0c0d },
  653. { AR5K_PHY_TXPOWER_RATE_MAX, 0x0000003f },
  654. /*{ AR5K_PHY(80), 0x00000004 },*/
  655. { AR5K_PHY(82), 0x9280b212 },
  656. { AR5K_PHY_RADAR, 0x5d50e188 },
  657. /*{ AR5K_PHY(86), 0x000000ff },*/
  658. { AR5K_PHY(87), 0x004b6a8e },
  659. { AR5K_PHY(90), 0x000003ce },
  660. { AR5K_PHY(92), 0x192fb515 },
  661. /*{ AR5K_PHY(93), 0x00000000 },*/
  662. { AR5K_PHY(94), 0x00000001 },
  663. { AR5K_PHY(95), 0x00000000 },
  664. /*{ AR5K_PHY(644), 0x0080a333 },*/ /* Old value */
  665. /*{ AR5K_PHY(645), 0x00206c10 },*/ /* Old value */
  666. { AR5K_PHY(644), 0x00806333 },
  667. { AR5K_PHY(645), 0x00106c10 },
  668. { AR5K_PHY(646), 0x009c4060 },
  669. /*{ AR5K_PHY(647), 0x1483800a },*/ /* Old value */
  670. { AR5K_PHY(647), 0x1483800a },
  671. { AR5K_PHY(648), 0x01831061 },
  672. { AR5K_PHY(649), 0x00000400 },
  673. /*{ AR5K_PHY(650), 0x000001b5 },*/
  674. { AR5K_PHY(651), 0x00000000 },
  675. { AR5K_PHY_TXPOWER_RATE3, 0x20202020 },
  676. { AR5K_PHY_TXPOWER_RATE2, 0x20202020 },
  677. /*{ AR5K_PHY(655), 0x13c889af },*/
  678. { AR5K_PHY(656), 0x38490a20 },
  679. { AR5K_PHY(657), 0x00007bb6 },
  680. { AR5K_PHY(658), 0x0fff3ffc },
  681. /*{ AR5K_PHY_CCKTXCTL, 0x00000000 },*/
  682. };
  683. /* Initial mode-specific settings for AR5212 (Written before ar5212_ini) */
  684. static const struct ath5k_ini_mode ar5212_ini_mode_start[] = {
  685. { AR5K_PHY(640),
  686. /* a/XR aTurbo b g (DYN) gTurbo */
  687. { 0x00000008, 0x00000008, 0x0000000b, 0x0000000e, 0x0000000e } },
  688. { AR5K_PHY(0),
  689. { 0x00000007, 0x00000007, 0x00000007, 0x00000007, 0x00000007 } },
  690. { AR5K_QUEUE_DFS_LOCAL_IFS(0),
  691. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  692. { AR5K_QUEUE_DFS_LOCAL_IFS(1),
  693. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  694. { AR5K_QUEUE_DFS_LOCAL_IFS(2),
  695. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  696. { AR5K_QUEUE_DFS_LOCAL_IFS(3),
  697. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  698. { AR5K_QUEUE_DFS_LOCAL_IFS(4),
  699. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  700. { AR5K_QUEUE_DFS_LOCAL_IFS(5),
  701. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  702. { AR5K_QUEUE_DFS_LOCAL_IFS(6),
  703. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  704. { AR5K_QUEUE_DFS_LOCAL_IFS(7),
  705. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  706. { AR5K_QUEUE_DFS_LOCAL_IFS(8),
  707. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  708. { AR5K_QUEUE_DFS_LOCAL_IFS(9),
  709. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  710. { AR5K_DCU_GBL_IFS_SIFS,
  711. { 0x00000230, 0x000001e0, 0x000000b0, 0x00000160, 0x000001e0 } },
  712. { AR5K_DCU_GBL_IFS_SLOT,
  713. { 0x00000168, 0x000001e0, 0x000001b8, 0x0000018c, 0x000001e0 } },
  714. { AR5K_DCU_GBL_IFS_EIFS,
  715. { 0x00000e60, 0x00001180, 0x00001f1c, 0x00003e38, 0x00001180 } },
  716. { AR5K_DCU_GBL_IFS_MISC,
  717. { 0x0000a0e0, 0x00014068, 0x00005880, 0x0000b0e0, 0x00014068 } },
  718. { AR5K_TIME_OUT,
  719. { 0x03e803e8, 0x06e006e0, 0x04200420, 0x08400840, 0x06e006e0 } },
  720. { AR5K_PHY_TURBO,
  721. { 0x00000000, 0x00000003, 0x00000000, 0x00000000, 0x00000003 } },
  722. { AR5K_PHY(8),
  723. { 0x02020200, 0x02020200, 0x02010200, 0x02020200, 0x02020200 } },
  724. { AR5K_PHY(9),
  725. { 0x00000e0e, 0x00000e0e, 0x00000707, 0x00000e0e, 0x00000e0e } },
  726. { AR5K_PHY(17),
  727. { 0x1372161c, 0x13721c25, 0x13721722, 0x137216a2, 0x13721c25 } },
  728. { AR5K_PHY_AGCCTL,
  729. { 0x00009d10, 0x00009d10, 0x00009d18, 0x00009d18, 0x00009d18 } },
  730. { AR5K_PHY_NF,
  731. { 0x0001ce00, 0x0001ce00, 0x0001ce00, 0x0001ce00, 0x0001ce00 } },
  732. { AR5K_PHY(26),
  733. { 0x409a4190, 0x409a4190, 0x409a4190, 0x409a4190, 0x409a4190 } },
  734. { AR5K_PHY(70),
  735. { 0x000001b8, 0x000001b8, 0x00000084, 0x00000108, 0x000001b8 } },
  736. { AR5K_PHY(73),
  737. { 0x10058a05, 0x10058a05, 0x10058a05, 0x10058a05, 0x10058a05 } },
  738. { 0xa230,
  739. { 0x00000000, 0x00000000, 0x00000000, 0x00000108, 0x00000000 } },
  740. };
  741. /* Initial mode-specific settings for AR5212 + RF5111 (Written after ar5212_ini) */
  742. /* New dump pending */
  743. static const struct ath5k_ini_mode ar5212_rf5111_ini_mode_end[] = {
  744. { AR5K_PHY(640), /* This one differs from ar5212_ini_mode_start ! */
  745. /* a/XR aTurbo b g (DYN) gTurbo */
  746. { 0x00000000, 0x00000000, 0x00000003, 0x00000006, 0x00000006 } },
  747. { AR5K_TXCFG,
  748. { 0x00008015, 0x00008015, 0x00008015, 0x00008015, 0x00008015 } },
  749. { AR5K_USEC_5211,
  750. { 0x128d8fa7, 0x09880fcf, 0x04e00f95, 0x12e00fab, 0x09880fcf } },
  751. { AR5K_PHY(10),
  752. { 0x0a020001, 0x0a020001, 0x05010100, 0x0a020001, 0x0a020001 } },
  753. { AR5K_PHY(13),
  754. { 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e } },
  755. { AR5K_PHY(14),
  756. { 0x00000007, 0x00000007, 0x0000000b, 0x0000000b, 0x0000000b } },
  757. { AR5K_PHY(18),
  758. { 0x0018da5a, 0x0018da5a, 0x0018ca69, 0x0018ca69, 0x0018ca69 } },
  759. { AR5K_PHY(20),
  760. { 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0 } },
  761. { AR5K_PHY_SIG,
  762. { 0x7e800d2e, 0x7e800d2e, 0x7ee84d2e, 0x7ee84d2e, 0x7e800d2e } },
  763. { AR5K_PHY_AGCCOARSE,
  764. { 0x3137665e, 0x3137665e, 0x3137665e, 0x3137665e, 0x3137615e } },
  765. { AR5K_PHY(27),
  766. { 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb080, 0x050cb080 } },
  767. { AR5K_PHY_RX_DELAY,
  768. { 0x00002710, 0x00002710, 0x0000157c, 0x00002af8, 0x00002710 } },
  769. { AR5K_PHY_FRAME_CTL_5211,
  770. { 0xf7b81020, 0xf7b81020, 0xf7b80d20, 0xf7b81020, 0xf7b81020 } },
  771. { AR5K_PHY_GAIN_2GHZ,
  772. { 0x642c416a, 0x642c416a, 0x6440416a, 0x6440416a, 0x6440416a } },
  773. { 0xa21c,
  774. { 0x1883800a, 0x1883800a, 0x1873800a, 0x1883800a, 0x1883800a } },
  775. { AR5K_DCU_FP,
  776. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  777. { AR5K_PHY_AGC,
  778. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  779. { AR5K_PHY(11),
  780. { 0x00022ffe, 0x00022ffe, 0x00022ffe, 0x00022ffe, 0x00022ffe } },
  781. { AR5K_PHY(15),
  782. { 0x00020100, 0x00020100, 0x00020100, 0x00020100, 0x00020100 } },
  783. { AR5K_PHY(19),
  784. { 0x1284613c, 0x1284613c, 0x1284613c, 0x1284613c, 0x1284613c } },
  785. { AR5K_PHY_PAPD_PROBE,
  786. { 0x00004883, 0x00004883, 0x00004883, 0x00004883, 0x00004883 } },
  787. { AR5K_PHY(80),
  788. { 0x00000004, 0x00000004, 0x00000004, 0x00000004, 0x00000004 } },
  789. { AR5K_PHY(86),
  790. { 0x000000ff, 0x000000ff, 0x000000ff, 0x000000ff, 0x000000ff } },
  791. { AR5K_PHY(93),
  792. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  793. { AR5K_PHY_SPENDING,
  794. { 0x00000018, 0x00000018, 0x00000018, 0x00000018, 0x00000018 } },
  795. { AR5K_PHY_CCKTXCTL,
  796. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  797. { AR5K_PHY(642),
  798. { 0xd03e6788, 0xd03e6788, 0xd03e6788, 0xd03e6788, 0xd03e6788 } },
  799. { 0xa23c,
  800. { 0x13c889af, 0x13c889af, 0x13c889af, 0x13c889af, 0x13c889af } },
  801. };
  802. /* Initial mode-specific settings for AR5212 + RF5112 (Written after ar5212_ini) */
  803. /* XXX: No dumps for turbog yet, but i found settings from old values so it should be ok */
  804. static const struct ath5k_ini_mode ar5212_rf5112_ini_mode_end[] = {
  805. { AR5K_TXCFG,
  806. /* a/XR aTurbo b g (DYN) gTurbo */
  807. { 0x00008015, 0x00008015, 0x00008015, 0x00008015, 0x00008015 } },
  808. { AR5K_USEC_5211,
  809. { 0x128d93a7, 0x098813cf, 0x04e01395, 0x12e013ab, 0x098813cf } },
  810. { AR5K_PHY(10),
  811. { 0x0a020001, 0x0a020001, 0x05020100, 0x0a020001, 0x0a020001 } },
  812. { AR5K_PHY(13),
  813. { 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e } },
  814. { AR5K_PHY(14),
  815. { 0x00000007, 0x00000007, 0x0000000b, 0x0000000b, 0x0000000b } },
  816. { AR5K_PHY(18),
  817. { 0x0018da6d, 0x0018da6d, 0x0018ca75, 0x0018ca75, 0x0018ca75 } },
  818. { AR5K_PHY(20),
  819. { 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0 } },
  820. { AR5K_PHY_SIG,
  821. { 0x7e800d2e, 0x7e800d2e, 0x7ee80d2e, 0x7ee80d2e, 0x7ee80d2e } },
  822. { AR5K_PHY_AGCCOARSE,
  823. { 0x3137665e, 0x3137665e, 0x3137665e, 0x3137665e, 0x3137665e } },
  824. { AR5K_PHY(27),
  825. { 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081 } },
  826. { AR5K_PHY_RX_DELAY,
  827. { 0x000007d0, 0x000007d0, 0x0000044c, 0x00000898, 0x000007d0 } },
  828. { AR5K_PHY_FRAME_CTL_5211,
  829. { 0xf7b81020, 0xf7b81020, 0xf7b80d10, 0xf7b81010, 0xf7b81010 } },
  830. { AR5K_PHY_CCKTXCTL,
  831. { 0x00000000, 0x00000000, 0x00000008, 0x00000008, 0x00000008 } },
  832. { AR5K_PHY(642),
  833. { 0xd6be6788, 0xd6be6788, 0xd03e6788, 0xd03e6788, 0xd03e6788 } },
  834. { AR5K_PHY_GAIN_2GHZ,
  835. { 0x642c0140, 0x642c0140, 0x6442c160, 0x6442c160, 0x6442c160 } },
  836. { 0xa21c,
  837. { 0x1883800a, 0x1883800a, 0x1873800a, 0x1883800a, 0x1883800a } },
  838. { AR5K_DCU_FP,
  839. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  840. { AR5K_PHY_AGC,
  841. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  842. { AR5K_PHY(11),
  843. { 0x00022ffe, 0x00022ffe, 0x00022ffe, 0x00022ffe, 0x00022ffe } },
  844. { AR5K_PHY(15),
  845. { 0x00020100, 0x00020100, 0x00020100, 0x00020100, 0x00020100 } },
  846. { AR5K_PHY(19),
  847. { 0x1284613c, 0x1284613c, 0x1284613c, 0x1284613c, 0x1284613c } },
  848. { AR5K_PHY_PAPD_PROBE,
  849. { 0x00004882, 0x00004882, 0x00004882, 0x00004882, 0x00004882 } },
  850. { AR5K_PHY(80),
  851. { 0x00000004, 0x00000004, 0x00000004, 0x00000004, 0x00000004 } },
  852. { AR5K_PHY(86),
  853. { 0x000000ff, 0x000000ff, 0x000000ff, 0x000000ff, 0x000000ff } },
  854. { AR5K_PHY(93),
  855. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  856. { 0xa228,
  857. { 0x000001b5, 0x000001b5, 0x000001b5, 0x000001b5, 0x000001b5 } },
  858. { 0xa23c,
  859. { 0x13c889af, 0x13c889af, 0x13c889af, 0x13c889af, 0x13c889af } },
  860. };
  861. /* Initial mode-specific settings for RF5413/5414 (Written after ar5212_ini) */
  862. /* XXX: No dumps for turbog yet, so turbog is the same with g here with some
  863. * minor tweaking based on dumps from other chips */
  864. static const struct ath5k_ini_mode rf5413_ini_mode_end[] = {
  865. { AR5K_TXCFG,
  866. /* a/XR aTurbo b g gTurbo */
  867. { 0x00000015, 0x00000015, 0x00000015, 0x00000015, 0x00000015 } },
  868. { AR5K_USEC_5211,
  869. { 0x128d93a7, 0x098813cf, 0x04e01395, 0x12e013ab, 0x098813cf } },
  870. { AR5K_PHY(10),
  871. { 0x0a020001, 0x0a020001, 0x05020100, 0x0a020001, 0x0a020001 } },
  872. { AR5K_PHY(13),
  873. { 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e } },
  874. { AR5K_PHY(14),
  875. { 0x00000007, 0x00000007, 0x0000000b, 0x0000000b, 0x0000000b } },
  876. { AR5K_PHY(18),
  877. { 0x0018fa61, 0x0018fa61, 0x001a1a63, 0x001a1a63, 0x001a1a63 } },
  878. { AR5K_PHY(20),
  879. { 0x0c98b4e0, 0x0c98b4e0, 0x0c98b0da, 0x0c98b0da, 0x0c98b0da } },
  880. { AR5K_PHY_SIG,
  881. { 0x7ec80d2e, 0x7ec80d2e, 0x7ec80d2e, 0x7ec80d2e, 0x7ec80d2e } },
  882. { AR5K_PHY_AGCCOARSE,
  883. { 0x3139605e, 0x3139605e, 0x3139605e, 0x3139605e, 0x3139605e } },
  884. { AR5K_PHY(27),
  885. { 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081 } },
  886. { AR5K_PHY_RX_DELAY,
  887. { 0x000007d0, 0x000007d0, 0x0000044c, 0x00000898, 0x000007d0 } },
  888. { AR5K_PHY_FRAME_CTL_5211,
  889. { 0xf7b81000, 0xf7b81000, 0xf7b80d00, 0xf7b81000, 0xf7b81000 } },
  890. { AR5K_PHY_CCKTXCTL,
  891. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  892. { AR5K_PHY(642),
  893. { 0xd6be6788, 0xd6be6788, 0xd03e6788, 0xd03e6788, 0xd03e6788 } },
  894. { AR5K_PHY_GAIN_2GHZ,
  895. { 0x002ec1e0, 0x002ec1e0, 0x002ac120, 0x002ac120, 0x002ac120 } },
  896. { 0xa21c,
  897. { 0x1883800a, 0x1883800a, 0x1863800a, 0x1883800a, 0x1883800a } },
  898. { 0xa300,
  899. { 0x18010000, 0x18010000, 0x18010000, 0x18010000, 0x18010000 } },
  900. { 0xa304,
  901. { 0x30032602, 0x30032602, 0x30032602, 0x30032602, 0x30032602 } },
  902. { 0xa308,
  903. { 0x48073e06, 0x48073e06, 0x48073e06, 0x48073e06, 0x48073e06 } },
  904. { 0xa30c,
  905. { 0x560b4c0a, 0x560b4c0a, 0x560b4c0a, 0x560b4c0a, 0x560b4c0a } },
  906. { 0xa310,
  907. { 0x641a600f, 0x641a600f, 0x641a600f, 0x641a600f, 0x641a600f } },
  908. { 0xa314,
  909. { 0x784f6e1b, 0x784f6e1b, 0x784f6e1b, 0x784f6e1b, 0x784f6e1b } },
  910. { 0xa318,
  911. { 0x868f7c5a, 0x868f7c5a, 0x868f7c5a, 0x868f7c5a, 0x868f7c5a } },
  912. { 0xa31c,
  913. { 0x90cf865b, 0x90cf865b, 0x8ecf865b, 0x8ecf865b, 0x8ecf865b } },
  914. { 0xa320,
  915. { 0x9d4f970f, 0x9d4f970f, 0x9b4f970f, 0x9b4f970f, 0x9b4f970f } },
  916. { 0xa324,
  917. { 0xa7cfa38f, 0xa7cfa38f, 0xa3cf9f8f, 0xa3cf9f8f, 0xa3cf9f8f } },
  918. { 0xa328,
  919. { 0xb55faf1f, 0xb55faf1f, 0xb35faf1f, 0xb35faf1f, 0xb35faf1f } },
  920. { 0xa32c,
  921. { 0xbddfb99f, 0xbddfb99f, 0xbbdfb99f, 0xbbdfb99f, 0xbbdfb99f } },
  922. { 0xa330,
  923. { 0xcb7fc53f, 0xcb7fc53f, 0xcb7fc73f, 0xcb7fc73f, 0xcb7fc73f } },
  924. { 0xa334,
  925. { 0xd5ffd1bf, 0xd5ffd1bf, 0xd3ffd1bf, 0xd3ffd1bf, 0xd3ffd1bf } },
  926. { AR5K_DCU_FP,
  927. { 0x000003e0, 0x000003e0, 0x000003e0, 0x000003e0, 0x000003e0 } },
  928. { 0x4068,
  929. { 0x00000010, 0x00000010, 0x00000010, 0x00000010, 0x00000010 } },
  930. { 0x8060,
  931. { 0x0000000f, 0x0000000f, 0x0000000f, 0x0000000f, 0x0000000f } },
  932. { 0x809c,
  933. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  934. { 0x80a0,
  935. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  936. { 0x8118,
  937. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  938. { 0x811c,
  939. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  940. { 0x8120,
  941. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  942. { 0x8124,
  943. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  944. { 0x8128,
  945. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  946. { 0x812c,
  947. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  948. { 0x8130,
  949. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  950. { 0x8134,
  951. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  952. { 0x8138,
  953. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  954. { 0x813c,
  955. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  956. { 0x8140,
  957. { 0x800003f9, 0x800003f9, 0x800003f9, 0x800003f9, 0x800003f9 } },
  958. { 0x8144,
  959. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  960. { AR5K_PHY_AGC,
  961. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  962. { AR5K_PHY(11),
  963. { 0x0000a000, 0x0000a000, 0x0000a000, 0x0000a000, 0x0000a000 } },
  964. { AR5K_PHY(15),
  965. { 0x00200400, 0x00200400, 0x00200400, 0x00200400, 0x00200400 } },
  966. { AR5K_PHY(19),
  967. { 0x1284233c, 0x1284233c, 0x1284233c, 0x1284233c, 0x1284233c } },
  968. { AR5K_PHY_SCR,
  969. { 0x0000001f, 0x0000001f, 0x0000001f, 0x0000001f, 0x0000001f } },
  970. { AR5K_PHY_SLMT,
  971. { 0x00000080, 0x00000080, 0x00000080, 0x00000080, 0x00000080 } },
  972. { AR5K_PHY_SCAL,
  973. { 0x0000000e, 0x0000000e, 0x0000000e, 0x0000000e, 0x0000000e } },
  974. { AR5K_PHY(86),
  975. { 0x00081fff, 0x00081fff, 0x00081fff, 0x00081fff, 0x00081fff } },
  976. { AR5K_PHY(96),
  977. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  978. { AR5K_PHY(97),
  979. { 0x02800000, 0x02800000, 0x02800000, 0x02800000, 0x02800000 } },
  980. { AR5K_PHY(104),
  981. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  982. { AR5K_PHY(120),
  983. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  984. { AR5K_PHY(121),
  985. { 0xaaaaaaaa, 0xaaaaaaaa, 0xaaaaaaaa, 0xaaaaaaaa, 0xaaaaaaaa } },
  986. { AR5K_PHY(122),
  987. { 0x3c466478, 0x3c466478, 0x3c466478, 0x3c466478, 0x3c466478 } },
  988. { AR5K_PHY(123),
  989. { 0x000000aa, 0x000000aa, 0x000000aa, 0x000000aa, 0x000000aa } },
  990. { AR5K_PHY_SCLOCK,
  991. { 0x0000000c, 0x0000000c, 0x0000000c, 0x0000000c, 0x0000000c } },
  992. { AR5K_PHY_SDELAY,
  993. { 0x000000ff, 0x000000ff, 0x000000ff, 0x000000ff, 0x000000ff } },
  994. { AR5K_PHY_SPENDING,
  995. { 0x00000014, 0x00000014, 0x00000014, 0x00000014, 0x00000014 } },
  996. { 0xa228,
  997. { 0x000009b5, 0x000009b5, 0x000009b5, 0x000009b5, 0x000009b5 } },
  998. { 0xa23c,
  999. { 0x93c889af, 0x93c889af, 0x93c889af, 0x93c889af, 0x93c889af } },
  1000. { 0xa24c,
  1001. { 0x00000001, 0x00000001, 0x00000001, 0x00000001, 0x00000001 } },
  1002. { 0xa250,
  1003. { 0x0000a000, 0x0000a000, 0x0000a000, 0x0000a000, 0x0000a000 } },
  1004. { 0xa254,
  1005. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  1006. { 0xa258,
  1007. { 0x0cc75380, 0x0cc75380, 0x0cc75380, 0x0cc75380, 0x0cc75380 } },
  1008. { 0xa25c,
  1009. { 0x0f0f0f01, 0x0f0f0f01, 0x0f0f0f01, 0x0f0f0f01, 0x0f0f0f01 } },
  1010. { 0xa260,
  1011. { 0x5f690f01, 0x5f690f01, 0x5f690f01, 0x5f690f01, 0x5f690f01 } },
  1012. { 0xa264,
  1013. { 0x00418a11, 0x00418a11, 0x00418a11, 0x00418a11, 0x00418a11 } },
  1014. { 0xa268,
  1015. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  1016. { 0xa26c,
  1017. { 0x0c30c16a, 0x0c30c16a, 0x0c30c16a, 0x0c30c16a, 0x0c30c16a } },
  1018. { 0xa270,
  1019. { 0x00820820, 0x00820820, 0x00820820, 0x00820820, 0x00820820 } },
  1020. { 0xa274,
  1021. { 0x081b7caa, 0x081b7caa, 0x081b7caa, 0x081b7caa, 0x081b7caa } },
  1022. { 0xa278,
  1023. { 0x1ce739ce, 0x1ce739ce, 0x1ce739ce, 0x1ce739ce, 0x1ce739ce } },
  1024. { 0xa27c,
  1025. { 0x051701ce, 0x051701ce, 0x051701ce, 0x051701ce, 0x051701ce } },
  1026. { 0xa338,
  1027. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  1028. { 0xa33c,
  1029. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  1030. { 0xa340,
  1031. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  1032. { 0xa344,
  1033. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  1034. { 0xa348,
  1035. { 0x3fffffff, 0x3fffffff, 0x3fffffff, 0x3fffffff, 0x3fffffff } },
  1036. { 0xa34c,
  1037. { 0x3fffffff, 0x3fffffff, 0x3fffffff, 0x3fffffff, 0x3fffffff } },
  1038. { 0xa350,
  1039. { 0x3fffffff, 0x3fffffff, 0x3fffffff, 0x3fffffff, 0x3fffffff } },
  1040. { 0xa354,
  1041. { 0x0003ffff, 0x0003ffff, 0x0003ffff, 0x0003ffff, 0x0003ffff } },
  1042. { 0xa358,
  1043. { 0x79a8aa1f, 0x79a8aa1f, 0x79a8aa1f, 0x79a8aa1f, 0x79a8aa1f } },
  1044. { 0xa35c,
  1045. { 0x066c420f, 0x066c420f, 0x066c420f, 0x066c420f, 0x066c420f } },
  1046. { 0xa360,
  1047. { 0x0f282207, 0x0f282207, 0x0f282207, 0x0f282207, 0x0f282207 } },
  1048. { 0xa364,
  1049. { 0x17601685, 0x17601685, 0x17601685, 0x17601685, 0x17601685 } },
  1050. { 0xa368,
  1051. { 0x1f801104, 0x1f801104, 0x1f801104, 0x1f801104, 0x1f801104 } },
  1052. { 0xa36c,
  1053. { 0x37a00c03, 0x37a00c03, 0x37a00c03, 0x37a00c03, 0x37a00c03 } },
  1054. { 0xa370,
  1055. { 0x3fc40883, 0x3fc40883, 0x3fc40883, 0x3fc40883, 0x3fc40883 } },
  1056. { 0xa374,
  1057. { 0x57c00803, 0x57c00803, 0x57c00803, 0x57c00803, 0x57c00803 } },
  1058. { 0xa378,
  1059. { 0x5fd80682, 0x5fd80682, 0x5fd80682, 0x5fd80682, 0x5fd80682 } },
  1060. { 0xa37c,
  1061. { 0x7fe00482, 0x7fe00482, 0x7fe00482, 0x7fe00482, 0x7fe00482 } },
  1062. { 0xa380,
  1063. { 0x7f3c7bba, 0x7f3c7bba, 0x7f3c7bba, 0x7f3c7bba, 0x7f3c7bba } },
  1064. { 0xa384,
  1065. { 0xf3307ff0, 0xf3307ff0, 0xf3307ff0, 0xf3307ff0, 0xf3307ff0 } },
  1066. };
  1067. /*
  1068. * Initial BaseBand Gain settings for RF5111/5112 (AR5210 comes with
  1069. * RF5110 only so initial BB Gain settings are included in AR5K_AR5210_INI)
  1070. */
  1071. /* RF5111 Initial BaseBand Gain settings */
  1072. static const struct ath5k_ini rf5111_ini_bbgain[] = {
  1073. { AR5K_BB_GAIN(0), 0x00000000 },
  1074. { AR5K_BB_GAIN(1), 0x00000020 },
  1075. { AR5K_BB_GAIN(2), 0x00000010 },
  1076. { AR5K_BB_GAIN(3), 0x00000030 },
  1077. { AR5K_BB_GAIN(4), 0x00000008 },
  1078. { AR5K_BB_GAIN(5), 0x00000028 },
  1079. { AR5K_BB_GAIN(6), 0x00000004 },
  1080. { AR5K_BB_GAIN(7), 0x00000024 },
  1081. { AR5K_BB_GAIN(8), 0x00000014 },
  1082. { AR5K_BB_GAIN(9), 0x00000034 },
  1083. { AR5K_BB_GAIN(10), 0x0000000c },
  1084. { AR5K_BB_GAIN(11), 0x0000002c },
  1085. { AR5K_BB_GAIN(12), 0x00000002 },
  1086. { AR5K_BB_GAIN(13), 0x00000022 },
  1087. { AR5K_BB_GAIN(14), 0x00000012 },
  1088. { AR5K_BB_GAIN(15), 0x00000032 },
  1089. { AR5K_BB_GAIN(16), 0x0000000a },
  1090. { AR5K_BB_GAIN(17), 0x0000002a },
  1091. { AR5K_BB_GAIN(18), 0x00000006 },
  1092. { AR5K_BB_GAIN(19), 0x00000026 },
  1093. { AR5K_BB_GAIN(20), 0x00000016 },
  1094. { AR5K_BB_GAIN(21), 0x00000036 },
  1095. { AR5K_BB_GAIN(22), 0x0000000e },
  1096. { AR5K_BB_GAIN(23), 0x0000002e },
  1097. { AR5K_BB_GAIN(24), 0x00000001 },
  1098. { AR5K_BB_GAIN(25), 0x00000021 },
  1099. { AR5K_BB_GAIN(26), 0x00000011 },
  1100. { AR5K_BB_GAIN(27), 0x00000031 },
  1101. { AR5K_BB_GAIN(28), 0x00000009 },
  1102. { AR5K_BB_GAIN(29), 0x00000029 },
  1103. { AR5K_BB_GAIN(30), 0x00000005 },
  1104. { AR5K_BB_GAIN(31), 0x00000025 },
  1105. { AR5K_BB_GAIN(32), 0x00000015 },
  1106. { AR5K_BB_GAIN(33), 0x00000035 },
  1107. { AR5K_BB_GAIN(34), 0x0000000d },
  1108. { AR5K_BB_GAIN(35), 0x0000002d },
  1109. { AR5K_BB_GAIN(36), 0x00000003 },
  1110. { AR5K_BB_GAIN(37), 0x00000023 },
  1111. { AR5K_BB_GAIN(38), 0x00000013 },
  1112. { AR5K_BB_GAIN(39), 0x00000033 },
  1113. { AR5K_BB_GAIN(40), 0x0000000b },
  1114. { AR5K_BB_GAIN(41), 0x0000002b },
  1115. { AR5K_BB_GAIN(42), 0x0000002b },
  1116. { AR5K_BB_GAIN(43), 0x0000002b },
  1117. { AR5K_BB_GAIN(44), 0x0000002b },
  1118. { AR5K_BB_GAIN(45), 0x0000002b },
  1119. { AR5K_BB_GAIN(46), 0x0000002b },
  1120. { AR5K_BB_GAIN(47), 0x0000002b },
  1121. { AR5K_BB_GAIN(48), 0x0000002b },
  1122. { AR5K_BB_GAIN(49), 0x0000002b },
  1123. { AR5K_BB_GAIN(50), 0x0000002b },
  1124. { AR5K_BB_GAIN(51), 0x0000002b },
  1125. { AR5K_BB_GAIN(52), 0x0000002b },
  1126. { AR5K_BB_GAIN(53), 0x0000002b },
  1127. { AR5K_BB_GAIN(54), 0x0000002b },
  1128. { AR5K_BB_GAIN(55), 0x0000002b },
  1129. { AR5K_BB_GAIN(56), 0x0000002b },
  1130. { AR5K_BB_GAIN(57), 0x0000002b },
  1131. { AR5K_BB_GAIN(58), 0x0000002b },
  1132. { AR5K_BB_GAIN(59), 0x0000002b },
  1133. { AR5K_BB_GAIN(60), 0x0000002b },
  1134. { AR5K_BB_GAIN(61), 0x0000002b },
  1135. { AR5K_BB_GAIN(62), 0x00000002 },
  1136. { AR5K_BB_GAIN(63), 0x00000016 },
  1137. };
  1138. /* RF5112 Initial BaseBand Gain settings (Same for RF5413/5414) */
  1139. static const struct ath5k_ini rf5112_ini_bbgain[] = {
  1140. { AR5K_BB_GAIN(0), 0x00000000 },
  1141. { AR5K_BB_GAIN(1), 0x00000001 },
  1142. { AR5K_BB_GAIN(2), 0x00000002 },
  1143. { AR5K_BB_GAIN(3), 0x00000003 },
  1144. { AR5K_BB_GAIN(4), 0x00000004 },
  1145. { AR5K_BB_GAIN(5), 0x00000005 },
  1146. { AR5K_BB_GAIN(6), 0x00000008 },
  1147. { AR5K_BB_GAIN(7), 0x00000009 },
  1148. { AR5K_BB_GAIN(8), 0x0000000a },
  1149. { AR5K_BB_GAIN(9), 0x0000000b },
  1150. { AR5K_BB_GAIN(10), 0x0000000c },
  1151. { AR5K_BB_GAIN(11), 0x0000000d },
  1152. { AR5K_BB_GAIN(12), 0x00000010 },
  1153. { AR5K_BB_GAIN(13), 0x00000011 },
  1154. { AR5K_BB_GAIN(14), 0x00000012 },
  1155. { AR5K_BB_GAIN(15), 0x00000013 },
  1156. { AR5K_BB_GAIN(16), 0x00000014 },
  1157. { AR5K_BB_GAIN(17), 0x00000015 },
  1158. { AR5K_BB_GAIN(18), 0x00000018 },
  1159. { AR5K_BB_GAIN(19), 0x00000019 },
  1160. { AR5K_BB_GAIN(20), 0x0000001a },
  1161. { AR5K_BB_GAIN(21), 0x0000001b },
  1162. { AR5K_BB_GAIN(22), 0x0000001c },
  1163. { AR5K_BB_GAIN(23), 0x0000001d },
  1164. { AR5K_BB_GAIN(24), 0x00000020 },
  1165. { AR5K_BB_GAIN(25), 0x00000021 },
  1166. { AR5K_BB_GAIN(26), 0x00000022 },
  1167. { AR5K_BB_GAIN(27), 0x00000023 },
  1168. { AR5K_BB_GAIN(28), 0x00000024 },
  1169. { AR5K_BB_GAIN(29), 0x00000025 },
  1170. { AR5K_BB_GAIN(30), 0x00000028 },
  1171. { AR5K_BB_GAIN(31), 0x00000029 },
  1172. { AR5K_BB_GAIN(32), 0x0000002a },
  1173. { AR5K_BB_GAIN(33), 0x0000002b },
  1174. { AR5K_BB_GAIN(34), 0x0000002c },
  1175. { AR5K_BB_GAIN(35), 0x0000002d },
  1176. { AR5K_BB_GAIN(36), 0x00000030 },
  1177. { AR5K_BB_GAIN(37), 0x00000031 },
  1178. { AR5K_BB_GAIN(38), 0x00000032 },
  1179. { AR5K_BB_GAIN(39), 0x00000033 },
  1180. { AR5K_BB_GAIN(40), 0x00000034 },
  1181. { AR5K_BB_GAIN(41), 0x00000035 },
  1182. { AR5K_BB_GAIN(42), 0x00000035 },
  1183. { AR5K_BB_GAIN(43), 0x00000035 },
  1184. { AR5K_BB_GAIN(44), 0x00000035 },
  1185. { AR5K_BB_GAIN(45), 0x00000035 },
  1186. { AR5K_BB_GAIN(46), 0x00000035 },
  1187. { AR5K_BB_GAIN(47), 0x00000035 },
  1188. { AR5K_BB_GAIN(48), 0x00000035 },
  1189. { AR5K_BB_GAIN(49), 0x00000035 },
  1190. { AR5K_BB_GAIN(50), 0x00000035 },
  1191. { AR5K_BB_GAIN(51), 0x00000035 },
  1192. { AR5K_BB_GAIN(52), 0x00000035 },
  1193. { AR5K_BB_GAIN(53), 0x00000035 },
  1194. { AR5K_BB_GAIN(54), 0x00000035 },
  1195. { AR5K_BB_GAIN(55), 0x00000035 },
  1196. { AR5K_BB_GAIN(56), 0x00000035 },
  1197. { AR5K_BB_GAIN(57), 0x00000035 },
  1198. { AR5K_BB_GAIN(58), 0x00000035 },
  1199. { AR5K_BB_GAIN(59), 0x00000035 },
  1200. { AR5K_BB_GAIN(60), 0x00000035 },
  1201. { AR5K_BB_GAIN(61), 0x00000035 },
  1202. { AR5K_BB_GAIN(62), 0x00000010 },
  1203. { AR5K_BB_GAIN(63), 0x0000001a },
  1204. };
  1205. /*
  1206. * Write initial register dump
  1207. */
  1208. static void ath5k_hw_ini_registers(struct ath5k_hw *ah, unsigned int size,
  1209. const struct ath5k_ini *ini_regs, bool change_channel)
  1210. {
  1211. unsigned int i;
  1212. /* Write initial registers */
  1213. for (i = 0; i < size; i++) {
  1214. /* On channel change there is
  1215. * no need to mess with PCU */
  1216. if (change_channel &&
  1217. ini_regs[i].ini_register >= AR5K_PCU_MIN &&
  1218. ini_regs[i].ini_register <= AR5K_PCU_MAX)
  1219. continue;
  1220. switch (ini_regs[i].ini_mode) {
  1221. case AR5K_INI_READ:
  1222. /* Cleared on read */
  1223. ath5k_hw_reg_read(ah, ini_regs[i].ini_register);
  1224. break;
  1225. case AR5K_INI_WRITE:
  1226. default:
  1227. AR5K_REG_WAIT(i);
  1228. ath5k_hw_reg_write(ah, ini_regs[i].ini_value,
  1229. ini_regs[i].ini_register);
  1230. }
  1231. }
  1232. }
  1233. static void ath5k_hw_ini_mode_registers(struct ath5k_hw *ah,
  1234. unsigned int size, const struct ath5k_ini_mode *ini_mode,
  1235. u8 mode)
  1236. {
  1237. unsigned int i;
  1238. for (i = 0; i < size; i++) {
  1239. AR5K_REG_WAIT(i);
  1240. ath5k_hw_reg_write(ah, ini_mode[i].mode_value[mode],
  1241. (u32)ini_mode[i].mode_register);
  1242. }
  1243. }
  1244. int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel)
  1245. {
  1246. /*
  1247. * Write initial register settings
  1248. */
  1249. /* For AR5212 and combatible */
  1250. if (ah->ah_version == AR5K_AR5212){
  1251. /* First set of mode-specific settings */
  1252. ath5k_hw_ini_mode_registers(ah,
  1253. ARRAY_SIZE(ar5212_ini_mode_start),
  1254. ar5212_ini_mode_start, mode);
  1255. /*
  1256. * Write initial settings common for all modes
  1257. */
  1258. ath5k_hw_ini_registers(ah, ARRAY_SIZE(ar5212_ini),
  1259. ar5212_ini, change_channel);
  1260. /* Second set of mode-specific settings */
  1261. if (ah->ah_radio == AR5K_RF5111){
  1262. ath5k_hw_ini_mode_registers(ah,
  1263. ARRAY_SIZE(ar5212_rf5111_ini_mode_end),
  1264. ar5212_rf5111_ini_mode_end, mode);
  1265. /* Baseband gain table */
  1266. ath5k_hw_ini_registers(ah,
  1267. ARRAY_SIZE(rf5111_ini_bbgain),
  1268. rf5111_ini_bbgain, change_channel);
  1269. } else if (ah->ah_radio == AR5K_RF5112){
  1270. ath5k_hw_ini_mode_registers(ah,
  1271. ARRAY_SIZE(ar5212_rf5112_ini_mode_end),
  1272. ar5212_rf5112_ini_mode_end, mode);
  1273. /* Baseband gain table */
  1274. ath5k_hw_ini_registers(ah,
  1275. ARRAY_SIZE(rf5112_ini_bbgain),
  1276. rf5112_ini_bbgain, change_channel);
  1277. } else if (ah->ah_radio == AR5K_RF5413){
  1278. ath5k_hw_ini_mode_registers(ah,
  1279. ARRAY_SIZE(rf5413_ini_mode_end),
  1280. rf5413_ini_mode_end, mode);
  1281. /* Baseband gain table */
  1282. ath5k_hw_ini_registers(ah,
  1283. ARRAY_SIZE(rf5112_ini_bbgain),
  1284. rf5112_ini_bbgain, change_channel);
  1285. }
  1286. /* For AR5211 */
  1287. } else if (ah->ah_version == AR5K_AR5211) {
  1288. if(mode > 2){ /* AR5K_INI_VAL_11B */
  1289. ATH5K_ERR(ah->ah_sc,"unsupported channel mode: %d\n", mode);
  1290. return -EINVAL;
  1291. }
  1292. /* Mode-specific settings */
  1293. ath5k_hw_ini_mode_registers(ah, ARRAY_SIZE(ar5211_ini_mode),
  1294. ar5211_ini_mode, mode);
  1295. /*
  1296. * Write initial settings common for all modes
  1297. */
  1298. ath5k_hw_ini_registers(ah, ARRAY_SIZE(ar5211_ini),
  1299. ar5211_ini, change_channel);
  1300. /* AR5211 only comes with 5111 */
  1301. /* Baseband gain table */
  1302. ath5k_hw_ini_registers(ah, ARRAY_SIZE(rf5111_ini_bbgain),
  1303. rf5111_ini_bbgain, change_channel);
  1304. /* For AR5210 (for mode settings check out ath5k_hw_reset_tx_queue) */
  1305. } else if (ah->ah_version == AR5K_AR5210) {
  1306. ath5k_hw_ini_registers(ah, ARRAY_SIZE(ar5210_ini),
  1307. ar5210_ini, change_channel);
  1308. }
  1309. return 0;
  1310. }