ath5k.h 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173
  1. /*
  2. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _ATH5K_H
  18. #define _ATH5K_H
  19. /* Set this to 1 to disable regulatory domain restrictions for channel tests.
  20. * WARNING: This is for debuging only and has side effects (eg. scan takes too
  21. * long and results timeouts). It's also illegal to tune to some of the
  22. * supported frequencies in some countries, so use this at your own risk,
  23. * you've been warned. */
  24. #define CHAN_DEBUG 0
  25. #include <linux/io.h>
  26. #include <linux/types.h>
  27. #include <net/mac80211.h>
  28. #include "hw.h"
  29. #include "regdom.h"
  30. /* PCI IDs */
  31. #define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
  32. #define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
  33. #define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
  34. #define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
  35. #define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
  36. #define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
  37. #define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
  38. #define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
  39. #define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
  40. #define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
  41. #define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
  42. #define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
  43. #define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
  44. #define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
  45. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
  46. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
  47. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
  48. #define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
  49. #define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
  50. #define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
  51. #define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
  52. #define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
  53. #define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
  54. #define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
  55. #define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
  56. #define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
  57. #define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
  58. #define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
  59. /****************************\
  60. GENERIC DRIVER DEFINITIONS
  61. \****************************/
  62. #define ATH5K_PRINTF(fmt, ...) printk("%s: " fmt, __func__, ##__VA_ARGS__)
  63. #define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
  64. printk(_level "ath5k %s: " _fmt, \
  65. ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
  66. ##__VA_ARGS__)
  67. #define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
  68. if (net_ratelimit()) \
  69. ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
  70. } while (0)
  71. #define ATH5K_INFO(_sc, _fmt, ...) \
  72. ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
  73. #define ATH5K_WARN(_sc, _fmt, ...) \
  74. ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
  75. #define ATH5K_ERR(_sc, _fmt, ...) \
  76. ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
  77. /*
  78. * Some tuneable values (these should be changeable by the user)
  79. */
  80. #define AR5K_TUNE_DMA_BEACON_RESP 2
  81. #define AR5K_TUNE_SW_BEACON_RESP 10
  82. #define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
  83. #define AR5K_TUNE_RADAR_ALERT false
  84. #define AR5K_TUNE_MIN_TX_FIFO_THRES 1
  85. #define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_LEN / 64) + 1)
  86. #define AR5K_TUNE_REGISTER_TIMEOUT 20000
  87. /* Register for RSSI threshold has a mask of 0xff, so 255 seems to
  88. * be the max value. */
  89. #define AR5K_TUNE_RSSI_THRES 129
  90. /* This must be set when setting the RSSI threshold otherwise it can
  91. * prevent a reset. If AR5K_RSSI_THR is read after writing to it
  92. * the BMISS_THRES will be seen as 0, seems harware doesn't keep
  93. * track of it. Max value depends on harware. For AR5210 this is just 7.
  94. * For AR5211+ this seems to be up to 255. */
  95. #define AR5K_TUNE_BMISS_THRES 7
  96. #define AR5K_TUNE_REGISTER_DWELL_TIME 20000
  97. #define AR5K_TUNE_BEACON_INTERVAL 100
  98. #define AR5K_TUNE_AIFS 2
  99. #define AR5K_TUNE_AIFS_11B 2
  100. #define AR5K_TUNE_AIFS_XR 0
  101. #define AR5K_TUNE_CWMIN 15
  102. #define AR5K_TUNE_CWMIN_11B 31
  103. #define AR5K_TUNE_CWMIN_XR 3
  104. #define AR5K_TUNE_CWMAX 1023
  105. #define AR5K_TUNE_CWMAX_11B 1023
  106. #define AR5K_TUNE_CWMAX_XR 7
  107. #define AR5K_TUNE_NOISE_FLOOR -72
  108. #define AR5K_TUNE_MAX_TXPOWER 60
  109. #define AR5K_TUNE_DEFAULT_TXPOWER 30
  110. #define AR5K_TUNE_TPC_TXPOWER true
  111. #define AR5K_TUNE_ANT_DIVERSITY true
  112. #define AR5K_TUNE_HWTXTRIES 4
  113. /* token to use for aifs, cwmin, cwmax in MadWiFi */
  114. #define AR5K_TXQ_USEDEFAULT ((u32) -1)
  115. /* GENERIC CHIPSET DEFINITIONS */
  116. /* MAC Chips */
  117. enum ath5k_version {
  118. AR5K_AR5210 = 0,
  119. AR5K_AR5211 = 1,
  120. AR5K_AR5212 = 2,
  121. };
  122. /* PHY Chips */
  123. enum ath5k_radio {
  124. AR5K_RF5110 = 0,
  125. AR5K_RF5111 = 1,
  126. AR5K_RF5112 = 2,
  127. AR5K_RF5413 = 3,
  128. };
  129. /*
  130. * Common silicon revision/version values
  131. */
  132. enum ath5k_srev_type {
  133. AR5K_VERSION_VER,
  134. AR5K_VERSION_RAD,
  135. };
  136. struct ath5k_srev_name {
  137. const char *sr_name;
  138. enum ath5k_srev_type sr_type;
  139. u_int sr_val;
  140. };
  141. #define AR5K_SREV_UNKNOWN 0xffff
  142. #define AR5K_SREV_VER_AR5210 0x00
  143. #define AR5K_SREV_VER_AR5311 0x10
  144. #define AR5K_SREV_VER_AR5311A 0x20
  145. #define AR5K_SREV_VER_AR5311B 0x30
  146. #define AR5K_SREV_VER_AR5211 0x40
  147. #define AR5K_SREV_VER_AR5212 0x50
  148. #define AR5K_SREV_VER_AR5213 0x55
  149. #define AR5K_SREV_VER_AR5213A 0x59
  150. #define AR5K_SREV_VER_AR2424 0xa0
  151. #define AR5K_SREV_VER_AR5424 0xa3
  152. #define AR5K_SREV_VER_AR5413 0xa4
  153. #define AR5K_SREV_VER_AR5414 0xa5
  154. #define AR5K_SREV_VER_AR5416 0xc0 /* ? */
  155. #define AR5K_SREV_VER_AR5418 0xca
  156. #define AR5K_SREV_RAD_5110 0x00
  157. #define AR5K_SREV_RAD_5111 0x10
  158. #define AR5K_SREV_RAD_5111A 0x15
  159. #define AR5K_SREV_RAD_2111 0x20
  160. #define AR5K_SREV_RAD_5112 0x30
  161. #define AR5K_SREV_RAD_5112A 0x35
  162. #define AR5K_SREV_RAD_2112 0x40
  163. #define AR5K_SREV_RAD_2112A 0x45
  164. #define AR5K_SREV_RAD_SC1 0x63 /* Found on 5413/5414 */
  165. #define AR5K_SREV_RAD_SC2 0xa2 /* Found on 2424/5424 */
  166. #define AR5K_SREV_RAD_5133 0xc0 /* MIMO found on 5418 */
  167. /* IEEE defs */
  168. #define IEEE80211_MAX_LEN 2500
  169. /* TODO add support to mac80211 for vendor-specific rates and modes */
  170. /*
  171. * Some of this information is based on Documentation from:
  172. *
  173. * http://madwifi.org/wiki/ChipsetFeatures/SuperAG
  174. *
  175. * Modulation for Atheros' eXtended Range - range enhancing extension that is
  176. * supposed to double the distance an Atheros client device can keep a
  177. * connection with an Atheros access point. This is achieved by increasing
  178. * the receiver sensitivity up to, -105dBm, which is about 20dB above what
  179. * the 802.11 specifications demand. In addition, new (proprietary) data rates
  180. * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
  181. *
  182. * Please note that can you either use XR or TURBO but you cannot use both,
  183. * they are exclusive.
  184. *
  185. */
  186. #define MODULATION_XR 0x00000200
  187. /*
  188. * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
  189. * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
  190. * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
  191. * channels. To use this feature your Access Point must also suport it.
  192. * There is also a distinction between "static" and "dynamic" turbo modes:
  193. *
  194. * - Static: is the dumb version: devices set to this mode stick to it until
  195. * the mode is turned off.
  196. * - Dynamic: is the intelligent version, the network decides itself if it
  197. * is ok to use turbo. As soon as traffic is detected on adjacent channels
  198. * (which would get used in turbo mode), or when a non-turbo station joins
  199. * the network, turbo mode won't be used until the situation changes again.
  200. * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
  201. * monitors the used radio band in order to decide whether turbo mode may
  202. * be used or not.
  203. *
  204. * This article claims Super G sticks to bonding of channels 5 and 6 for
  205. * USA:
  206. *
  207. * http://www.pcworld.com/article/id,113428-page,1/article.html
  208. *
  209. * The channel bonding seems to be driver specific though. In addition to
  210. * deciding what channels will be used, these "Turbo" modes are accomplished
  211. * by also enabling the following features:
  212. *
  213. * - Bursting: allows multiple frames to be sent at once, rather than pausing
  214. * after each frame. Bursting is a standards-compliant feature that can be
  215. * used with any Access Point.
  216. * - Fast frames: increases the amount of information that can be sent per
  217. * frame, also resulting in a reduction of transmission overhead. It is a
  218. * proprietary feature that needs to be supported by the Access Point.
  219. * - Compression: data frames are compressed in real time using a Lempel Ziv
  220. * algorithm. This is done transparently. Once this feature is enabled,
  221. * compression and decompression takes place inside the chipset, without
  222. * putting additional load on the host CPU.
  223. *
  224. */
  225. #define MODULATION_TURBO 0x00000080
  226. enum ath5k_vendor_mode {
  227. MODE_ATHEROS_TURBO = NUM_IEEE80211_MODES+1,
  228. MODE_ATHEROS_TURBOG
  229. };
  230. /* Number of supported mac80211 enum ieee80211_phymode modes by this driver */
  231. #define NUM_DRIVER_MODES 3
  232. /* adding this flag to rate_code enables short preamble, see ar5212_reg.h */
  233. #define AR5K_SET_SHORT_PREAMBLE 0x04
  234. #define HAS_SHPREAMBLE(_ix) (rt->rates[_ix].modulation == IEEE80211_RATE_CCK_2)
  235. #define SHPREAMBLE_FLAG(_ix) (HAS_SHPREAMBLE(_ix) ? AR5K_SET_SHORT_PREAMBLE : 0)
  236. /****************\
  237. TX DEFINITIONS
  238. \****************/
  239. /*
  240. * Tx Descriptor
  241. */
  242. struct ath5k_tx_status {
  243. u16 ts_seqnum;
  244. u16 ts_tstamp;
  245. u8 ts_status;
  246. u8 ts_rate;
  247. s8 ts_rssi;
  248. u8 ts_shortretry;
  249. u8 ts_longretry;
  250. u8 ts_virtcol;
  251. u8 ts_antenna;
  252. };
  253. #define AR5K_TXSTAT_ALTRATE 0x80
  254. #define AR5K_TXERR_XRETRY 0x01
  255. #define AR5K_TXERR_FILT 0x02
  256. #define AR5K_TXERR_FIFO 0x04
  257. /**
  258. * enum ath5k_tx_queue - Queue types used to classify tx queues.
  259. * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
  260. * @AR5K_TX_QUEUE_DATA: A normal data queue
  261. * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
  262. * @AR5K_TX_QUEUE_BEACON: The beacon queue
  263. * @AR5K_TX_QUEUE_CAB: The after-beacon queue
  264. * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
  265. */
  266. enum ath5k_tx_queue {
  267. AR5K_TX_QUEUE_INACTIVE = 0,
  268. AR5K_TX_QUEUE_DATA,
  269. AR5K_TX_QUEUE_XR_DATA,
  270. AR5K_TX_QUEUE_BEACON,
  271. AR5K_TX_QUEUE_CAB,
  272. AR5K_TX_QUEUE_UAPSD,
  273. };
  274. #define AR5K_NUM_TX_QUEUES 10
  275. #define AR5K_NUM_TX_QUEUES_NOQCU 2
  276. /*
  277. * Queue syb-types to classify normal data queues.
  278. * These are the 4 Access Categories as defined in
  279. * WME spec. 0 is the lowest priority and 4 is the
  280. * highest. Normal data that hasn't been classified
  281. * goes to the Best Effort AC.
  282. */
  283. enum ath5k_tx_queue_subtype {
  284. AR5K_WME_AC_BK = 0, /*Background traffic*/
  285. AR5K_WME_AC_BE, /*Best-effort (normal) traffic)*/
  286. AR5K_WME_AC_VI, /*Video traffic*/
  287. AR5K_WME_AC_VO, /*Voice traffic*/
  288. };
  289. /*
  290. * Queue ID numbers as returned by the hw functions, each number
  291. * represents a hw queue. If hw does not support hw queues
  292. * (eg 5210) all data goes in one queue. These match
  293. * d80211 definitions (net80211/MadWiFi don't use them).
  294. */
  295. enum ath5k_tx_queue_id {
  296. AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
  297. AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
  298. AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
  299. AR5K_TX_QUEUE_ID_DATA_MAX = 4, /*IEEE80211_TX_QUEUE_DATA4*/
  300. AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
  301. AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
  302. AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
  303. AR5K_TX_QUEUE_ID_UAPSD = 8,
  304. AR5K_TX_QUEUE_ID_XR_DATA = 9,
  305. };
  306. /*
  307. * Flags to set hw queue's parameters...
  308. */
  309. #define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
  310. #define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
  311. #define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
  312. #define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
  313. #define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
  314. #define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0020 /* Disable random post-backoff */
  315. #define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0040 /* Enable ready time expiry policy (?)*/
  316. #define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0080 /* Enable backoff while bursting */
  317. #define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x0100 /* Disable backoff while bursting */
  318. #define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x0200 /* Enable hw compression -not implemented-*/
  319. /*
  320. * A struct to hold tx queue's parameters
  321. */
  322. struct ath5k_txq_info {
  323. enum ath5k_tx_queue tqi_type;
  324. enum ath5k_tx_queue_subtype tqi_subtype;
  325. u16 tqi_flags; /* Tx queue flags (see above) */
  326. u32 tqi_aifs; /* Arbitrated Interframe Space */
  327. s32 tqi_cw_min; /* Minimum Contention Window */
  328. s32 tqi_cw_max; /* Maximum Contention Window */
  329. u32 tqi_cbr_period; /* Constant bit rate period */
  330. u32 tqi_cbr_overflow_limit;
  331. u32 tqi_burst_time;
  332. u32 tqi_ready_time; /* Not used */
  333. };
  334. /*
  335. * Transmit packet types.
  336. * These are not fully used inside OpenHAL yet
  337. */
  338. enum ath5k_pkt_type {
  339. AR5K_PKT_TYPE_NORMAL = 0,
  340. AR5K_PKT_TYPE_ATIM = 1,
  341. AR5K_PKT_TYPE_PSPOLL = 2,
  342. AR5K_PKT_TYPE_BEACON = 3,
  343. AR5K_PKT_TYPE_PROBE_RESP = 4,
  344. AR5K_PKT_TYPE_PIFS = 5,
  345. };
  346. /*
  347. * TX power and TPC settings
  348. */
  349. #define AR5K_TXPOWER_OFDM(_r, _v) ( \
  350. ((0 & 1) << ((_v) + 6)) | \
  351. (((ah->ah_txpower.txp_rates[(_r)]) & 0x3f) << (_v)) \
  352. )
  353. #define AR5K_TXPOWER_CCK(_r, _v) ( \
  354. (ah->ah_txpower.txp_rates[(_r)] & 0x3f) << (_v) \
  355. )
  356. /*
  357. * DMA size definitions (2^n+2)
  358. */
  359. enum ath5k_dmasize {
  360. AR5K_DMASIZE_4B = 0,
  361. AR5K_DMASIZE_8B,
  362. AR5K_DMASIZE_16B,
  363. AR5K_DMASIZE_32B,
  364. AR5K_DMASIZE_64B,
  365. AR5K_DMASIZE_128B,
  366. AR5K_DMASIZE_256B,
  367. AR5K_DMASIZE_512B
  368. };
  369. /****************\
  370. RX DEFINITIONS
  371. \****************/
  372. /*
  373. * Rx Descriptor
  374. */
  375. struct ath5k_rx_status {
  376. u16 rs_datalen;
  377. u16 rs_tstamp;
  378. u8 rs_status;
  379. u8 rs_phyerr;
  380. s8 rs_rssi;
  381. u8 rs_keyix;
  382. u8 rs_rate;
  383. u8 rs_antenna;
  384. u8 rs_more;
  385. };
  386. #define AR5K_RXERR_CRC 0x01
  387. #define AR5K_RXERR_PHY 0x02
  388. #define AR5K_RXERR_FIFO 0x04
  389. #define AR5K_RXERR_DECRYPT 0x08
  390. #define AR5K_RXERR_MIC 0x10
  391. #define AR5K_RXKEYIX_INVALID ((u8) - 1)
  392. #define AR5K_TXKEYIX_INVALID ((u32) - 1)
  393. struct ath5k_mib_stats {
  394. u32 ackrcv_bad;
  395. u32 rts_bad;
  396. u32 rts_good;
  397. u32 fcs_bad;
  398. u32 beacons;
  399. };
  400. /**************************\
  401. BEACON TIMERS DEFINITIONS
  402. \**************************/
  403. #define AR5K_BEACON_PERIOD 0x0000ffff
  404. #define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
  405. #define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
  406. #if 0
  407. /**
  408. * struct ath5k_beacon_state - Per-station beacon timer state.
  409. * @bs_interval: in TU's, can also include the above flags
  410. * @bs_cfp_max_duration: if non-zero hw is setup to coexist with a
  411. * Point Coordination Function capable AP
  412. */
  413. struct ath5k_beacon_state {
  414. u32 bs_next_beacon;
  415. u32 bs_next_dtim;
  416. u32 bs_interval;
  417. u8 bs_dtim_period;
  418. u8 bs_cfp_period;
  419. u16 bs_cfp_max_duration;
  420. u16 bs_cfp_du_remain;
  421. u16 bs_tim_offset;
  422. u16 bs_sleep_duration;
  423. u16 bs_bmiss_threshold;
  424. u32 bs_cfp_next;
  425. };
  426. #endif
  427. /*
  428. * TSF to TU conversion:
  429. *
  430. * TSF is a 64bit value in usec (microseconds).
  431. * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
  432. * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
  433. */
  434. #define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
  435. /********************\
  436. COMMON DEFINITIONS
  437. \********************/
  438. /*
  439. * Atheros descriptor
  440. */
  441. struct ath5k_desc {
  442. u32 ds_link;
  443. u32 ds_data;
  444. u32 ds_ctl0;
  445. u32 ds_ctl1;
  446. u32 ds_hw[4];
  447. union {
  448. struct ath5k_rx_status rx;
  449. struct ath5k_tx_status tx;
  450. } ds_us;
  451. #define ds_rxstat ds_us.rx
  452. #define ds_txstat ds_us.tx
  453. } __packed;
  454. #define AR5K_RXDESC_INTREQ 0x0020
  455. #define AR5K_TXDESC_CLRDMASK 0x0001
  456. #define AR5K_TXDESC_NOACK 0x0002 /*[5211+]*/
  457. #define AR5K_TXDESC_RTSENA 0x0004
  458. #define AR5K_TXDESC_CTSENA 0x0008
  459. #define AR5K_TXDESC_INTREQ 0x0010
  460. #define AR5K_TXDESC_VEOL 0x0020 /*[5211+]*/
  461. #define AR5K_SLOT_TIME_9 396
  462. #define AR5K_SLOT_TIME_20 880
  463. #define AR5K_SLOT_TIME_MAX 0xffff
  464. /* channel_flags */
  465. #define CHANNEL_CW_INT 0x0008 /* Contention Window interference detected */
  466. #define CHANNEL_TURBO 0x0010 /* Turbo Channel */
  467. #define CHANNEL_CCK 0x0020 /* CCK channel */
  468. #define CHANNEL_OFDM 0x0040 /* OFDM channel */
  469. #define CHANNEL_2GHZ 0x0080 /* 2GHz channel. */
  470. #define CHANNEL_5GHZ 0x0100 /* 5GHz channel */
  471. #define CHANNEL_PASSIVE 0x0200 /* Only passive scan allowed */
  472. #define CHANNEL_DYN 0x0400 /* Dynamic CCK-OFDM channel (for g operation) */
  473. #define CHANNEL_XR 0x0800 /* XR channel */
  474. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  475. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  476. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  477. #define CHANNEL_T (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
  478. #define CHANNEL_TG (CHANNEL_2GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
  479. #define CHANNEL_108A CHANNEL_T
  480. #define CHANNEL_108G CHANNEL_TG
  481. #define CHANNEL_X (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_XR)
  482. #define CHANNEL_ALL (CHANNEL_OFDM|CHANNEL_CCK|CHANNEL_2GHZ|CHANNEL_5GHZ| \
  483. CHANNEL_TURBO)
  484. #define CHANNEL_ALL_NOTURBO (CHANNEL_ALL & ~CHANNEL_TURBO)
  485. #define CHANNEL_MODES CHANNEL_ALL
  486. /*
  487. * Used internaly in OpenHAL (ar5211.c/ar5212.c
  488. * for reset_tx_queue). Also see struct struct ieee80211_channel.
  489. */
  490. #define IS_CHAN_XR(_c) ((_c.val & CHANNEL_XR) != 0)
  491. #define IS_CHAN_B(_c) ((_c.val & CHANNEL_B) != 0)
  492. /*
  493. * The following structure will be used to map 2GHz channels to
  494. * 5GHz Atheros channels.
  495. */
  496. struct ath5k_athchan_2ghz {
  497. u32 a2_flags;
  498. u16 a2_athchan;
  499. };
  500. /*
  501. * Rate definitions
  502. * TODO: Clean them up or move them on mac80211 -most of these infos are
  503. * used by the rate control algorytm on MadWiFi.
  504. */
  505. /* Max number of rates on the rate table and what it seems
  506. * Atheros hardware supports */
  507. #define AR5K_MAX_RATES 32
  508. /**
  509. * struct ath5k_rate - rate structure
  510. * @valid: is this a valid rate for the current mode
  511. * @modulation: respective mac80211 modulation
  512. * @rate_kbps: rate in kbit/s
  513. * @rate_code: hardware rate value, used in &struct ath5k_desc, on RX on
  514. * &struct ath5k_rx_status.rs_rate and on TX on
  515. * &struct ath5k_tx_status.ts_rate. Seems the ar5xxx harware supports
  516. * up to 32 rates, indexed by 1-32. This means we really only need
  517. * 6 bits for the rate_code.
  518. * @dot11_rate: respective IEEE-802.11 rate value
  519. * @control_rate: index of rate assumed to be used to send control frames.
  520. * This can be used to set override the value on the rate duration
  521. * registers. This is only useful if we can override in the harware at
  522. * what rate we want to send control frames at. Note that IEEE-802.11
  523. * Ch. 9.6 (after IEEE 802.11g changes) defines the rate at which we
  524. * should send ACK/CTS, if we change this value we can be breaking
  525. * the spec.
  526. *
  527. * This structure is used to get the RX rate or set the TX rate on the
  528. * hardware descriptors. It is also used for internal modulation control
  529. * and settings.
  530. *
  531. * On RX after the &struct ath5k_desc is parsed by the appropriate
  532. * ah_proc_rx_desc() the respective hardware rate value is set in
  533. * &struct ath5k_rx_status.rs_rate. On TX the desired rate is set in
  534. * &struct ath5k_tx_status.ts_rate which is later used to setup the
  535. * &struct ath5k_desc correctly. This is the hardware rate map we are
  536. * aware of:
  537. *
  538. * rate_code 1 2 3 4 5 6 7 8
  539. * rate_kbps 3000 1000 ? ? ? 2000 500 48000
  540. *
  541. * rate_code 9 10 11 12 13 14 15 16
  542. * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
  543. *
  544. * rate_code 17 18 19 20 21 22 23 24
  545. * rate_kbps ? ? ? ? ? ? ? 11000
  546. *
  547. * rate_code 25 26 27 28 29 30 31 32
  548. * rate_kbps 5500 2000 1000 ? ? ? ? ?
  549. *
  550. */
  551. struct ath5k_rate {
  552. u8 valid;
  553. u32 modulation;
  554. u16 rate_kbps;
  555. u8 rate_code;
  556. u8 dot11_rate;
  557. u8 control_rate;
  558. };
  559. /* XXX: GRR all this stuff to get leds blinking ??? (check out setcurmode) */
  560. struct ath5k_rate_table {
  561. u16 rate_count;
  562. u8 rate_code_to_index[AR5K_MAX_RATES]; /* Back-mapping */
  563. struct ath5k_rate rates[AR5K_MAX_RATES];
  564. };
  565. /*
  566. * Rate tables...
  567. */
  568. #define AR5K_RATES_11A { 8, { \
  569. 255, 255, 255, 255, 255, 255, 255, 255, 6, 4, 2, 0, \
  570. 7, 5, 3, 1, 255, 255, 255, 255, 255, 255, 255, 255, \
  571. 255, 255, 255, 255, 255, 255, 255, 255 }, { \
  572. { 1, IEEE80211_RATE_OFDM, 6000, 11, 140, 0 }, \
  573. { 1, IEEE80211_RATE_OFDM, 9000, 15, 18, 0 }, \
  574. { 1, IEEE80211_RATE_OFDM, 12000, 10, 152, 2 }, \
  575. { 1, IEEE80211_RATE_OFDM, 18000, 14, 36, 2 }, \
  576. { 1, IEEE80211_RATE_OFDM, 24000, 9, 176, 4 }, \
  577. { 1, IEEE80211_RATE_OFDM, 36000, 13, 72, 4 }, \
  578. { 1, IEEE80211_RATE_OFDM, 48000, 8, 96, 4 }, \
  579. { 1, IEEE80211_RATE_OFDM, 54000, 12, 108, 4 } } \
  580. }
  581. #define AR5K_RATES_11B { 4, { \
  582. 255, 255, 255, 255, 255, 255, 255, 255, 255, 255, 255, 255, \
  583. 255, 255, 255, 255, 255, 255, 255, 255, 255, 255, 255, 255, \
  584. 3, 2, 1, 0, 255, 255, 255, 255 }, { \
  585. { 1, IEEE80211_RATE_CCK, 1000, 27, 130, 0 }, \
  586. { 1, IEEE80211_RATE_CCK_2, 2000, 26, 132, 1 }, \
  587. { 1, IEEE80211_RATE_CCK_2, 5500, 25, 139, 1 }, \
  588. { 1, IEEE80211_RATE_CCK_2, 11000, 24, 150, 1 } } \
  589. }
  590. #define AR5K_RATES_11G { 12, { \
  591. 255, 255, 255, 255, 255, 255, 255, 255, 10, 8, 6, 4, \
  592. 11, 9, 7, 5, 255, 255, 255, 255, 255, 255, 255, 255, \
  593. 3, 2, 1, 0, 255, 255, 255, 255 }, { \
  594. { 1, IEEE80211_RATE_CCK, 1000, 27, 2, 0 }, \
  595. { 1, IEEE80211_RATE_CCK_2, 2000, 26, 4, 1 }, \
  596. { 1, IEEE80211_RATE_CCK_2, 5500, 25, 11, 1 }, \
  597. { 1, IEEE80211_RATE_CCK_2, 11000, 24, 22, 1 }, \
  598. { 0, IEEE80211_RATE_OFDM, 6000, 11, 12, 4 }, \
  599. { 0, IEEE80211_RATE_OFDM, 9000, 15, 18, 4 }, \
  600. { 1, IEEE80211_RATE_OFDM, 12000, 10, 24, 6 }, \
  601. { 1, IEEE80211_RATE_OFDM, 18000, 14, 36, 6 }, \
  602. { 1, IEEE80211_RATE_OFDM, 24000, 9, 48, 8 }, \
  603. { 1, IEEE80211_RATE_OFDM, 36000, 13, 72, 8 }, \
  604. { 1, IEEE80211_RATE_OFDM, 48000, 8, 96, 8 }, \
  605. { 1, IEEE80211_RATE_OFDM, 54000, 12, 108, 8 } } \
  606. }
  607. #define AR5K_RATES_TURBO { 8, { \
  608. 255, 255, 255, 255, 255, 255, 255, 255, 6, 4, 2, 0, \
  609. 7, 5, 3, 1, 255, 255, 255, 255, 255, 255, 255, 255, \
  610. 255, 255, 255, 255, 255, 255, 255, 255 }, { \
  611. { 1, MODULATION_TURBO, 6000, 11, 140, 0 }, \
  612. { 1, MODULATION_TURBO, 9000, 15, 18, 0 }, \
  613. { 1, MODULATION_TURBO, 12000, 10, 152, 2 }, \
  614. { 1, MODULATION_TURBO, 18000, 14, 36, 2 }, \
  615. { 1, MODULATION_TURBO, 24000, 9, 176, 4 }, \
  616. { 1, MODULATION_TURBO, 36000, 13, 72, 4 }, \
  617. { 1, MODULATION_TURBO, 48000, 8, 96, 4 }, \
  618. { 1, MODULATION_TURBO, 54000, 12, 108, 4 } } \
  619. }
  620. #define AR5K_RATES_XR { 12, { \
  621. 255, 3, 1, 255, 255, 255, 2, 0, 10, 8, 6, 4, \
  622. 11, 9, 7, 5, 255, 255, 255, 255, 255, 255, 255, 255, \
  623. 255, 255, 255, 255, 255, 255, 255, 255 }, { \
  624. { 1, MODULATION_XR, 500, 7, 129, 0 }, \
  625. { 1, MODULATION_XR, 1000, 2, 139, 1 }, \
  626. { 1, MODULATION_XR, 2000, 6, 150, 2 }, \
  627. { 1, MODULATION_XR, 3000, 1, 150, 3 }, \
  628. { 1, IEEE80211_RATE_OFDM, 6000, 11, 140, 4 }, \
  629. { 1, IEEE80211_RATE_OFDM, 9000, 15, 18, 4 }, \
  630. { 1, IEEE80211_RATE_OFDM, 12000, 10, 152, 6 }, \
  631. { 1, IEEE80211_RATE_OFDM, 18000, 14, 36, 6 }, \
  632. { 1, IEEE80211_RATE_OFDM, 24000, 9, 176, 8 }, \
  633. { 1, IEEE80211_RATE_OFDM, 36000, 13, 72, 8 }, \
  634. { 1, IEEE80211_RATE_OFDM, 48000, 8, 96, 8 }, \
  635. { 1, IEEE80211_RATE_OFDM, 54000, 12, 108, 8 } } \
  636. }
  637. /*
  638. * Crypto definitions
  639. */
  640. #define AR5K_KEYCACHE_SIZE 8
  641. /***********************\
  642. HW RELATED DEFINITIONS
  643. \***********************/
  644. /*
  645. * Misc definitions
  646. */
  647. #define AR5K_RSSI_EP_MULTIPLIER (1<<7)
  648. #define AR5K_ASSERT_ENTRY(_e, _s) do { \
  649. if (_e >= _s) \
  650. return (false); \
  651. } while (0)
  652. enum ath5k_ant_setting {
  653. AR5K_ANT_VARIABLE = 0, /* variable by programming */
  654. AR5K_ANT_FIXED_A = 1, /* fixed to 11a frequencies */
  655. AR5K_ANT_FIXED_B = 2, /* fixed to 11b frequencies */
  656. AR5K_ANT_MAX = 3,
  657. };
  658. /*
  659. * Hardware interrupt abstraction
  660. */
  661. /**
  662. * enum ath5k_int - Hardware interrupt masks helpers
  663. *
  664. * @AR5K_INT_RX: mask to identify received frame interrupts, of type
  665. * AR5K_ISR_RXOK or AR5K_ISR_RXERR
  666. * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
  667. * @AR5K_INT_RXNOFRM: No frame received (?)
  668. * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
  669. * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
  670. * LinkPtr is NULL. For more details, refer to:
  671. * http://www.freepatentsonline.com/20030225739.html
  672. * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
  673. * Note that Rx overrun is not always fatal, on some chips we can continue
  674. * operation without reseting the card, that's why int_fatal is not
  675. * common for all chips.
  676. * @AR5K_INT_TX: mask to identify received frame interrupts, of type
  677. * AR5K_ISR_TXOK or AR5K_ISR_TXERR
  678. * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
  679. * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
  680. * We currently do increments on interrupt by
  681. * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
  682. * @AR5K_INT_MIB: Indicates the Management Information Base counters should be
  683. * checked. We should do this with ath5k_hw_update_mib_counters() but
  684. * it seems we should also then do some noise immunity work.
  685. * @AR5K_INT_RXPHY: RX PHY Error
  686. * @AR5K_INT_RXKCM: ??
  687. * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
  688. * beacon that must be handled in software. The alternative is if you
  689. * have VEOL support, in that case you let the hardware deal with things.
  690. * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
  691. * beacons from the AP have associated with, we should probably try to
  692. * reassociate. When in IBSS mode this might mean we have not received
  693. * any beacons from any local stations. Note that every station in an
  694. * IBSS schedules to send beacons at the Target Beacon Transmission Time
  695. * (TBTT) with a random backoff.
  696. * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
  697. * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
  698. * until properly handled
  699. * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
  700. * errors. These types of errors we can enable seem to be of type
  701. * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
  702. * @AR5K_INT_GLOBAL: Seems to be used to clear and set the IER
  703. * @AR5K_INT_NOCARD: signals the card has been removed
  704. * @AR5K_INT_COMMON: common interrupts shared amogst MACs with the same
  705. * bit value
  706. *
  707. * These are mapped to take advantage of some common bits
  708. * between the MACs, to be able to set intr properties
  709. * easier. Some of them are not used yet inside hw.c. Most map
  710. * to the respective hw interrupt value as they are common amogst different
  711. * MACs.
  712. */
  713. enum ath5k_int {
  714. AR5K_INT_RX = 0x00000001, /* Not common */
  715. AR5K_INT_RXDESC = 0x00000002,
  716. AR5K_INT_RXNOFRM = 0x00000008,
  717. AR5K_INT_RXEOL = 0x00000010,
  718. AR5K_INT_RXORN = 0x00000020,
  719. AR5K_INT_TX = 0x00000040, /* Not common */
  720. AR5K_INT_TXDESC = 0x00000080,
  721. AR5K_INT_TXURN = 0x00000800,
  722. AR5K_INT_MIB = 0x00001000,
  723. AR5K_INT_RXPHY = 0x00004000,
  724. AR5K_INT_RXKCM = 0x00008000,
  725. AR5K_INT_SWBA = 0x00010000,
  726. AR5K_INT_BMISS = 0x00040000,
  727. AR5K_INT_BNR = 0x00100000, /* Not common */
  728. AR5K_INT_GPIO = 0x01000000,
  729. AR5K_INT_FATAL = 0x40000000, /* Not common */
  730. AR5K_INT_GLOBAL = 0x80000000,
  731. AR5K_INT_COMMON = AR5K_INT_RXNOFRM
  732. | AR5K_INT_RXDESC
  733. | AR5K_INT_RXEOL
  734. | AR5K_INT_RXORN
  735. | AR5K_INT_TXURN
  736. | AR5K_INT_TXDESC
  737. | AR5K_INT_MIB
  738. | AR5K_INT_RXPHY
  739. | AR5K_INT_RXKCM
  740. | AR5K_INT_SWBA
  741. | AR5K_INT_BMISS
  742. | AR5K_INT_GPIO,
  743. AR5K_INT_NOCARD = 0xffffffff
  744. };
  745. /*
  746. * Power management
  747. */
  748. enum ath5k_power_mode {
  749. AR5K_PM_UNDEFINED = 0,
  750. AR5K_PM_AUTO,
  751. AR5K_PM_AWAKE,
  752. AR5K_PM_FULL_SLEEP,
  753. AR5K_PM_NETWORK_SLEEP,
  754. };
  755. /*
  756. * These match net80211 definitions (not used in
  757. * d80211).
  758. */
  759. #define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
  760. #define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
  761. #define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
  762. #define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
  763. #define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
  764. /* GPIO-controlled software LED */
  765. #define AR5K_SOFTLED_PIN 0
  766. #define AR5K_SOFTLED_ON 0
  767. #define AR5K_SOFTLED_OFF 1
  768. /*
  769. * Chipset capabilities -see ath5k_hw_get_capability-
  770. * get_capability function is not yet fully implemented
  771. * in OpenHAL so most of these don't work yet...
  772. */
  773. enum ath5k_capability_type {
  774. AR5K_CAP_REG_DMN = 0, /* Used to get current reg. domain id */
  775. AR5K_CAP_TKIP_MIC = 2, /* Can handle TKIP MIC in hardware */
  776. AR5K_CAP_TKIP_SPLIT = 3, /* TKIP uses split keys */
  777. AR5K_CAP_PHYCOUNTERS = 4, /* PHY error counters */
  778. AR5K_CAP_DIVERSITY = 5, /* Supports fast diversity */
  779. AR5K_CAP_NUM_TXQUEUES = 6, /* Used to get max number of hw txqueues */
  780. AR5K_CAP_VEOL = 7, /* Supports virtual EOL */
  781. AR5K_CAP_COMPRESSION = 8, /* Supports compression */
  782. AR5K_CAP_BURST = 9, /* Supports packet bursting */
  783. AR5K_CAP_FASTFRAME = 10, /* Supports fast frames */
  784. AR5K_CAP_TXPOW = 11, /* Used to get global tx power limit */
  785. AR5K_CAP_TPC = 12, /* Can do per-packet tx power control (needed for 802.11a) */
  786. AR5K_CAP_BSSIDMASK = 13, /* Supports bssid mask */
  787. AR5K_CAP_MCAST_KEYSRCH = 14, /* Supports multicast key search */
  788. AR5K_CAP_TSF_ADJUST = 15, /* Supports beacon tsf adjust */
  789. AR5K_CAP_XR = 16, /* Supports XR mode */
  790. AR5K_CAP_WME_TKIPMIC = 17, /* Supports TKIP MIC when using WMM */
  791. AR5K_CAP_CHAN_HALFRATE = 18, /* Supports half rate channels */
  792. AR5K_CAP_CHAN_QUARTERRATE = 19, /* Supports quarter rate channels */
  793. AR5K_CAP_RFSILENT = 20, /* Supports RFsilent */
  794. };
  795. struct ath5k_capabilities {
  796. /*
  797. * Supported PHY modes
  798. * (ie. CHANNEL_A, CHANNEL_B, ...)
  799. */
  800. DECLARE_BITMAP(cap_mode, NUM_DRIVER_MODES);
  801. /*
  802. * Frequency range (without regulation restrictions)
  803. */
  804. struct {
  805. u16 range_2ghz_min;
  806. u16 range_2ghz_max;
  807. u16 range_5ghz_min;
  808. u16 range_5ghz_max;
  809. } cap_range;
  810. /*
  811. * Active regulation domain settings
  812. */
  813. struct {
  814. enum ath5k_regdom reg_current;
  815. enum ath5k_regdom reg_hw;
  816. } cap_regdomain;
  817. /*
  818. * Values stored in the EEPROM (some of them...)
  819. */
  820. struct ath5k_eeprom_info cap_eeprom;
  821. /*
  822. * Queue information
  823. */
  824. struct {
  825. u8 q_tx_num;
  826. } cap_queues;
  827. };
  828. /***************************************\
  829. HARDWARE ABSTRACTION LAYER STRUCTURE
  830. \***************************************/
  831. /*
  832. * Misc defines
  833. */
  834. #define AR5K_MAX_GPIO 10
  835. #define AR5K_MAX_RF_BANKS 8
  836. struct ath5k_hw {
  837. u32 ah_magic;
  838. struct ath5k_softc *ah_sc;
  839. void __iomem *ah_iobase;
  840. enum ath5k_int ah_imr;
  841. enum ieee80211_if_types ah_op_mode;
  842. enum ath5k_power_mode ah_power_mode;
  843. struct ieee80211_channel ah_current_channel;
  844. bool ah_turbo;
  845. bool ah_calibration;
  846. bool ah_running;
  847. bool ah_single_chip;
  848. enum ath5k_rfgain ah_rf_gain;
  849. u32 ah_mac_srev;
  850. u16 ah_mac_version;
  851. u16 ah_mac_revision;
  852. u16 ah_phy_revision;
  853. u16 ah_radio_5ghz_revision;
  854. u16 ah_radio_2ghz_revision;
  855. enum ath5k_version ah_version;
  856. enum ath5k_radio ah_radio;
  857. u32 ah_phy;
  858. bool ah_5ghz;
  859. bool ah_2ghz;
  860. #define ah_regdomain ah_capabilities.cap_regdomain.reg_current
  861. #define ah_regdomain_hw ah_capabilities.cap_regdomain.reg_hw
  862. #define ah_modes ah_capabilities.cap_mode
  863. #define ah_ee_version ah_capabilities.cap_eeprom.ee_version
  864. u32 ah_atim_window;
  865. u32 ah_aifs;
  866. u32 ah_cw_min;
  867. u32 ah_cw_max;
  868. bool ah_software_retry;
  869. u32 ah_limit_tx_retries;
  870. u32 ah_antenna[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
  871. bool ah_ant_diversity;
  872. u8 ah_sta_id[ETH_ALEN];
  873. /* Current BSSID we are trying to assoc to / creating.
  874. * This is passed by mac80211 on config_interface() and cached here for
  875. * use in resets */
  876. u8 ah_bssid[ETH_ALEN];
  877. u32 ah_gpio[AR5K_MAX_GPIO];
  878. int ah_gpio_npins;
  879. struct ath5k_capabilities ah_capabilities;
  880. struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
  881. u32 ah_txq_status;
  882. u32 ah_txq_imr_txok;
  883. u32 ah_txq_imr_txerr;
  884. u32 ah_txq_imr_txurn;
  885. u32 ah_txq_imr_txdesc;
  886. u32 ah_txq_imr_txeol;
  887. u32 *ah_rf_banks;
  888. size_t ah_rf_banks_size;
  889. struct ath5k_gain ah_gain;
  890. u32 ah_offset[AR5K_MAX_RF_BANKS];
  891. struct {
  892. u16 txp_pcdac[AR5K_EEPROM_POWER_TABLE_SIZE];
  893. u16 txp_rates[AR5K_MAX_RATES];
  894. s16 txp_min;
  895. s16 txp_max;
  896. bool txp_tpc;
  897. s16 txp_ofdm;
  898. } ah_txpower;
  899. struct {
  900. bool r_enabled;
  901. int r_last_alert;
  902. struct ieee80211_channel r_last_channel;
  903. } ah_radar;
  904. /* noise floor from last periodic calibration */
  905. s32 ah_noise_floor;
  906. /*
  907. * Function pointers
  908. */
  909. int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  910. unsigned int, unsigned int, enum ath5k_pkt_type, unsigned int,
  911. unsigned int, unsigned int, unsigned int, unsigned int,
  912. unsigned int, unsigned int, unsigned int);
  913. int (*ah_setup_xtx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  914. unsigned int, unsigned int, unsigned int, unsigned int,
  915. unsigned int, unsigned int);
  916. int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *);
  917. int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *);
  918. };
  919. /*
  920. * Prototypes
  921. */
  922. /* General Functions */
  923. extern int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val, bool is_set);
  924. /* Attach/Detach Functions */
  925. extern struct ath5k_hw *ath5k_hw_attach(struct ath5k_softc *sc, u8 mac_version);
  926. extern const struct ath5k_rate_table *ath5k_hw_get_rate_table(struct ath5k_hw *ah, unsigned int mode);
  927. extern void ath5k_hw_detach(struct ath5k_hw *ah);
  928. /* Reset Functions */
  929. extern int ath5k_hw_reset(struct ath5k_hw *ah, enum ieee80211_if_types op_mode, struct ieee80211_channel *channel, bool change_channel);
  930. /* Power management functions */
  931. extern int ath5k_hw_set_power(struct ath5k_hw *ah, enum ath5k_power_mode mode, bool set_chip, u16 sleep_duration);
  932. /* DMA Related Functions */
  933. extern void ath5k_hw_start_rx(struct ath5k_hw *ah);
  934. extern int ath5k_hw_stop_rx_dma(struct ath5k_hw *ah);
  935. extern u32 ath5k_hw_get_rx_buf(struct ath5k_hw *ah);
  936. extern void ath5k_hw_put_rx_buf(struct ath5k_hw *ah, u32 phys_addr);
  937. extern int ath5k_hw_tx_start(struct ath5k_hw *ah, unsigned int queue);
  938. extern int ath5k_hw_stop_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  939. extern u32 ath5k_hw_get_tx_buf(struct ath5k_hw *ah, unsigned int queue);
  940. extern int ath5k_hw_put_tx_buf(struct ath5k_hw *ah, unsigned int queue, u32 phys_addr);
  941. extern int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
  942. /* Interrupt handling */
  943. extern bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
  944. extern int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
  945. extern enum ath5k_int ath5k_hw_set_intr(struct ath5k_hw *ah, enum ath5k_int new_mask);
  946. /* EEPROM access functions */
  947. extern int ath5k_hw_set_regdomain(struct ath5k_hw *ah, u16 regdomain);
  948. /* Protocol Control Unit Functions */
  949. extern int ath5k_hw_set_opmode(struct ath5k_hw *ah);
  950. /* BSSID Functions */
  951. extern void ath5k_hw_get_lladdr(struct ath5k_hw *ah, u8 *mac);
  952. extern int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
  953. extern void ath5k_hw_set_associd(struct ath5k_hw *ah, const u8 *bssid, u16 assoc_id);
  954. extern int ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
  955. /* Receive start/stop functions */
  956. extern void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
  957. extern void ath5k_hw_stop_pcu_recv(struct ath5k_hw *ah);
  958. /* RX Filter functions */
  959. extern void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
  960. extern int ath5k_hw_set_mcast_filterindex(struct ath5k_hw *ah, u32 index);
  961. extern int ath5k_hw_clear_mcast_filter_idx(struct ath5k_hw *ah, u32 index);
  962. extern u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
  963. extern void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
  964. /* Beacon related functions */
  965. extern u32 ath5k_hw_get_tsf32(struct ath5k_hw *ah);
  966. extern u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
  967. extern void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
  968. extern void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval);
  969. #if 0
  970. extern int ath5k_hw_set_beacon_timers(struct ath5k_hw *ah, const struct ath5k_beacon_state *state);
  971. extern void ath5k_hw_reset_beacon(struct ath5k_hw *ah);
  972. extern int ath5k_hw_beaconq_finish(struct ath5k_hw *ah, unsigned long phys_addr);
  973. #endif
  974. extern void ath5k_hw_update_mib_counters(struct ath5k_hw *ah, struct ath5k_mib_stats *statistics);
  975. /* ACK bit rate */
  976. void ath5k_hw_set_ack_bitrate_high(struct ath5k_hw *ah, bool high);
  977. /* ACK/CTS Timeouts */
  978. extern int ath5k_hw_set_ack_timeout(struct ath5k_hw *ah, unsigned int timeout);
  979. extern unsigned int ath5k_hw_get_ack_timeout(struct ath5k_hw *ah);
  980. extern int ath5k_hw_set_cts_timeout(struct ath5k_hw *ah, unsigned int timeout);
  981. extern unsigned int ath5k_hw_get_cts_timeout(struct ath5k_hw *ah);
  982. /* Key table (WEP) functions */
  983. extern int ath5k_hw_reset_key(struct ath5k_hw *ah, u16 entry);
  984. extern int ath5k_hw_is_key_valid(struct ath5k_hw *ah, u16 entry);
  985. extern int ath5k_hw_set_key(struct ath5k_hw *ah, u16 entry, const struct ieee80211_key_conf *key, const u8 *mac);
  986. extern int ath5k_hw_set_key_lladdr(struct ath5k_hw *ah, u16 entry, const u8 *mac);
  987. /* Queue Control Unit, DFS Control Unit Functions */
  988. extern int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah, enum ath5k_tx_queue queue_type, struct ath5k_txq_info *queue_info);
  989. extern int ath5k_hw_setup_tx_queueprops(struct ath5k_hw *ah, int queue, const struct ath5k_txq_info *queue_info);
  990. extern int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue, struct ath5k_txq_info *queue_info);
  991. extern void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  992. extern int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  993. extern u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
  994. extern int ath5k_hw_set_slot_time(struct ath5k_hw *ah, unsigned int slot_time);
  995. extern unsigned int ath5k_hw_get_slot_time(struct ath5k_hw *ah);
  996. /* Hardware Descriptor Functions */
  997. extern int ath5k_hw_setup_rx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc, u32 size, unsigned int flags);
  998. /* GPIO Functions */
  999. extern void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
  1000. extern int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
  1001. extern int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
  1002. extern u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
  1003. extern int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
  1004. extern void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio, u32 interrupt_level);
  1005. /* Regulatory Domain/Channels Setup */
  1006. extern u16 ath5k_get_regdomain(struct ath5k_hw *ah);
  1007. /* Misc functions */
  1008. extern int ath5k_hw_get_capability(struct ath5k_hw *ah, enum ath5k_capability_type cap_type, u32 capability, u32 *result);
  1009. /* Initial register settings functions */
  1010. extern int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
  1011. /* Initialize RF */
  1012. extern int ath5k_hw_rfregs(struct ath5k_hw *ah, struct ieee80211_channel *channel, unsigned int mode);
  1013. extern int ath5k_hw_rfgain(struct ath5k_hw *ah, unsigned int freq);
  1014. extern enum ath5k_rfgain ath5k_hw_get_rf_gain(struct ath5k_hw *ah);
  1015. extern int ath5k_hw_set_rfgain_opt(struct ath5k_hw *ah);
  1016. /* PHY/RF channel functions */
  1017. extern bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags);
  1018. extern int ath5k_hw_channel(struct ath5k_hw *ah, struct ieee80211_channel *channel);
  1019. /* PHY calibration */
  1020. extern int ath5k_hw_phy_calibrate(struct ath5k_hw *ah, struct ieee80211_channel *channel);
  1021. extern int ath5k_hw_phy_disable(struct ath5k_hw *ah);
  1022. /* Misc PHY functions */
  1023. extern u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan);
  1024. extern void ath5k_hw_set_def_antenna(struct ath5k_hw *ah, unsigned int ant);
  1025. extern unsigned int ath5k_hw_get_def_antenna(struct ath5k_hw *ah);
  1026. extern int ath5k_hw_noise_floor_calibration(struct ath5k_hw *ah, short freq);
  1027. /* TX power setup */
  1028. extern int ath5k_hw_txpower(struct ath5k_hw *ah, struct ieee80211_channel *channel, unsigned int txpower);
  1029. extern int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, unsigned int power);
  1030. static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
  1031. {
  1032. return ioread32(ah->ah_iobase + reg);
  1033. }
  1034. static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
  1035. {
  1036. iowrite32(val, ah->ah_iobase + reg);
  1037. }
  1038. #endif