sky2.c 115 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.21"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define SKY2_EEPROM_MAGIC 0x9955aabb
  70. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static const struct pci_device_id sky2_id_table[] = {
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { 0 }
  123. };
  124. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  125. /* Avoid conditionals by using array */
  126. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  127. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  128. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  129. /* This driver supports yukon2 chipset only */
  130. static const char *yukon2_name[] = {
  131. "XL", /* 0xb3 */
  132. "EC Ultra", /* 0xb4 */
  133. "Extreme", /* 0xb5 */
  134. "EC", /* 0xb6 */
  135. "FE", /* 0xb7 */
  136. "FE+", /* 0xb8 */
  137. };
  138. static void sky2_set_multicast(struct net_device *dev);
  139. /* Access to PHY via serial interconnect */
  140. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  141. {
  142. int i;
  143. gma_write16(hw, port, GM_SMI_DATA, val);
  144. gma_write16(hw, port, GM_SMI_CTRL,
  145. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  146. for (i = 0; i < PHY_RETRIES; i++) {
  147. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  148. if (ctrl == 0xffff)
  149. goto io_error;
  150. if (!(ctrl & GM_SMI_CT_BUSY))
  151. return 0;
  152. udelay(10);
  153. }
  154. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  155. return -ETIMEDOUT;
  156. io_error:
  157. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  158. return -EIO;
  159. }
  160. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  161. {
  162. int i;
  163. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  164. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  165. for (i = 0; i < PHY_RETRIES; i++) {
  166. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  167. if (ctrl == 0xffff)
  168. goto io_error;
  169. if (ctrl & GM_SMI_CT_RD_VAL) {
  170. *val = gma_read16(hw, port, GM_SMI_DATA);
  171. return 0;
  172. }
  173. udelay(10);
  174. }
  175. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  176. return -ETIMEDOUT;
  177. io_error:
  178. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  179. return -EIO;
  180. }
  181. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  182. {
  183. u16 v;
  184. __gm_phy_read(hw, port, reg, &v);
  185. return v;
  186. }
  187. static void sky2_power_on(struct sky2_hw *hw)
  188. {
  189. /* switch power to VCC (WA for VAUX problem) */
  190. sky2_write8(hw, B0_POWER_CTRL,
  191. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  192. /* disable Core Clock Division, */
  193. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  194. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  195. /* enable bits are inverted */
  196. sky2_write8(hw, B2_Y2_CLK_GATE,
  197. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  198. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  199. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  200. else
  201. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  202. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  203. u32 reg;
  204. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  205. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  206. /* set all bits to 0 except bits 15..12 and 8 */
  207. reg &= P_ASPM_CONTROL_MSK;
  208. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  209. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  210. /* set all bits to 0 except bits 28 & 27 */
  211. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  212. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  213. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  214. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  215. reg = sky2_read32(hw, B2_GP_IO);
  216. reg |= GLB_GPIO_STAT_RACE_DIS;
  217. sky2_write32(hw, B2_GP_IO, reg);
  218. sky2_read32(hw, B2_GP_IO);
  219. }
  220. }
  221. static void sky2_power_aux(struct sky2_hw *hw)
  222. {
  223. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  224. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  225. else
  226. /* enable bits are inverted */
  227. sky2_write8(hw, B2_Y2_CLK_GATE,
  228. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  229. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  230. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  231. /* switch power to VAUX */
  232. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  233. sky2_write8(hw, B0_POWER_CTRL,
  234. (PC_VAUX_ENA | PC_VCC_ENA |
  235. PC_VAUX_ON | PC_VCC_OFF));
  236. }
  237. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  238. {
  239. u16 reg;
  240. /* disable all GMAC IRQ's */
  241. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  242. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  243. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  244. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  245. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  246. reg = gma_read16(hw, port, GM_RX_CTRL);
  247. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  248. gma_write16(hw, port, GM_RX_CTRL, reg);
  249. }
  250. /* flow control to advertise bits */
  251. static const u16 copper_fc_adv[] = {
  252. [FC_NONE] = 0,
  253. [FC_TX] = PHY_M_AN_ASP,
  254. [FC_RX] = PHY_M_AN_PC,
  255. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  256. };
  257. /* flow control to advertise bits when using 1000BaseX */
  258. static const u16 fiber_fc_adv[] = {
  259. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  260. [FC_TX] = PHY_M_P_ASYM_MD_X,
  261. [FC_RX] = PHY_M_P_SYM_MD_X,
  262. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  263. };
  264. /* flow control to GMA disable bits */
  265. static const u16 gm_fc_disable[] = {
  266. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  267. [FC_TX] = GM_GPCR_FC_RX_DIS,
  268. [FC_RX] = GM_GPCR_FC_TX_DIS,
  269. [FC_BOTH] = 0,
  270. };
  271. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  272. {
  273. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  274. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  275. if (sky2->autoneg == AUTONEG_ENABLE &&
  276. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  277. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  278. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  279. PHY_M_EC_MAC_S_MSK);
  280. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  281. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  282. if (hw->chip_id == CHIP_ID_YUKON_EC)
  283. /* set downshift counter to 3x and enable downshift */
  284. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  285. else
  286. /* set master & slave downshift counter to 1x */
  287. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  288. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  289. }
  290. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  291. if (sky2_is_copper(hw)) {
  292. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  293. /* enable automatic crossover */
  294. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  295. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  296. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  297. u16 spec;
  298. /* Enable Class A driver for FE+ A0 */
  299. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  300. spec |= PHY_M_FESC_SEL_CL_A;
  301. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  302. }
  303. } else {
  304. /* disable energy detect */
  305. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  306. /* enable automatic crossover */
  307. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  308. /* downshift on PHY 88E1112 and 88E1149 is changed */
  309. if (sky2->autoneg == AUTONEG_ENABLE
  310. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  311. /* set downshift counter to 3x and enable downshift */
  312. ctrl &= ~PHY_M_PC_DSC_MSK;
  313. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  314. }
  315. }
  316. } else {
  317. /* workaround for deviation #4.88 (CRC errors) */
  318. /* disable Automatic Crossover */
  319. ctrl &= ~PHY_M_PC_MDIX_MSK;
  320. }
  321. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  322. /* special setup for PHY 88E1112 Fiber */
  323. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  324. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  325. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  326. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  327. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  328. ctrl &= ~PHY_M_MAC_MD_MSK;
  329. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  330. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  331. if (hw->pmd_type == 'P') {
  332. /* select page 1 to access Fiber registers */
  333. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  334. /* for SFP-module set SIGDET polarity to low */
  335. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  336. ctrl |= PHY_M_FIB_SIGD_POL;
  337. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  338. }
  339. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  340. }
  341. ctrl = PHY_CT_RESET;
  342. ct1000 = 0;
  343. adv = PHY_AN_CSMA;
  344. reg = 0;
  345. if (sky2->autoneg == AUTONEG_ENABLE) {
  346. if (sky2_is_copper(hw)) {
  347. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  348. ct1000 |= PHY_M_1000C_AFD;
  349. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  350. ct1000 |= PHY_M_1000C_AHD;
  351. if (sky2->advertising & ADVERTISED_100baseT_Full)
  352. adv |= PHY_M_AN_100_FD;
  353. if (sky2->advertising & ADVERTISED_100baseT_Half)
  354. adv |= PHY_M_AN_100_HD;
  355. if (sky2->advertising & ADVERTISED_10baseT_Full)
  356. adv |= PHY_M_AN_10_FD;
  357. if (sky2->advertising & ADVERTISED_10baseT_Half)
  358. adv |= PHY_M_AN_10_HD;
  359. adv |= copper_fc_adv[sky2->flow_mode];
  360. } else { /* special defines for FIBER (88E1040S only) */
  361. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  362. adv |= PHY_M_AN_1000X_AFD;
  363. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  364. adv |= PHY_M_AN_1000X_AHD;
  365. adv |= fiber_fc_adv[sky2->flow_mode];
  366. }
  367. /* Restart Auto-negotiation */
  368. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  369. } else {
  370. /* forced speed/duplex settings */
  371. ct1000 = PHY_M_1000C_MSE;
  372. /* Disable auto update for duplex flow control and speed */
  373. reg |= GM_GPCR_AU_ALL_DIS;
  374. switch (sky2->speed) {
  375. case SPEED_1000:
  376. ctrl |= PHY_CT_SP1000;
  377. reg |= GM_GPCR_SPEED_1000;
  378. break;
  379. case SPEED_100:
  380. ctrl |= PHY_CT_SP100;
  381. reg |= GM_GPCR_SPEED_100;
  382. break;
  383. }
  384. if (sky2->duplex == DUPLEX_FULL) {
  385. reg |= GM_GPCR_DUP_FULL;
  386. ctrl |= PHY_CT_DUP_MD;
  387. } else if (sky2->speed < SPEED_1000)
  388. sky2->flow_mode = FC_NONE;
  389. reg |= gm_fc_disable[sky2->flow_mode];
  390. /* Forward pause packets to GMAC? */
  391. if (sky2->flow_mode & FC_RX)
  392. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  393. else
  394. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  395. }
  396. gma_write16(hw, port, GM_GP_CTRL, reg);
  397. if (hw->flags & SKY2_HW_GIGABIT)
  398. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  399. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  400. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  401. /* Setup Phy LED's */
  402. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  403. ledover = 0;
  404. switch (hw->chip_id) {
  405. case CHIP_ID_YUKON_FE:
  406. /* on 88E3082 these bits are at 11..9 (shifted left) */
  407. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  408. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  409. /* delete ACT LED control bits */
  410. ctrl &= ~PHY_M_FELP_LED1_MSK;
  411. /* change ACT LED control to blink mode */
  412. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  413. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  414. break;
  415. case CHIP_ID_YUKON_FE_P:
  416. /* Enable Link Partner Next Page */
  417. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  418. ctrl |= PHY_M_PC_ENA_LIP_NP;
  419. /* disable Energy Detect and enable scrambler */
  420. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  421. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  422. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  423. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  424. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  425. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  426. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  427. break;
  428. case CHIP_ID_YUKON_XL:
  429. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  430. /* select page 3 to access LED control register */
  431. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  432. /* set LED Function Control register */
  433. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  434. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  435. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  436. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  437. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  438. /* set Polarity Control register */
  439. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  440. (PHY_M_POLC_LS1_P_MIX(4) |
  441. PHY_M_POLC_IS0_P_MIX(4) |
  442. PHY_M_POLC_LOS_CTRL(2) |
  443. PHY_M_POLC_INIT_CTRL(2) |
  444. PHY_M_POLC_STA1_CTRL(2) |
  445. PHY_M_POLC_STA0_CTRL(2)));
  446. /* restore page register */
  447. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  448. break;
  449. case CHIP_ID_YUKON_EC_U:
  450. case CHIP_ID_YUKON_EX:
  451. case CHIP_ID_YUKON_SUPR:
  452. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  453. /* select page 3 to access LED control register */
  454. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  455. /* set LED Function Control register */
  456. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  457. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  458. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  459. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  460. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  461. /* set Blink Rate in LED Timer Control Register */
  462. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  463. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  464. /* restore page register */
  465. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  466. break;
  467. default:
  468. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  469. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  470. /* turn off the Rx LED (LED_RX) */
  471. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  472. }
  473. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  474. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  475. /* apply fixes in PHY AFE */
  476. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  477. /* increase differential signal amplitude in 10BASE-T */
  478. gm_phy_write(hw, port, 0x18, 0xaa99);
  479. gm_phy_write(hw, port, 0x17, 0x2011);
  480. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  481. gm_phy_write(hw, port, 0x18, 0xa204);
  482. gm_phy_write(hw, port, 0x17, 0x2002);
  483. /* set page register to 0 */
  484. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  485. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  486. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  487. /* apply workaround for integrated resistors calibration */
  488. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  489. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  490. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  491. /* no effect on Yukon-XL */
  492. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  493. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  494. /* turn on 100 Mbps LED (LED_LINK100) */
  495. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  496. }
  497. if (ledover)
  498. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  499. }
  500. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  501. if (sky2->autoneg == AUTONEG_ENABLE)
  502. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  503. else
  504. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  505. }
  506. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  507. {
  508. u32 reg1;
  509. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  510. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  511. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  512. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  513. /* Turn on/off phy power saving */
  514. if (onoff)
  515. reg1 &= ~phy_power[port];
  516. else
  517. reg1 |= phy_power[port];
  518. if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  519. reg1 |= coma_mode[port];
  520. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  521. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  522. sky2_pci_read32(hw, PCI_DEV_REG1);
  523. udelay(100);
  524. }
  525. /* Force a renegotiation */
  526. static void sky2_phy_reinit(struct sky2_port *sky2)
  527. {
  528. spin_lock_bh(&sky2->phy_lock);
  529. sky2_phy_init(sky2->hw, sky2->port);
  530. spin_unlock_bh(&sky2->phy_lock);
  531. }
  532. /* Put device in state to listen for Wake On Lan */
  533. static void sky2_wol_init(struct sky2_port *sky2)
  534. {
  535. struct sky2_hw *hw = sky2->hw;
  536. unsigned port = sky2->port;
  537. enum flow_control save_mode;
  538. u16 ctrl;
  539. u32 reg1;
  540. /* Bring hardware out of reset */
  541. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  542. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  543. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  544. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  545. /* Force to 10/100
  546. * sky2_reset will re-enable on resume
  547. */
  548. save_mode = sky2->flow_mode;
  549. ctrl = sky2->advertising;
  550. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  551. sky2->flow_mode = FC_NONE;
  552. sky2_phy_power(hw, port, 1);
  553. sky2_phy_reinit(sky2);
  554. sky2->flow_mode = save_mode;
  555. sky2->advertising = ctrl;
  556. /* Set GMAC to no flow control and auto update for speed/duplex */
  557. gma_write16(hw, port, GM_GP_CTRL,
  558. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  559. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  560. /* Set WOL address */
  561. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  562. sky2->netdev->dev_addr, ETH_ALEN);
  563. /* Turn on appropriate WOL control bits */
  564. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  565. ctrl = 0;
  566. if (sky2->wol & WAKE_PHY)
  567. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  568. else
  569. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  570. if (sky2->wol & WAKE_MAGIC)
  571. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  572. else
  573. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  574. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  575. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  576. /* Turn on legacy PCI-Express PME mode */
  577. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  578. reg1 |= PCI_Y2_PME_LEGACY;
  579. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  580. /* block receiver */
  581. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  582. }
  583. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  584. {
  585. struct net_device *dev = hw->dev[port];
  586. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  587. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  588. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  589. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  590. /* Yukon-Extreme B0 and further Extreme devices */
  591. /* enable Store & Forward mode for TX */
  592. if (dev->mtu <= ETH_DATA_LEN)
  593. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  594. TX_JUMBO_DIS | TX_STFW_ENA);
  595. else
  596. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  597. TX_JUMBO_ENA| TX_STFW_ENA);
  598. } else {
  599. if (dev->mtu <= ETH_DATA_LEN)
  600. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  601. else {
  602. /* set Tx GMAC FIFO Almost Empty Threshold */
  603. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  604. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  605. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  606. /* Can't do offload because of lack of store/forward */
  607. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  608. }
  609. }
  610. }
  611. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  612. {
  613. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  614. u16 reg;
  615. u32 rx_reg;
  616. int i;
  617. const u8 *addr = hw->dev[port]->dev_addr;
  618. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  619. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  620. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  621. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  622. /* WA DEV_472 -- looks like crossed wires on port 2 */
  623. /* clear GMAC 1 Control reset */
  624. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  625. do {
  626. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  627. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  628. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  629. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  630. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  631. }
  632. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  633. /* Enable Transmit FIFO Underrun */
  634. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  635. spin_lock_bh(&sky2->phy_lock);
  636. sky2_phy_init(hw, port);
  637. spin_unlock_bh(&sky2->phy_lock);
  638. /* MIB clear */
  639. reg = gma_read16(hw, port, GM_PHY_ADDR);
  640. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  641. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  642. gma_read16(hw, port, i);
  643. gma_write16(hw, port, GM_PHY_ADDR, reg);
  644. /* transmit control */
  645. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  646. /* receive control reg: unicast + multicast + no FCS */
  647. gma_write16(hw, port, GM_RX_CTRL,
  648. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  649. /* transmit flow control */
  650. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  651. /* transmit parameter */
  652. gma_write16(hw, port, GM_TX_PARAM,
  653. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  654. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  655. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  656. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  657. /* serial mode register */
  658. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  659. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  660. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  661. reg |= GM_SMOD_JUMBO_ENA;
  662. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  663. /* virtual address for data */
  664. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  665. /* physical address: used for pause frames */
  666. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  667. /* ignore counter overflows */
  668. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  669. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  670. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  671. /* Configure Rx MAC FIFO */
  672. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  673. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  674. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  675. hw->chip_id == CHIP_ID_YUKON_FE_P)
  676. rx_reg |= GMF_RX_OVER_ON;
  677. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  678. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  679. /* Hardware errata - clear flush mask */
  680. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  681. } else {
  682. /* Flush Rx MAC FIFO on any flow control or error */
  683. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  684. }
  685. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  686. reg = RX_GMF_FL_THR_DEF + 1;
  687. /* Another magic mystery workaround from sk98lin */
  688. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  689. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  690. reg = 0x178;
  691. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  692. /* Configure Tx MAC FIFO */
  693. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  694. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  695. /* On chips without ram buffer, pause is controled by MAC level */
  696. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  697. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  698. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  699. sky2_set_tx_stfwd(hw, port);
  700. }
  701. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  702. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  703. /* disable dynamic watermark */
  704. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  705. reg &= ~TX_DYN_WM_ENA;
  706. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  707. }
  708. }
  709. /* Assign Ram Buffer allocation to queue */
  710. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  711. {
  712. u32 end;
  713. /* convert from K bytes to qwords used for hw register */
  714. start *= 1024/8;
  715. space *= 1024/8;
  716. end = start + space - 1;
  717. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  718. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  719. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  720. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  721. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  722. if (q == Q_R1 || q == Q_R2) {
  723. u32 tp = space - space/4;
  724. /* On receive queue's set the thresholds
  725. * give receiver priority when > 3/4 full
  726. * send pause when down to 2K
  727. */
  728. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  729. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  730. tp = space - 2048/8;
  731. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  732. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  733. } else {
  734. /* Enable store & forward on Tx queue's because
  735. * Tx FIFO is only 1K on Yukon
  736. */
  737. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  738. }
  739. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  740. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  741. }
  742. /* Setup Bus Memory Interface */
  743. static void sky2_qset(struct sky2_hw *hw, u16 q)
  744. {
  745. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  746. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  747. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  748. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  749. }
  750. /* Setup prefetch unit registers. This is the interface between
  751. * hardware and driver list elements
  752. */
  753. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  754. u64 addr, u32 last)
  755. {
  756. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  757. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  758. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  759. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  760. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  761. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  762. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  763. }
  764. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  765. {
  766. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  767. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  768. le->ctrl = 0;
  769. return le;
  770. }
  771. static void tx_init(struct sky2_port *sky2)
  772. {
  773. struct sky2_tx_le *le;
  774. sky2->tx_prod = sky2->tx_cons = 0;
  775. sky2->tx_tcpsum = 0;
  776. sky2->tx_last_mss = 0;
  777. le = get_tx_le(sky2);
  778. le->addr = 0;
  779. le->opcode = OP_ADDR64 | HW_OWNER;
  780. }
  781. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  782. struct sky2_tx_le *le)
  783. {
  784. return sky2->tx_ring + (le - sky2->tx_le);
  785. }
  786. /* Update chip's next pointer */
  787. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  788. {
  789. /* Make sure write' to descriptors are complete before we tell hardware */
  790. wmb();
  791. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  792. /* Synchronize I/O on since next processor may write to tail */
  793. mmiowb();
  794. }
  795. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  796. {
  797. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  798. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  799. le->ctrl = 0;
  800. return le;
  801. }
  802. /* Build description to hardware for one receive segment */
  803. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  804. dma_addr_t map, unsigned len)
  805. {
  806. struct sky2_rx_le *le;
  807. if (sizeof(dma_addr_t) > sizeof(u32)) {
  808. le = sky2_next_rx(sky2);
  809. le->addr = cpu_to_le32(upper_32_bits(map));
  810. le->opcode = OP_ADDR64 | HW_OWNER;
  811. }
  812. le = sky2_next_rx(sky2);
  813. le->addr = cpu_to_le32((u32) map);
  814. le->length = cpu_to_le16(len);
  815. le->opcode = op | HW_OWNER;
  816. }
  817. /* Build description to hardware for one possibly fragmented skb */
  818. static void sky2_rx_submit(struct sky2_port *sky2,
  819. const struct rx_ring_info *re)
  820. {
  821. int i;
  822. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  823. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  824. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  825. }
  826. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  827. unsigned size)
  828. {
  829. struct sk_buff *skb = re->skb;
  830. int i;
  831. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  832. pci_unmap_len_set(re, data_size, size);
  833. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  834. re->frag_addr[i] = pci_map_page(pdev,
  835. skb_shinfo(skb)->frags[i].page,
  836. skb_shinfo(skb)->frags[i].page_offset,
  837. skb_shinfo(skb)->frags[i].size,
  838. PCI_DMA_FROMDEVICE);
  839. }
  840. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  841. {
  842. struct sk_buff *skb = re->skb;
  843. int i;
  844. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  845. PCI_DMA_FROMDEVICE);
  846. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  847. pci_unmap_page(pdev, re->frag_addr[i],
  848. skb_shinfo(skb)->frags[i].size,
  849. PCI_DMA_FROMDEVICE);
  850. }
  851. /* Tell chip where to start receive checksum.
  852. * Actually has two checksums, but set both same to avoid possible byte
  853. * order problems.
  854. */
  855. static void rx_set_checksum(struct sky2_port *sky2)
  856. {
  857. struct sky2_rx_le *le = sky2_next_rx(sky2);
  858. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  859. le->ctrl = 0;
  860. le->opcode = OP_TCPSTART | HW_OWNER;
  861. sky2_write32(sky2->hw,
  862. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  863. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  864. }
  865. /*
  866. * The RX Stop command will not work for Yukon-2 if the BMU does not
  867. * reach the end of packet and since we can't make sure that we have
  868. * incoming data, we must reset the BMU while it is not doing a DMA
  869. * transfer. Since it is possible that the RX path is still active,
  870. * the RX RAM buffer will be stopped first, so any possible incoming
  871. * data will not trigger a DMA. After the RAM buffer is stopped, the
  872. * BMU is polled until any DMA in progress is ended and only then it
  873. * will be reset.
  874. */
  875. static void sky2_rx_stop(struct sky2_port *sky2)
  876. {
  877. struct sky2_hw *hw = sky2->hw;
  878. unsigned rxq = rxqaddr[sky2->port];
  879. int i;
  880. /* disable the RAM Buffer receive queue */
  881. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  882. for (i = 0; i < 0xffff; i++)
  883. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  884. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  885. goto stopped;
  886. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  887. sky2->netdev->name);
  888. stopped:
  889. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  890. /* reset the Rx prefetch unit */
  891. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  892. mmiowb();
  893. }
  894. /* Clean out receive buffer area, assumes receiver hardware stopped */
  895. static void sky2_rx_clean(struct sky2_port *sky2)
  896. {
  897. unsigned i;
  898. memset(sky2->rx_le, 0, RX_LE_BYTES);
  899. for (i = 0; i < sky2->rx_pending; i++) {
  900. struct rx_ring_info *re = sky2->rx_ring + i;
  901. if (re->skb) {
  902. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  903. kfree_skb(re->skb);
  904. re->skb = NULL;
  905. }
  906. }
  907. }
  908. /* Basic MII support */
  909. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  910. {
  911. struct mii_ioctl_data *data = if_mii(ifr);
  912. struct sky2_port *sky2 = netdev_priv(dev);
  913. struct sky2_hw *hw = sky2->hw;
  914. int err = -EOPNOTSUPP;
  915. if (!netif_running(dev))
  916. return -ENODEV; /* Phy still in reset */
  917. switch (cmd) {
  918. case SIOCGMIIPHY:
  919. data->phy_id = PHY_ADDR_MARV;
  920. /* fallthru */
  921. case SIOCGMIIREG: {
  922. u16 val = 0;
  923. spin_lock_bh(&sky2->phy_lock);
  924. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  925. spin_unlock_bh(&sky2->phy_lock);
  926. data->val_out = val;
  927. break;
  928. }
  929. case SIOCSMIIREG:
  930. if (!capable(CAP_NET_ADMIN))
  931. return -EPERM;
  932. spin_lock_bh(&sky2->phy_lock);
  933. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  934. data->val_in);
  935. spin_unlock_bh(&sky2->phy_lock);
  936. break;
  937. }
  938. return err;
  939. }
  940. #ifdef SKY2_VLAN_TAG_USED
  941. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  942. {
  943. struct sky2_port *sky2 = netdev_priv(dev);
  944. struct sky2_hw *hw = sky2->hw;
  945. u16 port = sky2->port;
  946. netif_tx_lock_bh(dev);
  947. napi_disable(&hw->napi);
  948. sky2->vlgrp = grp;
  949. if (grp) {
  950. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  951. RX_VLAN_STRIP_ON);
  952. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  953. TX_VLAN_TAG_ON);
  954. } else {
  955. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  956. RX_VLAN_STRIP_OFF);
  957. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  958. TX_VLAN_TAG_OFF);
  959. }
  960. sky2_read32(hw, B0_Y2_SP_LISR);
  961. napi_enable(&hw->napi);
  962. netif_tx_unlock_bh(dev);
  963. }
  964. #endif
  965. /*
  966. * Allocate an skb for receiving. If the MTU is large enough
  967. * make the skb non-linear with a fragment list of pages.
  968. */
  969. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  970. {
  971. struct sk_buff *skb;
  972. int i;
  973. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  974. unsigned char *start;
  975. /*
  976. * Workaround for a bug in FIFO that cause hang
  977. * if the FIFO if the receive buffer is not 64 byte aligned.
  978. * The buffer returned from netdev_alloc_skb is
  979. * aligned except if slab debugging is enabled.
  980. */
  981. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
  982. if (!skb)
  983. goto nomem;
  984. start = PTR_ALIGN(skb->data, 8);
  985. skb_reserve(skb, start - skb->data);
  986. } else {
  987. skb = netdev_alloc_skb(sky2->netdev,
  988. sky2->rx_data_size + NET_IP_ALIGN);
  989. if (!skb)
  990. goto nomem;
  991. skb_reserve(skb, NET_IP_ALIGN);
  992. }
  993. for (i = 0; i < sky2->rx_nfrags; i++) {
  994. struct page *page = alloc_page(GFP_ATOMIC);
  995. if (!page)
  996. goto free_partial;
  997. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  998. }
  999. return skb;
  1000. free_partial:
  1001. kfree_skb(skb);
  1002. nomem:
  1003. return NULL;
  1004. }
  1005. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1006. {
  1007. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1008. }
  1009. /*
  1010. * Allocate and setup receiver buffer pool.
  1011. * Normal case this ends up creating one list element for skb
  1012. * in the receive ring. Worst case if using large MTU and each
  1013. * allocation falls on a different 64 bit region, that results
  1014. * in 6 list elements per ring entry.
  1015. * One element is used for checksum enable/disable, and one
  1016. * extra to avoid wrap.
  1017. */
  1018. static int sky2_rx_start(struct sky2_port *sky2)
  1019. {
  1020. struct sky2_hw *hw = sky2->hw;
  1021. struct rx_ring_info *re;
  1022. unsigned rxq = rxqaddr[sky2->port];
  1023. unsigned i, size, thresh;
  1024. sky2->rx_put = sky2->rx_next = 0;
  1025. sky2_qset(hw, rxq);
  1026. /* On PCI express lowering the watermark gives better performance */
  1027. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1028. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1029. /* These chips have no ram buffer?
  1030. * MAC Rx RAM Read is controlled by hardware */
  1031. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1032. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1033. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1034. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1035. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1036. if (!(hw->flags & SKY2_HW_NEW_LE))
  1037. rx_set_checksum(sky2);
  1038. /* Space needed for frame data + headers rounded up */
  1039. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1040. /* Stopping point for hardware truncation */
  1041. thresh = (size - 8) / sizeof(u32);
  1042. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1043. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1044. /* Compute residue after pages */
  1045. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1046. /* Optimize to handle small packets and headers */
  1047. if (size < copybreak)
  1048. size = copybreak;
  1049. if (size < ETH_HLEN)
  1050. size = ETH_HLEN;
  1051. sky2->rx_data_size = size;
  1052. /* Fill Rx ring */
  1053. for (i = 0; i < sky2->rx_pending; i++) {
  1054. re = sky2->rx_ring + i;
  1055. re->skb = sky2_rx_alloc(sky2);
  1056. if (!re->skb)
  1057. goto nomem;
  1058. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1059. sky2_rx_submit(sky2, re);
  1060. }
  1061. /*
  1062. * The receiver hangs if it receives frames larger than the
  1063. * packet buffer. As a workaround, truncate oversize frames, but
  1064. * the register is limited to 9 bits, so if you do frames > 2052
  1065. * you better get the MTU right!
  1066. */
  1067. if (thresh > 0x1ff)
  1068. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1069. else {
  1070. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1071. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1072. }
  1073. /* Tell chip about available buffers */
  1074. sky2_rx_update(sky2, rxq);
  1075. return 0;
  1076. nomem:
  1077. sky2_rx_clean(sky2);
  1078. return -ENOMEM;
  1079. }
  1080. /* Bring up network interface. */
  1081. static int sky2_up(struct net_device *dev)
  1082. {
  1083. struct sky2_port *sky2 = netdev_priv(dev);
  1084. struct sky2_hw *hw = sky2->hw;
  1085. unsigned port = sky2->port;
  1086. u32 imask, ramsize;
  1087. int cap, err = -ENOMEM;
  1088. struct net_device *otherdev = hw->dev[sky2->port^1];
  1089. /*
  1090. * On dual port PCI-X card, there is an problem where status
  1091. * can be received out of order due to split transactions
  1092. */
  1093. if (otherdev && netif_running(otherdev) &&
  1094. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1095. u16 cmd;
  1096. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1097. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1098. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1099. }
  1100. if (netif_msg_ifup(sky2))
  1101. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1102. netif_carrier_off(dev);
  1103. /* must be power of 2 */
  1104. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1105. TX_RING_SIZE *
  1106. sizeof(struct sky2_tx_le),
  1107. &sky2->tx_le_map);
  1108. if (!sky2->tx_le)
  1109. goto err_out;
  1110. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1111. GFP_KERNEL);
  1112. if (!sky2->tx_ring)
  1113. goto err_out;
  1114. tx_init(sky2);
  1115. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1116. &sky2->rx_le_map);
  1117. if (!sky2->rx_le)
  1118. goto err_out;
  1119. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1120. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1121. GFP_KERNEL);
  1122. if (!sky2->rx_ring)
  1123. goto err_out;
  1124. sky2_phy_power(hw, port, 1);
  1125. sky2_mac_init(hw, port);
  1126. /* Register is number of 4K blocks on internal RAM buffer. */
  1127. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1128. if (ramsize > 0) {
  1129. u32 rxspace;
  1130. hw->flags |= SKY2_HW_RAM_BUFFER;
  1131. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1132. if (ramsize < 16)
  1133. rxspace = ramsize / 2;
  1134. else
  1135. rxspace = 8 + (2*(ramsize - 16))/3;
  1136. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1137. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1138. /* Make sure SyncQ is disabled */
  1139. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1140. RB_RST_SET);
  1141. }
  1142. sky2_qset(hw, txqaddr[port]);
  1143. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1144. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1145. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1146. /* Set almost empty threshold */
  1147. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1148. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1149. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1150. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1151. TX_RING_SIZE - 1);
  1152. err = sky2_rx_start(sky2);
  1153. if (err)
  1154. goto err_out;
  1155. /* Enable interrupts from phy/mac for port */
  1156. imask = sky2_read32(hw, B0_IMSK);
  1157. imask |= portirq_msk[port];
  1158. sky2_write32(hw, B0_IMSK, imask);
  1159. sky2_set_multicast(dev);
  1160. return 0;
  1161. err_out:
  1162. if (sky2->rx_le) {
  1163. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1164. sky2->rx_le, sky2->rx_le_map);
  1165. sky2->rx_le = NULL;
  1166. }
  1167. if (sky2->tx_le) {
  1168. pci_free_consistent(hw->pdev,
  1169. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1170. sky2->tx_le, sky2->tx_le_map);
  1171. sky2->tx_le = NULL;
  1172. }
  1173. kfree(sky2->tx_ring);
  1174. kfree(sky2->rx_ring);
  1175. sky2->tx_ring = NULL;
  1176. sky2->rx_ring = NULL;
  1177. return err;
  1178. }
  1179. /* Modular subtraction in ring */
  1180. static inline int tx_dist(unsigned tail, unsigned head)
  1181. {
  1182. return (head - tail) & (TX_RING_SIZE - 1);
  1183. }
  1184. /* Number of list elements available for next tx */
  1185. static inline int tx_avail(const struct sky2_port *sky2)
  1186. {
  1187. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1188. }
  1189. /* Estimate of number of transmit list elements required */
  1190. static unsigned tx_le_req(const struct sk_buff *skb)
  1191. {
  1192. unsigned count;
  1193. count = sizeof(dma_addr_t) / sizeof(u32);
  1194. count += skb_shinfo(skb)->nr_frags * count;
  1195. if (skb_is_gso(skb))
  1196. ++count;
  1197. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1198. ++count;
  1199. return count;
  1200. }
  1201. /*
  1202. * Put one packet in ring for transmit.
  1203. * A single packet can generate multiple list elements, and
  1204. * the number of ring elements will probably be less than the number
  1205. * of list elements used.
  1206. */
  1207. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1208. {
  1209. struct sky2_port *sky2 = netdev_priv(dev);
  1210. struct sky2_hw *hw = sky2->hw;
  1211. struct sky2_tx_le *le = NULL;
  1212. struct tx_ring_info *re;
  1213. unsigned i, len;
  1214. dma_addr_t mapping;
  1215. u16 mss;
  1216. u8 ctrl;
  1217. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1218. return NETDEV_TX_BUSY;
  1219. if (unlikely(netif_msg_tx_queued(sky2)))
  1220. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1221. dev->name, sky2->tx_prod, skb->len);
  1222. len = skb_headlen(skb);
  1223. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1224. /* Send high bits if needed */
  1225. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1226. le = get_tx_le(sky2);
  1227. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1228. le->opcode = OP_ADDR64 | HW_OWNER;
  1229. }
  1230. /* Check for TCP Segmentation Offload */
  1231. mss = skb_shinfo(skb)->gso_size;
  1232. if (mss != 0) {
  1233. if (!(hw->flags & SKY2_HW_NEW_LE))
  1234. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1235. if (mss != sky2->tx_last_mss) {
  1236. le = get_tx_le(sky2);
  1237. le->addr = cpu_to_le32(mss);
  1238. if (hw->flags & SKY2_HW_NEW_LE)
  1239. le->opcode = OP_MSS | HW_OWNER;
  1240. else
  1241. le->opcode = OP_LRGLEN | HW_OWNER;
  1242. sky2->tx_last_mss = mss;
  1243. }
  1244. }
  1245. ctrl = 0;
  1246. #ifdef SKY2_VLAN_TAG_USED
  1247. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1248. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1249. if (!le) {
  1250. le = get_tx_le(sky2);
  1251. le->addr = 0;
  1252. le->opcode = OP_VLAN|HW_OWNER;
  1253. } else
  1254. le->opcode |= OP_VLAN;
  1255. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1256. ctrl |= INS_VLAN;
  1257. }
  1258. #endif
  1259. /* Handle TCP checksum offload */
  1260. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1261. /* On Yukon EX (some versions) encoding change. */
  1262. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1263. ctrl |= CALSUM; /* auto checksum */
  1264. else {
  1265. const unsigned offset = skb_transport_offset(skb);
  1266. u32 tcpsum;
  1267. tcpsum = offset << 16; /* sum start */
  1268. tcpsum |= offset + skb->csum_offset; /* sum write */
  1269. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1270. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1271. ctrl |= UDPTCP;
  1272. if (tcpsum != sky2->tx_tcpsum) {
  1273. sky2->tx_tcpsum = tcpsum;
  1274. le = get_tx_le(sky2);
  1275. le->addr = cpu_to_le32(tcpsum);
  1276. le->length = 0; /* initial checksum value */
  1277. le->ctrl = 1; /* one packet */
  1278. le->opcode = OP_TCPLISW | HW_OWNER;
  1279. }
  1280. }
  1281. }
  1282. le = get_tx_le(sky2);
  1283. le->addr = cpu_to_le32((u32) mapping);
  1284. le->length = cpu_to_le16(len);
  1285. le->ctrl = ctrl;
  1286. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1287. re = tx_le_re(sky2, le);
  1288. re->skb = skb;
  1289. pci_unmap_addr_set(re, mapaddr, mapping);
  1290. pci_unmap_len_set(re, maplen, len);
  1291. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1292. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1293. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1294. frag->size, PCI_DMA_TODEVICE);
  1295. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1296. le = get_tx_le(sky2);
  1297. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1298. le->ctrl = 0;
  1299. le->opcode = OP_ADDR64 | HW_OWNER;
  1300. }
  1301. le = get_tx_le(sky2);
  1302. le->addr = cpu_to_le32((u32) mapping);
  1303. le->length = cpu_to_le16(frag->size);
  1304. le->ctrl = ctrl;
  1305. le->opcode = OP_BUFFER | HW_OWNER;
  1306. re = tx_le_re(sky2, le);
  1307. re->skb = skb;
  1308. pci_unmap_addr_set(re, mapaddr, mapping);
  1309. pci_unmap_len_set(re, maplen, frag->size);
  1310. }
  1311. le->ctrl |= EOP;
  1312. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1313. netif_stop_queue(dev);
  1314. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1315. dev->trans_start = jiffies;
  1316. return NETDEV_TX_OK;
  1317. }
  1318. /*
  1319. * Free ring elements from starting at tx_cons until "done"
  1320. *
  1321. * NB: the hardware will tell us about partial completion of multi-part
  1322. * buffers so make sure not to free skb to early.
  1323. */
  1324. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1325. {
  1326. struct net_device *dev = sky2->netdev;
  1327. struct pci_dev *pdev = sky2->hw->pdev;
  1328. unsigned idx;
  1329. BUG_ON(done >= TX_RING_SIZE);
  1330. for (idx = sky2->tx_cons; idx != done;
  1331. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1332. struct sky2_tx_le *le = sky2->tx_le + idx;
  1333. struct tx_ring_info *re = sky2->tx_ring + idx;
  1334. switch(le->opcode & ~HW_OWNER) {
  1335. case OP_LARGESEND:
  1336. case OP_PACKET:
  1337. pci_unmap_single(pdev,
  1338. pci_unmap_addr(re, mapaddr),
  1339. pci_unmap_len(re, maplen),
  1340. PCI_DMA_TODEVICE);
  1341. break;
  1342. case OP_BUFFER:
  1343. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1344. pci_unmap_len(re, maplen),
  1345. PCI_DMA_TODEVICE);
  1346. break;
  1347. }
  1348. if (le->ctrl & EOP) {
  1349. if (unlikely(netif_msg_tx_done(sky2)))
  1350. printk(KERN_DEBUG "%s: tx done %u\n",
  1351. dev->name, idx);
  1352. dev->stats.tx_packets++;
  1353. dev->stats.tx_bytes += re->skb->len;
  1354. dev_kfree_skb_any(re->skb);
  1355. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1356. }
  1357. }
  1358. sky2->tx_cons = idx;
  1359. smp_mb();
  1360. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1361. netif_wake_queue(dev);
  1362. }
  1363. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1364. static void sky2_tx_clean(struct net_device *dev)
  1365. {
  1366. struct sky2_port *sky2 = netdev_priv(dev);
  1367. netif_tx_lock_bh(dev);
  1368. sky2_tx_complete(sky2, sky2->tx_prod);
  1369. netif_tx_unlock_bh(dev);
  1370. }
  1371. /* Network shutdown */
  1372. static int sky2_down(struct net_device *dev)
  1373. {
  1374. struct sky2_port *sky2 = netdev_priv(dev);
  1375. struct sky2_hw *hw = sky2->hw;
  1376. unsigned port = sky2->port;
  1377. u16 ctrl;
  1378. u32 imask;
  1379. /* Never really got started! */
  1380. if (!sky2->tx_le)
  1381. return 0;
  1382. if (netif_msg_ifdown(sky2))
  1383. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1384. /* Stop more packets from being queued */
  1385. netif_stop_queue(dev);
  1386. /* Disable port IRQ */
  1387. imask = sky2_read32(hw, B0_IMSK);
  1388. imask &= ~portirq_msk[port];
  1389. sky2_write32(hw, B0_IMSK, imask);
  1390. synchronize_irq(hw->pdev->irq);
  1391. sky2_gmac_reset(hw, port);
  1392. /* Stop transmitter */
  1393. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1394. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1395. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1396. RB_RST_SET | RB_DIS_OP_MD);
  1397. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1398. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1399. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1400. /* Make sure no packets are pending */
  1401. napi_synchronize(&hw->napi);
  1402. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1403. /* Workaround shared GMAC reset */
  1404. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1405. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1406. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1407. /* Disable Force Sync bit and Enable Alloc bit */
  1408. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1409. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1410. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1411. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1412. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1413. /* Reset the PCI FIFO of the async Tx queue */
  1414. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1415. BMU_RST_SET | BMU_FIFO_RST);
  1416. /* Reset the Tx prefetch units */
  1417. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1418. PREF_UNIT_RST_SET);
  1419. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1420. sky2_rx_stop(sky2);
  1421. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1422. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1423. sky2_phy_power(hw, port, 0);
  1424. netif_carrier_off(dev);
  1425. /* turn off LED's */
  1426. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1427. sky2_tx_clean(dev);
  1428. sky2_rx_clean(sky2);
  1429. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1430. sky2->rx_le, sky2->rx_le_map);
  1431. kfree(sky2->rx_ring);
  1432. pci_free_consistent(hw->pdev,
  1433. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1434. sky2->tx_le, sky2->tx_le_map);
  1435. kfree(sky2->tx_ring);
  1436. sky2->tx_le = NULL;
  1437. sky2->rx_le = NULL;
  1438. sky2->rx_ring = NULL;
  1439. sky2->tx_ring = NULL;
  1440. return 0;
  1441. }
  1442. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1443. {
  1444. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1445. return SPEED_1000;
  1446. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1447. if (aux & PHY_M_PS_SPEED_100)
  1448. return SPEED_100;
  1449. else
  1450. return SPEED_10;
  1451. }
  1452. switch (aux & PHY_M_PS_SPEED_MSK) {
  1453. case PHY_M_PS_SPEED_1000:
  1454. return SPEED_1000;
  1455. case PHY_M_PS_SPEED_100:
  1456. return SPEED_100;
  1457. default:
  1458. return SPEED_10;
  1459. }
  1460. }
  1461. static void sky2_link_up(struct sky2_port *sky2)
  1462. {
  1463. struct sky2_hw *hw = sky2->hw;
  1464. unsigned port = sky2->port;
  1465. u16 reg;
  1466. static const char *fc_name[] = {
  1467. [FC_NONE] = "none",
  1468. [FC_TX] = "tx",
  1469. [FC_RX] = "rx",
  1470. [FC_BOTH] = "both",
  1471. };
  1472. /* enable Rx/Tx */
  1473. reg = gma_read16(hw, port, GM_GP_CTRL);
  1474. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1475. gma_write16(hw, port, GM_GP_CTRL, reg);
  1476. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1477. netif_carrier_on(sky2->netdev);
  1478. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1479. /* Turn on link LED */
  1480. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1481. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1482. if (netif_msg_link(sky2))
  1483. printk(KERN_INFO PFX
  1484. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1485. sky2->netdev->name, sky2->speed,
  1486. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1487. fc_name[sky2->flow_status]);
  1488. }
  1489. static void sky2_link_down(struct sky2_port *sky2)
  1490. {
  1491. struct sky2_hw *hw = sky2->hw;
  1492. unsigned port = sky2->port;
  1493. u16 reg;
  1494. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1495. reg = gma_read16(hw, port, GM_GP_CTRL);
  1496. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1497. gma_write16(hw, port, GM_GP_CTRL, reg);
  1498. netif_carrier_off(sky2->netdev);
  1499. /* Turn on link LED */
  1500. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1501. if (netif_msg_link(sky2))
  1502. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1503. sky2_phy_init(hw, port);
  1504. }
  1505. static enum flow_control sky2_flow(int rx, int tx)
  1506. {
  1507. if (rx)
  1508. return tx ? FC_BOTH : FC_RX;
  1509. else
  1510. return tx ? FC_TX : FC_NONE;
  1511. }
  1512. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1513. {
  1514. struct sky2_hw *hw = sky2->hw;
  1515. unsigned port = sky2->port;
  1516. u16 advert, lpa;
  1517. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1518. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1519. if (lpa & PHY_M_AN_RF) {
  1520. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1521. return -1;
  1522. }
  1523. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1524. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1525. sky2->netdev->name);
  1526. return -1;
  1527. }
  1528. sky2->speed = sky2_phy_speed(hw, aux);
  1529. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1530. /* Since the pause result bits seem to in different positions on
  1531. * different chips. look at registers.
  1532. */
  1533. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1534. /* Shift for bits in fiber PHY */
  1535. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1536. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1537. if (advert & ADVERTISE_1000XPAUSE)
  1538. advert |= ADVERTISE_PAUSE_CAP;
  1539. if (advert & ADVERTISE_1000XPSE_ASYM)
  1540. advert |= ADVERTISE_PAUSE_ASYM;
  1541. if (lpa & LPA_1000XPAUSE)
  1542. lpa |= LPA_PAUSE_CAP;
  1543. if (lpa & LPA_1000XPAUSE_ASYM)
  1544. lpa |= LPA_PAUSE_ASYM;
  1545. }
  1546. sky2->flow_status = FC_NONE;
  1547. if (advert & ADVERTISE_PAUSE_CAP) {
  1548. if (lpa & LPA_PAUSE_CAP)
  1549. sky2->flow_status = FC_BOTH;
  1550. else if (advert & ADVERTISE_PAUSE_ASYM)
  1551. sky2->flow_status = FC_RX;
  1552. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1553. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1554. sky2->flow_status = FC_TX;
  1555. }
  1556. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1557. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1558. sky2->flow_status = FC_NONE;
  1559. if (sky2->flow_status & FC_TX)
  1560. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1561. else
  1562. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1563. return 0;
  1564. }
  1565. /* Interrupt from PHY */
  1566. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1567. {
  1568. struct net_device *dev = hw->dev[port];
  1569. struct sky2_port *sky2 = netdev_priv(dev);
  1570. u16 istatus, phystat;
  1571. if (!netif_running(dev))
  1572. return;
  1573. spin_lock(&sky2->phy_lock);
  1574. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1575. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1576. if (netif_msg_intr(sky2))
  1577. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1578. sky2->netdev->name, istatus, phystat);
  1579. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1580. if (sky2_autoneg_done(sky2, phystat) == 0)
  1581. sky2_link_up(sky2);
  1582. goto out;
  1583. }
  1584. if (istatus & PHY_M_IS_LSP_CHANGE)
  1585. sky2->speed = sky2_phy_speed(hw, phystat);
  1586. if (istatus & PHY_M_IS_DUP_CHANGE)
  1587. sky2->duplex =
  1588. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1589. if (istatus & PHY_M_IS_LST_CHANGE) {
  1590. if (phystat & PHY_M_PS_LINK_UP)
  1591. sky2_link_up(sky2);
  1592. else
  1593. sky2_link_down(sky2);
  1594. }
  1595. out:
  1596. spin_unlock(&sky2->phy_lock);
  1597. }
  1598. /* Transmit timeout is only called if we are running, carrier is up
  1599. * and tx queue is full (stopped).
  1600. */
  1601. static void sky2_tx_timeout(struct net_device *dev)
  1602. {
  1603. struct sky2_port *sky2 = netdev_priv(dev);
  1604. struct sky2_hw *hw = sky2->hw;
  1605. if (netif_msg_timer(sky2))
  1606. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1607. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1608. dev->name, sky2->tx_cons, sky2->tx_prod,
  1609. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1610. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1611. /* can't restart safely under softirq */
  1612. schedule_work(&hw->restart_work);
  1613. }
  1614. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1615. {
  1616. struct sky2_port *sky2 = netdev_priv(dev);
  1617. struct sky2_hw *hw = sky2->hw;
  1618. unsigned port = sky2->port;
  1619. int err;
  1620. u16 ctl, mode;
  1621. u32 imask;
  1622. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1623. return -EINVAL;
  1624. if (new_mtu > ETH_DATA_LEN &&
  1625. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1626. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1627. return -EINVAL;
  1628. if (!netif_running(dev)) {
  1629. dev->mtu = new_mtu;
  1630. return 0;
  1631. }
  1632. imask = sky2_read32(hw, B0_IMSK);
  1633. sky2_write32(hw, B0_IMSK, 0);
  1634. dev->trans_start = jiffies; /* prevent tx timeout */
  1635. netif_stop_queue(dev);
  1636. napi_disable(&hw->napi);
  1637. synchronize_irq(hw->pdev->irq);
  1638. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1639. sky2_set_tx_stfwd(hw, port);
  1640. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1641. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1642. sky2_rx_stop(sky2);
  1643. sky2_rx_clean(sky2);
  1644. dev->mtu = new_mtu;
  1645. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1646. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1647. if (dev->mtu > ETH_DATA_LEN)
  1648. mode |= GM_SMOD_JUMBO_ENA;
  1649. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1650. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1651. err = sky2_rx_start(sky2);
  1652. sky2_write32(hw, B0_IMSK, imask);
  1653. sky2_read32(hw, B0_Y2_SP_LISR);
  1654. napi_enable(&hw->napi);
  1655. if (err)
  1656. dev_close(dev);
  1657. else {
  1658. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1659. netif_wake_queue(dev);
  1660. }
  1661. return err;
  1662. }
  1663. /* For small just reuse existing skb for next receive */
  1664. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1665. const struct rx_ring_info *re,
  1666. unsigned length)
  1667. {
  1668. struct sk_buff *skb;
  1669. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1670. if (likely(skb)) {
  1671. skb_reserve(skb, 2);
  1672. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1673. length, PCI_DMA_FROMDEVICE);
  1674. skb_copy_from_linear_data(re->skb, skb->data, length);
  1675. skb->ip_summed = re->skb->ip_summed;
  1676. skb->csum = re->skb->csum;
  1677. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1678. length, PCI_DMA_FROMDEVICE);
  1679. re->skb->ip_summed = CHECKSUM_NONE;
  1680. skb_put(skb, length);
  1681. }
  1682. return skb;
  1683. }
  1684. /* Adjust length of skb with fragments to match received data */
  1685. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1686. unsigned int length)
  1687. {
  1688. int i, num_frags;
  1689. unsigned int size;
  1690. /* put header into skb */
  1691. size = min(length, hdr_space);
  1692. skb->tail += size;
  1693. skb->len += size;
  1694. length -= size;
  1695. num_frags = skb_shinfo(skb)->nr_frags;
  1696. for (i = 0; i < num_frags; i++) {
  1697. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1698. if (length == 0) {
  1699. /* don't need this page */
  1700. __free_page(frag->page);
  1701. --skb_shinfo(skb)->nr_frags;
  1702. } else {
  1703. size = min(length, (unsigned) PAGE_SIZE);
  1704. frag->size = size;
  1705. skb->data_len += size;
  1706. skb->truesize += size;
  1707. skb->len += size;
  1708. length -= size;
  1709. }
  1710. }
  1711. }
  1712. /* Normal packet - take skb from ring element and put in a new one */
  1713. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1714. struct rx_ring_info *re,
  1715. unsigned int length)
  1716. {
  1717. struct sk_buff *skb, *nskb;
  1718. unsigned hdr_space = sky2->rx_data_size;
  1719. /* Don't be tricky about reusing pages (yet) */
  1720. nskb = sky2_rx_alloc(sky2);
  1721. if (unlikely(!nskb))
  1722. return NULL;
  1723. skb = re->skb;
  1724. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1725. prefetch(skb->data);
  1726. re->skb = nskb;
  1727. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1728. if (skb_shinfo(skb)->nr_frags)
  1729. skb_put_frags(skb, hdr_space, length);
  1730. else
  1731. skb_put(skb, length);
  1732. return skb;
  1733. }
  1734. /*
  1735. * Receive one packet.
  1736. * For larger packets, get new buffer.
  1737. */
  1738. static struct sk_buff *sky2_receive(struct net_device *dev,
  1739. u16 length, u32 status)
  1740. {
  1741. struct sky2_port *sky2 = netdev_priv(dev);
  1742. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1743. struct sk_buff *skb = NULL;
  1744. u16 count = (status & GMR_FS_LEN) >> 16;
  1745. #ifdef SKY2_VLAN_TAG_USED
  1746. /* Account for vlan tag */
  1747. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1748. count -= VLAN_HLEN;
  1749. #endif
  1750. if (unlikely(netif_msg_rx_status(sky2)))
  1751. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1752. dev->name, sky2->rx_next, status, length);
  1753. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1754. prefetch(sky2->rx_ring + sky2->rx_next);
  1755. /* This chip has hardware problems that generates bogus status.
  1756. * So do only marginal checking and expect higher level protocols
  1757. * to handle crap frames.
  1758. */
  1759. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1760. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1761. length != count)
  1762. goto okay;
  1763. if (status & GMR_FS_ANY_ERR)
  1764. goto error;
  1765. if (!(status & GMR_FS_RX_OK))
  1766. goto resubmit;
  1767. /* if length reported by DMA does not match PHY, packet was truncated */
  1768. if (length != count)
  1769. goto len_error;
  1770. okay:
  1771. if (length < copybreak)
  1772. skb = receive_copy(sky2, re, length);
  1773. else
  1774. skb = receive_new(sky2, re, length);
  1775. resubmit:
  1776. sky2_rx_submit(sky2, re);
  1777. return skb;
  1778. len_error:
  1779. /* Truncation of overlength packets
  1780. causes PHY length to not match MAC length */
  1781. ++dev->stats.rx_length_errors;
  1782. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1783. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1784. dev->name, status, length);
  1785. goto resubmit;
  1786. error:
  1787. ++dev->stats.rx_errors;
  1788. if (status & GMR_FS_RX_FF_OV) {
  1789. dev->stats.rx_over_errors++;
  1790. goto resubmit;
  1791. }
  1792. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1793. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1794. dev->name, status, length);
  1795. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1796. dev->stats.rx_length_errors++;
  1797. if (status & GMR_FS_FRAGMENT)
  1798. dev->stats.rx_frame_errors++;
  1799. if (status & GMR_FS_CRC_ERR)
  1800. dev->stats.rx_crc_errors++;
  1801. goto resubmit;
  1802. }
  1803. /* Transmit complete */
  1804. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1805. {
  1806. struct sky2_port *sky2 = netdev_priv(dev);
  1807. if (netif_running(dev)) {
  1808. netif_tx_lock(dev);
  1809. sky2_tx_complete(sky2, last);
  1810. netif_tx_unlock(dev);
  1811. }
  1812. }
  1813. /* Process status response ring */
  1814. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1815. {
  1816. int work_done = 0;
  1817. unsigned rx[2] = { 0, 0 };
  1818. rmb();
  1819. do {
  1820. struct sky2_port *sky2;
  1821. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1822. unsigned port;
  1823. struct net_device *dev;
  1824. struct sk_buff *skb;
  1825. u32 status;
  1826. u16 length;
  1827. u8 opcode = le->opcode;
  1828. if (!(opcode & HW_OWNER))
  1829. break;
  1830. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1831. port = le->css & CSS_LINK_BIT;
  1832. dev = hw->dev[port];
  1833. sky2 = netdev_priv(dev);
  1834. length = le16_to_cpu(le->length);
  1835. status = le32_to_cpu(le->status);
  1836. le->opcode = 0;
  1837. switch (opcode & ~HW_OWNER) {
  1838. case OP_RXSTAT:
  1839. ++rx[port];
  1840. skb = sky2_receive(dev, length, status);
  1841. if (unlikely(!skb)) {
  1842. dev->stats.rx_dropped++;
  1843. break;
  1844. }
  1845. /* This chip reports checksum status differently */
  1846. if (hw->flags & SKY2_HW_NEW_LE) {
  1847. if (sky2->rx_csum &&
  1848. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1849. (le->css & CSS_TCPUDPCSOK))
  1850. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1851. else
  1852. skb->ip_summed = CHECKSUM_NONE;
  1853. }
  1854. skb->protocol = eth_type_trans(skb, dev);
  1855. dev->stats.rx_packets++;
  1856. dev->stats.rx_bytes += skb->len;
  1857. dev->last_rx = jiffies;
  1858. #ifdef SKY2_VLAN_TAG_USED
  1859. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1860. vlan_hwaccel_receive_skb(skb,
  1861. sky2->vlgrp,
  1862. be16_to_cpu(sky2->rx_tag));
  1863. } else
  1864. #endif
  1865. netif_receive_skb(skb);
  1866. /* Stop after net poll weight */
  1867. if (++work_done >= to_do)
  1868. goto exit_loop;
  1869. break;
  1870. #ifdef SKY2_VLAN_TAG_USED
  1871. case OP_RXVLAN:
  1872. sky2->rx_tag = length;
  1873. break;
  1874. case OP_RXCHKSVLAN:
  1875. sky2->rx_tag = length;
  1876. /* fall through */
  1877. #endif
  1878. case OP_RXCHKS:
  1879. if (!sky2->rx_csum)
  1880. break;
  1881. /* If this happens then driver assuming wrong format */
  1882. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1883. if (net_ratelimit())
  1884. printk(KERN_NOTICE "%s: unexpected"
  1885. " checksum status\n",
  1886. dev->name);
  1887. break;
  1888. }
  1889. /* Both checksum counters are programmed to start at
  1890. * the same offset, so unless there is a problem they
  1891. * should match. This failure is an early indication that
  1892. * hardware receive checksumming won't work.
  1893. */
  1894. if (likely(status >> 16 == (status & 0xffff))) {
  1895. skb = sky2->rx_ring[sky2->rx_next].skb;
  1896. skb->ip_summed = CHECKSUM_COMPLETE;
  1897. skb->csum = status & 0xffff;
  1898. } else {
  1899. printk(KERN_NOTICE PFX "%s: hardware receive "
  1900. "checksum problem (status = %#x)\n",
  1901. dev->name, status);
  1902. sky2->rx_csum = 0;
  1903. sky2_write32(sky2->hw,
  1904. Q_ADDR(rxqaddr[port], Q_CSR),
  1905. BMU_DIS_RX_CHKSUM);
  1906. }
  1907. break;
  1908. case OP_TXINDEXLE:
  1909. /* TX index reports status for both ports */
  1910. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1911. sky2_tx_done(hw->dev[0], status & 0xfff);
  1912. if (hw->dev[1])
  1913. sky2_tx_done(hw->dev[1],
  1914. ((status >> 24) & 0xff)
  1915. | (u16)(length & 0xf) << 8);
  1916. break;
  1917. default:
  1918. if (net_ratelimit())
  1919. printk(KERN_WARNING PFX
  1920. "unknown status opcode 0x%x\n", opcode);
  1921. }
  1922. } while (hw->st_idx != idx);
  1923. /* Fully processed status ring so clear irq */
  1924. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1925. exit_loop:
  1926. if (rx[0])
  1927. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1928. if (rx[1])
  1929. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1930. return work_done;
  1931. }
  1932. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1933. {
  1934. struct net_device *dev = hw->dev[port];
  1935. if (net_ratelimit())
  1936. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1937. dev->name, status);
  1938. if (status & Y2_IS_PAR_RD1) {
  1939. if (net_ratelimit())
  1940. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1941. dev->name);
  1942. /* Clear IRQ */
  1943. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1944. }
  1945. if (status & Y2_IS_PAR_WR1) {
  1946. if (net_ratelimit())
  1947. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1948. dev->name);
  1949. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1950. }
  1951. if (status & Y2_IS_PAR_MAC1) {
  1952. if (net_ratelimit())
  1953. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1954. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1955. }
  1956. if (status & Y2_IS_PAR_RX1) {
  1957. if (net_ratelimit())
  1958. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1959. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1960. }
  1961. if (status & Y2_IS_TCP_TXA1) {
  1962. if (net_ratelimit())
  1963. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1964. dev->name);
  1965. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1966. }
  1967. }
  1968. static void sky2_hw_intr(struct sky2_hw *hw)
  1969. {
  1970. struct pci_dev *pdev = hw->pdev;
  1971. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1972. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1973. status &= hwmsk;
  1974. if (status & Y2_IS_TIST_OV)
  1975. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1976. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1977. u16 pci_err;
  1978. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1979. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1980. if (net_ratelimit())
  1981. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  1982. pci_err);
  1983. sky2_pci_write16(hw, PCI_STATUS,
  1984. pci_err | PCI_STATUS_ERROR_BITS);
  1985. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1986. }
  1987. if (status & Y2_IS_PCI_EXP) {
  1988. /* PCI-Express uncorrectable Error occurred */
  1989. u32 err;
  1990. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1991. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  1992. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  1993. 0xfffffffful);
  1994. if (net_ratelimit())
  1995. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  1996. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  1997. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1998. }
  1999. if (status & Y2_HWE_L1_MASK)
  2000. sky2_hw_error(hw, 0, status);
  2001. status >>= 8;
  2002. if (status & Y2_HWE_L1_MASK)
  2003. sky2_hw_error(hw, 1, status);
  2004. }
  2005. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2006. {
  2007. struct net_device *dev = hw->dev[port];
  2008. struct sky2_port *sky2 = netdev_priv(dev);
  2009. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2010. if (netif_msg_intr(sky2))
  2011. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2012. dev->name, status);
  2013. if (status & GM_IS_RX_CO_OV)
  2014. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2015. if (status & GM_IS_TX_CO_OV)
  2016. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2017. if (status & GM_IS_RX_FF_OR) {
  2018. ++dev->stats.rx_fifo_errors;
  2019. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2020. }
  2021. if (status & GM_IS_TX_FF_UR) {
  2022. ++dev->stats.tx_fifo_errors;
  2023. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2024. }
  2025. }
  2026. /* This should never happen it is a bug. */
  2027. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2028. u16 q, unsigned ring_size)
  2029. {
  2030. struct net_device *dev = hw->dev[port];
  2031. struct sky2_port *sky2 = netdev_priv(dev);
  2032. unsigned idx;
  2033. const u64 *le = (q == Q_R1 || q == Q_R2)
  2034. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2035. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2036. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2037. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2038. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2039. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2040. }
  2041. static int sky2_rx_hung(struct net_device *dev)
  2042. {
  2043. struct sky2_port *sky2 = netdev_priv(dev);
  2044. struct sky2_hw *hw = sky2->hw;
  2045. unsigned port = sky2->port;
  2046. unsigned rxq = rxqaddr[port];
  2047. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2048. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2049. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2050. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2051. /* If idle and MAC or PCI is stuck */
  2052. if (sky2->check.last == dev->last_rx &&
  2053. ((mac_rp == sky2->check.mac_rp &&
  2054. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2055. /* Check if the PCI RX hang */
  2056. (fifo_rp == sky2->check.fifo_rp &&
  2057. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2058. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2059. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2060. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2061. return 1;
  2062. } else {
  2063. sky2->check.last = dev->last_rx;
  2064. sky2->check.mac_rp = mac_rp;
  2065. sky2->check.mac_lev = mac_lev;
  2066. sky2->check.fifo_rp = fifo_rp;
  2067. sky2->check.fifo_lev = fifo_lev;
  2068. return 0;
  2069. }
  2070. }
  2071. static void sky2_watchdog(unsigned long arg)
  2072. {
  2073. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2074. /* Check for lost IRQ once a second */
  2075. if (sky2_read32(hw, B0_ISRC)) {
  2076. napi_schedule(&hw->napi);
  2077. } else {
  2078. int i, active = 0;
  2079. for (i = 0; i < hw->ports; i++) {
  2080. struct net_device *dev = hw->dev[i];
  2081. if (!netif_running(dev))
  2082. continue;
  2083. ++active;
  2084. /* For chips with Rx FIFO, check if stuck */
  2085. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2086. sky2_rx_hung(dev)) {
  2087. pr_info(PFX "%s: receiver hang detected\n",
  2088. dev->name);
  2089. schedule_work(&hw->restart_work);
  2090. return;
  2091. }
  2092. }
  2093. if (active == 0)
  2094. return;
  2095. }
  2096. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2097. }
  2098. /* Hardware/software error handling */
  2099. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2100. {
  2101. if (net_ratelimit())
  2102. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2103. if (status & Y2_IS_HW_ERR)
  2104. sky2_hw_intr(hw);
  2105. if (status & Y2_IS_IRQ_MAC1)
  2106. sky2_mac_intr(hw, 0);
  2107. if (status & Y2_IS_IRQ_MAC2)
  2108. sky2_mac_intr(hw, 1);
  2109. if (status & Y2_IS_CHK_RX1)
  2110. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2111. if (status & Y2_IS_CHK_RX2)
  2112. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2113. if (status & Y2_IS_CHK_TXA1)
  2114. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2115. if (status & Y2_IS_CHK_TXA2)
  2116. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2117. }
  2118. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2119. {
  2120. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2121. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2122. int work_done = 0;
  2123. u16 idx;
  2124. if (unlikely(status & Y2_IS_ERROR))
  2125. sky2_err_intr(hw, status);
  2126. if (status & Y2_IS_IRQ_PHY1)
  2127. sky2_phy_intr(hw, 0);
  2128. if (status & Y2_IS_IRQ_PHY2)
  2129. sky2_phy_intr(hw, 1);
  2130. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2131. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2132. if (work_done >= work_limit)
  2133. goto done;
  2134. }
  2135. /* Bug/Errata workaround?
  2136. * Need to kick the TX irq moderation timer.
  2137. */
  2138. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2139. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2140. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2141. }
  2142. napi_complete(napi);
  2143. sky2_read32(hw, B0_Y2_SP_LISR);
  2144. done:
  2145. return work_done;
  2146. }
  2147. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2148. {
  2149. struct sky2_hw *hw = dev_id;
  2150. u32 status;
  2151. /* Reading this mask interrupts as side effect */
  2152. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2153. if (status == 0 || status == ~0)
  2154. return IRQ_NONE;
  2155. prefetch(&hw->st_le[hw->st_idx]);
  2156. napi_schedule(&hw->napi);
  2157. return IRQ_HANDLED;
  2158. }
  2159. #ifdef CONFIG_NET_POLL_CONTROLLER
  2160. static void sky2_netpoll(struct net_device *dev)
  2161. {
  2162. struct sky2_port *sky2 = netdev_priv(dev);
  2163. napi_schedule(&sky2->hw->napi);
  2164. }
  2165. #endif
  2166. /* Chip internal frequency for clock calculations */
  2167. static u32 sky2_mhz(const struct sky2_hw *hw)
  2168. {
  2169. switch (hw->chip_id) {
  2170. case CHIP_ID_YUKON_EC:
  2171. case CHIP_ID_YUKON_EC_U:
  2172. case CHIP_ID_YUKON_EX:
  2173. case CHIP_ID_YUKON_SUPR:
  2174. return 125;
  2175. case CHIP_ID_YUKON_FE:
  2176. return 100;
  2177. case CHIP_ID_YUKON_FE_P:
  2178. return 50;
  2179. case CHIP_ID_YUKON_XL:
  2180. return 156;
  2181. default:
  2182. BUG();
  2183. }
  2184. }
  2185. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2186. {
  2187. return sky2_mhz(hw) * us;
  2188. }
  2189. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2190. {
  2191. return clk / sky2_mhz(hw);
  2192. }
  2193. static int __devinit sky2_init(struct sky2_hw *hw)
  2194. {
  2195. u8 t8;
  2196. /* Enable all clocks and check for bad PCI access */
  2197. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2198. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2199. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2200. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2201. switch(hw->chip_id) {
  2202. case CHIP_ID_YUKON_XL:
  2203. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2204. break;
  2205. case CHIP_ID_YUKON_EC_U:
  2206. hw->flags = SKY2_HW_GIGABIT
  2207. | SKY2_HW_NEWER_PHY
  2208. | SKY2_HW_ADV_POWER_CTL;
  2209. break;
  2210. case CHIP_ID_YUKON_EX:
  2211. hw->flags = SKY2_HW_GIGABIT
  2212. | SKY2_HW_NEWER_PHY
  2213. | SKY2_HW_NEW_LE
  2214. | SKY2_HW_ADV_POWER_CTL;
  2215. /* New transmit checksum */
  2216. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2217. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2218. break;
  2219. case CHIP_ID_YUKON_EC:
  2220. /* This rev is really old, and requires untested workarounds */
  2221. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2222. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2223. return -EOPNOTSUPP;
  2224. }
  2225. hw->flags = SKY2_HW_GIGABIT;
  2226. break;
  2227. case CHIP_ID_YUKON_FE:
  2228. break;
  2229. case CHIP_ID_YUKON_FE_P:
  2230. hw->flags = SKY2_HW_NEWER_PHY
  2231. | SKY2_HW_NEW_LE
  2232. | SKY2_HW_AUTO_TX_SUM
  2233. | SKY2_HW_ADV_POWER_CTL;
  2234. break;
  2235. case CHIP_ID_YUKON_SUPR:
  2236. hw->flags = SKY2_HW_GIGABIT
  2237. | SKY2_HW_NEWER_PHY
  2238. | SKY2_HW_NEW_LE
  2239. | SKY2_HW_AUTO_TX_SUM
  2240. | SKY2_HW_ADV_POWER_CTL;
  2241. break;
  2242. default:
  2243. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2244. hw->chip_id);
  2245. return -EOPNOTSUPP;
  2246. }
  2247. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2248. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2249. hw->flags |= SKY2_HW_FIBRE_PHY;
  2250. hw->ports = 1;
  2251. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2252. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2253. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2254. ++hw->ports;
  2255. }
  2256. return 0;
  2257. }
  2258. static void sky2_reset(struct sky2_hw *hw)
  2259. {
  2260. struct pci_dev *pdev = hw->pdev;
  2261. u16 status;
  2262. int i, cap;
  2263. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2264. /* disable ASF */
  2265. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2266. status = sky2_read16(hw, HCU_CCSR);
  2267. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2268. HCU_CCSR_UC_STATE_MSK);
  2269. sky2_write16(hw, HCU_CCSR, status);
  2270. } else
  2271. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2272. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2273. /* do a SW reset */
  2274. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2275. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2276. /* allow writes to PCI config */
  2277. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2278. /* clear PCI errors, if any */
  2279. status = sky2_pci_read16(hw, PCI_STATUS);
  2280. status |= PCI_STATUS_ERROR_BITS;
  2281. sky2_pci_write16(hw, PCI_STATUS, status);
  2282. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2283. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2284. if (cap) {
  2285. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2286. 0xfffffffful);
  2287. /* If error bit is stuck on ignore it */
  2288. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2289. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2290. else
  2291. hwe_mask |= Y2_IS_PCI_EXP;
  2292. }
  2293. sky2_power_on(hw);
  2294. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2295. for (i = 0; i < hw->ports; i++) {
  2296. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2297. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2298. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2299. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2300. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2301. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2302. | GMC_BYP_RETR_ON);
  2303. }
  2304. /* Clear I2C IRQ noise */
  2305. sky2_write32(hw, B2_I2C_IRQ, 1);
  2306. /* turn off hardware timer (unused) */
  2307. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2308. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2309. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2310. /* Turn off descriptor polling */
  2311. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2312. /* Turn off receive timestamp */
  2313. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2314. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2315. /* enable the Tx Arbiters */
  2316. for (i = 0; i < hw->ports; i++)
  2317. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2318. /* Initialize ram interface */
  2319. for (i = 0; i < hw->ports; i++) {
  2320. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2321. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2322. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2323. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2324. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2325. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2326. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2327. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2328. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2329. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2330. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2331. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2332. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2333. }
  2334. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2335. for (i = 0; i < hw->ports; i++)
  2336. sky2_gmac_reset(hw, i);
  2337. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2338. hw->st_idx = 0;
  2339. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2340. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2341. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2342. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2343. /* Set the list last index */
  2344. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2345. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2346. sky2_write8(hw, STAT_FIFO_WM, 16);
  2347. /* set Status-FIFO ISR watermark */
  2348. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2349. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2350. else
  2351. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2352. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2353. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2354. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2355. /* enable status unit */
  2356. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2357. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2358. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2359. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2360. }
  2361. static void sky2_restart(struct work_struct *work)
  2362. {
  2363. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2364. struct net_device *dev;
  2365. int i, err;
  2366. rtnl_lock();
  2367. for (i = 0; i < hw->ports; i++) {
  2368. dev = hw->dev[i];
  2369. if (netif_running(dev))
  2370. sky2_down(dev);
  2371. }
  2372. napi_disable(&hw->napi);
  2373. sky2_write32(hw, B0_IMSK, 0);
  2374. sky2_reset(hw);
  2375. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2376. napi_enable(&hw->napi);
  2377. for (i = 0; i < hw->ports; i++) {
  2378. dev = hw->dev[i];
  2379. if (netif_running(dev)) {
  2380. err = sky2_up(dev);
  2381. if (err) {
  2382. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2383. dev->name, err);
  2384. dev_close(dev);
  2385. }
  2386. }
  2387. }
  2388. rtnl_unlock();
  2389. }
  2390. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2391. {
  2392. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2393. }
  2394. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2395. {
  2396. const struct sky2_port *sky2 = netdev_priv(dev);
  2397. wol->supported = sky2_wol_supported(sky2->hw);
  2398. wol->wolopts = sky2->wol;
  2399. }
  2400. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2401. {
  2402. struct sky2_port *sky2 = netdev_priv(dev);
  2403. struct sky2_hw *hw = sky2->hw;
  2404. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2405. return -EOPNOTSUPP;
  2406. sky2->wol = wol->wolopts;
  2407. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2408. hw->chip_id == CHIP_ID_YUKON_EX ||
  2409. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2410. sky2_write32(hw, B0_CTST, sky2->wol
  2411. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2412. if (!netif_running(dev))
  2413. sky2_wol_init(sky2);
  2414. return 0;
  2415. }
  2416. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2417. {
  2418. if (sky2_is_copper(hw)) {
  2419. u32 modes = SUPPORTED_10baseT_Half
  2420. | SUPPORTED_10baseT_Full
  2421. | SUPPORTED_100baseT_Half
  2422. | SUPPORTED_100baseT_Full
  2423. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2424. if (hw->flags & SKY2_HW_GIGABIT)
  2425. modes |= SUPPORTED_1000baseT_Half
  2426. | SUPPORTED_1000baseT_Full;
  2427. return modes;
  2428. } else
  2429. return SUPPORTED_1000baseT_Half
  2430. | SUPPORTED_1000baseT_Full
  2431. | SUPPORTED_Autoneg
  2432. | SUPPORTED_FIBRE;
  2433. }
  2434. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2435. {
  2436. struct sky2_port *sky2 = netdev_priv(dev);
  2437. struct sky2_hw *hw = sky2->hw;
  2438. ecmd->transceiver = XCVR_INTERNAL;
  2439. ecmd->supported = sky2_supported_modes(hw);
  2440. ecmd->phy_address = PHY_ADDR_MARV;
  2441. if (sky2_is_copper(hw)) {
  2442. ecmd->port = PORT_TP;
  2443. ecmd->speed = sky2->speed;
  2444. } else {
  2445. ecmd->speed = SPEED_1000;
  2446. ecmd->port = PORT_FIBRE;
  2447. }
  2448. ecmd->advertising = sky2->advertising;
  2449. ecmd->autoneg = sky2->autoneg;
  2450. ecmd->duplex = sky2->duplex;
  2451. return 0;
  2452. }
  2453. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2454. {
  2455. struct sky2_port *sky2 = netdev_priv(dev);
  2456. const struct sky2_hw *hw = sky2->hw;
  2457. u32 supported = sky2_supported_modes(hw);
  2458. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2459. ecmd->advertising = supported;
  2460. sky2->duplex = -1;
  2461. sky2->speed = -1;
  2462. } else {
  2463. u32 setting;
  2464. switch (ecmd->speed) {
  2465. case SPEED_1000:
  2466. if (ecmd->duplex == DUPLEX_FULL)
  2467. setting = SUPPORTED_1000baseT_Full;
  2468. else if (ecmd->duplex == DUPLEX_HALF)
  2469. setting = SUPPORTED_1000baseT_Half;
  2470. else
  2471. return -EINVAL;
  2472. break;
  2473. case SPEED_100:
  2474. if (ecmd->duplex == DUPLEX_FULL)
  2475. setting = SUPPORTED_100baseT_Full;
  2476. else if (ecmd->duplex == DUPLEX_HALF)
  2477. setting = SUPPORTED_100baseT_Half;
  2478. else
  2479. return -EINVAL;
  2480. break;
  2481. case SPEED_10:
  2482. if (ecmd->duplex == DUPLEX_FULL)
  2483. setting = SUPPORTED_10baseT_Full;
  2484. else if (ecmd->duplex == DUPLEX_HALF)
  2485. setting = SUPPORTED_10baseT_Half;
  2486. else
  2487. return -EINVAL;
  2488. break;
  2489. default:
  2490. return -EINVAL;
  2491. }
  2492. if ((setting & supported) == 0)
  2493. return -EINVAL;
  2494. sky2->speed = ecmd->speed;
  2495. sky2->duplex = ecmd->duplex;
  2496. }
  2497. sky2->autoneg = ecmd->autoneg;
  2498. sky2->advertising = ecmd->advertising;
  2499. if (netif_running(dev)) {
  2500. sky2_phy_reinit(sky2);
  2501. sky2_set_multicast(dev);
  2502. }
  2503. return 0;
  2504. }
  2505. static void sky2_get_drvinfo(struct net_device *dev,
  2506. struct ethtool_drvinfo *info)
  2507. {
  2508. struct sky2_port *sky2 = netdev_priv(dev);
  2509. strcpy(info->driver, DRV_NAME);
  2510. strcpy(info->version, DRV_VERSION);
  2511. strcpy(info->fw_version, "N/A");
  2512. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2513. }
  2514. static const struct sky2_stat {
  2515. char name[ETH_GSTRING_LEN];
  2516. u16 offset;
  2517. } sky2_stats[] = {
  2518. { "tx_bytes", GM_TXO_OK_HI },
  2519. { "rx_bytes", GM_RXO_OK_HI },
  2520. { "tx_broadcast", GM_TXF_BC_OK },
  2521. { "rx_broadcast", GM_RXF_BC_OK },
  2522. { "tx_multicast", GM_TXF_MC_OK },
  2523. { "rx_multicast", GM_RXF_MC_OK },
  2524. { "tx_unicast", GM_TXF_UC_OK },
  2525. { "rx_unicast", GM_RXF_UC_OK },
  2526. { "tx_mac_pause", GM_TXF_MPAUSE },
  2527. { "rx_mac_pause", GM_RXF_MPAUSE },
  2528. { "collisions", GM_TXF_COL },
  2529. { "late_collision",GM_TXF_LAT_COL },
  2530. { "aborted", GM_TXF_ABO_COL },
  2531. { "single_collisions", GM_TXF_SNG_COL },
  2532. { "multi_collisions", GM_TXF_MUL_COL },
  2533. { "rx_short", GM_RXF_SHT },
  2534. { "rx_runt", GM_RXE_FRAG },
  2535. { "rx_64_byte_packets", GM_RXF_64B },
  2536. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2537. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2538. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2539. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2540. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2541. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2542. { "rx_too_long", GM_RXF_LNG_ERR },
  2543. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2544. { "rx_jabber", GM_RXF_JAB_PKT },
  2545. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2546. { "tx_64_byte_packets", GM_TXF_64B },
  2547. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2548. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2549. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2550. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2551. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2552. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2553. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2554. };
  2555. static u32 sky2_get_rx_csum(struct net_device *dev)
  2556. {
  2557. struct sky2_port *sky2 = netdev_priv(dev);
  2558. return sky2->rx_csum;
  2559. }
  2560. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2561. {
  2562. struct sky2_port *sky2 = netdev_priv(dev);
  2563. sky2->rx_csum = data;
  2564. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2565. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2566. return 0;
  2567. }
  2568. static u32 sky2_get_msglevel(struct net_device *netdev)
  2569. {
  2570. struct sky2_port *sky2 = netdev_priv(netdev);
  2571. return sky2->msg_enable;
  2572. }
  2573. static int sky2_nway_reset(struct net_device *dev)
  2574. {
  2575. struct sky2_port *sky2 = netdev_priv(dev);
  2576. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2577. return -EINVAL;
  2578. sky2_phy_reinit(sky2);
  2579. sky2_set_multicast(dev);
  2580. return 0;
  2581. }
  2582. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2583. {
  2584. struct sky2_hw *hw = sky2->hw;
  2585. unsigned port = sky2->port;
  2586. int i;
  2587. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2588. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2589. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2590. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2591. for (i = 2; i < count; i++)
  2592. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2593. }
  2594. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2595. {
  2596. struct sky2_port *sky2 = netdev_priv(netdev);
  2597. sky2->msg_enable = value;
  2598. }
  2599. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2600. {
  2601. switch (sset) {
  2602. case ETH_SS_STATS:
  2603. return ARRAY_SIZE(sky2_stats);
  2604. default:
  2605. return -EOPNOTSUPP;
  2606. }
  2607. }
  2608. static void sky2_get_ethtool_stats(struct net_device *dev,
  2609. struct ethtool_stats *stats, u64 * data)
  2610. {
  2611. struct sky2_port *sky2 = netdev_priv(dev);
  2612. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2613. }
  2614. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2615. {
  2616. int i;
  2617. switch (stringset) {
  2618. case ETH_SS_STATS:
  2619. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2620. memcpy(data + i * ETH_GSTRING_LEN,
  2621. sky2_stats[i].name, ETH_GSTRING_LEN);
  2622. break;
  2623. }
  2624. }
  2625. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2626. {
  2627. struct sky2_port *sky2 = netdev_priv(dev);
  2628. struct sky2_hw *hw = sky2->hw;
  2629. unsigned port = sky2->port;
  2630. const struct sockaddr *addr = p;
  2631. if (!is_valid_ether_addr(addr->sa_data))
  2632. return -EADDRNOTAVAIL;
  2633. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2634. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2635. dev->dev_addr, ETH_ALEN);
  2636. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2637. dev->dev_addr, ETH_ALEN);
  2638. /* virtual address for data */
  2639. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2640. /* physical address: used for pause frames */
  2641. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2642. return 0;
  2643. }
  2644. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2645. {
  2646. u32 bit;
  2647. bit = ether_crc(ETH_ALEN, addr) & 63;
  2648. filter[bit >> 3] |= 1 << (bit & 7);
  2649. }
  2650. static void sky2_set_multicast(struct net_device *dev)
  2651. {
  2652. struct sky2_port *sky2 = netdev_priv(dev);
  2653. struct sky2_hw *hw = sky2->hw;
  2654. unsigned port = sky2->port;
  2655. struct dev_mc_list *list = dev->mc_list;
  2656. u16 reg;
  2657. u8 filter[8];
  2658. int rx_pause;
  2659. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2660. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2661. memset(filter, 0, sizeof(filter));
  2662. reg = gma_read16(hw, port, GM_RX_CTRL);
  2663. reg |= GM_RXCR_UCF_ENA;
  2664. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2665. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2666. else if (dev->flags & IFF_ALLMULTI)
  2667. memset(filter, 0xff, sizeof(filter));
  2668. else if (dev->mc_count == 0 && !rx_pause)
  2669. reg &= ~GM_RXCR_MCF_ENA;
  2670. else {
  2671. int i;
  2672. reg |= GM_RXCR_MCF_ENA;
  2673. if (rx_pause)
  2674. sky2_add_filter(filter, pause_mc_addr);
  2675. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2676. sky2_add_filter(filter, list->dmi_addr);
  2677. }
  2678. gma_write16(hw, port, GM_MC_ADDR_H1,
  2679. (u16) filter[0] | ((u16) filter[1] << 8));
  2680. gma_write16(hw, port, GM_MC_ADDR_H2,
  2681. (u16) filter[2] | ((u16) filter[3] << 8));
  2682. gma_write16(hw, port, GM_MC_ADDR_H3,
  2683. (u16) filter[4] | ((u16) filter[5] << 8));
  2684. gma_write16(hw, port, GM_MC_ADDR_H4,
  2685. (u16) filter[6] | ((u16) filter[7] << 8));
  2686. gma_write16(hw, port, GM_RX_CTRL, reg);
  2687. }
  2688. /* Can have one global because blinking is controlled by
  2689. * ethtool and that is always under RTNL mutex
  2690. */
  2691. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2692. {
  2693. struct sky2_hw *hw = sky2->hw;
  2694. unsigned port = sky2->port;
  2695. spin_lock_bh(&sky2->phy_lock);
  2696. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2697. hw->chip_id == CHIP_ID_YUKON_EX ||
  2698. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2699. u16 pg;
  2700. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2701. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2702. switch (mode) {
  2703. case MO_LED_OFF:
  2704. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2705. PHY_M_LEDC_LOS_CTRL(8) |
  2706. PHY_M_LEDC_INIT_CTRL(8) |
  2707. PHY_M_LEDC_STA1_CTRL(8) |
  2708. PHY_M_LEDC_STA0_CTRL(8));
  2709. break;
  2710. case MO_LED_ON:
  2711. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2712. PHY_M_LEDC_LOS_CTRL(9) |
  2713. PHY_M_LEDC_INIT_CTRL(9) |
  2714. PHY_M_LEDC_STA1_CTRL(9) |
  2715. PHY_M_LEDC_STA0_CTRL(9));
  2716. break;
  2717. case MO_LED_BLINK:
  2718. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2719. PHY_M_LEDC_LOS_CTRL(0xa) |
  2720. PHY_M_LEDC_INIT_CTRL(0xa) |
  2721. PHY_M_LEDC_STA1_CTRL(0xa) |
  2722. PHY_M_LEDC_STA0_CTRL(0xa));
  2723. break;
  2724. case MO_LED_NORM:
  2725. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2726. PHY_M_LEDC_LOS_CTRL(1) |
  2727. PHY_M_LEDC_INIT_CTRL(8) |
  2728. PHY_M_LEDC_STA1_CTRL(7) |
  2729. PHY_M_LEDC_STA0_CTRL(7));
  2730. }
  2731. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2732. } else
  2733. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2734. PHY_M_LED_MO_DUP(mode) |
  2735. PHY_M_LED_MO_10(mode) |
  2736. PHY_M_LED_MO_100(mode) |
  2737. PHY_M_LED_MO_1000(mode) |
  2738. PHY_M_LED_MO_RX(mode) |
  2739. PHY_M_LED_MO_TX(mode));
  2740. spin_unlock_bh(&sky2->phy_lock);
  2741. }
  2742. /* blink LED's for finding board */
  2743. static int sky2_phys_id(struct net_device *dev, u32 data)
  2744. {
  2745. struct sky2_port *sky2 = netdev_priv(dev);
  2746. unsigned int i;
  2747. if (data == 0)
  2748. data = UINT_MAX;
  2749. for (i = 0; i < data; i++) {
  2750. sky2_led(sky2, MO_LED_ON);
  2751. if (msleep_interruptible(500))
  2752. break;
  2753. sky2_led(sky2, MO_LED_OFF);
  2754. if (msleep_interruptible(500))
  2755. break;
  2756. }
  2757. sky2_led(sky2, MO_LED_NORM);
  2758. return 0;
  2759. }
  2760. static void sky2_get_pauseparam(struct net_device *dev,
  2761. struct ethtool_pauseparam *ecmd)
  2762. {
  2763. struct sky2_port *sky2 = netdev_priv(dev);
  2764. switch (sky2->flow_mode) {
  2765. case FC_NONE:
  2766. ecmd->tx_pause = ecmd->rx_pause = 0;
  2767. break;
  2768. case FC_TX:
  2769. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2770. break;
  2771. case FC_RX:
  2772. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2773. break;
  2774. case FC_BOTH:
  2775. ecmd->tx_pause = ecmd->rx_pause = 1;
  2776. }
  2777. ecmd->autoneg = sky2->autoneg;
  2778. }
  2779. static int sky2_set_pauseparam(struct net_device *dev,
  2780. struct ethtool_pauseparam *ecmd)
  2781. {
  2782. struct sky2_port *sky2 = netdev_priv(dev);
  2783. sky2->autoneg = ecmd->autoneg;
  2784. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2785. if (netif_running(dev))
  2786. sky2_phy_reinit(sky2);
  2787. return 0;
  2788. }
  2789. static int sky2_get_coalesce(struct net_device *dev,
  2790. struct ethtool_coalesce *ecmd)
  2791. {
  2792. struct sky2_port *sky2 = netdev_priv(dev);
  2793. struct sky2_hw *hw = sky2->hw;
  2794. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2795. ecmd->tx_coalesce_usecs = 0;
  2796. else {
  2797. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2798. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2799. }
  2800. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2801. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2802. ecmd->rx_coalesce_usecs = 0;
  2803. else {
  2804. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2805. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2806. }
  2807. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2808. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2809. ecmd->rx_coalesce_usecs_irq = 0;
  2810. else {
  2811. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2812. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2813. }
  2814. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2815. return 0;
  2816. }
  2817. /* Note: this affect both ports */
  2818. static int sky2_set_coalesce(struct net_device *dev,
  2819. struct ethtool_coalesce *ecmd)
  2820. {
  2821. struct sky2_port *sky2 = netdev_priv(dev);
  2822. struct sky2_hw *hw = sky2->hw;
  2823. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2824. if (ecmd->tx_coalesce_usecs > tmax ||
  2825. ecmd->rx_coalesce_usecs > tmax ||
  2826. ecmd->rx_coalesce_usecs_irq > tmax)
  2827. return -EINVAL;
  2828. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2829. return -EINVAL;
  2830. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2831. return -EINVAL;
  2832. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2833. return -EINVAL;
  2834. if (ecmd->tx_coalesce_usecs == 0)
  2835. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2836. else {
  2837. sky2_write32(hw, STAT_TX_TIMER_INI,
  2838. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2839. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2840. }
  2841. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2842. if (ecmd->rx_coalesce_usecs == 0)
  2843. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2844. else {
  2845. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2846. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2847. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2848. }
  2849. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2850. if (ecmd->rx_coalesce_usecs_irq == 0)
  2851. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2852. else {
  2853. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2854. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2855. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2856. }
  2857. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2858. return 0;
  2859. }
  2860. static void sky2_get_ringparam(struct net_device *dev,
  2861. struct ethtool_ringparam *ering)
  2862. {
  2863. struct sky2_port *sky2 = netdev_priv(dev);
  2864. ering->rx_max_pending = RX_MAX_PENDING;
  2865. ering->rx_mini_max_pending = 0;
  2866. ering->rx_jumbo_max_pending = 0;
  2867. ering->tx_max_pending = TX_RING_SIZE - 1;
  2868. ering->rx_pending = sky2->rx_pending;
  2869. ering->rx_mini_pending = 0;
  2870. ering->rx_jumbo_pending = 0;
  2871. ering->tx_pending = sky2->tx_pending;
  2872. }
  2873. static int sky2_set_ringparam(struct net_device *dev,
  2874. struct ethtool_ringparam *ering)
  2875. {
  2876. struct sky2_port *sky2 = netdev_priv(dev);
  2877. int err = 0;
  2878. if (ering->rx_pending > RX_MAX_PENDING ||
  2879. ering->rx_pending < 8 ||
  2880. ering->tx_pending < MAX_SKB_TX_LE ||
  2881. ering->tx_pending > TX_RING_SIZE - 1)
  2882. return -EINVAL;
  2883. if (netif_running(dev))
  2884. sky2_down(dev);
  2885. sky2->rx_pending = ering->rx_pending;
  2886. sky2->tx_pending = ering->tx_pending;
  2887. if (netif_running(dev)) {
  2888. err = sky2_up(dev);
  2889. if (err)
  2890. dev_close(dev);
  2891. }
  2892. return err;
  2893. }
  2894. static int sky2_get_regs_len(struct net_device *dev)
  2895. {
  2896. return 0x4000;
  2897. }
  2898. /*
  2899. * Returns copy of control register region
  2900. * Note: ethtool_get_regs always provides full size (16k) buffer
  2901. */
  2902. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2903. void *p)
  2904. {
  2905. const struct sky2_port *sky2 = netdev_priv(dev);
  2906. const void __iomem *io = sky2->hw->regs;
  2907. unsigned int b;
  2908. regs->version = 1;
  2909. for (b = 0; b < 128; b++) {
  2910. /* This complicated switch statement is to make sure and
  2911. * only access regions that are unreserved.
  2912. * Some blocks are only valid on dual port cards.
  2913. * and block 3 has some special diagnostic registers that
  2914. * are poison.
  2915. */
  2916. switch (b) {
  2917. case 3:
  2918. /* skip diagnostic ram region */
  2919. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  2920. break;
  2921. /* dual port cards only */
  2922. case 5: /* Tx Arbiter 2 */
  2923. case 9: /* RX2 */
  2924. case 14 ... 15: /* TX2 */
  2925. case 17: case 19: /* Ram Buffer 2 */
  2926. case 22 ... 23: /* Tx Ram Buffer 2 */
  2927. case 25: /* Rx MAC Fifo 1 */
  2928. case 27: /* Tx MAC Fifo 2 */
  2929. case 31: /* GPHY 2 */
  2930. case 40 ... 47: /* Pattern Ram 2 */
  2931. case 52: case 54: /* TCP Segmentation 2 */
  2932. case 112 ... 116: /* GMAC 2 */
  2933. if (sky2->hw->ports == 1)
  2934. goto reserved;
  2935. /* fall through */
  2936. case 0: /* Control */
  2937. case 2: /* Mac address */
  2938. case 4: /* Tx Arbiter 1 */
  2939. case 7: /* PCI express reg */
  2940. case 8: /* RX1 */
  2941. case 12 ... 13: /* TX1 */
  2942. case 16: case 18:/* Rx Ram Buffer 1 */
  2943. case 20 ... 21: /* Tx Ram Buffer 1 */
  2944. case 24: /* Rx MAC Fifo 1 */
  2945. case 26: /* Tx MAC Fifo 1 */
  2946. case 28 ... 29: /* Descriptor and status unit */
  2947. case 30: /* GPHY 1*/
  2948. case 32 ... 39: /* Pattern Ram 1 */
  2949. case 48: case 50: /* TCP Segmentation 1 */
  2950. case 56 ... 60: /* PCI space */
  2951. case 80 ... 84: /* GMAC 1 */
  2952. memcpy_fromio(p, io, 128);
  2953. break;
  2954. default:
  2955. reserved:
  2956. memset(p, 0, 128);
  2957. }
  2958. p += 128;
  2959. io += 128;
  2960. }
  2961. }
  2962. /* In order to do Jumbo packets on these chips, need to turn off the
  2963. * transmit store/forward. Therefore checksum offload won't work.
  2964. */
  2965. static int no_tx_offload(struct net_device *dev)
  2966. {
  2967. const struct sky2_port *sky2 = netdev_priv(dev);
  2968. const struct sky2_hw *hw = sky2->hw;
  2969. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  2970. }
  2971. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2972. {
  2973. if (data && no_tx_offload(dev))
  2974. return -EINVAL;
  2975. return ethtool_op_set_tx_csum(dev, data);
  2976. }
  2977. static int sky2_set_tso(struct net_device *dev, u32 data)
  2978. {
  2979. if (data && no_tx_offload(dev))
  2980. return -EINVAL;
  2981. return ethtool_op_set_tso(dev, data);
  2982. }
  2983. static int sky2_get_eeprom_len(struct net_device *dev)
  2984. {
  2985. struct sky2_port *sky2 = netdev_priv(dev);
  2986. struct sky2_hw *hw = sky2->hw;
  2987. u16 reg2;
  2988. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  2989. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  2990. }
  2991. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  2992. {
  2993. u32 val;
  2994. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  2995. do {
  2996. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  2997. } while (!(offset & PCI_VPD_ADDR_F));
  2998. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  2999. return val;
  3000. }
  3001. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  3002. {
  3003. sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
  3004. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3005. do {
  3006. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3007. } while (offset & PCI_VPD_ADDR_F);
  3008. }
  3009. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3010. u8 *data)
  3011. {
  3012. struct sky2_port *sky2 = netdev_priv(dev);
  3013. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3014. int length = eeprom->len;
  3015. u16 offset = eeprom->offset;
  3016. if (!cap)
  3017. return -EINVAL;
  3018. eeprom->magic = SKY2_EEPROM_MAGIC;
  3019. while (length > 0) {
  3020. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  3021. int n = min_t(int, length, sizeof(val));
  3022. memcpy(data, &val, n);
  3023. length -= n;
  3024. data += n;
  3025. offset += n;
  3026. }
  3027. return 0;
  3028. }
  3029. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3030. u8 *data)
  3031. {
  3032. struct sky2_port *sky2 = netdev_priv(dev);
  3033. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3034. int length = eeprom->len;
  3035. u16 offset = eeprom->offset;
  3036. if (!cap)
  3037. return -EINVAL;
  3038. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3039. return -EINVAL;
  3040. while (length > 0) {
  3041. u32 val;
  3042. int n = min_t(int, length, sizeof(val));
  3043. if (n < sizeof(val))
  3044. val = sky2_vpd_read(sky2->hw, cap, offset);
  3045. memcpy(&val, data, n);
  3046. sky2_vpd_write(sky2->hw, cap, offset, val);
  3047. length -= n;
  3048. data += n;
  3049. offset += n;
  3050. }
  3051. return 0;
  3052. }
  3053. static const struct ethtool_ops sky2_ethtool_ops = {
  3054. .get_settings = sky2_get_settings,
  3055. .set_settings = sky2_set_settings,
  3056. .get_drvinfo = sky2_get_drvinfo,
  3057. .get_wol = sky2_get_wol,
  3058. .set_wol = sky2_set_wol,
  3059. .get_msglevel = sky2_get_msglevel,
  3060. .set_msglevel = sky2_set_msglevel,
  3061. .nway_reset = sky2_nway_reset,
  3062. .get_regs_len = sky2_get_regs_len,
  3063. .get_regs = sky2_get_regs,
  3064. .get_link = ethtool_op_get_link,
  3065. .get_eeprom_len = sky2_get_eeprom_len,
  3066. .get_eeprom = sky2_get_eeprom,
  3067. .set_eeprom = sky2_set_eeprom,
  3068. .set_sg = ethtool_op_set_sg,
  3069. .set_tx_csum = sky2_set_tx_csum,
  3070. .set_tso = sky2_set_tso,
  3071. .get_rx_csum = sky2_get_rx_csum,
  3072. .set_rx_csum = sky2_set_rx_csum,
  3073. .get_strings = sky2_get_strings,
  3074. .get_coalesce = sky2_get_coalesce,
  3075. .set_coalesce = sky2_set_coalesce,
  3076. .get_ringparam = sky2_get_ringparam,
  3077. .set_ringparam = sky2_set_ringparam,
  3078. .get_pauseparam = sky2_get_pauseparam,
  3079. .set_pauseparam = sky2_set_pauseparam,
  3080. .phys_id = sky2_phys_id,
  3081. .get_sset_count = sky2_get_sset_count,
  3082. .get_ethtool_stats = sky2_get_ethtool_stats,
  3083. };
  3084. #ifdef CONFIG_SKY2_DEBUG
  3085. static struct dentry *sky2_debug;
  3086. static int sky2_debug_show(struct seq_file *seq, void *v)
  3087. {
  3088. struct net_device *dev = seq->private;
  3089. const struct sky2_port *sky2 = netdev_priv(dev);
  3090. struct sky2_hw *hw = sky2->hw;
  3091. unsigned port = sky2->port;
  3092. unsigned idx, last;
  3093. int sop;
  3094. if (!netif_running(dev))
  3095. return -ENETDOWN;
  3096. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3097. sky2_read32(hw, B0_ISRC),
  3098. sky2_read32(hw, B0_IMSK),
  3099. sky2_read32(hw, B0_Y2_SP_ICR));
  3100. napi_disable(&hw->napi);
  3101. last = sky2_read16(hw, STAT_PUT_IDX);
  3102. if (hw->st_idx == last)
  3103. seq_puts(seq, "Status ring (empty)\n");
  3104. else {
  3105. seq_puts(seq, "Status ring\n");
  3106. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3107. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3108. const struct sky2_status_le *le = hw->st_le + idx;
  3109. seq_printf(seq, "[%d] %#x %d %#x\n",
  3110. idx, le->opcode, le->length, le->status);
  3111. }
  3112. seq_puts(seq, "\n");
  3113. }
  3114. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3115. sky2->tx_cons, sky2->tx_prod,
  3116. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3117. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3118. /* Dump contents of tx ring */
  3119. sop = 1;
  3120. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3121. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3122. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3123. u32 a = le32_to_cpu(le->addr);
  3124. if (sop)
  3125. seq_printf(seq, "%u:", idx);
  3126. sop = 0;
  3127. switch(le->opcode & ~HW_OWNER) {
  3128. case OP_ADDR64:
  3129. seq_printf(seq, " %#x:", a);
  3130. break;
  3131. case OP_LRGLEN:
  3132. seq_printf(seq, " mtu=%d", a);
  3133. break;
  3134. case OP_VLAN:
  3135. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3136. break;
  3137. case OP_TCPLISW:
  3138. seq_printf(seq, " csum=%#x", a);
  3139. break;
  3140. case OP_LARGESEND:
  3141. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3142. break;
  3143. case OP_PACKET:
  3144. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3145. break;
  3146. case OP_BUFFER:
  3147. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3148. break;
  3149. default:
  3150. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3151. a, le16_to_cpu(le->length));
  3152. }
  3153. if (le->ctrl & EOP) {
  3154. seq_putc(seq, '\n');
  3155. sop = 1;
  3156. }
  3157. }
  3158. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3159. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3160. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3161. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3162. sky2_read32(hw, B0_Y2_SP_LISR);
  3163. napi_enable(&hw->napi);
  3164. return 0;
  3165. }
  3166. static int sky2_debug_open(struct inode *inode, struct file *file)
  3167. {
  3168. return single_open(file, sky2_debug_show, inode->i_private);
  3169. }
  3170. static const struct file_operations sky2_debug_fops = {
  3171. .owner = THIS_MODULE,
  3172. .open = sky2_debug_open,
  3173. .read = seq_read,
  3174. .llseek = seq_lseek,
  3175. .release = single_release,
  3176. };
  3177. /*
  3178. * Use network device events to create/remove/rename
  3179. * debugfs file entries
  3180. */
  3181. static int sky2_device_event(struct notifier_block *unused,
  3182. unsigned long event, void *ptr)
  3183. {
  3184. struct net_device *dev = ptr;
  3185. struct sky2_port *sky2 = netdev_priv(dev);
  3186. if (dev->open != sky2_up || !sky2_debug)
  3187. return NOTIFY_DONE;
  3188. switch(event) {
  3189. case NETDEV_CHANGENAME:
  3190. if (sky2->debugfs) {
  3191. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3192. sky2_debug, dev->name);
  3193. }
  3194. break;
  3195. case NETDEV_GOING_DOWN:
  3196. if (sky2->debugfs) {
  3197. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3198. dev->name);
  3199. debugfs_remove(sky2->debugfs);
  3200. sky2->debugfs = NULL;
  3201. }
  3202. break;
  3203. case NETDEV_UP:
  3204. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3205. sky2_debug, dev,
  3206. &sky2_debug_fops);
  3207. if (IS_ERR(sky2->debugfs))
  3208. sky2->debugfs = NULL;
  3209. }
  3210. return NOTIFY_DONE;
  3211. }
  3212. static struct notifier_block sky2_notifier = {
  3213. .notifier_call = sky2_device_event,
  3214. };
  3215. static __init void sky2_debug_init(void)
  3216. {
  3217. struct dentry *ent;
  3218. ent = debugfs_create_dir("sky2", NULL);
  3219. if (!ent || IS_ERR(ent))
  3220. return;
  3221. sky2_debug = ent;
  3222. register_netdevice_notifier(&sky2_notifier);
  3223. }
  3224. static __exit void sky2_debug_cleanup(void)
  3225. {
  3226. if (sky2_debug) {
  3227. unregister_netdevice_notifier(&sky2_notifier);
  3228. debugfs_remove(sky2_debug);
  3229. sky2_debug = NULL;
  3230. }
  3231. }
  3232. #else
  3233. #define sky2_debug_init()
  3234. #define sky2_debug_cleanup()
  3235. #endif
  3236. /* Initialize network device */
  3237. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3238. unsigned port,
  3239. int highmem, int wol)
  3240. {
  3241. struct sky2_port *sky2;
  3242. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3243. if (!dev) {
  3244. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3245. return NULL;
  3246. }
  3247. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3248. dev->irq = hw->pdev->irq;
  3249. dev->open = sky2_up;
  3250. dev->stop = sky2_down;
  3251. dev->do_ioctl = sky2_ioctl;
  3252. dev->hard_start_xmit = sky2_xmit_frame;
  3253. dev->set_multicast_list = sky2_set_multicast;
  3254. dev->set_mac_address = sky2_set_mac_address;
  3255. dev->change_mtu = sky2_change_mtu;
  3256. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3257. dev->tx_timeout = sky2_tx_timeout;
  3258. dev->watchdog_timeo = TX_WATCHDOG;
  3259. #ifdef CONFIG_NET_POLL_CONTROLLER
  3260. if (port == 0)
  3261. dev->poll_controller = sky2_netpoll;
  3262. #endif
  3263. sky2 = netdev_priv(dev);
  3264. sky2->netdev = dev;
  3265. sky2->hw = hw;
  3266. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3267. /* Auto speed and flow control */
  3268. sky2->autoneg = AUTONEG_ENABLE;
  3269. sky2->flow_mode = FC_BOTH;
  3270. sky2->duplex = -1;
  3271. sky2->speed = -1;
  3272. sky2->advertising = sky2_supported_modes(hw);
  3273. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3274. sky2->wol = wol;
  3275. spin_lock_init(&sky2->phy_lock);
  3276. sky2->tx_pending = TX_DEF_PENDING;
  3277. sky2->rx_pending = RX_DEF_PENDING;
  3278. hw->dev[port] = dev;
  3279. sky2->port = port;
  3280. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3281. if (highmem)
  3282. dev->features |= NETIF_F_HIGHDMA;
  3283. #ifdef SKY2_VLAN_TAG_USED
  3284. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3285. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3286. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3287. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3288. dev->vlan_rx_register = sky2_vlan_rx_register;
  3289. }
  3290. #endif
  3291. /* read the mac address */
  3292. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3293. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3294. return dev;
  3295. }
  3296. static void __devinit sky2_show_addr(struct net_device *dev)
  3297. {
  3298. const struct sky2_port *sky2 = netdev_priv(dev);
  3299. DECLARE_MAC_BUF(mac);
  3300. if (netif_msg_probe(sky2))
  3301. printk(KERN_INFO PFX "%s: addr %s\n",
  3302. dev->name, print_mac(mac, dev->dev_addr));
  3303. }
  3304. /* Handle software interrupt used during MSI test */
  3305. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3306. {
  3307. struct sky2_hw *hw = dev_id;
  3308. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3309. if (status == 0)
  3310. return IRQ_NONE;
  3311. if (status & Y2_IS_IRQ_SW) {
  3312. hw->flags |= SKY2_HW_USE_MSI;
  3313. wake_up(&hw->msi_wait);
  3314. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3315. }
  3316. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3317. return IRQ_HANDLED;
  3318. }
  3319. /* Test interrupt path by forcing a a software IRQ */
  3320. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3321. {
  3322. struct pci_dev *pdev = hw->pdev;
  3323. int err;
  3324. init_waitqueue_head (&hw->msi_wait);
  3325. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3326. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3327. if (err) {
  3328. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3329. return err;
  3330. }
  3331. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3332. sky2_read8(hw, B0_CTST);
  3333. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3334. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3335. /* MSI test failed, go back to INTx mode */
  3336. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3337. "switching to INTx mode.\n");
  3338. err = -EOPNOTSUPP;
  3339. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3340. }
  3341. sky2_write32(hw, B0_IMSK, 0);
  3342. sky2_read32(hw, B0_IMSK);
  3343. free_irq(pdev->irq, hw);
  3344. return err;
  3345. }
  3346. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3347. {
  3348. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3349. u16 value;
  3350. if (!pm)
  3351. return 0;
  3352. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3353. return 0;
  3354. return value & PCI_PM_CTRL_PME_ENABLE;
  3355. }
  3356. static int __devinit sky2_probe(struct pci_dev *pdev,
  3357. const struct pci_device_id *ent)
  3358. {
  3359. struct net_device *dev;
  3360. struct sky2_hw *hw;
  3361. int err, using_dac = 0, wol_default;
  3362. err = pci_enable_device(pdev);
  3363. if (err) {
  3364. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3365. goto err_out;
  3366. }
  3367. err = pci_request_regions(pdev, DRV_NAME);
  3368. if (err) {
  3369. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3370. goto err_out_disable;
  3371. }
  3372. pci_set_master(pdev);
  3373. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3374. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3375. using_dac = 1;
  3376. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3377. if (err < 0) {
  3378. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3379. "for consistent allocations\n");
  3380. goto err_out_free_regions;
  3381. }
  3382. } else {
  3383. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3384. if (err) {
  3385. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3386. goto err_out_free_regions;
  3387. }
  3388. }
  3389. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3390. err = -ENOMEM;
  3391. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3392. if (!hw) {
  3393. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3394. goto err_out_free_regions;
  3395. }
  3396. hw->pdev = pdev;
  3397. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3398. if (!hw->regs) {
  3399. dev_err(&pdev->dev, "cannot map device registers\n");
  3400. goto err_out_free_hw;
  3401. }
  3402. #ifdef __BIG_ENDIAN
  3403. /* The sk98lin vendor driver uses hardware byte swapping but
  3404. * this driver uses software swapping.
  3405. */
  3406. {
  3407. u32 reg;
  3408. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3409. reg &= ~PCI_REV_DESC;
  3410. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3411. }
  3412. #endif
  3413. /* ring for status responses */
  3414. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3415. if (!hw->st_le)
  3416. goto err_out_iounmap;
  3417. err = sky2_init(hw);
  3418. if (err)
  3419. goto err_out_iounmap;
  3420. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  3421. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3422. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  3423. hw->chip_id, hw->chip_rev);
  3424. sky2_reset(hw);
  3425. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3426. if (!dev) {
  3427. err = -ENOMEM;
  3428. goto err_out_free_pci;
  3429. }
  3430. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3431. err = sky2_test_msi(hw);
  3432. if (err == -EOPNOTSUPP)
  3433. pci_disable_msi(pdev);
  3434. else if (err)
  3435. goto err_out_free_netdev;
  3436. }
  3437. err = register_netdev(dev);
  3438. if (err) {
  3439. dev_err(&pdev->dev, "cannot register net device\n");
  3440. goto err_out_free_netdev;
  3441. }
  3442. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3443. err = request_irq(pdev->irq, sky2_intr,
  3444. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3445. dev->name, hw);
  3446. if (err) {
  3447. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3448. goto err_out_unregister;
  3449. }
  3450. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3451. napi_enable(&hw->napi);
  3452. sky2_show_addr(dev);
  3453. if (hw->ports > 1) {
  3454. struct net_device *dev1;
  3455. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3456. if (!dev1)
  3457. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3458. else if ((err = register_netdev(dev1))) {
  3459. dev_warn(&pdev->dev,
  3460. "register of second port failed (%d)\n", err);
  3461. hw->dev[1] = NULL;
  3462. free_netdev(dev1);
  3463. } else
  3464. sky2_show_addr(dev1);
  3465. }
  3466. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3467. INIT_WORK(&hw->restart_work, sky2_restart);
  3468. pci_set_drvdata(pdev, hw);
  3469. return 0;
  3470. err_out_unregister:
  3471. if (hw->flags & SKY2_HW_USE_MSI)
  3472. pci_disable_msi(pdev);
  3473. unregister_netdev(dev);
  3474. err_out_free_netdev:
  3475. free_netdev(dev);
  3476. err_out_free_pci:
  3477. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3478. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3479. err_out_iounmap:
  3480. iounmap(hw->regs);
  3481. err_out_free_hw:
  3482. kfree(hw);
  3483. err_out_free_regions:
  3484. pci_release_regions(pdev);
  3485. err_out_disable:
  3486. pci_disable_device(pdev);
  3487. err_out:
  3488. pci_set_drvdata(pdev, NULL);
  3489. return err;
  3490. }
  3491. static void __devexit sky2_remove(struct pci_dev *pdev)
  3492. {
  3493. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3494. int i;
  3495. if (!hw)
  3496. return;
  3497. del_timer_sync(&hw->watchdog_timer);
  3498. cancel_work_sync(&hw->restart_work);
  3499. for (i = hw->ports-1; i >= 0; --i)
  3500. unregister_netdev(hw->dev[i]);
  3501. sky2_write32(hw, B0_IMSK, 0);
  3502. sky2_power_aux(hw);
  3503. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3504. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3505. sky2_read8(hw, B0_CTST);
  3506. free_irq(pdev->irq, hw);
  3507. if (hw->flags & SKY2_HW_USE_MSI)
  3508. pci_disable_msi(pdev);
  3509. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3510. pci_release_regions(pdev);
  3511. pci_disable_device(pdev);
  3512. for (i = hw->ports-1; i >= 0; --i)
  3513. free_netdev(hw->dev[i]);
  3514. iounmap(hw->regs);
  3515. kfree(hw);
  3516. pci_set_drvdata(pdev, NULL);
  3517. }
  3518. #ifdef CONFIG_PM
  3519. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3520. {
  3521. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3522. int i, wol = 0;
  3523. if (!hw)
  3524. return 0;
  3525. for (i = 0; i < hw->ports; i++) {
  3526. struct net_device *dev = hw->dev[i];
  3527. struct sky2_port *sky2 = netdev_priv(dev);
  3528. if (netif_running(dev))
  3529. sky2_down(dev);
  3530. if (sky2->wol)
  3531. sky2_wol_init(sky2);
  3532. wol |= sky2->wol;
  3533. }
  3534. sky2_write32(hw, B0_IMSK, 0);
  3535. napi_disable(&hw->napi);
  3536. sky2_power_aux(hw);
  3537. pci_save_state(pdev);
  3538. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3539. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3540. return 0;
  3541. }
  3542. static int sky2_resume(struct pci_dev *pdev)
  3543. {
  3544. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3545. int i, err;
  3546. if (!hw)
  3547. return 0;
  3548. err = pci_set_power_state(pdev, PCI_D0);
  3549. if (err)
  3550. goto out;
  3551. err = pci_restore_state(pdev);
  3552. if (err)
  3553. goto out;
  3554. pci_enable_wake(pdev, PCI_D0, 0);
  3555. /* Re-enable all clocks */
  3556. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3557. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3558. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3559. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3560. sky2_reset(hw);
  3561. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3562. napi_enable(&hw->napi);
  3563. for (i = 0; i < hw->ports; i++) {
  3564. struct net_device *dev = hw->dev[i];
  3565. if (netif_running(dev)) {
  3566. err = sky2_up(dev);
  3567. if (err) {
  3568. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3569. dev->name, err);
  3570. dev_close(dev);
  3571. goto out;
  3572. }
  3573. }
  3574. }
  3575. return 0;
  3576. out:
  3577. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3578. pci_disable_device(pdev);
  3579. return err;
  3580. }
  3581. #endif
  3582. static void sky2_shutdown(struct pci_dev *pdev)
  3583. {
  3584. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3585. int i, wol = 0;
  3586. if (!hw)
  3587. return;
  3588. del_timer_sync(&hw->watchdog_timer);
  3589. for (i = 0; i < hw->ports; i++) {
  3590. struct net_device *dev = hw->dev[i];
  3591. struct sky2_port *sky2 = netdev_priv(dev);
  3592. if (sky2->wol) {
  3593. wol = 1;
  3594. sky2_wol_init(sky2);
  3595. }
  3596. }
  3597. if (wol)
  3598. sky2_power_aux(hw);
  3599. pci_enable_wake(pdev, PCI_D3hot, wol);
  3600. pci_enable_wake(pdev, PCI_D3cold, wol);
  3601. pci_disable_device(pdev);
  3602. pci_set_power_state(pdev, PCI_D3hot);
  3603. }
  3604. static struct pci_driver sky2_driver = {
  3605. .name = DRV_NAME,
  3606. .id_table = sky2_id_table,
  3607. .probe = sky2_probe,
  3608. .remove = __devexit_p(sky2_remove),
  3609. #ifdef CONFIG_PM
  3610. .suspend = sky2_suspend,
  3611. .resume = sky2_resume,
  3612. #endif
  3613. .shutdown = sky2_shutdown,
  3614. };
  3615. static int __init sky2_init_module(void)
  3616. {
  3617. sky2_debug_init();
  3618. return pci_register_driver(&sky2_driver);
  3619. }
  3620. static void __exit sky2_cleanup_module(void)
  3621. {
  3622. pci_unregister_driver(&sky2_driver);
  3623. sky2_debug_cleanup();
  3624. }
  3625. module_init(sky2_init_module);
  3626. module_exit(sky2_cleanup_module);
  3627. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3628. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3629. MODULE_LICENSE("GPL");
  3630. MODULE_VERSION(DRV_VERSION);