pasemi_mac.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /*
  2. * Copyright (C) 2006 PA Semi, Inc
  3. *
  4. * Driver for the PA6T-1682M onchip 1G/10G Ethernet MACs, soft state and
  5. * hardware register layouts.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #ifndef PASEMI_MAC_H
  21. #define PASEMI_MAC_H
  22. #include <linux/ethtool.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/phy.h>
  26. #define MAX_LRO_DESCRIPTORS 8
  27. struct pasemi_mac_txring {
  28. struct pasemi_dmachan chan; /* Must be first */
  29. spinlock_t lock;
  30. unsigned int size;
  31. unsigned int next_to_fill;
  32. unsigned int next_to_clean;
  33. struct pasemi_mac_buffer *ring_info;
  34. struct pasemi_mac *mac; /* Needed in intr handler */
  35. struct timer_list clean_timer;
  36. };
  37. struct pasemi_mac_rxring {
  38. struct pasemi_dmachan chan; /* Must be first */
  39. spinlock_t lock;
  40. u64 *buffers; /* RX interface buffer ring */
  41. dma_addr_t buf_dma;
  42. unsigned int size;
  43. unsigned int next_to_fill;
  44. unsigned int next_to_clean;
  45. struct pasemi_mac_buffer *ring_info;
  46. struct pasemi_mac *mac; /* Needed in intr handler */
  47. };
  48. struct pasemi_mac {
  49. struct net_device *netdev;
  50. struct pci_dev *pdev;
  51. struct pci_dev *dma_pdev;
  52. struct pci_dev *iob_pdev;
  53. struct phy_device *phydev;
  54. struct napi_struct napi;
  55. int bufsz; /* RX ring buffer size */
  56. u8 type;
  57. #define MAC_TYPE_GMAC 1
  58. #define MAC_TYPE_XAUI 2
  59. u32 dma_if;
  60. u8 mac_addr[6];
  61. struct net_lro_mgr lro_mgr;
  62. struct net_lro_desc lro_desc[MAX_LRO_DESCRIPTORS];
  63. struct timer_list rxtimer;
  64. unsigned int lro_max_aggr;
  65. struct pasemi_mac_txring *tx;
  66. struct pasemi_mac_rxring *rx;
  67. char tx_irq_name[10]; /* "eth%d tx" */
  68. char rx_irq_name[10]; /* "eth%d rx" */
  69. int link;
  70. int speed;
  71. int duplex;
  72. unsigned int msg_enable;
  73. char phy_id[BUS_ID_SIZE];
  74. };
  75. /* Software status descriptor (ring_info) */
  76. struct pasemi_mac_buffer {
  77. struct sk_buff *skb;
  78. dma_addr_t dma;
  79. };
  80. /* PCI register offsets and formats */
  81. /* MAC CFG register offsets */
  82. enum {
  83. PAS_MAC_CFG_PCFG = 0x80,
  84. PAS_MAC_CFG_MACCFG = 0x84,
  85. PAS_MAC_CFG_ADR0 = 0x8c,
  86. PAS_MAC_CFG_ADR1 = 0x90,
  87. PAS_MAC_CFG_TXP = 0x98,
  88. PAS_MAC_IPC_CHNL = 0x208,
  89. };
  90. /* MAC CFG register fields */
  91. #define PAS_MAC_CFG_PCFG_PE 0x80000000
  92. #define PAS_MAC_CFG_PCFG_CE 0x40000000
  93. #define PAS_MAC_CFG_PCFG_BU 0x20000000
  94. #define PAS_MAC_CFG_PCFG_TT 0x10000000
  95. #define PAS_MAC_CFG_PCFG_TSR_M 0x0c000000
  96. #define PAS_MAC_CFG_PCFG_TSR_10M 0x00000000
  97. #define PAS_MAC_CFG_PCFG_TSR_100M 0x04000000
  98. #define PAS_MAC_CFG_PCFG_TSR_1G 0x08000000
  99. #define PAS_MAC_CFG_PCFG_TSR_10G 0x0c000000
  100. #define PAS_MAC_CFG_PCFG_T24 0x02000000
  101. #define PAS_MAC_CFG_PCFG_PR 0x01000000
  102. #define PAS_MAC_CFG_PCFG_CRO_M 0x00ff0000
  103. #define PAS_MAC_CFG_PCFG_CRO_S 16
  104. #define PAS_MAC_CFG_PCFG_IPO_M 0x0000ff00
  105. #define PAS_MAC_CFG_PCFG_IPO_S 8
  106. #define PAS_MAC_CFG_PCFG_S1 0x00000080
  107. #define PAS_MAC_CFG_PCFG_IO_M 0x00000060
  108. #define PAS_MAC_CFG_PCFG_IO_MAC 0x00000000
  109. #define PAS_MAC_CFG_PCFG_IO_OFF 0x00000020
  110. #define PAS_MAC_CFG_PCFG_IO_IND_ETH 0x00000040
  111. #define PAS_MAC_CFG_PCFG_IO_IND_IP 0x00000060
  112. #define PAS_MAC_CFG_PCFG_LP 0x00000010
  113. #define PAS_MAC_CFG_PCFG_TS 0x00000008
  114. #define PAS_MAC_CFG_PCFG_HD 0x00000004
  115. #define PAS_MAC_CFG_PCFG_SPD_M 0x00000003
  116. #define PAS_MAC_CFG_PCFG_SPD_10M 0x00000000
  117. #define PAS_MAC_CFG_PCFG_SPD_100M 0x00000001
  118. #define PAS_MAC_CFG_PCFG_SPD_1G 0x00000002
  119. #define PAS_MAC_CFG_PCFG_SPD_10G 0x00000003
  120. #define PAS_MAC_CFG_MACCFG_TXT_M 0x70000000
  121. #define PAS_MAC_CFG_MACCFG_TXT_S 28
  122. #define PAS_MAC_CFG_MACCFG_PRES_M 0x0f000000
  123. #define PAS_MAC_CFG_MACCFG_PRES_S 24
  124. #define PAS_MAC_CFG_MACCFG_MAXF_M 0x00ffff00
  125. #define PAS_MAC_CFG_MACCFG_MAXF_S 8
  126. #define PAS_MAC_CFG_MACCFG_MAXF(x) (((x) << PAS_MAC_CFG_MACCFG_MAXF_S) & \
  127. PAS_MAC_CFG_MACCFG_MAXF_M)
  128. #define PAS_MAC_CFG_MACCFG_MINF_M 0x000000ff
  129. #define PAS_MAC_CFG_MACCFG_MINF_S 0
  130. #define PAS_MAC_CFG_TXP_FCF 0x01000000
  131. #define PAS_MAC_CFG_TXP_FCE 0x00800000
  132. #define PAS_MAC_CFG_TXP_FC 0x00400000
  133. #define PAS_MAC_CFG_TXP_FPC_M 0x00300000
  134. #define PAS_MAC_CFG_TXP_FPC_S 20
  135. #define PAS_MAC_CFG_TXP_FPC(x) (((x) << PAS_MAC_CFG_TXP_FPC_S) & \
  136. PAS_MAC_CFG_TXP_FPC_M)
  137. #define PAS_MAC_CFG_TXP_RT 0x00080000
  138. #define PAS_MAC_CFG_TXP_BL 0x00040000
  139. #define PAS_MAC_CFG_TXP_SL_M 0x00030000
  140. #define PAS_MAC_CFG_TXP_SL_S 16
  141. #define PAS_MAC_CFG_TXP_SL(x) (((x) << PAS_MAC_CFG_TXP_SL_S) & \
  142. PAS_MAC_CFG_TXP_SL_M)
  143. #define PAS_MAC_CFG_TXP_COB_M 0x0000f000
  144. #define PAS_MAC_CFG_TXP_COB_S 12
  145. #define PAS_MAC_CFG_TXP_COB(x) (((x) << PAS_MAC_CFG_TXP_COB_S) & \
  146. PAS_MAC_CFG_TXP_COB_M)
  147. #define PAS_MAC_CFG_TXP_TIFT_M 0x00000f00
  148. #define PAS_MAC_CFG_TXP_TIFT_S 8
  149. #define PAS_MAC_CFG_TXP_TIFT(x) (((x) << PAS_MAC_CFG_TXP_TIFT_S) & \
  150. PAS_MAC_CFG_TXP_TIFT_M)
  151. #define PAS_MAC_CFG_TXP_TIFG_M 0x000000ff
  152. #define PAS_MAC_CFG_TXP_TIFG_S 0
  153. #define PAS_MAC_CFG_TXP_TIFG(x) (((x) << PAS_MAC_CFG_TXP_TIFG_S) & \
  154. PAS_MAC_CFG_TXP_TIFG_M)
  155. #define PAS_MAC_IPC_CHNL_DCHNO_M 0x003f0000
  156. #define PAS_MAC_IPC_CHNL_DCHNO_S 16
  157. #define PAS_MAC_IPC_CHNL_DCHNO(x) (((x) << PAS_MAC_IPC_CHNL_DCHNO_S) & \
  158. PAS_MAC_IPC_CHNL_DCHNO_M)
  159. #define PAS_MAC_IPC_CHNL_BCH_M 0x0000003f
  160. #define PAS_MAC_IPC_CHNL_BCH_S 0
  161. #define PAS_MAC_IPC_CHNL_BCH(x) (((x) << PAS_MAC_IPC_CHNL_BCH_S) & \
  162. PAS_MAC_IPC_CHNL_BCH_M)
  163. #endif /* PASEMI_MAC_H */