mv643xx_eth.c 96 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 rabeeh@galileo.co.il
  7. *
  8. * Copyright (C) 2003 PMC-Sierra, Inc.,
  9. * written by Manish Lachwani
  10. *
  11. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  12. *
  13. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  14. * Dale Farnsworth <dale@farnsworth.org>
  15. *
  16. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  17. * <sjhill@realitydiluted.com>
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License
  21. * as published by the Free Software Foundation; either version 2
  22. * of the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  32. */
  33. #include <linux/init.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/in.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/udp.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/bitops.h>
  41. #include <linux/delay.h>
  42. #include <linux/ethtool.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/module.h>
  45. #include <linux/kernel.h>
  46. #include <linux/spinlock.h>
  47. #include <linux/workqueue.h>
  48. #include <linux/mii.h>
  49. #include <linux/mv643xx_eth.h>
  50. #include <asm/io.h>
  51. #include <asm/types.h>
  52. #include <asm/pgtable.h>
  53. #include <asm/system.h>
  54. #include <asm/delay.h>
  55. #include <asm/dma-mapping.h>
  56. #define MV643XX_CHECKSUM_OFFLOAD_TX
  57. #define MV643XX_NAPI
  58. #define MV643XX_TX_FAST_REFILL
  59. #undef MV643XX_COAL
  60. /*
  61. * Number of RX / TX descriptors on RX / TX rings.
  62. * Note that allocating RX descriptors is done by allocating the RX
  63. * ring AND a preallocated RX buffers (skb's) for each descriptor.
  64. * The TX descriptors only allocates the TX descriptors ring,
  65. * with no pre allocated TX buffers (skb's are allocated by higher layers.
  66. */
  67. /* Default TX ring size is 1000 descriptors */
  68. #define MV643XX_DEFAULT_TX_QUEUE_SIZE 1000
  69. /* Default RX ring size is 400 descriptors */
  70. #define MV643XX_DEFAULT_RX_QUEUE_SIZE 400
  71. #define MV643XX_TX_COAL 100
  72. #ifdef MV643XX_COAL
  73. #define MV643XX_RX_COAL 100
  74. #endif
  75. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  76. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  77. #else
  78. #define MAX_DESCS_PER_SKB 1
  79. #endif
  80. #define ETH_VLAN_HLEN 4
  81. #define ETH_FCS_LEN 4
  82. #define ETH_HW_IP_ALIGN 2 /* hw aligns IP header */
  83. #define ETH_WRAPPER_LEN (ETH_HW_IP_ALIGN + ETH_HLEN + \
  84. ETH_VLAN_HLEN + ETH_FCS_LEN)
  85. #define ETH_RX_SKB_SIZE (dev->mtu + ETH_WRAPPER_LEN + \
  86. dma_get_cache_alignment())
  87. /*
  88. * Registers shared between all ports.
  89. */
  90. #define PHY_ADDR_REG 0x0000
  91. #define SMI_REG 0x0004
  92. /*
  93. * Per-port registers.
  94. */
  95. #define PORT_CONFIG_REG(p) (0x0400 + ((p) << 10))
  96. #define PORT_CONFIG_EXTEND_REG(p) (0x0404 + ((p) << 10))
  97. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  98. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  99. #define SDMA_CONFIG_REG(p) (0x041c + ((p) << 10))
  100. #define PORT_SERIAL_CONTROL_REG(p) (0x043c + ((p) << 10))
  101. #define PORT_STATUS_REG(p) (0x0444 + ((p) << 10))
  102. #define TRANSMIT_QUEUE_COMMAND_REG(p) (0x0448 + ((p) << 10))
  103. #define MAXIMUM_TRANSMIT_UNIT(p) (0x0458 + ((p) << 10))
  104. #define INTERRUPT_CAUSE_REG(p) (0x0460 + ((p) << 10))
  105. #define INTERRUPT_CAUSE_EXTEND_REG(p) (0x0464 + ((p) << 10))
  106. #define INTERRUPT_MASK_REG(p) (0x0468 + ((p) << 10))
  107. #define INTERRUPT_EXTEND_MASK_REG(p) (0x046c + ((p) << 10))
  108. #define TX_FIFO_URGENT_THRESHOLD_REG(p) (0x0474 + ((p) << 10))
  109. #define RX_CURRENT_QUEUE_DESC_PTR_0(p) (0x060c + ((p) << 10))
  110. #define RECEIVE_QUEUE_COMMAND_REG(p) (0x0680 + ((p) << 10))
  111. #define TX_CURRENT_QUEUE_DESC_PTR_0(p) (0x06c0 + ((p) << 10))
  112. #define MIB_COUNTERS_BASE(p) (0x1000 + ((p) << 7))
  113. #define DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(p) (0x1400 + ((p) << 10))
  114. #define DA_FILTER_OTHER_MULTICAST_TABLE_BASE(p) (0x1500 + ((p) << 10))
  115. #define DA_FILTER_UNICAST_TABLE_BASE(p) (0x1600 + ((p) << 10))
  116. /* These macros describe Ethernet Port configuration reg (Px_cR) bits */
  117. #define UNICAST_NORMAL_MODE (0 << 0)
  118. #define UNICAST_PROMISCUOUS_MODE (1 << 0)
  119. #define DEFAULT_RX_QUEUE(queue) ((queue) << 1)
  120. #define DEFAULT_RX_ARP_QUEUE(queue) ((queue) << 4)
  121. #define RECEIVE_BC_IF_NOT_IP_OR_ARP (0 << 7)
  122. #define REJECT_BC_IF_NOT_IP_OR_ARP (1 << 7)
  123. #define RECEIVE_BC_IF_IP (0 << 8)
  124. #define REJECT_BC_IF_IP (1 << 8)
  125. #define RECEIVE_BC_IF_ARP (0 << 9)
  126. #define REJECT_BC_IF_ARP (1 << 9)
  127. #define TX_AM_NO_UPDATE_ERROR_SUMMARY (1 << 12)
  128. #define CAPTURE_TCP_FRAMES_DIS (0 << 14)
  129. #define CAPTURE_TCP_FRAMES_EN (1 << 14)
  130. #define CAPTURE_UDP_FRAMES_DIS (0 << 15)
  131. #define CAPTURE_UDP_FRAMES_EN (1 << 15)
  132. #define DEFAULT_RX_TCP_QUEUE(queue) ((queue) << 16)
  133. #define DEFAULT_RX_UDP_QUEUE(queue) ((queue) << 19)
  134. #define DEFAULT_RX_BPDU_QUEUE(queue) ((queue) << 22)
  135. #define PORT_CONFIG_DEFAULT_VALUE \
  136. UNICAST_NORMAL_MODE | \
  137. DEFAULT_RX_QUEUE(0) | \
  138. DEFAULT_RX_ARP_QUEUE(0) | \
  139. RECEIVE_BC_IF_NOT_IP_OR_ARP | \
  140. RECEIVE_BC_IF_IP | \
  141. RECEIVE_BC_IF_ARP | \
  142. CAPTURE_TCP_FRAMES_DIS | \
  143. CAPTURE_UDP_FRAMES_DIS | \
  144. DEFAULT_RX_TCP_QUEUE(0) | \
  145. DEFAULT_RX_UDP_QUEUE(0) | \
  146. DEFAULT_RX_BPDU_QUEUE(0)
  147. /* These macros describe Ethernet Port configuration extend reg (Px_cXR) bits*/
  148. #define CLASSIFY_EN (1 << 0)
  149. #define SPAN_BPDU_PACKETS_AS_NORMAL (0 << 1)
  150. #define SPAN_BPDU_PACKETS_TO_RX_QUEUE_7 (1 << 1)
  151. #define PARTITION_DISABLE (0 << 2)
  152. #define PARTITION_ENABLE (1 << 2)
  153. #define PORT_CONFIG_EXTEND_DEFAULT_VALUE \
  154. SPAN_BPDU_PACKETS_AS_NORMAL | \
  155. PARTITION_DISABLE
  156. /* These macros describe Ethernet Port Sdma configuration reg (SDCR) bits */
  157. #define RIFB (1 << 0)
  158. #define RX_BURST_SIZE_1_64BIT (0 << 1)
  159. #define RX_BURST_SIZE_2_64BIT (1 << 1)
  160. #define RX_BURST_SIZE_4_64BIT (2 << 1)
  161. #define RX_BURST_SIZE_8_64BIT (3 << 1)
  162. #define RX_BURST_SIZE_16_64BIT (4 << 1)
  163. #define BLM_RX_NO_SWAP (1 << 4)
  164. #define BLM_RX_BYTE_SWAP (0 << 4)
  165. #define BLM_TX_NO_SWAP (1 << 5)
  166. #define BLM_TX_BYTE_SWAP (0 << 5)
  167. #define DESCRIPTORS_BYTE_SWAP (1 << 6)
  168. #define DESCRIPTORS_NO_SWAP (0 << 6)
  169. #define IPG_INT_RX(value) (((value) & 0x3fff) << 8)
  170. #define TX_BURST_SIZE_1_64BIT (0 << 22)
  171. #define TX_BURST_SIZE_2_64BIT (1 << 22)
  172. #define TX_BURST_SIZE_4_64BIT (2 << 22)
  173. #define TX_BURST_SIZE_8_64BIT (3 << 22)
  174. #define TX_BURST_SIZE_16_64BIT (4 << 22)
  175. #if defined(__BIG_ENDIAN)
  176. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  177. RX_BURST_SIZE_4_64BIT | \
  178. IPG_INT_RX(0) | \
  179. TX_BURST_SIZE_4_64BIT
  180. #elif defined(__LITTLE_ENDIAN)
  181. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  182. RX_BURST_SIZE_4_64BIT | \
  183. BLM_RX_NO_SWAP | \
  184. BLM_TX_NO_SWAP | \
  185. IPG_INT_RX(0) | \
  186. TX_BURST_SIZE_4_64BIT
  187. #else
  188. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  189. #endif
  190. /* These macros describe Ethernet Port serial control reg (PSCR) bits */
  191. #define SERIAL_PORT_DISABLE (0 << 0)
  192. #define SERIAL_PORT_ENABLE (1 << 0)
  193. #define DO_NOT_FORCE_LINK_PASS (0 << 1)
  194. #define FORCE_LINK_PASS (1 << 1)
  195. #define ENABLE_AUTO_NEG_FOR_DUPLX (0 << 2)
  196. #define DISABLE_AUTO_NEG_FOR_DUPLX (1 << 2)
  197. #define ENABLE_AUTO_NEG_FOR_FLOW_CTRL (0 << 3)
  198. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  199. #define ADV_NO_FLOW_CTRL (0 << 4)
  200. #define ADV_SYMMETRIC_FLOW_CTRL (1 << 4)
  201. #define FORCE_FC_MODE_NO_PAUSE_DIS_TX (0 << 5)
  202. #define FORCE_FC_MODE_TX_PAUSE_DIS (1 << 5)
  203. #define FORCE_BP_MODE_NO_JAM (0 << 7)
  204. #define FORCE_BP_MODE_JAM_TX (1 << 7)
  205. #define FORCE_BP_MODE_JAM_TX_ON_RX_ERR (2 << 7)
  206. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  207. #define FORCE_LINK_FAIL (0 << 10)
  208. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  209. #define RETRANSMIT_16_ATTEMPTS (0 << 11)
  210. #define RETRANSMIT_FOREVER (1 << 11)
  211. #define ENABLE_AUTO_NEG_SPEED_GMII (0 << 13)
  212. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  213. #define DTE_ADV_0 (0 << 14)
  214. #define DTE_ADV_1 (1 << 14)
  215. #define DISABLE_AUTO_NEG_BYPASS (0 << 15)
  216. #define ENABLE_AUTO_NEG_BYPASS (1 << 15)
  217. #define AUTO_NEG_NO_CHANGE (0 << 16)
  218. #define RESTART_AUTO_NEG (1 << 16)
  219. #define MAX_RX_PACKET_1518BYTE (0 << 17)
  220. #define MAX_RX_PACKET_1522BYTE (1 << 17)
  221. #define MAX_RX_PACKET_1552BYTE (2 << 17)
  222. #define MAX_RX_PACKET_9022BYTE (3 << 17)
  223. #define MAX_RX_PACKET_9192BYTE (4 << 17)
  224. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  225. #define MAX_RX_PACKET_MASK (7 << 17)
  226. #define CLR_EXT_LOOPBACK (0 << 20)
  227. #define SET_EXT_LOOPBACK (1 << 20)
  228. #define SET_HALF_DUPLEX_MODE (0 << 21)
  229. #define SET_FULL_DUPLEX_MODE (1 << 21)
  230. #define DISABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX (0 << 22)
  231. #define ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX (1 << 22)
  232. #define SET_GMII_SPEED_TO_10_100 (0 << 23)
  233. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  234. #define SET_MII_SPEED_TO_10 (0 << 24)
  235. #define SET_MII_SPEED_TO_100 (1 << 24)
  236. #define PORT_SERIAL_CONTROL_DEFAULT_VALUE \
  237. DO_NOT_FORCE_LINK_PASS | \
  238. ENABLE_AUTO_NEG_FOR_DUPLX | \
  239. DISABLE_AUTO_NEG_FOR_FLOW_CTRL | \
  240. ADV_SYMMETRIC_FLOW_CTRL | \
  241. FORCE_FC_MODE_NO_PAUSE_DIS_TX | \
  242. FORCE_BP_MODE_NO_JAM | \
  243. (1 << 9) /* reserved */ | \
  244. DO_NOT_FORCE_LINK_FAIL | \
  245. RETRANSMIT_16_ATTEMPTS | \
  246. ENABLE_AUTO_NEG_SPEED_GMII | \
  247. DTE_ADV_0 | \
  248. DISABLE_AUTO_NEG_BYPASS | \
  249. AUTO_NEG_NO_CHANGE | \
  250. MAX_RX_PACKET_9700BYTE | \
  251. CLR_EXT_LOOPBACK | \
  252. SET_FULL_DUPLEX_MODE | \
  253. ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX
  254. /* These macros describe Ethernet Serial Status reg (PSR) bits */
  255. #define PORT_STATUS_MODE_10_BIT (1 << 0)
  256. #define PORT_STATUS_LINK_UP (1 << 1)
  257. #define PORT_STATUS_FULL_DUPLEX (1 << 2)
  258. #define PORT_STATUS_FLOW_CONTROL (1 << 3)
  259. #define PORT_STATUS_GMII_1000 (1 << 4)
  260. #define PORT_STATUS_MII_100 (1 << 5)
  261. /* PSR bit 6 is undocumented */
  262. #define PORT_STATUS_TX_IN_PROGRESS (1 << 7)
  263. #define PORT_STATUS_AUTONEG_BYPASSED (1 << 8)
  264. #define PORT_STATUS_PARTITION (1 << 9)
  265. #define PORT_STATUS_TX_FIFO_EMPTY (1 << 10)
  266. /* PSR bits 11-31 are reserved */
  267. #define PORT_DEFAULT_TRANSMIT_QUEUE_SIZE 800
  268. #define PORT_DEFAULT_RECEIVE_QUEUE_SIZE 400
  269. #define DESC_SIZE 64
  270. #define ETH_RX_QUEUES_ENABLED (1 << 0) /* use only Q0 for receive */
  271. #define ETH_TX_QUEUES_ENABLED (1 << 0) /* use only Q0 for transmit */
  272. #define ETH_INT_CAUSE_RX_DONE (ETH_RX_QUEUES_ENABLED << 2)
  273. #define ETH_INT_CAUSE_RX_ERROR (ETH_RX_QUEUES_ENABLED << 9)
  274. #define ETH_INT_CAUSE_RX (ETH_INT_CAUSE_RX_DONE | ETH_INT_CAUSE_RX_ERROR)
  275. #define ETH_INT_CAUSE_EXT 0x00000002
  276. #define ETH_INT_UNMASK_ALL (ETH_INT_CAUSE_RX | ETH_INT_CAUSE_EXT)
  277. #define ETH_INT_CAUSE_TX_DONE (ETH_TX_QUEUES_ENABLED << 0)
  278. #define ETH_INT_CAUSE_TX_ERROR (ETH_TX_QUEUES_ENABLED << 8)
  279. #define ETH_INT_CAUSE_TX (ETH_INT_CAUSE_TX_DONE | ETH_INT_CAUSE_TX_ERROR)
  280. #define ETH_INT_CAUSE_PHY 0x00010000
  281. #define ETH_INT_CAUSE_STATE 0x00100000
  282. #define ETH_INT_UNMASK_ALL_EXT (ETH_INT_CAUSE_TX | ETH_INT_CAUSE_PHY | \
  283. ETH_INT_CAUSE_STATE)
  284. #define ETH_INT_MASK_ALL 0x00000000
  285. #define ETH_INT_MASK_ALL_EXT 0x00000000
  286. #define PHY_WAIT_ITERATIONS 1000 /* 1000 iterations * 10uS = 10mS max */
  287. #define PHY_WAIT_MICRO_SECONDS 10
  288. /* Buffer offset from buffer pointer */
  289. #define RX_BUF_OFFSET 0x2
  290. /* Gigabit Ethernet Unit Global Registers */
  291. /* MIB Counters register definitions */
  292. #define ETH_MIB_GOOD_OCTETS_RECEIVED_LOW 0x0
  293. #define ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH 0x4
  294. #define ETH_MIB_BAD_OCTETS_RECEIVED 0x8
  295. #define ETH_MIB_INTERNAL_MAC_TRANSMIT_ERR 0xc
  296. #define ETH_MIB_GOOD_FRAMES_RECEIVED 0x10
  297. #define ETH_MIB_BAD_FRAMES_RECEIVED 0x14
  298. #define ETH_MIB_BROADCAST_FRAMES_RECEIVED 0x18
  299. #define ETH_MIB_MULTICAST_FRAMES_RECEIVED 0x1c
  300. #define ETH_MIB_FRAMES_64_OCTETS 0x20
  301. #define ETH_MIB_FRAMES_65_TO_127_OCTETS 0x24
  302. #define ETH_MIB_FRAMES_128_TO_255_OCTETS 0x28
  303. #define ETH_MIB_FRAMES_256_TO_511_OCTETS 0x2c
  304. #define ETH_MIB_FRAMES_512_TO_1023_OCTETS 0x30
  305. #define ETH_MIB_FRAMES_1024_TO_MAX_OCTETS 0x34
  306. #define ETH_MIB_GOOD_OCTETS_SENT_LOW 0x38
  307. #define ETH_MIB_GOOD_OCTETS_SENT_HIGH 0x3c
  308. #define ETH_MIB_GOOD_FRAMES_SENT 0x40
  309. #define ETH_MIB_EXCESSIVE_COLLISION 0x44
  310. #define ETH_MIB_MULTICAST_FRAMES_SENT 0x48
  311. #define ETH_MIB_BROADCAST_FRAMES_SENT 0x4c
  312. #define ETH_MIB_UNREC_MAC_CONTROL_RECEIVED 0x50
  313. #define ETH_MIB_FC_SENT 0x54
  314. #define ETH_MIB_GOOD_FC_RECEIVED 0x58
  315. #define ETH_MIB_BAD_FC_RECEIVED 0x5c
  316. #define ETH_MIB_UNDERSIZE_RECEIVED 0x60
  317. #define ETH_MIB_FRAGMENTS_RECEIVED 0x64
  318. #define ETH_MIB_OVERSIZE_RECEIVED 0x68
  319. #define ETH_MIB_JABBER_RECEIVED 0x6c
  320. #define ETH_MIB_MAC_RECEIVE_ERROR 0x70
  321. #define ETH_MIB_BAD_CRC_EVENT 0x74
  322. #define ETH_MIB_COLLISION 0x78
  323. #define ETH_MIB_LATE_COLLISION 0x7c
  324. /* Port serial status reg (PSR) */
  325. #define ETH_INTERFACE_PCM 0x00000001
  326. #define ETH_LINK_IS_UP 0x00000002
  327. #define ETH_PORT_AT_FULL_DUPLEX 0x00000004
  328. #define ETH_RX_FLOW_CTRL_ENABLED 0x00000008
  329. #define ETH_GMII_SPEED_1000 0x00000010
  330. #define ETH_MII_SPEED_100 0x00000020
  331. #define ETH_TX_IN_PROGRESS 0x00000080
  332. #define ETH_BYPASS_ACTIVE 0x00000100
  333. #define ETH_PORT_AT_PARTITION_STATE 0x00000200
  334. #define ETH_PORT_TX_FIFO_EMPTY 0x00000400
  335. /* SMI reg */
  336. #define ETH_SMI_BUSY 0x10000000 /* 0 - Write, 1 - Read */
  337. #define ETH_SMI_READ_VALID 0x08000000 /* 0 - Write, 1 - Read */
  338. #define ETH_SMI_OPCODE_WRITE 0 /* Completion of Read */
  339. #define ETH_SMI_OPCODE_READ 0x04000000 /* Operation is in progress */
  340. /* Interrupt Cause Register Bit Definitions */
  341. /* SDMA command status fields macros */
  342. /* Tx & Rx descriptors status */
  343. #define ETH_ERROR_SUMMARY 0x00000001
  344. /* Tx & Rx descriptors command */
  345. #define ETH_BUFFER_OWNED_BY_DMA 0x80000000
  346. /* Tx descriptors status */
  347. #define ETH_LC_ERROR 0
  348. #define ETH_UR_ERROR 0x00000002
  349. #define ETH_RL_ERROR 0x00000004
  350. #define ETH_LLC_SNAP_FORMAT 0x00000200
  351. /* Rx descriptors status */
  352. #define ETH_OVERRUN_ERROR 0x00000002
  353. #define ETH_MAX_FRAME_LENGTH_ERROR 0x00000004
  354. #define ETH_RESOURCE_ERROR 0x00000006
  355. #define ETH_VLAN_TAGGED 0x00080000
  356. #define ETH_BPDU_FRAME 0x00100000
  357. #define ETH_UDP_FRAME_OVER_IP_V_4 0x00200000
  358. #define ETH_OTHER_FRAME_TYPE 0x00400000
  359. #define ETH_LAYER_2_IS_ETH_V_2 0x00800000
  360. #define ETH_FRAME_TYPE_IP_V_4 0x01000000
  361. #define ETH_FRAME_HEADER_OK 0x02000000
  362. #define ETH_RX_LAST_DESC 0x04000000
  363. #define ETH_RX_FIRST_DESC 0x08000000
  364. #define ETH_UNKNOWN_DESTINATION_ADDR 0x10000000
  365. #define ETH_RX_ENABLE_INTERRUPT 0x20000000
  366. #define ETH_LAYER_4_CHECKSUM_OK 0x40000000
  367. /* Rx descriptors byte count */
  368. #define ETH_FRAME_FRAGMENTED 0x00000004
  369. /* Tx descriptors command */
  370. #define ETH_LAYER_4_CHECKSUM_FIRST_DESC 0x00000400
  371. #define ETH_FRAME_SET_TO_VLAN 0x00008000
  372. #define ETH_UDP_FRAME 0x00010000
  373. #define ETH_GEN_TCP_UDP_CHECKSUM 0x00020000
  374. #define ETH_GEN_IP_V_4_CHECKSUM 0x00040000
  375. #define ETH_ZERO_PADDING 0x00080000
  376. #define ETH_TX_LAST_DESC 0x00100000
  377. #define ETH_TX_FIRST_DESC 0x00200000
  378. #define ETH_GEN_CRC 0x00400000
  379. #define ETH_TX_ENABLE_INTERRUPT 0x00800000
  380. #define ETH_AUTO_MODE 0x40000000
  381. #define ETH_TX_IHL_SHIFT 11
  382. /* typedefs */
  383. typedef enum _eth_func_ret_status {
  384. ETH_OK, /* Returned as expected. */
  385. ETH_ERROR, /* Fundamental error. */
  386. ETH_RETRY, /* Could not process request. Try later.*/
  387. ETH_END_OF_JOB, /* Ring has nothing to process. */
  388. ETH_QUEUE_FULL, /* Ring resource error. */
  389. ETH_QUEUE_LAST_RESOURCE /* Ring resources about to exhaust. */
  390. } ETH_FUNC_RET_STATUS;
  391. typedef enum _eth_target {
  392. ETH_TARGET_DRAM,
  393. ETH_TARGET_DEVICE,
  394. ETH_TARGET_CBS,
  395. ETH_TARGET_PCI0,
  396. ETH_TARGET_PCI1
  397. } ETH_TARGET;
  398. /* These are for big-endian machines. Little endian needs different
  399. * definitions.
  400. */
  401. #if defined(__BIG_ENDIAN)
  402. struct eth_rx_desc {
  403. u16 byte_cnt; /* Descriptor buffer byte count */
  404. u16 buf_size; /* Buffer size */
  405. u32 cmd_sts; /* Descriptor command status */
  406. u32 next_desc_ptr; /* Next descriptor pointer */
  407. u32 buf_ptr; /* Descriptor buffer pointer */
  408. };
  409. struct eth_tx_desc {
  410. u16 byte_cnt; /* buffer byte count */
  411. u16 l4i_chk; /* CPU provided TCP checksum */
  412. u32 cmd_sts; /* Command/status field */
  413. u32 next_desc_ptr; /* Pointer to next descriptor */
  414. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  415. };
  416. #elif defined(__LITTLE_ENDIAN)
  417. struct eth_rx_desc {
  418. u32 cmd_sts; /* Descriptor command status */
  419. u16 buf_size; /* Buffer size */
  420. u16 byte_cnt; /* Descriptor buffer byte count */
  421. u32 buf_ptr; /* Descriptor buffer pointer */
  422. u32 next_desc_ptr; /* Next descriptor pointer */
  423. };
  424. struct eth_tx_desc {
  425. u32 cmd_sts; /* Command/status field */
  426. u16 l4i_chk; /* CPU provided TCP checksum */
  427. u16 byte_cnt; /* buffer byte count */
  428. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  429. u32 next_desc_ptr; /* Pointer to next descriptor */
  430. };
  431. #else
  432. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  433. #endif
  434. /* Unified struct for Rx and Tx operations. The user is not required to */
  435. /* be familier with neither Tx nor Rx descriptors. */
  436. struct pkt_info {
  437. unsigned short byte_cnt; /* Descriptor buffer byte count */
  438. unsigned short l4i_chk; /* Tx CPU provided TCP Checksum */
  439. unsigned int cmd_sts; /* Descriptor command status */
  440. dma_addr_t buf_ptr; /* Descriptor buffer pointer */
  441. struct sk_buff *return_info; /* User resource return information */
  442. };
  443. /* Ethernet port specific information */
  444. struct mv643xx_mib_counters {
  445. u64 good_octets_received;
  446. u32 bad_octets_received;
  447. u32 internal_mac_transmit_err;
  448. u32 good_frames_received;
  449. u32 bad_frames_received;
  450. u32 broadcast_frames_received;
  451. u32 multicast_frames_received;
  452. u32 frames_64_octets;
  453. u32 frames_65_to_127_octets;
  454. u32 frames_128_to_255_octets;
  455. u32 frames_256_to_511_octets;
  456. u32 frames_512_to_1023_octets;
  457. u32 frames_1024_to_max_octets;
  458. u64 good_octets_sent;
  459. u32 good_frames_sent;
  460. u32 excessive_collision;
  461. u32 multicast_frames_sent;
  462. u32 broadcast_frames_sent;
  463. u32 unrec_mac_control_received;
  464. u32 fc_sent;
  465. u32 good_fc_received;
  466. u32 bad_fc_received;
  467. u32 undersize_received;
  468. u32 fragments_received;
  469. u32 oversize_received;
  470. u32 jabber_received;
  471. u32 mac_receive_error;
  472. u32 bad_crc_event;
  473. u32 collision;
  474. u32 late_collision;
  475. };
  476. struct mv643xx_private {
  477. int port_num; /* User Ethernet port number */
  478. u32 rx_sram_addr; /* Base address of rx sram area */
  479. u32 rx_sram_size; /* Size of rx sram area */
  480. u32 tx_sram_addr; /* Base address of tx sram area */
  481. u32 tx_sram_size; /* Size of tx sram area */
  482. int rx_resource_err; /* Rx ring resource error flag */
  483. /* Tx/Rx rings managment indexes fields. For driver use */
  484. /* Next available and first returning Rx resource */
  485. int rx_curr_desc_q, rx_used_desc_q;
  486. /* Next available and first returning Tx resource */
  487. int tx_curr_desc_q, tx_used_desc_q;
  488. #ifdef MV643XX_TX_FAST_REFILL
  489. u32 tx_clean_threshold;
  490. #endif
  491. struct eth_rx_desc *p_rx_desc_area;
  492. dma_addr_t rx_desc_dma;
  493. int rx_desc_area_size;
  494. struct sk_buff **rx_skb;
  495. struct eth_tx_desc *p_tx_desc_area;
  496. dma_addr_t tx_desc_dma;
  497. int tx_desc_area_size;
  498. struct sk_buff **tx_skb;
  499. struct work_struct tx_timeout_task;
  500. struct net_device *dev;
  501. struct napi_struct napi;
  502. struct net_device_stats stats;
  503. struct mv643xx_mib_counters mib_counters;
  504. spinlock_t lock;
  505. /* Size of Tx Ring per queue */
  506. int tx_ring_size;
  507. /* Number of tx descriptors in use */
  508. int tx_desc_count;
  509. /* Size of Rx Ring per queue */
  510. int rx_ring_size;
  511. /* Number of rx descriptors in use */
  512. int rx_desc_count;
  513. /*
  514. * Used in case RX Ring is empty, which can be caused when
  515. * system does not have resources (skb's)
  516. */
  517. struct timer_list timeout;
  518. u32 rx_int_coal;
  519. u32 tx_int_coal;
  520. struct mii_if_info mii;
  521. };
  522. /* Static function declarations */
  523. static void eth_port_init(struct mv643xx_private *mp);
  524. static void eth_port_reset(unsigned int eth_port_num);
  525. static void eth_port_start(struct net_device *dev);
  526. static void ethernet_phy_reset(unsigned int eth_port_num);
  527. static void eth_port_write_smi_reg(unsigned int eth_port_num,
  528. unsigned int phy_reg, unsigned int value);
  529. static void eth_port_read_smi_reg(unsigned int eth_port_num,
  530. unsigned int phy_reg, unsigned int *value);
  531. static void eth_clear_mib_counters(unsigned int eth_port_num);
  532. static ETH_FUNC_RET_STATUS eth_port_receive(struct mv643xx_private *mp,
  533. struct pkt_info *p_pkt_info);
  534. static ETH_FUNC_RET_STATUS eth_rx_return_buff(struct mv643xx_private *mp,
  535. struct pkt_info *p_pkt_info);
  536. static void eth_port_uc_addr_get(unsigned int port_num, unsigned char *p_addr);
  537. static void eth_port_uc_addr_set(unsigned int port_num, unsigned char *p_addr);
  538. static void eth_port_set_multicast_list(struct net_device *);
  539. static void mv643xx_eth_port_enable_tx(unsigned int port_num,
  540. unsigned int queues);
  541. static void mv643xx_eth_port_enable_rx(unsigned int port_num,
  542. unsigned int queues);
  543. static unsigned int mv643xx_eth_port_disable_tx(unsigned int port_num);
  544. static unsigned int mv643xx_eth_port_disable_rx(unsigned int port_num);
  545. static int mv643xx_eth_open(struct net_device *);
  546. static int mv643xx_eth_stop(struct net_device *);
  547. static int mv643xx_eth_change_mtu(struct net_device *, int);
  548. static void eth_port_init_mac_tables(unsigned int eth_port_num);
  549. #ifdef MV643XX_NAPI
  550. static int mv643xx_poll(struct napi_struct *napi, int budget);
  551. #endif
  552. static int ethernet_phy_get(unsigned int eth_port_num);
  553. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr);
  554. static int ethernet_phy_detect(unsigned int eth_port_num);
  555. static int mv643xx_mdio_read(struct net_device *dev, int phy_id, int location);
  556. static void mv643xx_mdio_write(struct net_device *dev, int phy_id, int location, int val);
  557. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd);
  558. static const struct ethtool_ops mv643xx_ethtool_ops;
  559. static char mv643xx_driver_name[] = "mv643xx_eth";
  560. static char mv643xx_driver_version[] = "1.0";
  561. static void __iomem *mv643xx_eth_base;
  562. /* used to protect SMI_REG, which is shared across ports */
  563. static DEFINE_SPINLOCK(mv643xx_eth_phy_lock);
  564. static inline u32 mv_read(int offset)
  565. {
  566. return readl(mv643xx_eth_base + offset);
  567. }
  568. static inline void mv_write(int offset, u32 data)
  569. {
  570. writel(data, mv643xx_eth_base + offset);
  571. }
  572. /*
  573. * Changes MTU (maximum transfer unit) of the gigabit ethenret port
  574. *
  575. * Input : pointer to ethernet interface network device structure
  576. * new mtu size
  577. * Output : 0 upon success, -EINVAL upon failure
  578. */
  579. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  580. {
  581. if ((new_mtu > 9500) || (new_mtu < 64))
  582. return -EINVAL;
  583. dev->mtu = new_mtu;
  584. /*
  585. * Stop then re-open the interface. This will allocate RX skb's with
  586. * the new MTU.
  587. * There is a possible danger that the open will not successed, due
  588. * to memory is full, which might fail the open function.
  589. */
  590. if (netif_running(dev)) {
  591. mv643xx_eth_stop(dev);
  592. if (mv643xx_eth_open(dev))
  593. printk(KERN_ERR
  594. "%s: Fatal error on opening device\n",
  595. dev->name);
  596. }
  597. return 0;
  598. }
  599. /*
  600. * mv643xx_eth_rx_refill_descs
  601. *
  602. * Fills / refills RX queue on a certain gigabit ethernet port
  603. *
  604. * Input : pointer to ethernet interface network device structure
  605. * Output : N/A
  606. */
  607. static void mv643xx_eth_rx_refill_descs(struct net_device *dev)
  608. {
  609. struct mv643xx_private *mp = netdev_priv(dev);
  610. struct pkt_info pkt_info;
  611. struct sk_buff *skb;
  612. int unaligned;
  613. while (mp->rx_desc_count < mp->rx_ring_size) {
  614. skb = dev_alloc_skb(ETH_RX_SKB_SIZE + dma_get_cache_alignment());
  615. if (!skb)
  616. break;
  617. mp->rx_desc_count++;
  618. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  619. if (unaligned)
  620. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  621. pkt_info.cmd_sts = ETH_RX_ENABLE_INTERRUPT;
  622. pkt_info.byte_cnt = ETH_RX_SKB_SIZE;
  623. pkt_info.buf_ptr = dma_map_single(NULL, skb->data,
  624. ETH_RX_SKB_SIZE, DMA_FROM_DEVICE);
  625. pkt_info.return_info = skb;
  626. if (eth_rx_return_buff(mp, &pkt_info) != ETH_OK) {
  627. printk(KERN_ERR
  628. "%s: Error allocating RX Ring\n", dev->name);
  629. break;
  630. }
  631. skb_reserve(skb, ETH_HW_IP_ALIGN);
  632. }
  633. /*
  634. * If RX ring is empty of SKB, set a timer to try allocating
  635. * again at a later time.
  636. */
  637. if (mp->rx_desc_count == 0) {
  638. printk(KERN_INFO "%s: Rx ring is empty\n", dev->name);
  639. mp->timeout.expires = jiffies + (HZ / 10); /* 100 mSec */
  640. add_timer(&mp->timeout);
  641. }
  642. }
  643. /*
  644. * mv643xx_eth_rx_refill_descs_timer_wrapper
  645. *
  646. * Timer routine to wake up RX queue filling task. This function is
  647. * used only in case the RX queue is empty, and all alloc_skb has
  648. * failed (due to out of memory event).
  649. *
  650. * Input : pointer to ethernet interface network device structure
  651. * Output : N/A
  652. */
  653. static inline void mv643xx_eth_rx_refill_descs_timer_wrapper(unsigned long data)
  654. {
  655. mv643xx_eth_rx_refill_descs((struct net_device *)data);
  656. }
  657. /*
  658. * mv643xx_eth_update_mac_address
  659. *
  660. * Update the MAC address of the port in the address table
  661. *
  662. * Input : pointer to ethernet interface network device structure
  663. * Output : N/A
  664. */
  665. static void mv643xx_eth_update_mac_address(struct net_device *dev)
  666. {
  667. struct mv643xx_private *mp = netdev_priv(dev);
  668. unsigned int port_num = mp->port_num;
  669. eth_port_init_mac_tables(port_num);
  670. eth_port_uc_addr_set(port_num, dev->dev_addr);
  671. }
  672. /*
  673. * mv643xx_eth_set_rx_mode
  674. *
  675. * Change from promiscuos to regular rx mode
  676. *
  677. * Input : pointer to ethernet interface network device structure
  678. * Output : N/A
  679. */
  680. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  681. {
  682. struct mv643xx_private *mp = netdev_priv(dev);
  683. u32 config_reg;
  684. config_reg = mv_read(PORT_CONFIG_REG(mp->port_num));
  685. if (dev->flags & IFF_PROMISC)
  686. config_reg |= (u32) UNICAST_PROMISCUOUS_MODE;
  687. else
  688. config_reg &= ~(u32) UNICAST_PROMISCUOUS_MODE;
  689. mv_write(PORT_CONFIG_REG(mp->port_num), config_reg);
  690. eth_port_set_multicast_list(dev);
  691. }
  692. /*
  693. * mv643xx_eth_set_mac_address
  694. *
  695. * Change the interface's mac address.
  696. * No special hardware thing should be done because interface is always
  697. * put in promiscuous mode.
  698. *
  699. * Input : pointer to ethernet interface network device structure and
  700. * a pointer to the designated entry to be added to the cache.
  701. * Output : zero upon success, negative upon failure
  702. */
  703. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  704. {
  705. int i;
  706. for (i = 0; i < 6; i++)
  707. /* +2 is for the offset of the HW addr type */
  708. dev->dev_addr[i] = ((unsigned char *)addr)[i + 2];
  709. mv643xx_eth_update_mac_address(dev);
  710. return 0;
  711. }
  712. /*
  713. * mv643xx_eth_tx_timeout
  714. *
  715. * Called upon a timeout on transmitting a packet
  716. *
  717. * Input : pointer to ethernet interface network device structure.
  718. * Output : N/A
  719. */
  720. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  721. {
  722. struct mv643xx_private *mp = netdev_priv(dev);
  723. printk(KERN_INFO "%s: TX timeout ", dev->name);
  724. /* Do the reset outside of interrupt context */
  725. schedule_work(&mp->tx_timeout_task);
  726. }
  727. /*
  728. * mv643xx_eth_tx_timeout_task
  729. *
  730. * Actual routine to reset the adapter when a timeout on Tx has occurred
  731. */
  732. static void mv643xx_eth_tx_timeout_task(struct work_struct *ugly)
  733. {
  734. struct mv643xx_private *mp = container_of(ugly, struct mv643xx_private,
  735. tx_timeout_task);
  736. struct net_device *dev = mp->mii.dev; /* yuck */
  737. if (!netif_running(dev))
  738. return;
  739. netif_stop_queue(dev);
  740. eth_port_reset(mp->port_num);
  741. eth_port_start(dev);
  742. if (mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  743. netif_wake_queue(dev);
  744. }
  745. /**
  746. * mv643xx_eth_free_tx_descs - Free the tx desc data for completed descriptors
  747. *
  748. * If force is non-zero, frees uncompleted descriptors as well
  749. */
  750. int mv643xx_eth_free_tx_descs(struct net_device *dev, int force)
  751. {
  752. struct mv643xx_private *mp = netdev_priv(dev);
  753. struct eth_tx_desc *desc;
  754. u32 cmd_sts;
  755. struct sk_buff *skb;
  756. unsigned long flags;
  757. int tx_index;
  758. dma_addr_t addr;
  759. int count;
  760. int released = 0;
  761. while (mp->tx_desc_count > 0) {
  762. spin_lock_irqsave(&mp->lock, flags);
  763. /* tx_desc_count might have changed before acquiring the lock */
  764. if (mp->tx_desc_count <= 0) {
  765. spin_unlock_irqrestore(&mp->lock, flags);
  766. return released;
  767. }
  768. tx_index = mp->tx_used_desc_q;
  769. desc = &mp->p_tx_desc_area[tx_index];
  770. cmd_sts = desc->cmd_sts;
  771. if (!force && (cmd_sts & ETH_BUFFER_OWNED_BY_DMA)) {
  772. spin_unlock_irqrestore(&mp->lock, flags);
  773. return released;
  774. }
  775. mp->tx_used_desc_q = (tx_index + 1) % mp->tx_ring_size;
  776. mp->tx_desc_count--;
  777. addr = desc->buf_ptr;
  778. count = desc->byte_cnt;
  779. skb = mp->tx_skb[tx_index];
  780. if (skb)
  781. mp->tx_skb[tx_index] = NULL;
  782. if (cmd_sts & ETH_ERROR_SUMMARY) {
  783. printk("%s: Error in TX\n", dev->name);
  784. dev->stats.tx_errors++;
  785. }
  786. spin_unlock_irqrestore(&mp->lock, flags);
  787. if (cmd_sts & ETH_TX_FIRST_DESC)
  788. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  789. else
  790. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  791. if (skb)
  792. dev_kfree_skb_irq(skb);
  793. released = 1;
  794. }
  795. return released;
  796. }
  797. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev)
  798. {
  799. struct mv643xx_private *mp = netdev_priv(dev);
  800. if (mv643xx_eth_free_tx_descs(dev, 0) &&
  801. mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  802. netif_wake_queue(dev);
  803. }
  804. static void mv643xx_eth_free_all_tx_descs(struct net_device *dev)
  805. {
  806. mv643xx_eth_free_tx_descs(dev, 1);
  807. }
  808. /*
  809. * mv643xx_eth_receive
  810. *
  811. * This function is forward packets that are received from the port's
  812. * queues toward kernel core or FastRoute them to another interface.
  813. *
  814. * Input : dev - a pointer to the required interface
  815. * max - maximum number to receive (0 means unlimted)
  816. *
  817. * Output : number of served packets
  818. */
  819. static int mv643xx_eth_receive_queue(struct net_device *dev, int budget)
  820. {
  821. struct mv643xx_private *mp = netdev_priv(dev);
  822. struct net_device_stats *stats = &dev->stats;
  823. unsigned int received_packets = 0;
  824. struct sk_buff *skb;
  825. struct pkt_info pkt_info;
  826. while (budget-- > 0 && eth_port_receive(mp, &pkt_info) == ETH_OK) {
  827. dma_unmap_single(NULL, pkt_info.buf_ptr, ETH_RX_SKB_SIZE,
  828. DMA_FROM_DEVICE);
  829. mp->rx_desc_count--;
  830. received_packets++;
  831. /*
  832. * Update statistics.
  833. * Note byte count includes 4 byte CRC count
  834. */
  835. stats->rx_packets++;
  836. stats->rx_bytes += pkt_info.byte_cnt;
  837. skb = pkt_info.return_info;
  838. /*
  839. * In case received a packet without first / last bits on OR
  840. * the error summary bit is on, the packets needs to be dropeed.
  841. */
  842. if (((pkt_info.cmd_sts
  843. & (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) !=
  844. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC))
  845. || (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)) {
  846. stats->rx_dropped++;
  847. if ((pkt_info.cmd_sts & (ETH_RX_FIRST_DESC |
  848. ETH_RX_LAST_DESC)) !=
  849. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) {
  850. if (net_ratelimit())
  851. printk(KERN_ERR
  852. "%s: Received packet spread "
  853. "on multiple descriptors\n",
  854. dev->name);
  855. }
  856. if (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)
  857. stats->rx_errors++;
  858. dev_kfree_skb_irq(skb);
  859. } else {
  860. /*
  861. * The -4 is for the CRC in the trailer of the
  862. * received packet
  863. */
  864. skb_put(skb, pkt_info.byte_cnt - 4);
  865. if (pkt_info.cmd_sts & ETH_LAYER_4_CHECKSUM_OK) {
  866. skb->ip_summed = CHECKSUM_UNNECESSARY;
  867. skb->csum = htons(
  868. (pkt_info.cmd_sts & 0x0007fff8) >> 3);
  869. }
  870. skb->protocol = eth_type_trans(skb, dev);
  871. #ifdef MV643XX_NAPI
  872. netif_receive_skb(skb);
  873. #else
  874. netif_rx(skb);
  875. #endif
  876. }
  877. dev->last_rx = jiffies;
  878. }
  879. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  880. return received_packets;
  881. }
  882. /* Set the mv643xx port configuration register for the speed/duplex mode. */
  883. static void mv643xx_eth_update_pscr(struct net_device *dev,
  884. struct ethtool_cmd *ecmd)
  885. {
  886. struct mv643xx_private *mp = netdev_priv(dev);
  887. int port_num = mp->port_num;
  888. u32 o_pscr, n_pscr;
  889. unsigned int queues;
  890. o_pscr = mv_read(PORT_SERIAL_CONTROL_REG(port_num));
  891. n_pscr = o_pscr;
  892. /* clear speed, duplex and rx buffer size fields */
  893. n_pscr &= ~(SET_MII_SPEED_TO_100 |
  894. SET_GMII_SPEED_TO_1000 |
  895. SET_FULL_DUPLEX_MODE |
  896. MAX_RX_PACKET_MASK);
  897. if (ecmd->duplex == DUPLEX_FULL)
  898. n_pscr |= SET_FULL_DUPLEX_MODE;
  899. if (ecmd->speed == SPEED_1000)
  900. n_pscr |= SET_GMII_SPEED_TO_1000 |
  901. MAX_RX_PACKET_9700BYTE;
  902. else {
  903. if (ecmd->speed == SPEED_100)
  904. n_pscr |= SET_MII_SPEED_TO_100;
  905. n_pscr |= MAX_RX_PACKET_1522BYTE;
  906. }
  907. if (n_pscr != o_pscr) {
  908. if ((o_pscr & SERIAL_PORT_ENABLE) == 0)
  909. mv_write(PORT_SERIAL_CONTROL_REG(port_num), n_pscr);
  910. else {
  911. queues = mv643xx_eth_port_disable_tx(port_num);
  912. o_pscr &= ~SERIAL_PORT_ENABLE;
  913. mv_write(PORT_SERIAL_CONTROL_REG(port_num), o_pscr);
  914. mv_write(PORT_SERIAL_CONTROL_REG(port_num), n_pscr);
  915. mv_write(PORT_SERIAL_CONTROL_REG(port_num), n_pscr);
  916. if (queues)
  917. mv643xx_eth_port_enable_tx(port_num, queues);
  918. }
  919. }
  920. }
  921. /*
  922. * mv643xx_eth_int_handler
  923. *
  924. * Main interrupt handler for the gigbit ethernet ports
  925. *
  926. * Input : irq - irq number (not used)
  927. * dev_id - a pointer to the required interface's data structure
  928. * regs - not used
  929. * Output : N/A
  930. */
  931. static irqreturn_t mv643xx_eth_int_handler(int irq, void *dev_id)
  932. {
  933. struct net_device *dev = (struct net_device *)dev_id;
  934. struct mv643xx_private *mp = netdev_priv(dev);
  935. u32 eth_int_cause, eth_int_cause_ext = 0;
  936. unsigned int port_num = mp->port_num;
  937. /* Read interrupt cause registers */
  938. eth_int_cause = mv_read(INTERRUPT_CAUSE_REG(port_num)) &
  939. ETH_INT_UNMASK_ALL;
  940. if (eth_int_cause & ETH_INT_CAUSE_EXT) {
  941. eth_int_cause_ext = mv_read(
  942. INTERRUPT_CAUSE_EXTEND_REG(port_num)) &
  943. ETH_INT_UNMASK_ALL_EXT;
  944. mv_write(INTERRUPT_CAUSE_EXTEND_REG(port_num),
  945. ~eth_int_cause_ext);
  946. }
  947. /* PHY status changed */
  948. if (eth_int_cause_ext & (ETH_INT_CAUSE_PHY | ETH_INT_CAUSE_STATE)) {
  949. struct ethtool_cmd cmd;
  950. if (mii_link_ok(&mp->mii)) {
  951. mii_ethtool_gset(&mp->mii, &cmd);
  952. mv643xx_eth_update_pscr(dev, &cmd);
  953. mv643xx_eth_port_enable_tx(port_num,
  954. ETH_TX_QUEUES_ENABLED);
  955. if (!netif_carrier_ok(dev)) {
  956. netif_carrier_on(dev);
  957. if (mp->tx_ring_size - mp->tx_desc_count >=
  958. MAX_DESCS_PER_SKB)
  959. netif_wake_queue(dev);
  960. }
  961. } else if (netif_carrier_ok(dev)) {
  962. netif_stop_queue(dev);
  963. netif_carrier_off(dev);
  964. }
  965. }
  966. #ifdef MV643XX_NAPI
  967. if (eth_int_cause & ETH_INT_CAUSE_RX) {
  968. /* schedule the NAPI poll routine to maintain port */
  969. mv_write(INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  970. /* wait for previous write to complete */
  971. mv_read(INTERRUPT_MASK_REG(port_num));
  972. netif_rx_schedule(dev, &mp->napi);
  973. }
  974. #else
  975. if (eth_int_cause & ETH_INT_CAUSE_RX)
  976. mv643xx_eth_receive_queue(dev, INT_MAX);
  977. #endif
  978. if (eth_int_cause_ext & ETH_INT_CAUSE_TX)
  979. mv643xx_eth_free_completed_tx_descs(dev);
  980. /*
  981. * If no real interrupt occured, exit.
  982. * This can happen when using gigE interrupt coalescing mechanism.
  983. */
  984. if ((eth_int_cause == 0x0) && (eth_int_cause_ext == 0x0))
  985. return IRQ_NONE;
  986. return IRQ_HANDLED;
  987. }
  988. #ifdef MV643XX_COAL
  989. /*
  990. * eth_port_set_rx_coal - Sets coalescing interrupt mechanism on RX path
  991. *
  992. * DESCRIPTION:
  993. * This routine sets the RX coalescing interrupt mechanism parameter.
  994. * This parameter is a timeout counter, that counts in 64 t_clk
  995. * chunks ; that when timeout event occurs a maskable interrupt
  996. * occurs.
  997. * The parameter is calculated using the tClk of the MV-643xx chip
  998. * , and the required delay of the interrupt in usec.
  999. *
  1000. * INPUT:
  1001. * unsigned int eth_port_num Ethernet port number
  1002. * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
  1003. * unsigned int delay Delay in usec
  1004. *
  1005. * OUTPUT:
  1006. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  1007. *
  1008. * RETURN:
  1009. * The interrupt coalescing value set in the gigE port.
  1010. *
  1011. */
  1012. static unsigned int eth_port_set_rx_coal(unsigned int eth_port_num,
  1013. unsigned int t_clk, unsigned int delay)
  1014. {
  1015. unsigned int coal = ((t_clk / 1000000) * delay) / 64;
  1016. /* Set RX Coalescing mechanism */
  1017. mv_write(SDMA_CONFIG_REG(eth_port_num),
  1018. ((coal & 0x3fff) << 8) |
  1019. (mv_read(SDMA_CONFIG_REG(eth_port_num))
  1020. & 0xffc000ff));
  1021. return coal;
  1022. }
  1023. #endif
  1024. /*
  1025. * eth_port_set_tx_coal - Sets coalescing interrupt mechanism on TX path
  1026. *
  1027. * DESCRIPTION:
  1028. * This routine sets the TX coalescing interrupt mechanism parameter.
  1029. * This parameter is a timeout counter, that counts in 64 t_clk
  1030. * chunks ; that when timeout event occurs a maskable interrupt
  1031. * occurs.
  1032. * The parameter is calculated using the t_cLK frequency of the
  1033. * MV-643xx chip and the required delay in the interrupt in uSec
  1034. *
  1035. * INPUT:
  1036. * unsigned int eth_port_num Ethernet port number
  1037. * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
  1038. * unsigned int delay Delay in uSeconds
  1039. *
  1040. * OUTPUT:
  1041. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  1042. *
  1043. * RETURN:
  1044. * The interrupt coalescing value set in the gigE port.
  1045. *
  1046. */
  1047. static unsigned int eth_port_set_tx_coal(unsigned int eth_port_num,
  1048. unsigned int t_clk, unsigned int delay)
  1049. {
  1050. unsigned int coal;
  1051. coal = ((t_clk / 1000000) * delay) / 64;
  1052. /* Set TX Coalescing mechanism */
  1053. mv_write(TX_FIFO_URGENT_THRESHOLD_REG(eth_port_num), coal << 4);
  1054. return coal;
  1055. }
  1056. /*
  1057. * ether_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
  1058. *
  1059. * DESCRIPTION:
  1060. * This function prepares a Rx chained list of descriptors and packet
  1061. * buffers in a form of a ring. The routine must be called after port
  1062. * initialization routine and before port start routine.
  1063. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  1064. * devices in the system (i.e. DRAM). This function uses the ethernet
  1065. * struct 'virtual to physical' routine (set by the user) to set the ring
  1066. * with physical addresses.
  1067. *
  1068. * INPUT:
  1069. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  1070. *
  1071. * OUTPUT:
  1072. * The routine updates the Ethernet port control struct with information
  1073. * regarding the Rx descriptors and buffers.
  1074. *
  1075. * RETURN:
  1076. * None.
  1077. */
  1078. static void ether_init_rx_desc_ring(struct mv643xx_private *mp)
  1079. {
  1080. volatile struct eth_rx_desc *p_rx_desc;
  1081. int rx_desc_num = mp->rx_ring_size;
  1082. int i;
  1083. /* initialize the next_desc_ptr links in the Rx descriptors ring */
  1084. p_rx_desc = (struct eth_rx_desc *)mp->p_rx_desc_area;
  1085. for (i = 0; i < rx_desc_num; i++) {
  1086. p_rx_desc[i].next_desc_ptr = mp->rx_desc_dma +
  1087. ((i + 1) % rx_desc_num) * sizeof(struct eth_rx_desc);
  1088. }
  1089. /* Save Rx desc pointer to driver struct. */
  1090. mp->rx_curr_desc_q = 0;
  1091. mp->rx_used_desc_q = 0;
  1092. mp->rx_desc_area_size = rx_desc_num * sizeof(struct eth_rx_desc);
  1093. }
  1094. /*
  1095. * ether_init_tx_desc_ring - Curve a Tx chain desc list and buffer in memory.
  1096. *
  1097. * DESCRIPTION:
  1098. * This function prepares a Tx chained list of descriptors and packet
  1099. * buffers in a form of a ring. The routine must be called after port
  1100. * initialization routine and before port start routine.
  1101. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  1102. * devices in the system (i.e. DRAM). This function uses the ethernet
  1103. * struct 'virtual to physical' routine (set by the user) to set the ring
  1104. * with physical addresses.
  1105. *
  1106. * INPUT:
  1107. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  1108. *
  1109. * OUTPUT:
  1110. * The routine updates the Ethernet port control struct with information
  1111. * regarding the Tx descriptors and buffers.
  1112. *
  1113. * RETURN:
  1114. * None.
  1115. */
  1116. static void ether_init_tx_desc_ring(struct mv643xx_private *mp)
  1117. {
  1118. int tx_desc_num = mp->tx_ring_size;
  1119. struct eth_tx_desc *p_tx_desc;
  1120. int i;
  1121. /* Initialize the next_desc_ptr links in the Tx descriptors ring */
  1122. p_tx_desc = (struct eth_tx_desc *)mp->p_tx_desc_area;
  1123. for (i = 0; i < tx_desc_num; i++) {
  1124. p_tx_desc[i].next_desc_ptr = mp->tx_desc_dma +
  1125. ((i + 1) % tx_desc_num) * sizeof(struct eth_tx_desc);
  1126. }
  1127. mp->tx_curr_desc_q = 0;
  1128. mp->tx_used_desc_q = 0;
  1129. mp->tx_desc_area_size = tx_desc_num * sizeof(struct eth_tx_desc);
  1130. }
  1131. static int mv643xx_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1132. {
  1133. struct mv643xx_private *mp = netdev_priv(dev);
  1134. int err;
  1135. spin_lock_irq(&mp->lock);
  1136. err = mii_ethtool_sset(&mp->mii, cmd);
  1137. spin_unlock_irq(&mp->lock);
  1138. return err;
  1139. }
  1140. static int mv643xx_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1141. {
  1142. struct mv643xx_private *mp = netdev_priv(dev);
  1143. int err;
  1144. spin_lock_irq(&mp->lock);
  1145. err = mii_ethtool_gset(&mp->mii, cmd);
  1146. spin_unlock_irq(&mp->lock);
  1147. /* The PHY may support 1000baseT_Half, but the mv643xx does not */
  1148. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  1149. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1150. return err;
  1151. }
  1152. /*
  1153. * mv643xx_eth_open
  1154. *
  1155. * This function is called when openning the network device. The function
  1156. * should initialize all the hardware, initialize cyclic Rx/Tx
  1157. * descriptors chain and buffers and allocate an IRQ to the network
  1158. * device.
  1159. *
  1160. * Input : a pointer to the network device structure
  1161. *
  1162. * Output : zero of success , nonzero if fails.
  1163. */
  1164. static int mv643xx_eth_open(struct net_device *dev)
  1165. {
  1166. struct mv643xx_private *mp = netdev_priv(dev);
  1167. unsigned int port_num = mp->port_num;
  1168. unsigned int size;
  1169. int err;
  1170. /* Clear any pending ethernet port interrupts */
  1171. mv_write(INTERRUPT_CAUSE_REG(port_num), 0);
  1172. mv_write(INTERRUPT_CAUSE_EXTEND_REG(port_num), 0);
  1173. /* wait for previous write to complete */
  1174. mv_read (INTERRUPT_CAUSE_EXTEND_REG(port_num));
  1175. err = request_irq(dev->irq, mv643xx_eth_int_handler,
  1176. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  1177. if (err) {
  1178. printk(KERN_ERR "Can not assign IRQ number to MV643XX_eth%d\n",
  1179. port_num);
  1180. return -EAGAIN;
  1181. }
  1182. eth_port_init(mp);
  1183. memset(&mp->timeout, 0, sizeof(struct timer_list));
  1184. mp->timeout.function = mv643xx_eth_rx_refill_descs_timer_wrapper;
  1185. mp->timeout.data = (unsigned long)dev;
  1186. /* Allocate RX and TX skb rings */
  1187. mp->rx_skb = kmalloc(sizeof(*mp->rx_skb) * mp->rx_ring_size,
  1188. GFP_KERNEL);
  1189. if (!mp->rx_skb) {
  1190. printk(KERN_ERR "%s: Cannot allocate Rx skb ring\n", dev->name);
  1191. err = -ENOMEM;
  1192. goto out_free_irq;
  1193. }
  1194. mp->tx_skb = kmalloc(sizeof(*mp->tx_skb) * mp->tx_ring_size,
  1195. GFP_KERNEL);
  1196. if (!mp->tx_skb) {
  1197. printk(KERN_ERR "%s: Cannot allocate Tx skb ring\n", dev->name);
  1198. err = -ENOMEM;
  1199. goto out_free_rx_skb;
  1200. }
  1201. /* Allocate TX ring */
  1202. mp->tx_desc_count = 0;
  1203. size = mp->tx_ring_size * sizeof(struct eth_tx_desc);
  1204. mp->tx_desc_area_size = size;
  1205. if (mp->tx_sram_size) {
  1206. mp->p_tx_desc_area = ioremap(mp->tx_sram_addr,
  1207. mp->tx_sram_size);
  1208. mp->tx_desc_dma = mp->tx_sram_addr;
  1209. } else
  1210. mp->p_tx_desc_area = dma_alloc_coherent(NULL, size,
  1211. &mp->tx_desc_dma,
  1212. GFP_KERNEL);
  1213. if (!mp->p_tx_desc_area) {
  1214. printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
  1215. dev->name, size);
  1216. err = -ENOMEM;
  1217. goto out_free_tx_skb;
  1218. }
  1219. BUG_ON((u32) mp->p_tx_desc_area & 0xf); /* check 16-byte alignment */
  1220. memset((void *)mp->p_tx_desc_area, 0, mp->tx_desc_area_size);
  1221. ether_init_tx_desc_ring(mp);
  1222. /* Allocate RX ring */
  1223. mp->rx_desc_count = 0;
  1224. size = mp->rx_ring_size * sizeof(struct eth_rx_desc);
  1225. mp->rx_desc_area_size = size;
  1226. if (mp->rx_sram_size) {
  1227. mp->p_rx_desc_area = ioremap(mp->rx_sram_addr,
  1228. mp->rx_sram_size);
  1229. mp->rx_desc_dma = mp->rx_sram_addr;
  1230. } else
  1231. mp->p_rx_desc_area = dma_alloc_coherent(NULL, size,
  1232. &mp->rx_desc_dma,
  1233. GFP_KERNEL);
  1234. if (!mp->p_rx_desc_area) {
  1235. printk(KERN_ERR "%s: Cannot allocate Rx ring (size %d bytes)\n",
  1236. dev->name, size);
  1237. printk(KERN_ERR "%s: Freeing previously allocated TX queues...",
  1238. dev->name);
  1239. if (mp->rx_sram_size)
  1240. iounmap(mp->p_tx_desc_area);
  1241. else
  1242. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1243. mp->p_tx_desc_area, mp->tx_desc_dma);
  1244. err = -ENOMEM;
  1245. goto out_free_tx_skb;
  1246. }
  1247. memset((void *)mp->p_rx_desc_area, 0, size);
  1248. ether_init_rx_desc_ring(mp);
  1249. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  1250. #ifdef MV643XX_NAPI
  1251. napi_enable(&mp->napi);
  1252. #endif
  1253. eth_port_start(dev);
  1254. /* Interrupt Coalescing */
  1255. #ifdef MV643XX_COAL
  1256. mp->rx_int_coal =
  1257. eth_port_set_rx_coal(port_num, 133000000, MV643XX_RX_COAL);
  1258. #endif
  1259. mp->tx_int_coal =
  1260. eth_port_set_tx_coal(port_num, 133000000, MV643XX_TX_COAL);
  1261. /* Unmask phy and link status changes interrupts */
  1262. mv_write(INTERRUPT_EXTEND_MASK_REG(port_num), ETH_INT_UNMASK_ALL_EXT);
  1263. /* Unmask RX buffer and TX end interrupt */
  1264. mv_write(INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  1265. return 0;
  1266. out_free_tx_skb:
  1267. kfree(mp->tx_skb);
  1268. out_free_rx_skb:
  1269. kfree(mp->rx_skb);
  1270. out_free_irq:
  1271. free_irq(dev->irq, dev);
  1272. return err;
  1273. }
  1274. static void mv643xx_eth_free_tx_rings(struct net_device *dev)
  1275. {
  1276. struct mv643xx_private *mp = netdev_priv(dev);
  1277. /* Stop Tx Queues */
  1278. mv643xx_eth_port_disable_tx(mp->port_num);
  1279. /* Free outstanding skb's on TX ring */
  1280. mv643xx_eth_free_all_tx_descs(dev);
  1281. BUG_ON(mp->tx_used_desc_q != mp->tx_curr_desc_q);
  1282. /* Free TX ring */
  1283. if (mp->tx_sram_size)
  1284. iounmap(mp->p_tx_desc_area);
  1285. else
  1286. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1287. mp->p_tx_desc_area, mp->tx_desc_dma);
  1288. }
  1289. static void mv643xx_eth_free_rx_rings(struct net_device *dev)
  1290. {
  1291. struct mv643xx_private *mp = netdev_priv(dev);
  1292. unsigned int port_num = mp->port_num;
  1293. int curr;
  1294. /* Stop RX Queues */
  1295. mv643xx_eth_port_disable_rx(port_num);
  1296. /* Free preallocated skb's on RX rings */
  1297. for (curr = 0; mp->rx_desc_count && curr < mp->rx_ring_size; curr++) {
  1298. if (mp->rx_skb[curr]) {
  1299. dev_kfree_skb(mp->rx_skb[curr]);
  1300. mp->rx_desc_count--;
  1301. }
  1302. }
  1303. if (mp->rx_desc_count)
  1304. printk(KERN_ERR
  1305. "%s: Error in freeing Rx Ring. %d skb's still"
  1306. " stuck in RX Ring - ignoring them\n", dev->name,
  1307. mp->rx_desc_count);
  1308. /* Free RX ring */
  1309. if (mp->rx_sram_size)
  1310. iounmap(mp->p_rx_desc_area);
  1311. else
  1312. dma_free_coherent(NULL, mp->rx_desc_area_size,
  1313. mp->p_rx_desc_area, mp->rx_desc_dma);
  1314. }
  1315. /*
  1316. * mv643xx_eth_stop
  1317. *
  1318. * This function is used when closing the network device.
  1319. * It updates the hardware,
  1320. * release all memory that holds buffers and descriptors and release the IRQ.
  1321. * Input : a pointer to the device structure
  1322. * Output : zero if success , nonzero if fails
  1323. */
  1324. static int mv643xx_eth_stop(struct net_device *dev)
  1325. {
  1326. struct mv643xx_private *mp = netdev_priv(dev);
  1327. unsigned int port_num = mp->port_num;
  1328. /* Mask all interrupts on ethernet port */
  1329. mv_write(INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  1330. /* wait for previous write to complete */
  1331. mv_read(INTERRUPT_MASK_REG(port_num));
  1332. #ifdef MV643XX_NAPI
  1333. napi_disable(&mp->napi);
  1334. #endif
  1335. netif_carrier_off(dev);
  1336. netif_stop_queue(dev);
  1337. eth_port_reset(mp->port_num);
  1338. mv643xx_eth_free_tx_rings(dev);
  1339. mv643xx_eth_free_rx_rings(dev);
  1340. free_irq(dev->irq, dev);
  1341. return 0;
  1342. }
  1343. #ifdef MV643XX_NAPI
  1344. /*
  1345. * mv643xx_poll
  1346. *
  1347. * This function is used in case of NAPI
  1348. */
  1349. static int mv643xx_poll(struct napi_struct *napi, int budget)
  1350. {
  1351. struct mv643xx_private *mp = container_of(napi, struct mv643xx_private, napi);
  1352. struct net_device *dev = mp->dev;
  1353. unsigned int port_num = mp->port_num;
  1354. int work_done;
  1355. #ifdef MV643XX_TX_FAST_REFILL
  1356. if (++mp->tx_clean_threshold > 5) {
  1357. mv643xx_eth_free_completed_tx_descs(dev);
  1358. mp->tx_clean_threshold = 0;
  1359. }
  1360. #endif
  1361. work_done = 0;
  1362. if ((mv_read(RX_CURRENT_QUEUE_DESC_PTR_0(port_num)))
  1363. != (u32) mp->rx_used_desc_q)
  1364. work_done = mv643xx_eth_receive_queue(dev, budget);
  1365. if (work_done < budget) {
  1366. netif_rx_complete(dev, napi);
  1367. mv_write(INTERRUPT_CAUSE_REG(port_num), 0);
  1368. mv_write(INTERRUPT_CAUSE_EXTEND_REG(port_num), 0);
  1369. mv_write(INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  1370. }
  1371. return work_done;
  1372. }
  1373. #endif
  1374. /**
  1375. * has_tiny_unaligned_frags - check if skb has any small, unaligned fragments
  1376. *
  1377. * Hardware can't handle unaligned fragments smaller than 9 bytes.
  1378. * This helper function detects that case.
  1379. */
  1380. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  1381. {
  1382. unsigned int frag;
  1383. skb_frag_t *fragp;
  1384. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  1385. fragp = &skb_shinfo(skb)->frags[frag];
  1386. if (fragp->size <= 8 && fragp->page_offset & 0x7)
  1387. return 1;
  1388. }
  1389. return 0;
  1390. }
  1391. /**
  1392. * eth_alloc_tx_desc_index - return the index of the next available tx desc
  1393. */
  1394. static int eth_alloc_tx_desc_index(struct mv643xx_private *mp)
  1395. {
  1396. int tx_desc_curr;
  1397. BUG_ON(mp->tx_desc_count >= mp->tx_ring_size);
  1398. tx_desc_curr = mp->tx_curr_desc_q;
  1399. mp->tx_curr_desc_q = (tx_desc_curr + 1) % mp->tx_ring_size;
  1400. BUG_ON(mp->tx_curr_desc_q == mp->tx_used_desc_q);
  1401. return tx_desc_curr;
  1402. }
  1403. /**
  1404. * eth_tx_fill_frag_descs - fill tx hw descriptors for an skb's fragments.
  1405. *
  1406. * Ensure the data for each fragment to be transmitted is mapped properly,
  1407. * then fill in descriptors in the tx hw queue.
  1408. */
  1409. static void eth_tx_fill_frag_descs(struct mv643xx_private *mp,
  1410. struct sk_buff *skb)
  1411. {
  1412. int frag;
  1413. int tx_index;
  1414. struct eth_tx_desc *desc;
  1415. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  1416. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  1417. tx_index = eth_alloc_tx_desc_index(mp);
  1418. desc = &mp->p_tx_desc_area[tx_index];
  1419. desc->cmd_sts = ETH_BUFFER_OWNED_BY_DMA;
  1420. /* Last Frag enables interrupt and frees the skb */
  1421. if (frag == (skb_shinfo(skb)->nr_frags - 1)) {
  1422. desc->cmd_sts |= ETH_ZERO_PADDING |
  1423. ETH_TX_LAST_DESC |
  1424. ETH_TX_ENABLE_INTERRUPT;
  1425. mp->tx_skb[tx_index] = skb;
  1426. } else
  1427. mp->tx_skb[tx_index] = NULL;
  1428. desc = &mp->p_tx_desc_area[tx_index];
  1429. desc->l4i_chk = 0;
  1430. desc->byte_cnt = this_frag->size;
  1431. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  1432. this_frag->page_offset,
  1433. this_frag->size,
  1434. DMA_TO_DEVICE);
  1435. }
  1436. }
  1437. static inline __be16 sum16_as_be(__sum16 sum)
  1438. {
  1439. return (__force __be16)sum;
  1440. }
  1441. /**
  1442. * eth_tx_submit_descs_for_skb - submit data from an skb to the tx hw
  1443. *
  1444. * Ensure the data for an skb to be transmitted is mapped properly,
  1445. * then fill in descriptors in the tx hw queue and start the hardware.
  1446. */
  1447. static void eth_tx_submit_descs_for_skb(struct mv643xx_private *mp,
  1448. struct sk_buff *skb)
  1449. {
  1450. int tx_index;
  1451. struct eth_tx_desc *desc;
  1452. u32 cmd_sts;
  1453. int length;
  1454. int nr_frags = skb_shinfo(skb)->nr_frags;
  1455. cmd_sts = ETH_TX_FIRST_DESC | ETH_GEN_CRC | ETH_BUFFER_OWNED_BY_DMA;
  1456. tx_index = eth_alloc_tx_desc_index(mp);
  1457. desc = &mp->p_tx_desc_area[tx_index];
  1458. if (nr_frags) {
  1459. eth_tx_fill_frag_descs(mp, skb);
  1460. length = skb_headlen(skb);
  1461. mp->tx_skb[tx_index] = NULL;
  1462. } else {
  1463. cmd_sts |= ETH_ZERO_PADDING |
  1464. ETH_TX_LAST_DESC |
  1465. ETH_TX_ENABLE_INTERRUPT;
  1466. length = skb->len;
  1467. mp->tx_skb[tx_index] = skb;
  1468. }
  1469. desc->byte_cnt = length;
  1470. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  1471. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1472. BUG_ON(skb->protocol != htons(ETH_P_IP));
  1473. cmd_sts |= ETH_GEN_TCP_UDP_CHECKSUM |
  1474. ETH_GEN_IP_V_4_CHECKSUM |
  1475. ip_hdr(skb)->ihl << ETH_TX_IHL_SHIFT;
  1476. switch (ip_hdr(skb)->protocol) {
  1477. case IPPROTO_UDP:
  1478. cmd_sts |= ETH_UDP_FRAME;
  1479. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  1480. break;
  1481. case IPPROTO_TCP:
  1482. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  1483. break;
  1484. default:
  1485. BUG();
  1486. }
  1487. } else {
  1488. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  1489. cmd_sts |= 5 << ETH_TX_IHL_SHIFT;
  1490. desc->l4i_chk = 0;
  1491. }
  1492. /* ensure all other descriptors are written before first cmd_sts */
  1493. wmb();
  1494. desc->cmd_sts = cmd_sts;
  1495. /* ensure all descriptors are written before poking hardware */
  1496. wmb();
  1497. mv643xx_eth_port_enable_tx(mp->port_num, ETH_TX_QUEUES_ENABLED);
  1498. mp->tx_desc_count += nr_frags + 1;
  1499. }
  1500. /**
  1501. * mv643xx_eth_start_xmit - queue an skb to the hardware for transmission
  1502. *
  1503. */
  1504. static int mv643xx_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1505. {
  1506. struct mv643xx_private *mp = netdev_priv(dev);
  1507. struct net_device_stats *stats = &dev->stats;
  1508. unsigned long flags;
  1509. BUG_ON(netif_queue_stopped(dev));
  1510. BUG_ON(skb == NULL);
  1511. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB) {
  1512. printk(KERN_ERR "%s: transmit with queue full\n", dev->name);
  1513. netif_stop_queue(dev);
  1514. return 1;
  1515. }
  1516. if (has_tiny_unaligned_frags(skb)) {
  1517. if (__skb_linearize(skb)) {
  1518. stats->tx_dropped++;
  1519. printk(KERN_DEBUG "%s: failed to linearize tiny "
  1520. "unaligned fragment\n", dev->name);
  1521. return 1;
  1522. }
  1523. }
  1524. spin_lock_irqsave(&mp->lock, flags);
  1525. eth_tx_submit_descs_for_skb(mp, skb);
  1526. stats->tx_bytes += skb->len;
  1527. stats->tx_packets++;
  1528. dev->trans_start = jiffies;
  1529. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB)
  1530. netif_stop_queue(dev);
  1531. spin_unlock_irqrestore(&mp->lock, flags);
  1532. return 0; /* success */
  1533. }
  1534. #ifdef CONFIG_NET_POLL_CONTROLLER
  1535. static void mv643xx_netpoll(struct net_device *netdev)
  1536. {
  1537. struct mv643xx_private *mp = netdev_priv(netdev);
  1538. int port_num = mp->port_num;
  1539. mv_write(INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  1540. /* wait for previous write to complete */
  1541. mv_read(INTERRUPT_MASK_REG(port_num));
  1542. mv643xx_eth_int_handler(netdev->irq, netdev);
  1543. mv_write(INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  1544. }
  1545. #endif
  1546. static void mv643xx_init_ethtool_cmd(struct net_device *dev, int phy_address,
  1547. int speed, int duplex,
  1548. struct ethtool_cmd *cmd)
  1549. {
  1550. struct mv643xx_private *mp = netdev_priv(dev);
  1551. memset(cmd, 0, sizeof(*cmd));
  1552. cmd->port = PORT_MII;
  1553. cmd->transceiver = XCVR_INTERNAL;
  1554. cmd->phy_address = phy_address;
  1555. if (speed == 0) {
  1556. cmd->autoneg = AUTONEG_ENABLE;
  1557. /* mii lib checks, but doesn't use speed on AUTONEG_ENABLE */
  1558. cmd->speed = SPEED_100;
  1559. cmd->advertising = ADVERTISED_10baseT_Half |
  1560. ADVERTISED_10baseT_Full |
  1561. ADVERTISED_100baseT_Half |
  1562. ADVERTISED_100baseT_Full;
  1563. if (mp->mii.supports_gmii)
  1564. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1565. } else {
  1566. cmd->autoneg = AUTONEG_DISABLE;
  1567. cmd->speed = speed;
  1568. cmd->duplex = duplex;
  1569. }
  1570. }
  1571. /*/
  1572. * mv643xx_eth_probe
  1573. *
  1574. * First function called after registering the network device.
  1575. * It's purpose is to initialize the device as an ethernet device,
  1576. * fill the ethernet device structure with pointers * to functions,
  1577. * and set the MAC address of the interface
  1578. *
  1579. * Input : struct device *
  1580. * Output : -ENOMEM if failed , 0 if success
  1581. */
  1582. static int mv643xx_eth_probe(struct platform_device *pdev)
  1583. {
  1584. struct mv643xx_eth_platform_data *pd;
  1585. int port_num;
  1586. struct mv643xx_private *mp;
  1587. struct net_device *dev;
  1588. u8 *p;
  1589. struct resource *res;
  1590. int err;
  1591. struct ethtool_cmd cmd;
  1592. int duplex = DUPLEX_HALF;
  1593. int speed = 0; /* default to auto-negotiation */
  1594. DECLARE_MAC_BUF(mac);
  1595. pd = pdev->dev.platform_data;
  1596. if (pd == NULL) {
  1597. printk(KERN_ERR "No mv643xx_eth_platform_data\n");
  1598. return -ENODEV;
  1599. }
  1600. dev = alloc_etherdev(sizeof(struct mv643xx_private));
  1601. if (!dev)
  1602. return -ENOMEM;
  1603. platform_set_drvdata(pdev, dev);
  1604. mp = netdev_priv(dev);
  1605. mp->dev = dev;
  1606. #ifdef MV643XX_NAPI
  1607. netif_napi_add(dev, &mp->napi, mv643xx_poll, 64);
  1608. #endif
  1609. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1610. BUG_ON(!res);
  1611. dev->irq = res->start;
  1612. dev->open = mv643xx_eth_open;
  1613. dev->stop = mv643xx_eth_stop;
  1614. dev->hard_start_xmit = mv643xx_eth_start_xmit;
  1615. dev->set_mac_address = mv643xx_eth_set_mac_address;
  1616. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  1617. /* No need to Tx Timeout */
  1618. dev->tx_timeout = mv643xx_eth_tx_timeout;
  1619. #ifdef CONFIG_NET_POLL_CONTROLLER
  1620. dev->poll_controller = mv643xx_netpoll;
  1621. #endif
  1622. dev->watchdog_timeo = 2 * HZ;
  1623. dev->base_addr = 0;
  1624. dev->change_mtu = mv643xx_eth_change_mtu;
  1625. dev->do_ioctl = mv643xx_eth_do_ioctl;
  1626. SET_ETHTOOL_OPS(dev, &mv643xx_ethtool_ops);
  1627. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  1628. #ifdef MAX_SKB_FRAGS
  1629. /*
  1630. * Zero copy can only work if we use Discovery II memory. Else, we will
  1631. * have to map the buffers to ISA memory which is only 16 MB
  1632. */
  1633. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  1634. #endif
  1635. #endif
  1636. /* Configure the timeout task */
  1637. INIT_WORK(&mp->tx_timeout_task, mv643xx_eth_tx_timeout_task);
  1638. spin_lock_init(&mp->lock);
  1639. port_num = mp->port_num = pd->port_number;
  1640. /* set default config values */
  1641. eth_port_uc_addr_get(port_num, dev->dev_addr);
  1642. mp->rx_ring_size = PORT_DEFAULT_RECEIVE_QUEUE_SIZE;
  1643. mp->tx_ring_size = PORT_DEFAULT_TRANSMIT_QUEUE_SIZE;
  1644. if (is_valid_ether_addr(pd->mac_addr))
  1645. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1646. if (pd->phy_addr || pd->force_phy_addr)
  1647. ethernet_phy_set(port_num, pd->phy_addr);
  1648. if (pd->rx_queue_size)
  1649. mp->rx_ring_size = pd->rx_queue_size;
  1650. if (pd->tx_queue_size)
  1651. mp->tx_ring_size = pd->tx_queue_size;
  1652. if (pd->tx_sram_size) {
  1653. mp->tx_sram_size = pd->tx_sram_size;
  1654. mp->tx_sram_addr = pd->tx_sram_addr;
  1655. }
  1656. if (pd->rx_sram_size) {
  1657. mp->rx_sram_size = pd->rx_sram_size;
  1658. mp->rx_sram_addr = pd->rx_sram_addr;
  1659. }
  1660. duplex = pd->duplex;
  1661. speed = pd->speed;
  1662. /* Hook up MII support for ethtool */
  1663. mp->mii.dev = dev;
  1664. mp->mii.mdio_read = mv643xx_mdio_read;
  1665. mp->mii.mdio_write = mv643xx_mdio_write;
  1666. mp->mii.phy_id = ethernet_phy_get(port_num);
  1667. mp->mii.phy_id_mask = 0x3f;
  1668. mp->mii.reg_num_mask = 0x1f;
  1669. err = ethernet_phy_detect(port_num);
  1670. if (err) {
  1671. pr_debug("MV643xx ethernet port %d: "
  1672. "No PHY detected at addr %d\n",
  1673. port_num, ethernet_phy_get(port_num));
  1674. goto out;
  1675. }
  1676. ethernet_phy_reset(port_num);
  1677. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  1678. mv643xx_init_ethtool_cmd(dev, mp->mii.phy_id, speed, duplex, &cmd);
  1679. mv643xx_eth_update_pscr(dev, &cmd);
  1680. mv643xx_set_settings(dev, &cmd);
  1681. SET_NETDEV_DEV(dev, &pdev->dev);
  1682. err = register_netdev(dev);
  1683. if (err)
  1684. goto out;
  1685. p = dev->dev_addr;
  1686. printk(KERN_NOTICE
  1687. "%s: port %d with MAC address %s\n",
  1688. dev->name, port_num, print_mac(mac, p));
  1689. if (dev->features & NETIF_F_SG)
  1690. printk(KERN_NOTICE "%s: Scatter Gather Enabled\n", dev->name);
  1691. if (dev->features & NETIF_F_IP_CSUM)
  1692. printk(KERN_NOTICE "%s: TX TCP/IP Checksumming Supported\n",
  1693. dev->name);
  1694. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  1695. printk(KERN_NOTICE "%s: RX TCP/UDP Checksum Offload ON \n", dev->name);
  1696. #endif
  1697. #ifdef MV643XX_COAL
  1698. printk(KERN_NOTICE "%s: TX and RX Interrupt Coalescing ON \n",
  1699. dev->name);
  1700. #endif
  1701. #ifdef MV643XX_NAPI
  1702. printk(KERN_NOTICE "%s: RX NAPI Enabled \n", dev->name);
  1703. #endif
  1704. if (mp->tx_sram_size > 0)
  1705. printk(KERN_NOTICE "%s: Using SRAM\n", dev->name);
  1706. return 0;
  1707. out:
  1708. free_netdev(dev);
  1709. return err;
  1710. }
  1711. static int mv643xx_eth_remove(struct platform_device *pdev)
  1712. {
  1713. struct net_device *dev = platform_get_drvdata(pdev);
  1714. unregister_netdev(dev);
  1715. flush_scheduled_work();
  1716. free_netdev(dev);
  1717. platform_set_drvdata(pdev, NULL);
  1718. return 0;
  1719. }
  1720. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1721. {
  1722. struct resource *res;
  1723. printk(KERN_NOTICE "MV-643xx 10/100/1000 Ethernet Driver\n");
  1724. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1725. if (res == NULL)
  1726. return -ENODEV;
  1727. mv643xx_eth_base = ioremap(res->start, res->end - res->start + 1);
  1728. if (mv643xx_eth_base == NULL)
  1729. return -ENOMEM;
  1730. return 0;
  1731. }
  1732. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1733. {
  1734. iounmap(mv643xx_eth_base);
  1735. mv643xx_eth_base = NULL;
  1736. return 0;
  1737. }
  1738. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  1739. {
  1740. struct net_device *dev = platform_get_drvdata(pdev);
  1741. struct mv643xx_private *mp = netdev_priv(dev);
  1742. unsigned int port_num = mp->port_num;
  1743. /* Mask all interrupts on ethernet port */
  1744. mv_write(INTERRUPT_MASK_REG(port_num), 0);
  1745. mv_read (INTERRUPT_MASK_REG(port_num));
  1746. eth_port_reset(port_num);
  1747. }
  1748. static struct platform_driver mv643xx_eth_driver = {
  1749. .probe = mv643xx_eth_probe,
  1750. .remove = mv643xx_eth_remove,
  1751. .shutdown = mv643xx_eth_shutdown,
  1752. .driver = {
  1753. .name = MV643XX_ETH_NAME,
  1754. },
  1755. };
  1756. static struct platform_driver mv643xx_eth_shared_driver = {
  1757. .probe = mv643xx_eth_shared_probe,
  1758. .remove = mv643xx_eth_shared_remove,
  1759. .driver = {
  1760. .name = MV643XX_ETH_SHARED_NAME,
  1761. },
  1762. };
  1763. /*
  1764. * mv643xx_init_module
  1765. *
  1766. * Registers the network drivers into the Linux kernel
  1767. *
  1768. * Input : N/A
  1769. *
  1770. * Output : N/A
  1771. */
  1772. static int __init mv643xx_init_module(void)
  1773. {
  1774. int rc;
  1775. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  1776. if (!rc) {
  1777. rc = platform_driver_register(&mv643xx_eth_driver);
  1778. if (rc)
  1779. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1780. }
  1781. return rc;
  1782. }
  1783. /*
  1784. * mv643xx_cleanup_module
  1785. *
  1786. * Registers the network drivers into the Linux kernel
  1787. *
  1788. * Input : N/A
  1789. *
  1790. * Output : N/A
  1791. */
  1792. static void __exit mv643xx_cleanup_module(void)
  1793. {
  1794. platform_driver_unregister(&mv643xx_eth_driver);
  1795. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1796. }
  1797. module_init(mv643xx_init_module);
  1798. module_exit(mv643xx_cleanup_module);
  1799. MODULE_LICENSE("GPL");
  1800. MODULE_AUTHOR( "Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani"
  1801. " and Dale Farnsworth");
  1802. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  1803. /*
  1804. * The second part is the low level driver of the gigE ethernet ports.
  1805. */
  1806. /*
  1807. * Marvell's Gigabit Ethernet controller low level driver
  1808. *
  1809. * DESCRIPTION:
  1810. * This file introduce low level API to Marvell's Gigabit Ethernet
  1811. * controller. This Gigabit Ethernet Controller driver API controls
  1812. * 1) Operations (i.e. port init, start, reset etc').
  1813. * 2) Data flow (i.e. port send, receive etc').
  1814. * Each Gigabit Ethernet port is controlled via
  1815. * struct mv643xx_private.
  1816. * This struct includes user configuration information as well as
  1817. * driver internal data needed for its operations.
  1818. *
  1819. * Supported Features:
  1820. * - This low level driver is OS independent. Allocating memory for
  1821. * the descriptor rings and buffers are not within the scope of
  1822. * this driver.
  1823. * - The user is free from Rx/Tx queue managing.
  1824. * - This low level driver introduce functionality API that enable
  1825. * the to operate Marvell's Gigabit Ethernet Controller in a
  1826. * convenient way.
  1827. * - Simple Gigabit Ethernet port operation API.
  1828. * - Simple Gigabit Ethernet port data flow API.
  1829. * - Data flow and operation API support per queue functionality.
  1830. * - Support cached descriptors for better performance.
  1831. * - Enable access to all four DRAM banks and internal SRAM memory
  1832. * spaces.
  1833. * - PHY access and control API.
  1834. * - Port control register configuration API.
  1835. * - Full control over Unicast and Multicast MAC configurations.
  1836. *
  1837. * Operation flow:
  1838. *
  1839. * Initialization phase
  1840. * This phase complete the initialization of the the
  1841. * mv643xx_private struct.
  1842. * User information regarding port configuration has to be set
  1843. * prior to calling the port initialization routine.
  1844. *
  1845. * In this phase any port Tx/Rx activity is halted, MIB counters
  1846. * are cleared, PHY address is set according to user parameter and
  1847. * access to DRAM and internal SRAM memory spaces.
  1848. *
  1849. * Driver ring initialization
  1850. * Allocating memory for the descriptor rings and buffers is not
  1851. * within the scope of this driver. Thus, the user is required to
  1852. * allocate memory for the descriptors ring and buffers. Those
  1853. * memory parameters are used by the Rx and Tx ring initialization
  1854. * routines in order to curve the descriptor linked list in a form
  1855. * of a ring.
  1856. * Note: Pay special attention to alignment issues when using
  1857. * cached descriptors/buffers. In this phase the driver store
  1858. * information in the mv643xx_private struct regarding each queue
  1859. * ring.
  1860. *
  1861. * Driver start
  1862. * This phase prepares the Ethernet port for Rx and Tx activity.
  1863. * It uses the information stored in the mv643xx_private struct to
  1864. * initialize the various port registers.
  1865. *
  1866. * Data flow:
  1867. * All packet references to/from the driver are done using
  1868. * struct pkt_info.
  1869. * This struct is a unified struct used with Rx and Tx operations.
  1870. * This way the user is not required to be familiar with neither
  1871. * Tx nor Rx descriptors structures.
  1872. * The driver's descriptors rings are management by indexes.
  1873. * Those indexes controls the ring resources and used to indicate
  1874. * a SW resource error:
  1875. * 'current'
  1876. * This index points to the current available resource for use. For
  1877. * example in Rx process this index will point to the descriptor
  1878. * that will be passed to the user upon calling the receive
  1879. * routine. In Tx process, this index will point to the descriptor
  1880. * that will be assigned with the user packet info and transmitted.
  1881. * 'used'
  1882. * This index points to the descriptor that need to restore its
  1883. * resources. For example in Rx process, using the Rx buffer return
  1884. * API will attach the buffer returned in packet info to the
  1885. * descriptor pointed by 'used'. In Tx process, using the Tx
  1886. * descriptor return will merely return the user packet info with
  1887. * the command status of the transmitted buffer pointed by the
  1888. * 'used' index. Nevertheless, it is essential to use this routine
  1889. * to update the 'used' index.
  1890. * 'first'
  1891. * This index supports Tx Scatter-Gather. It points to the first
  1892. * descriptor of a packet assembled of multiple buffers. For
  1893. * example when in middle of Such packet we have a Tx resource
  1894. * error the 'curr' index get the value of 'first' to indicate
  1895. * that the ring returned to its state before trying to transmit
  1896. * this packet.
  1897. *
  1898. * Receive operation:
  1899. * The eth_port_receive API set the packet information struct,
  1900. * passed by the caller, with received information from the
  1901. * 'current' SDMA descriptor.
  1902. * It is the user responsibility to return this resource back
  1903. * to the Rx descriptor ring to enable the reuse of this source.
  1904. * Return Rx resource is done using the eth_rx_return_buff API.
  1905. *
  1906. * Prior to calling the initialization routine eth_port_init() the user
  1907. * must set the following fields under mv643xx_private struct:
  1908. * port_num User Ethernet port number.
  1909. * port_config User port configuration value.
  1910. * port_config_extend User port config extend value.
  1911. * port_sdma_config User port SDMA config value.
  1912. * port_serial_control User port serial control value.
  1913. *
  1914. * This driver data flow is done using the struct pkt_info which
  1915. * is a unified struct for Rx and Tx operations:
  1916. *
  1917. * byte_cnt Tx/Rx descriptor buffer byte count.
  1918. * l4i_chk CPU provided TCP Checksum. For Tx operation
  1919. * only.
  1920. * cmd_sts Tx/Rx descriptor command status.
  1921. * buf_ptr Tx/Rx descriptor buffer pointer.
  1922. * return_info Tx/Rx user resource return information.
  1923. */
  1924. /* PHY routines */
  1925. static int ethernet_phy_get(unsigned int eth_port_num);
  1926. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr);
  1927. /* Ethernet Port routines */
  1928. static void eth_port_set_filter_table_entry(int table, unsigned char entry);
  1929. /*
  1930. * eth_port_init - Initialize the Ethernet port driver
  1931. *
  1932. * DESCRIPTION:
  1933. * This function prepares the ethernet port to start its activity:
  1934. * 1) Completes the ethernet port driver struct initialization toward port
  1935. * start routine.
  1936. * 2) Resets the device to a quiescent state in case of warm reboot.
  1937. * 3) Enable SDMA access to all four DRAM banks as well as internal SRAM.
  1938. * 4) Clean MAC tables. The reset status of those tables is unknown.
  1939. * 5) Set PHY address.
  1940. * Note: Call this routine prior to eth_port_start routine and after
  1941. * setting user values in the user fields of Ethernet port control
  1942. * struct.
  1943. *
  1944. * INPUT:
  1945. * struct mv643xx_private *mp Ethernet port control struct
  1946. *
  1947. * OUTPUT:
  1948. * See description.
  1949. *
  1950. * RETURN:
  1951. * None.
  1952. */
  1953. static void eth_port_init(struct mv643xx_private *mp)
  1954. {
  1955. mp->rx_resource_err = 0;
  1956. eth_port_reset(mp->port_num);
  1957. eth_port_init_mac_tables(mp->port_num);
  1958. }
  1959. /*
  1960. * eth_port_start - Start the Ethernet port activity.
  1961. *
  1962. * DESCRIPTION:
  1963. * This routine prepares the Ethernet port for Rx and Tx activity:
  1964. * 1. Initialize Tx and Rx Current Descriptor Pointer for each queue that
  1965. * has been initialized a descriptor's ring (using
  1966. * ether_init_tx_desc_ring for Tx and ether_init_rx_desc_ring for Rx)
  1967. * 2. Initialize and enable the Ethernet configuration port by writing to
  1968. * the port's configuration and command registers.
  1969. * 3. Initialize and enable the SDMA by writing to the SDMA's
  1970. * configuration and command registers. After completing these steps,
  1971. * the ethernet port SDMA can starts to perform Rx and Tx activities.
  1972. *
  1973. * Note: Each Rx and Tx queue descriptor's list must be initialized prior
  1974. * to calling this function (use ether_init_tx_desc_ring for Tx queues
  1975. * and ether_init_rx_desc_ring for Rx queues).
  1976. *
  1977. * INPUT:
  1978. * dev - a pointer to the required interface
  1979. *
  1980. * OUTPUT:
  1981. * Ethernet port is ready to receive and transmit.
  1982. *
  1983. * RETURN:
  1984. * None.
  1985. */
  1986. static void eth_port_start(struct net_device *dev)
  1987. {
  1988. struct mv643xx_private *mp = netdev_priv(dev);
  1989. unsigned int port_num = mp->port_num;
  1990. int tx_curr_desc, rx_curr_desc;
  1991. u32 pscr;
  1992. struct ethtool_cmd ethtool_cmd;
  1993. /* Assignment of Tx CTRP of given queue */
  1994. tx_curr_desc = mp->tx_curr_desc_q;
  1995. mv_write(TX_CURRENT_QUEUE_DESC_PTR_0(port_num),
  1996. (u32)((struct eth_tx_desc *)mp->tx_desc_dma + tx_curr_desc));
  1997. /* Assignment of Rx CRDP of given queue */
  1998. rx_curr_desc = mp->rx_curr_desc_q;
  1999. mv_write(RX_CURRENT_QUEUE_DESC_PTR_0(port_num),
  2000. (u32)((struct eth_rx_desc *)mp->rx_desc_dma + rx_curr_desc));
  2001. /* Add the assigned Ethernet address to the port's address table */
  2002. eth_port_uc_addr_set(port_num, dev->dev_addr);
  2003. /* Assign port configuration and command. */
  2004. mv_write(PORT_CONFIG_REG(port_num),
  2005. PORT_CONFIG_DEFAULT_VALUE);
  2006. mv_write(PORT_CONFIG_EXTEND_REG(port_num),
  2007. PORT_CONFIG_EXTEND_DEFAULT_VALUE);
  2008. pscr = mv_read(PORT_SERIAL_CONTROL_REG(port_num));
  2009. pscr &= ~(SERIAL_PORT_ENABLE | FORCE_LINK_PASS);
  2010. mv_write(PORT_SERIAL_CONTROL_REG(port_num), pscr);
  2011. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
  2012. DISABLE_AUTO_NEG_SPEED_GMII |
  2013. DISABLE_AUTO_NEG_FOR_DUPLX |
  2014. DO_NOT_FORCE_LINK_FAIL |
  2015. SERIAL_PORT_CONTROL_RESERVED;
  2016. mv_write(PORT_SERIAL_CONTROL_REG(port_num), pscr);
  2017. pscr |= SERIAL_PORT_ENABLE;
  2018. mv_write(PORT_SERIAL_CONTROL_REG(port_num), pscr);
  2019. /* Assign port SDMA configuration */
  2020. mv_write(SDMA_CONFIG_REG(port_num),
  2021. PORT_SDMA_CONFIG_DEFAULT_VALUE);
  2022. /* Enable port Rx. */
  2023. mv643xx_eth_port_enable_rx(port_num, ETH_RX_QUEUES_ENABLED);
  2024. /* Disable port bandwidth limits by clearing MTU register */
  2025. mv_write(MAXIMUM_TRANSMIT_UNIT(port_num), 0);
  2026. /* save phy settings across reset */
  2027. mv643xx_get_settings(dev, &ethtool_cmd);
  2028. ethernet_phy_reset(mp->port_num);
  2029. mv643xx_set_settings(dev, &ethtool_cmd);
  2030. }
  2031. /*
  2032. * eth_port_uc_addr_set - Write a MAC address into the port's hw registers
  2033. */
  2034. static void eth_port_uc_addr_set(unsigned int port_num, unsigned char *p_addr)
  2035. {
  2036. unsigned int mac_h;
  2037. unsigned int mac_l;
  2038. int table;
  2039. mac_l = (p_addr[4] << 8) | (p_addr[5]);
  2040. mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
  2041. (p_addr[3] << 0);
  2042. mv_write(MAC_ADDR_LOW(port_num), mac_l);
  2043. mv_write(MAC_ADDR_HIGH(port_num), mac_h);
  2044. /* Accept frames with this address */
  2045. table = DA_FILTER_UNICAST_TABLE_BASE(port_num);
  2046. eth_port_set_filter_table_entry(table, p_addr[5] & 0x0f);
  2047. }
  2048. /*
  2049. * eth_port_uc_addr_get - Read the MAC address from the port's hw registers
  2050. */
  2051. static void eth_port_uc_addr_get(unsigned int port_num, unsigned char *p_addr)
  2052. {
  2053. unsigned int mac_h;
  2054. unsigned int mac_l;
  2055. mac_h = mv_read(MAC_ADDR_HIGH(port_num));
  2056. mac_l = mv_read(MAC_ADDR_LOW(port_num));
  2057. p_addr[0] = (mac_h >> 24) & 0xff;
  2058. p_addr[1] = (mac_h >> 16) & 0xff;
  2059. p_addr[2] = (mac_h >> 8) & 0xff;
  2060. p_addr[3] = mac_h & 0xff;
  2061. p_addr[4] = (mac_l >> 8) & 0xff;
  2062. p_addr[5] = mac_l & 0xff;
  2063. }
  2064. /*
  2065. * The entries in each table are indexed by a hash of a packet's MAC
  2066. * address. One bit in each entry determines whether the packet is
  2067. * accepted. There are 4 entries (each 8 bits wide) in each register
  2068. * of the table. The bits in each entry are defined as follows:
  2069. * 0 Accept=1, Drop=0
  2070. * 3-1 Queue (ETH_Q0=0)
  2071. * 7-4 Reserved = 0;
  2072. */
  2073. static void eth_port_set_filter_table_entry(int table, unsigned char entry)
  2074. {
  2075. unsigned int table_reg;
  2076. unsigned int tbl_offset;
  2077. unsigned int reg_offset;
  2078. tbl_offset = (entry / 4) * 4; /* Register offset of DA table entry */
  2079. reg_offset = entry % 4; /* Entry offset within the register */
  2080. /* Set "accepts frame bit" at specified table entry */
  2081. table_reg = mv_read(table + tbl_offset);
  2082. table_reg |= 0x01 << (8 * reg_offset);
  2083. mv_write(table + tbl_offset, table_reg);
  2084. }
  2085. /*
  2086. * eth_port_mc_addr - Multicast address settings.
  2087. *
  2088. * The MV device supports multicast using two tables:
  2089. * 1) Special Multicast Table for MAC addresses of the form
  2090. * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0x_FF).
  2091. * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
  2092. * Table entries in the DA-Filter table.
  2093. * 2) Other Multicast Table for multicast of another type. A CRC-8bit
  2094. * is used as an index to the Other Multicast Table entries in the
  2095. * DA-Filter table. This function calculates the CRC-8bit value.
  2096. * In either case, eth_port_set_filter_table_entry() is then called
  2097. * to set to set the actual table entry.
  2098. */
  2099. static void eth_port_mc_addr(unsigned int eth_port_num, unsigned char *p_addr)
  2100. {
  2101. unsigned int mac_h;
  2102. unsigned int mac_l;
  2103. unsigned char crc_result = 0;
  2104. int table;
  2105. int mac_array[48];
  2106. int crc[8];
  2107. int i;
  2108. if ((p_addr[0] == 0x01) && (p_addr[1] == 0x00) &&
  2109. (p_addr[2] == 0x5E) && (p_addr[3] == 0x00) && (p_addr[4] == 0x00)) {
  2110. table = DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  2111. (eth_port_num);
  2112. eth_port_set_filter_table_entry(table, p_addr[5]);
  2113. return;
  2114. }
  2115. /* Calculate CRC-8 out of the given address */
  2116. mac_h = (p_addr[0] << 8) | (p_addr[1]);
  2117. mac_l = (p_addr[2] << 24) | (p_addr[3] << 16) |
  2118. (p_addr[4] << 8) | (p_addr[5] << 0);
  2119. for (i = 0; i < 32; i++)
  2120. mac_array[i] = (mac_l >> i) & 0x1;
  2121. for (i = 32; i < 48; i++)
  2122. mac_array[i] = (mac_h >> (i - 32)) & 0x1;
  2123. crc[0] = mac_array[45] ^ mac_array[43] ^ mac_array[40] ^ mac_array[39] ^
  2124. mac_array[35] ^ mac_array[34] ^ mac_array[31] ^ mac_array[30] ^
  2125. mac_array[28] ^ mac_array[23] ^ mac_array[21] ^ mac_array[19] ^
  2126. mac_array[18] ^ mac_array[16] ^ mac_array[14] ^ mac_array[12] ^
  2127. mac_array[8] ^ mac_array[7] ^ mac_array[6] ^ mac_array[0];
  2128. crc[1] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  2129. mac_array[41] ^ mac_array[39] ^ mac_array[36] ^ mac_array[34] ^
  2130. mac_array[32] ^ mac_array[30] ^ mac_array[29] ^ mac_array[28] ^
  2131. mac_array[24] ^ mac_array[23] ^ mac_array[22] ^ mac_array[21] ^
  2132. mac_array[20] ^ mac_array[18] ^ mac_array[17] ^ mac_array[16] ^
  2133. mac_array[15] ^ mac_array[14] ^ mac_array[13] ^ mac_array[12] ^
  2134. mac_array[9] ^ mac_array[6] ^ mac_array[1] ^ mac_array[0];
  2135. crc[2] = mac_array[47] ^ mac_array[46] ^ mac_array[44] ^ mac_array[43] ^
  2136. mac_array[42] ^ mac_array[39] ^ mac_array[37] ^ mac_array[34] ^
  2137. mac_array[33] ^ mac_array[29] ^ mac_array[28] ^ mac_array[25] ^
  2138. mac_array[24] ^ mac_array[22] ^ mac_array[17] ^ mac_array[15] ^
  2139. mac_array[13] ^ mac_array[12] ^ mac_array[10] ^ mac_array[8] ^
  2140. mac_array[6] ^ mac_array[2] ^ mac_array[1] ^ mac_array[0];
  2141. crc[3] = mac_array[47] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  2142. mac_array[40] ^ mac_array[38] ^ mac_array[35] ^ mac_array[34] ^
  2143. mac_array[30] ^ mac_array[29] ^ mac_array[26] ^ mac_array[25] ^
  2144. mac_array[23] ^ mac_array[18] ^ mac_array[16] ^ mac_array[14] ^
  2145. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[7] ^
  2146. mac_array[3] ^ mac_array[2] ^ mac_array[1];
  2147. crc[4] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[41] ^
  2148. mac_array[39] ^ mac_array[36] ^ mac_array[35] ^ mac_array[31] ^
  2149. mac_array[30] ^ mac_array[27] ^ mac_array[26] ^ mac_array[24] ^
  2150. mac_array[19] ^ mac_array[17] ^ mac_array[15] ^ mac_array[14] ^
  2151. mac_array[12] ^ mac_array[10] ^ mac_array[8] ^ mac_array[4] ^
  2152. mac_array[3] ^ mac_array[2];
  2153. crc[5] = mac_array[47] ^ mac_array[46] ^ mac_array[45] ^ mac_array[42] ^
  2154. mac_array[40] ^ mac_array[37] ^ mac_array[36] ^ mac_array[32] ^
  2155. mac_array[31] ^ mac_array[28] ^ mac_array[27] ^ mac_array[25] ^
  2156. mac_array[20] ^ mac_array[18] ^ mac_array[16] ^ mac_array[15] ^
  2157. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[5] ^
  2158. mac_array[4] ^ mac_array[3];
  2159. crc[6] = mac_array[47] ^ mac_array[46] ^ mac_array[43] ^ mac_array[41] ^
  2160. mac_array[38] ^ mac_array[37] ^ mac_array[33] ^ mac_array[32] ^
  2161. mac_array[29] ^ mac_array[28] ^ mac_array[26] ^ mac_array[21] ^
  2162. mac_array[19] ^ mac_array[17] ^ mac_array[16] ^ mac_array[14] ^
  2163. mac_array[12] ^ mac_array[10] ^ mac_array[6] ^ mac_array[5] ^
  2164. mac_array[4];
  2165. crc[7] = mac_array[47] ^ mac_array[44] ^ mac_array[42] ^ mac_array[39] ^
  2166. mac_array[38] ^ mac_array[34] ^ mac_array[33] ^ mac_array[30] ^
  2167. mac_array[29] ^ mac_array[27] ^ mac_array[22] ^ mac_array[20] ^
  2168. mac_array[18] ^ mac_array[17] ^ mac_array[15] ^ mac_array[13] ^
  2169. mac_array[11] ^ mac_array[7] ^ mac_array[6] ^ mac_array[5];
  2170. for (i = 0; i < 8; i++)
  2171. crc_result = crc_result | (crc[i] << i);
  2172. table = DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num);
  2173. eth_port_set_filter_table_entry(table, crc_result);
  2174. }
  2175. /*
  2176. * Set the entire multicast list based on dev->mc_list.
  2177. */
  2178. static void eth_port_set_multicast_list(struct net_device *dev)
  2179. {
  2180. struct dev_mc_list *mc_list;
  2181. int i;
  2182. int table_index;
  2183. struct mv643xx_private *mp = netdev_priv(dev);
  2184. unsigned int eth_port_num = mp->port_num;
  2185. /* If the device is in promiscuous mode or in all multicast mode,
  2186. * we will fully populate both multicast tables with accept.
  2187. * This is guaranteed to yield a match on all multicast addresses...
  2188. */
  2189. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI)) {
  2190. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  2191. /* Set all entries in DA filter special multicast
  2192. * table (Ex_dFSMT)
  2193. * Set for ETH_Q0 for now
  2194. * Bits
  2195. * 0 Accept=1, Drop=0
  2196. * 3-1 Queue ETH_Q0=0
  2197. * 7-4 Reserved = 0;
  2198. */
  2199. mv_write(DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(eth_port_num) + table_index, 0x01010101);
  2200. /* Set all entries in DA filter other multicast
  2201. * table (Ex_dFOMT)
  2202. * Set for ETH_Q0 for now
  2203. * Bits
  2204. * 0 Accept=1, Drop=0
  2205. * 3-1 Queue ETH_Q0=0
  2206. * 7-4 Reserved = 0;
  2207. */
  2208. mv_write(DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num) + table_index, 0x01010101);
  2209. }
  2210. return;
  2211. }
  2212. /* We will clear out multicast tables every time we get the list.
  2213. * Then add the entire new list...
  2214. */
  2215. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  2216. /* Clear DA filter special multicast table (Ex_dFSMT) */
  2217. mv_write(DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  2218. (eth_port_num) + table_index, 0);
  2219. /* Clear DA filter other multicast table (Ex_dFOMT) */
  2220. mv_write(DA_FILTER_OTHER_MULTICAST_TABLE_BASE
  2221. (eth_port_num) + table_index, 0);
  2222. }
  2223. /* Get pointer to net_device multicast list and add each one... */
  2224. for (i = 0, mc_list = dev->mc_list;
  2225. (i < 256) && (mc_list != NULL) && (i < dev->mc_count);
  2226. i++, mc_list = mc_list->next)
  2227. if (mc_list->dmi_addrlen == 6)
  2228. eth_port_mc_addr(eth_port_num, mc_list->dmi_addr);
  2229. }
  2230. /*
  2231. * eth_port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
  2232. *
  2233. * DESCRIPTION:
  2234. * Go through all the DA filter tables (Unicast, Special Multicast &
  2235. * Other Multicast) and set each entry to 0.
  2236. *
  2237. * INPUT:
  2238. * unsigned int eth_port_num Ethernet Port number.
  2239. *
  2240. * OUTPUT:
  2241. * Multicast and Unicast packets are rejected.
  2242. *
  2243. * RETURN:
  2244. * None.
  2245. */
  2246. static void eth_port_init_mac_tables(unsigned int eth_port_num)
  2247. {
  2248. int table_index;
  2249. /* Clear DA filter unicast table (Ex_dFUT) */
  2250. for (table_index = 0; table_index <= 0xC; table_index += 4)
  2251. mv_write(DA_FILTER_UNICAST_TABLE_BASE
  2252. (eth_port_num) + table_index, 0);
  2253. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  2254. /* Clear DA filter special multicast table (Ex_dFSMT) */
  2255. mv_write(DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  2256. (eth_port_num) + table_index, 0);
  2257. /* Clear DA filter other multicast table (Ex_dFOMT) */
  2258. mv_write(DA_FILTER_OTHER_MULTICAST_TABLE_BASE
  2259. (eth_port_num) + table_index, 0);
  2260. }
  2261. }
  2262. /*
  2263. * eth_clear_mib_counters - Clear all MIB counters
  2264. *
  2265. * DESCRIPTION:
  2266. * This function clears all MIB counters of a specific ethernet port.
  2267. * A read from the MIB counter will reset the counter.
  2268. *
  2269. * INPUT:
  2270. * unsigned int eth_port_num Ethernet Port number.
  2271. *
  2272. * OUTPUT:
  2273. * After reading all MIB counters, the counters resets.
  2274. *
  2275. * RETURN:
  2276. * MIB counter value.
  2277. *
  2278. */
  2279. static void eth_clear_mib_counters(unsigned int eth_port_num)
  2280. {
  2281. int i;
  2282. /* Perform dummy reads from MIB counters */
  2283. for (i = ETH_MIB_GOOD_OCTETS_RECEIVED_LOW; i < ETH_MIB_LATE_COLLISION;
  2284. i += 4)
  2285. mv_read(MIB_COUNTERS_BASE(eth_port_num) + i);
  2286. }
  2287. static inline u32 read_mib(struct mv643xx_private *mp, int offset)
  2288. {
  2289. return mv_read(MIB_COUNTERS_BASE(mp->port_num) + offset);
  2290. }
  2291. static void eth_update_mib_counters(struct mv643xx_private *mp)
  2292. {
  2293. struct mv643xx_mib_counters *p = &mp->mib_counters;
  2294. int offset;
  2295. p->good_octets_received +=
  2296. read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_LOW);
  2297. p->good_octets_received +=
  2298. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH) << 32;
  2299. for (offset = ETH_MIB_BAD_OCTETS_RECEIVED;
  2300. offset <= ETH_MIB_FRAMES_1024_TO_MAX_OCTETS;
  2301. offset += 4)
  2302. *(u32 *)((char *)p + offset) += read_mib(mp, offset);
  2303. p->good_octets_sent += read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_LOW);
  2304. p->good_octets_sent +=
  2305. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_HIGH) << 32;
  2306. for (offset = ETH_MIB_GOOD_FRAMES_SENT;
  2307. offset <= ETH_MIB_LATE_COLLISION;
  2308. offset += 4)
  2309. *(u32 *)((char *)p + offset) += read_mib(mp, offset);
  2310. }
  2311. /*
  2312. * ethernet_phy_detect - Detect whether a phy is present
  2313. *
  2314. * DESCRIPTION:
  2315. * This function tests whether there is a PHY present on
  2316. * the specified port.
  2317. *
  2318. * INPUT:
  2319. * unsigned int eth_port_num Ethernet Port number.
  2320. *
  2321. * OUTPUT:
  2322. * None
  2323. *
  2324. * RETURN:
  2325. * 0 on success
  2326. * -ENODEV on failure
  2327. *
  2328. */
  2329. static int ethernet_phy_detect(unsigned int port_num)
  2330. {
  2331. unsigned int phy_reg_data0;
  2332. int auto_neg;
  2333. eth_port_read_smi_reg(port_num, 0, &phy_reg_data0);
  2334. auto_neg = phy_reg_data0 & 0x1000;
  2335. phy_reg_data0 ^= 0x1000; /* invert auto_neg */
  2336. eth_port_write_smi_reg(port_num, 0, phy_reg_data0);
  2337. eth_port_read_smi_reg(port_num, 0, &phy_reg_data0);
  2338. if ((phy_reg_data0 & 0x1000) == auto_neg)
  2339. return -ENODEV; /* change didn't take */
  2340. phy_reg_data0 ^= 0x1000;
  2341. eth_port_write_smi_reg(port_num, 0, phy_reg_data0);
  2342. return 0;
  2343. }
  2344. /*
  2345. * ethernet_phy_get - Get the ethernet port PHY address.
  2346. *
  2347. * DESCRIPTION:
  2348. * This routine returns the given ethernet port PHY address.
  2349. *
  2350. * INPUT:
  2351. * unsigned int eth_port_num Ethernet Port number.
  2352. *
  2353. * OUTPUT:
  2354. * None.
  2355. *
  2356. * RETURN:
  2357. * PHY address.
  2358. *
  2359. */
  2360. static int ethernet_phy_get(unsigned int eth_port_num)
  2361. {
  2362. unsigned int reg_data;
  2363. reg_data = mv_read(PHY_ADDR_REG);
  2364. return ((reg_data >> (5 * eth_port_num)) & 0x1f);
  2365. }
  2366. /*
  2367. * ethernet_phy_set - Set the ethernet port PHY address.
  2368. *
  2369. * DESCRIPTION:
  2370. * This routine sets the given ethernet port PHY address.
  2371. *
  2372. * INPUT:
  2373. * unsigned int eth_port_num Ethernet Port number.
  2374. * int phy_addr PHY address.
  2375. *
  2376. * OUTPUT:
  2377. * None.
  2378. *
  2379. * RETURN:
  2380. * None.
  2381. *
  2382. */
  2383. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr)
  2384. {
  2385. u32 reg_data;
  2386. int addr_shift = 5 * eth_port_num;
  2387. reg_data = mv_read(PHY_ADDR_REG);
  2388. reg_data &= ~(0x1f << addr_shift);
  2389. reg_data |= (phy_addr & 0x1f) << addr_shift;
  2390. mv_write(PHY_ADDR_REG, reg_data);
  2391. }
  2392. /*
  2393. * ethernet_phy_reset - Reset Ethernet port PHY.
  2394. *
  2395. * DESCRIPTION:
  2396. * This routine utilizes the SMI interface to reset the ethernet port PHY.
  2397. *
  2398. * INPUT:
  2399. * unsigned int eth_port_num Ethernet Port number.
  2400. *
  2401. * OUTPUT:
  2402. * The PHY is reset.
  2403. *
  2404. * RETURN:
  2405. * None.
  2406. *
  2407. */
  2408. static void ethernet_phy_reset(unsigned int eth_port_num)
  2409. {
  2410. unsigned int phy_reg_data;
  2411. /* Reset the PHY */
  2412. eth_port_read_smi_reg(eth_port_num, 0, &phy_reg_data);
  2413. phy_reg_data |= 0x8000; /* Set bit 15 to reset the PHY */
  2414. eth_port_write_smi_reg(eth_port_num, 0, phy_reg_data);
  2415. /* wait for PHY to come out of reset */
  2416. do {
  2417. udelay(1);
  2418. eth_port_read_smi_reg(eth_port_num, 0, &phy_reg_data);
  2419. } while (phy_reg_data & 0x8000);
  2420. }
  2421. static void mv643xx_eth_port_enable_tx(unsigned int port_num,
  2422. unsigned int queues)
  2423. {
  2424. mv_write(TRANSMIT_QUEUE_COMMAND_REG(port_num), queues);
  2425. }
  2426. static void mv643xx_eth_port_enable_rx(unsigned int port_num,
  2427. unsigned int queues)
  2428. {
  2429. mv_write(RECEIVE_QUEUE_COMMAND_REG(port_num), queues);
  2430. }
  2431. static unsigned int mv643xx_eth_port_disable_tx(unsigned int port_num)
  2432. {
  2433. u32 queues;
  2434. /* Stop Tx port activity. Check port Tx activity. */
  2435. queues = mv_read(TRANSMIT_QUEUE_COMMAND_REG(port_num)) & 0xFF;
  2436. if (queues) {
  2437. /* Issue stop command for active queues only */
  2438. mv_write(TRANSMIT_QUEUE_COMMAND_REG(port_num), (queues << 8));
  2439. /* Wait for all Tx activity to terminate. */
  2440. /* Check port cause register that all Tx queues are stopped */
  2441. while (mv_read(TRANSMIT_QUEUE_COMMAND_REG(port_num)) & 0xFF)
  2442. udelay(PHY_WAIT_MICRO_SECONDS);
  2443. /* Wait for Tx FIFO to empty */
  2444. while (mv_read(PORT_STATUS_REG(port_num)) &
  2445. ETH_PORT_TX_FIFO_EMPTY)
  2446. udelay(PHY_WAIT_MICRO_SECONDS);
  2447. }
  2448. return queues;
  2449. }
  2450. static unsigned int mv643xx_eth_port_disable_rx(unsigned int port_num)
  2451. {
  2452. u32 queues;
  2453. /* Stop Rx port activity. Check port Rx activity. */
  2454. queues = mv_read(RECEIVE_QUEUE_COMMAND_REG(port_num)) & 0xFF;
  2455. if (queues) {
  2456. /* Issue stop command for active queues only */
  2457. mv_write(RECEIVE_QUEUE_COMMAND_REG(port_num), (queues << 8));
  2458. /* Wait for all Rx activity to terminate. */
  2459. /* Check port cause register that all Rx queues are stopped */
  2460. while (mv_read(RECEIVE_QUEUE_COMMAND_REG(port_num)) & 0xFF)
  2461. udelay(PHY_WAIT_MICRO_SECONDS);
  2462. }
  2463. return queues;
  2464. }
  2465. /*
  2466. * eth_port_reset - Reset Ethernet port
  2467. *
  2468. * DESCRIPTION:
  2469. * This routine resets the chip by aborting any SDMA engine activity and
  2470. * clearing the MIB counters. The Receiver and the Transmit unit are in
  2471. * idle state after this command is performed and the port is disabled.
  2472. *
  2473. * INPUT:
  2474. * unsigned int eth_port_num Ethernet Port number.
  2475. *
  2476. * OUTPUT:
  2477. * Channel activity is halted.
  2478. *
  2479. * RETURN:
  2480. * None.
  2481. *
  2482. */
  2483. static void eth_port_reset(unsigned int port_num)
  2484. {
  2485. unsigned int reg_data;
  2486. mv643xx_eth_port_disable_tx(port_num);
  2487. mv643xx_eth_port_disable_rx(port_num);
  2488. /* Clear all MIB counters */
  2489. eth_clear_mib_counters(port_num);
  2490. /* Reset the Enable bit in the Configuration Register */
  2491. reg_data = mv_read(PORT_SERIAL_CONTROL_REG(port_num));
  2492. reg_data &= ~(SERIAL_PORT_ENABLE |
  2493. DO_NOT_FORCE_LINK_FAIL |
  2494. FORCE_LINK_PASS);
  2495. mv_write(PORT_SERIAL_CONTROL_REG(port_num), reg_data);
  2496. }
  2497. /*
  2498. * eth_port_read_smi_reg - Read PHY registers
  2499. *
  2500. * DESCRIPTION:
  2501. * This routine utilize the SMI interface to interact with the PHY in
  2502. * order to perform PHY register read.
  2503. *
  2504. * INPUT:
  2505. * unsigned int port_num Ethernet Port number.
  2506. * unsigned int phy_reg PHY register address offset.
  2507. * unsigned int *value Register value buffer.
  2508. *
  2509. * OUTPUT:
  2510. * Write the value of a specified PHY register into given buffer.
  2511. *
  2512. * RETURN:
  2513. * false if the PHY is busy or read data is not in valid state.
  2514. * true otherwise.
  2515. *
  2516. */
  2517. static void eth_port_read_smi_reg(unsigned int port_num,
  2518. unsigned int phy_reg, unsigned int *value)
  2519. {
  2520. int phy_addr = ethernet_phy_get(port_num);
  2521. unsigned long flags;
  2522. int i;
  2523. /* the SMI register is a shared resource */
  2524. spin_lock_irqsave(&mv643xx_eth_phy_lock, flags);
  2525. /* wait for the SMI register to become available */
  2526. for (i = 0; mv_read(SMI_REG) & ETH_SMI_BUSY; i++) {
  2527. if (i == PHY_WAIT_ITERATIONS) {
  2528. printk("mv643xx PHY busy timeout, port %d\n", port_num);
  2529. goto out;
  2530. }
  2531. udelay(PHY_WAIT_MICRO_SECONDS);
  2532. }
  2533. mv_write(SMI_REG,
  2534. (phy_addr << 16) | (phy_reg << 21) | ETH_SMI_OPCODE_READ);
  2535. /* now wait for the data to be valid */
  2536. for (i = 0; !(mv_read(SMI_REG) & ETH_SMI_READ_VALID); i++) {
  2537. if (i == PHY_WAIT_ITERATIONS) {
  2538. printk("mv643xx PHY read timeout, port %d\n", port_num);
  2539. goto out;
  2540. }
  2541. udelay(PHY_WAIT_MICRO_SECONDS);
  2542. }
  2543. *value = mv_read(SMI_REG) & 0xffff;
  2544. out:
  2545. spin_unlock_irqrestore(&mv643xx_eth_phy_lock, flags);
  2546. }
  2547. /*
  2548. * eth_port_write_smi_reg - Write to PHY registers
  2549. *
  2550. * DESCRIPTION:
  2551. * This routine utilize the SMI interface to interact with the PHY in
  2552. * order to perform writes to PHY registers.
  2553. *
  2554. * INPUT:
  2555. * unsigned int eth_port_num Ethernet Port number.
  2556. * unsigned int phy_reg PHY register address offset.
  2557. * unsigned int value Register value.
  2558. *
  2559. * OUTPUT:
  2560. * Write the given value to the specified PHY register.
  2561. *
  2562. * RETURN:
  2563. * false if the PHY is busy.
  2564. * true otherwise.
  2565. *
  2566. */
  2567. static void eth_port_write_smi_reg(unsigned int eth_port_num,
  2568. unsigned int phy_reg, unsigned int value)
  2569. {
  2570. int phy_addr;
  2571. int i;
  2572. unsigned long flags;
  2573. phy_addr = ethernet_phy_get(eth_port_num);
  2574. /* the SMI register is a shared resource */
  2575. spin_lock_irqsave(&mv643xx_eth_phy_lock, flags);
  2576. /* wait for the SMI register to become available */
  2577. for (i = 0; mv_read(SMI_REG) & ETH_SMI_BUSY; i++) {
  2578. if (i == PHY_WAIT_ITERATIONS) {
  2579. printk("mv643xx PHY busy timeout, port %d\n",
  2580. eth_port_num);
  2581. goto out;
  2582. }
  2583. udelay(PHY_WAIT_MICRO_SECONDS);
  2584. }
  2585. mv_write(SMI_REG, (phy_addr << 16) | (phy_reg << 21) |
  2586. ETH_SMI_OPCODE_WRITE | (value & 0xffff));
  2587. out:
  2588. spin_unlock_irqrestore(&mv643xx_eth_phy_lock, flags);
  2589. }
  2590. /*
  2591. * Wrappers for MII support library.
  2592. */
  2593. static int mv643xx_mdio_read(struct net_device *dev, int phy_id, int location)
  2594. {
  2595. int val;
  2596. struct mv643xx_private *mp = netdev_priv(dev);
  2597. eth_port_read_smi_reg(mp->port_num, location, &val);
  2598. return val;
  2599. }
  2600. static void mv643xx_mdio_write(struct net_device *dev, int phy_id, int location, int val)
  2601. {
  2602. struct mv643xx_private *mp = netdev_priv(dev);
  2603. eth_port_write_smi_reg(mp->port_num, location, val);
  2604. }
  2605. /*
  2606. * eth_port_receive - Get received information from Rx ring.
  2607. *
  2608. * DESCRIPTION:
  2609. * This routine returns the received data to the caller. There is no
  2610. * data copying during routine operation. All information is returned
  2611. * using pointer to packet information struct passed from the caller.
  2612. * If the routine exhausts Rx ring resources then the resource error flag
  2613. * is set.
  2614. *
  2615. * INPUT:
  2616. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2617. * struct pkt_info *p_pkt_info User packet buffer.
  2618. *
  2619. * OUTPUT:
  2620. * Rx ring current and used indexes are updated.
  2621. *
  2622. * RETURN:
  2623. * ETH_ERROR in case the routine can not access Rx desc ring.
  2624. * ETH_QUEUE_FULL if Rx ring resources are exhausted.
  2625. * ETH_END_OF_JOB if there is no received data.
  2626. * ETH_OK otherwise.
  2627. */
  2628. static ETH_FUNC_RET_STATUS eth_port_receive(struct mv643xx_private *mp,
  2629. struct pkt_info *p_pkt_info)
  2630. {
  2631. int rx_next_curr_desc, rx_curr_desc, rx_used_desc;
  2632. volatile struct eth_rx_desc *p_rx_desc;
  2633. unsigned int command_status;
  2634. unsigned long flags;
  2635. /* Do not process Rx ring in case of Rx ring resource error */
  2636. if (mp->rx_resource_err)
  2637. return ETH_QUEUE_FULL;
  2638. spin_lock_irqsave(&mp->lock, flags);
  2639. /* Get the Rx Desc ring 'curr and 'used' indexes */
  2640. rx_curr_desc = mp->rx_curr_desc_q;
  2641. rx_used_desc = mp->rx_used_desc_q;
  2642. p_rx_desc = &mp->p_rx_desc_area[rx_curr_desc];
  2643. /* The following parameters are used to save readings from memory */
  2644. command_status = p_rx_desc->cmd_sts;
  2645. rmb();
  2646. /* Nothing to receive... */
  2647. if (command_status & (ETH_BUFFER_OWNED_BY_DMA)) {
  2648. spin_unlock_irqrestore(&mp->lock, flags);
  2649. return ETH_END_OF_JOB;
  2650. }
  2651. p_pkt_info->byte_cnt = (p_rx_desc->byte_cnt) - RX_BUF_OFFSET;
  2652. p_pkt_info->cmd_sts = command_status;
  2653. p_pkt_info->buf_ptr = (p_rx_desc->buf_ptr) + RX_BUF_OFFSET;
  2654. p_pkt_info->return_info = mp->rx_skb[rx_curr_desc];
  2655. p_pkt_info->l4i_chk = p_rx_desc->buf_size;
  2656. /*
  2657. * Clean the return info field to indicate that the
  2658. * packet has been moved to the upper layers
  2659. */
  2660. mp->rx_skb[rx_curr_desc] = NULL;
  2661. /* Update current index in data structure */
  2662. rx_next_curr_desc = (rx_curr_desc + 1) % mp->rx_ring_size;
  2663. mp->rx_curr_desc_q = rx_next_curr_desc;
  2664. /* Rx descriptors exhausted. Set the Rx ring resource error flag */
  2665. if (rx_next_curr_desc == rx_used_desc)
  2666. mp->rx_resource_err = 1;
  2667. spin_unlock_irqrestore(&mp->lock, flags);
  2668. return ETH_OK;
  2669. }
  2670. /*
  2671. * eth_rx_return_buff - Returns a Rx buffer back to the Rx ring.
  2672. *
  2673. * DESCRIPTION:
  2674. * This routine returns a Rx buffer back to the Rx ring. It retrieves the
  2675. * next 'used' descriptor and attached the returned buffer to it.
  2676. * In case the Rx ring was in "resource error" condition, where there are
  2677. * no available Rx resources, the function resets the resource error flag.
  2678. *
  2679. * INPUT:
  2680. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2681. * struct pkt_info *p_pkt_info Information on returned buffer.
  2682. *
  2683. * OUTPUT:
  2684. * New available Rx resource in Rx descriptor ring.
  2685. *
  2686. * RETURN:
  2687. * ETH_ERROR in case the routine can not access Rx desc ring.
  2688. * ETH_OK otherwise.
  2689. */
  2690. static ETH_FUNC_RET_STATUS eth_rx_return_buff(struct mv643xx_private *mp,
  2691. struct pkt_info *p_pkt_info)
  2692. {
  2693. int used_rx_desc; /* Where to return Rx resource */
  2694. volatile struct eth_rx_desc *p_used_rx_desc;
  2695. unsigned long flags;
  2696. spin_lock_irqsave(&mp->lock, flags);
  2697. /* Get 'used' Rx descriptor */
  2698. used_rx_desc = mp->rx_used_desc_q;
  2699. p_used_rx_desc = &mp->p_rx_desc_area[used_rx_desc];
  2700. p_used_rx_desc->buf_ptr = p_pkt_info->buf_ptr;
  2701. p_used_rx_desc->buf_size = p_pkt_info->byte_cnt;
  2702. mp->rx_skb[used_rx_desc] = p_pkt_info->return_info;
  2703. /* Flush the write pipe */
  2704. /* Return the descriptor to DMA ownership */
  2705. wmb();
  2706. p_used_rx_desc->cmd_sts =
  2707. ETH_BUFFER_OWNED_BY_DMA | ETH_RX_ENABLE_INTERRUPT;
  2708. wmb();
  2709. /* Move the used descriptor pointer to the next descriptor */
  2710. mp->rx_used_desc_q = (used_rx_desc + 1) % mp->rx_ring_size;
  2711. /* Any Rx return cancels the Rx resource error status */
  2712. mp->rx_resource_err = 0;
  2713. spin_unlock_irqrestore(&mp->lock, flags);
  2714. return ETH_OK;
  2715. }
  2716. /************* Begin ethtool support *************************/
  2717. struct mv643xx_stats {
  2718. char stat_string[ETH_GSTRING_LEN];
  2719. int sizeof_stat;
  2720. int stat_offset;
  2721. };
  2722. #define MV643XX_STAT(m) sizeof(((struct mv643xx_private *)0)->m), \
  2723. offsetof(struct mv643xx_private, m)
  2724. static const struct mv643xx_stats mv643xx_gstrings_stats[] = {
  2725. { "rx_packets", MV643XX_STAT(stats.rx_packets) },
  2726. { "tx_packets", MV643XX_STAT(stats.tx_packets) },
  2727. { "rx_bytes", MV643XX_STAT(stats.rx_bytes) },
  2728. { "tx_bytes", MV643XX_STAT(stats.tx_bytes) },
  2729. { "rx_errors", MV643XX_STAT(stats.rx_errors) },
  2730. { "tx_errors", MV643XX_STAT(stats.tx_errors) },
  2731. { "rx_dropped", MV643XX_STAT(stats.rx_dropped) },
  2732. { "tx_dropped", MV643XX_STAT(stats.tx_dropped) },
  2733. { "good_octets_received", MV643XX_STAT(mib_counters.good_octets_received) },
  2734. { "bad_octets_received", MV643XX_STAT(mib_counters.bad_octets_received) },
  2735. { "internal_mac_transmit_err", MV643XX_STAT(mib_counters.internal_mac_transmit_err) },
  2736. { "good_frames_received", MV643XX_STAT(mib_counters.good_frames_received) },
  2737. { "bad_frames_received", MV643XX_STAT(mib_counters.bad_frames_received) },
  2738. { "broadcast_frames_received", MV643XX_STAT(mib_counters.broadcast_frames_received) },
  2739. { "multicast_frames_received", MV643XX_STAT(mib_counters.multicast_frames_received) },
  2740. { "frames_64_octets", MV643XX_STAT(mib_counters.frames_64_octets) },
  2741. { "frames_65_to_127_octets", MV643XX_STAT(mib_counters.frames_65_to_127_octets) },
  2742. { "frames_128_to_255_octets", MV643XX_STAT(mib_counters.frames_128_to_255_octets) },
  2743. { "frames_256_to_511_octets", MV643XX_STAT(mib_counters.frames_256_to_511_octets) },
  2744. { "frames_512_to_1023_octets", MV643XX_STAT(mib_counters.frames_512_to_1023_octets) },
  2745. { "frames_1024_to_max_octets", MV643XX_STAT(mib_counters.frames_1024_to_max_octets) },
  2746. { "good_octets_sent", MV643XX_STAT(mib_counters.good_octets_sent) },
  2747. { "good_frames_sent", MV643XX_STAT(mib_counters.good_frames_sent) },
  2748. { "excessive_collision", MV643XX_STAT(mib_counters.excessive_collision) },
  2749. { "multicast_frames_sent", MV643XX_STAT(mib_counters.multicast_frames_sent) },
  2750. { "broadcast_frames_sent", MV643XX_STAT(mib_counters.broadcast_frames_sent) },
  2751. { "unrec_mac_control_received", MV643XX_STAT(mib_counters.unrec_mac_control_received) },
  2752. { "fc_sent", MV643XX_STAT(mib_counters.fc_sent) },
  2753. { "good_fc_received", MV643XX_STAT(mib_counters.good_fc_received) },
  2754. { "bad_fc_received", MV643XX_STAT(mib_counters.bad_fc_received) },
  2755. { "undersize_received", MV643XX_STAT(mib_counters.undersize_received) },
  2756. { "fragments_received", MV643XX_STAT(mib_counters.fragments_received) },
  2757. { "oversize_received", MV643XX_STAT(mib_counters.oversize_received) },
  2758. { "jabber_received", MV643XX_STAT(mib_counters.jabber_received) },
  2759. { "mac_receive_error", MV643XX_STAT(mib_counters.mac_receive_error) },
  2760. { "bad_crc_event", MV643XX_STAT(mib_counters.bad_crc_event) },
  2761. { "collision", MV643XX_STAT(mib_counters.collision) },
  2762. { "late_collision", MV643XX_STAT(mib_counters.late_collision) },
  2763. };
  2764. #define MV643XX_STATS_LEN ARRAY_SIZE(mv643xx_gstrings_stats)
  2765. static void mv643xx_get_drvinfo(struct net_device *netdev,
  2766. struct ethtool_drvinfo *drvinfo)
  2767. {
  2768. strncpy(drvinfo->driver, mv643xx_driver_name, 32);
  2769. strncpy(drvinfo->version, mv643xx_driver_version, 32);
  2770. strncpy(drvinfo->fw_version, "N/A", 32);
  2771. strncpy(drvinfo->bus_info, "mv643xx", 32);
  2772. drvinfo->n_stats = MV643XX_STATS_LEN;
  2773. }
  2774. static int mv643xx_get_sset_count(struct net_device *netdev, int sset)
  2775. {
  2776. switch (sset) {
  2777. case ETH_SS_STATS:
  2778. return MV643XX_STATS_LEN;
  2779. default:
  2780. return -EOPNOTSUPP;
  2781. }
  2782. }
  2783. static void mv643xx_get_ethtool_stats(struct net_device *netdev,
  2784. struct ethtool_stats *stats, uint64_t *data)
  2785. {
  2786. struct mv643xx_private *mp = netdev->priv;
  2787. int i;
  2788. eth_update_mib_counters(mp);
  2789. for (i = 0; i < MV643XX_STATS_LEN; i++) {
  2790. char *p = (char *)mp+mv643xx_gstrings_stats[i].stat_offset;
  2791. data[i] = (mv643xx_gstrings_stats[i].sizeof_stat ==
  2792. sizeof(uint64_t)) ? *(uint64_t *)p : *(uint32_t *)p;
  2793. }
  2794. }
  2795. static void mv643xx_get_strings(struct net_device *netdev, uint32_t stringset,
  2796. uint8_t *data)
  2797. {
  2798. int i;
  2799. switch(stringset) {
  2800. case ETH_SS_STATS:
  2801. for (i=0; i < MV643XX_STATS_LEN; i++) {
  2802. memcpy(data + i * ETH_GSTRING_LEN,
  2803. mv643xx_gstrings_stats[i].stat_string,
  2804. ETH_GSTRING_LEN);
  2805. }
  2806. break;
  2807. }
  2808. }
  2809. static u32 mv643xx_eth_get_link(struct net_device *dev)
  2810. {
  2811. struct mv643xx_private *mp = netdev_priv(dev);
  2812. return mii_link_ok(&mp->mii);
  2813. }
  2814. static int mv643xx_eth_nway_restart(struct net_device *dev)
  2815. {
  2816. struct mv643xx_private *mp = netdev_priv(dev);
  2817. return mii_nway_restart(&mp->mii);
  2818. }
  2819. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2820. {
  2821. struct mv643xx_private *mp = netdev_priv(dev);
  2822. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  2823. }
  2824. static const struct ethtool_ops mv643xx_ethtool_ops = {
  2825. .get_settings = mv643xx_get_settings,
  2826. .set_settings = mv643xx_set_settings,
  2827. .get_drvinfo = mv643xx_get_drvinfo,
  2828. .get_link = mv643xx_eth_get_link,
  2829. .set_sg = ethtool_op_set_sg,
  2830. .get_sset_count = mv643xx_get_sset_count,
  2831. .get_ethtool_stats = mv643xx_get_ethtool_stats,
  2832. .get_strings = mv643xx_get_strings,
  2833. .nway_reset = mv643xx_eth_nway_restart,
  2834. };
  2835. /************* End ethtool support *************************/