via_dma.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. /* via_dma.c -- DMA support for the VIA Unichrome/Pro
  2. *
  3. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  4. * All Rights Reserved.
  5. *
  6. * Copyright 2004 Digeo, Inc., Palo Alto, CA, U.S.A.
  7. * All Rights Reserved.
  8. *
  9. * Copyright 2004 The Unichrome project.
  10. * All Rights Reserved.
  11. *
  12. * Permission is hereby granted, free of charge, to any person obtaining a
  13. * copy of this software and associated documentation files (the "Software"),
  14. * to deal in the Software without restriction, including without limitation
  15. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  16. * and/or sell copies of the Software, and to permit persons to whom the
  17. * Software is furnished to do so, subject to the following conditions:
  18. *
  19. * The above copyright notice and this permission notice (including the
  20. * next paragraph) shall be included in all copies or substantial portions
  21. * of the Software.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  24. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  25. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  26. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  27. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  28. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  29. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  30. *
  31. * Authors:
  32. * Tungsten Graphics,
  33. * Erdi Chen,
  34. * Thomas Hellstrom.
  35. */
  36. #include "drmP.h"
  37. #include "drm.h"
  38. #include "via_drm.h"
  39. #include "via_drv.h"
  40. #include "via_3d_reg.h"
  41. #define CMDBUF_ALIGNMENT_SIZE (0x100)
  42. #define CMDBUF_ALIGNMENT_MASK (0x0ff)
  43. /* defines for VIA 3D registers */
  44. #define VIA_REG_STATUS 0x400
  45. #define VIA_REG_TRANSET 0x43C
  46. #define VIA_REG_TRANSPACE 0x440
  47. /* VIA_REG_STATUS(0x400): Engine Status */
  48. #define VIA_CMD_RGTR_BUSY 0x00000080 /* Command Regulator is busy */
  49. #define VIA_2D_ENG_BUSY 0x00000001 /* 2D Engine is busy */
  50. #define VIA_3D_ENG_BUSY 0x00000002 /* 3D Engine is busy */
  51. #define VIA_VR_QUEUE_BUSY 0x00020000 /* Virtual Queue is busy */
  52. #define SetReg2DAGP(nReg, nData) { \
  53. *((uint32_t *)(vb)) = ((nReg) >> 2) | HALCYON_HEADER1; \
  54. *((uint32_t *)(vb) + 1) = (nData); \
  55. vb = ((uint32_t *)vb) + 2; \
  56. dev_priv->dma_low +=8; \
  57. }
  58. #define via_flush_write_combine() DRM_MEMORYBARRIER()
  59. #define VIA_OUT_RING_QW(w1,w2) \
  60. *vb++ = (w1); \
  61. *vb++ = (w2); \
  62. dev_priv->dma_low += 8;
  63. static void via_cmdbuf_start(drm_via_private_t * dev_priv);
  64. static void via_cmdbuf_pause(drm_via_private_t * dev_priv);
  65. static void via_cmdbuf_reset(drm_via_private_t * dev_priv);
  66. static void via_cmdbuf_rewind(drm_via_private_t * dev_priv);
  67. static int via_wait_idle(drm_via_private_t * dev_priv);
  68. static void via_pad_cache(drm_via_private_t * dev_priv, int qwords);
  69. /*
  70. * Free space in command buffer.
  71. */
  72. static uint32_t via_cmdbuf_space(drm_via_private_t * dev_priv)
  73. {
  74. uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  75. uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
  76. return ((hw_addr <= dev_priv->dma_low) ?
  77. (dev_priv->dma_high + hw_addr - dev_priv->dma_low) :
  78. (hw_addr - dev_priv->dma_low));
  79. }
  80. /*
  81. * How much does the command regulator lag behind?
  82. */
  83. static uint32_t via_cmdbuf_lag(drm_via_private_t * dev_priv)
  84. {
  85. uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  86. uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
  87. return ((hw_addr <= dev_priv->dma_low) ?
  88. (dev_priv->dma_low - hw_addr) :
  89. (dev_priv->dma_wrap + dev_priv->dma_low - hw_addr));
  90. }
  91. /*
  92. * Check that the given size fits in the buffer, otherwise wait.
  93. */
  94. static inline int
  95. via_cmdbuf_wait(drm_via_private_t * dev_priv, unsigned int size)
  96. {
  97. uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  98. uint32_t cur_addr, hw_addr, next_addr;
  99. volatile uint32_t *hw_addr_ptr;
  100. uint32_t count;
  101. hw_addr_ptr = dev_priv->hw_addr_ptr;
  102. cur_addr = dev_priv->dma_low;
  103. next_addr = cur_addr + size + 512 * 1024;
  104. count = 1000000;
  105. do {
  106. hw_addr = *hw_addr_ptr - agp_base;
  107. if (count-- == 0) {
  108. DRM_ERROR
  109. ("via_cmdbuf_wait timed out hw %x cur_addr %x next_addr %x\n",
  110. hw_addr, cur_addr, next_addr);
  111. return -1;
  112. }
  113. } while ((cur_addr < hw_addr) && (next_addr >= hw_addr));
  114. return 0;
  115. }
  116. /*
  117. * Checks whether buffer head has reach the end. Rewind the ring buffer
  118. * when necessary.
  119. *
  120. * Returns virtual pointer to ring buffer.
  121. */
  122. static inline uint32_t *via_check_dma(drm_via_private_t * dev_priv,
  123. unsigned int size)
  124. {
  125. if ((dev_priv->dma_low + size + 4 * CMDBUF_ALIGNMENT_SIZE) >
  126. dev_priv->dma_high) {
  127. via_cmdbuf_rewind(dev_priv);
  128. }
  129. if (via_cmdbuf_wait(dev_priv, size) != 0) {
  130. return NULL;
  131. }
  132. return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
  133. }
  134. int via_dma_cleanup(struct drm_device * dev)
  135. {
  136. if (dev->dev_private) {
  137. drm_via_private_t *dev_priv =
  138. (drm_via_private_t *) dev->dev_private;
  139. if (dev_priv->ring.virtual_start) {
  140. via_cmdbuf_reset(dev_priv);
  141. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  142. dev_priv->ring.virtual_start = NULL;
  143. }
  144. }
  145. return 0;
  146. }
  147. static int via_initialize(struct drm_device * dev,
  148. drm_via_private_t * dev_priv,
  149. drm_via_dma_init_t * init)
  150. {
  151. if (!dev_priv || !dev_priv->mmio) {
  152. DRM_ERROR("via_dma_init called before via_map_init\n");
  153. return -EFAULT;
  154. }
  155. if (dev_priv->ring.virtual_start != NULL) {
  156. DRM_ERROR("called again without calling cleanup\n");
  157. return -EFAULT;
  158. }
  159. if (!dev->agp || !dev->agp->base) {
  160. DRM_ERROR("called with no agp memory available\n");
  161. return -EFAULT;
  162. }
  163. if (dev_priv->chipset == VIA_DX9_0) {
  164. DRM_ERROR("AGP DMA is not supported on this chip\n");
  165. return -EINVAL;
  166. }
  167. dev_priv->ring.map.offset = dev->agp->base + init->offset;
  168. dev_priv->ring.map.size = init->size;
  169. dev_priv->ring.map.type = 0;
  170. dev_priv->ring.map.flags = 0;
  171. dev_priv->ring.map.mtrr = 0;
  172. drm_core_ioremap(&dev_priv->ring.map, dev);
  173. if (dev_priv->ring.map.handle == NULL) {
  174. via_dma_cleanup(dev);
  175. DRM_ERROR("can not ioremap virtual address for"
  176. " ring buffer\n");
  177. return -ENOMEM;
  178. }
  179. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  180. dev_priv->dma_ptr = dev_priv->ring.virtual_start;
  181. dev_priv->dma_low = 0;
  182. dev_priv->dma_high = init->size;
  183. dev_priv->dma_wrap = init->size;
  184. dev_priv->dma_offset = init->offset;
  185. dev_priv->last_pause_ptr = NULL;
  186. dev_priv->hw_addr_ptr =
  187. (volatile uint32_t *)((char *)dev_priv->mmio->handle +
  188. init->reg_pause_addr);
  189. via_cmdbuf_start(dev_priv);
  190. return 0;
  191. }
  192. static int via_dma_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  193. {
  194. drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
  195. drm_via_dma_init_t *init = data;
  196. int retcode = 0;
  197. switch (init->func) {
  198. case VIA_INIT_DMA:
  199. if (!DRM_SUSER(DRM_CURPROC))
  200. retcode = -EPERM;
  201. else
  202. retcode = via_initialize(dev, dev_priv, init);
  203. break;
  204. case VIA_CLEANUP_DMA:
  205. if (!DRM_SUSER(DRM_CURPROC))
  206. retcode = -EPERM;
  207. else
  208. retcode = via_dma_cleanup(dev);
  209. break;
  210. case VIA_DMA_INITIALIZED:
  211. retcode = (dev_priv->ring.virtual_start != NULL) ?
  212. 0 : -EFAULT;
  213. break;
  214. default:
  215. retcode = -EINVAL;
  216. break;
  217. }
  218. return retcode;
  219. }
  220. static int via_dispatch_cmdbuffer(struct drm_device * dev, drm_via_cmdbuffer_t * cmd)
  221. {
  222. drm_via_private_t *dev_priv;
  223. uint32_t *vb;
  224. int ret;
  225. dev_priv = (drm_via_private_t *) dev->dev_private;
  226. if (dev_priv->ring.virtual_start == NULL) {
  227. DRM_ERROR("called without initializing AGP ring buffer.\n");
  228. return -EFAULT;
  229. }
  230. if (cmd->size > VIA_PCI_BUF_SIZE) {
  231. return -ENOMEM;
  232. }
  233. if (DRM_COPY_FROM_USER(dev_priv->pci_buf, cmd->buf, cmd->size))
  234. return -EFAULT;
  235. /*
  236. * Running this function on AGP memory is dead slow. Therefore
  237. * we run it on a temporary cacheable system memory buffer and
  238. * copy it to AGP memory when ready.
  239. */
  240. if ((ret =
  241. via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
  242. cmd->size, dev, 1))) {
  243. return ret;
  244. }
  245. vb = via_check_dma(dev_priv, (cmd->size < 0x100) ? 0x102 : cmd->size);
  246. if (vb == NULL) {
  247. return -EAGAIN;
  248. }
  249. memcpy(vb, dev_priv->pci_buf, cmd->size);
  250. dev_priv->dma_low += cmd->size;
  251. /*
  252. * Small submissions somehow stalls the CPU. (AGP cache effects?)
  253. * pad to greater size.
  254. */
  255. if (cmd->size < 0x100)
  256. via_pad_cache(dev_priv, (0x100 - cmd->size) >> 3);
  257. via_cmdbuf_pause(dev_priv);
  258. return 0;
  259. }
  260. int via_driver_dma_quiescent(struct drm_device * dev)
  261. {
  262. drm_via_private_t *dev_priv = dev->dev_private;
  263. if (!via_wait_idle(dev_priv)) {
  264. return -EBUSY;
  265. }
  266. return 0;
  267. }
  268. static int via_flush_ioctl(struct drm_device *dev, void *data, struct drm_file *file_priv)
  269. {
  270. LOCK_TEST_WITH_RETURN(dev, file_priv);
  271. return via_driver_dma_quiescent(dev);
  272. }
  273. static int via_cmdbuffer(struct drm_device *dev, void *data, struct drm_file *file_priv)
  274. {
  275. drm_via_cmdbuffer_t *cmdbuf = data;
  276. int ret;
  277. LOCK_TEST_WITH_RETURN(dev, file_priv);
  278. DRM_DEBUG("buf %p size %lu\n", cmdbuf->buf, cmdbuf->size);
  279. ret = via_dispatch_cmdbuffer(dev, cmdbuf);
  280. if (ret) {
  281. return ret;
  282. }
  283. return 0;
  284. }
  285. static int via_dispatch_pci_cmdbuffer(struct drm_device * dev,
  286. drm_via_cmdbuffer_t * cmd)
  287. {
  288. drm_via_private_t *dev_priv = dev->dev_private;
  289. int ret;
  290. if (cmd->size > VIA_PCI_BUF_SIZE) {
  291. return -ENOMEM;
  292. }
  293. if (DRM_COPY_FROM_USER(dev_priv->pci_buf, cmd->buf, cmd->size))
  294. return -EFAULT;
  295. if ((ret =
  296. via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
  297. cmd->size, dev, 0))) {
  298. return ret;
  299. }
  300. ret =
  301. via_parse_command_stream(dev, (const uint32_t *)dev_priv->pci_buf,
  302. cmd->size);
  303. return ret;
  304. }
  305. static int via_pci_cmdbuffer(struct drm_device *dev, void *data, struct drm_file *file_priv)
  306. {
  307. drm_via_cmdbuffer_t *cmdbuf = data;
  308. int ret;
  309. LOCK_TEST_WITH_RETURN(dev, file_priv);
  310. DRM_DEBUG("buf %p size %lu\n", cmdbuf->buf, cmdbuf->size);
  311. ret = via_dispatch_pci_cmdbuffer(dev, cmdbuf);
  312. if (ret) {
  313. return ret;
  314. }
  315. return 0;
  316. }
  317. static inline uint32_t *via_align_buffer(drm_via_private_t * dev_priv,
  318. uint32_t * vb, int qw_count)
  319. {
  320. for (; qw_count > 0; --qw_count) {
  321. VIA_OUT_RING_QW(HC_DUMMY, HC_DUMMY);
  322. }
  323. return vb;
  324. }
  325. /*
  326. * This function is used internally by ring buffer management code.
  327. *
  328. * Returns virtual pointer to ring buffer.
  329. */
  330. static inline uint32_t *via_get_dma(drm_via_private_t * dev_priv)
  331. {
  332. return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
  333. }
  334. /*
  335. * Hooks a segment of data into the tail of the ring-buffer by
  336. * modifying the pause address stored in the buffer itself. If
  337. * the regulator has already paused, restart it.
  338. */
  339. static int via_hook_segment(drm_via_private_t * dev_priv,
  340. uint32_t pause_addr_hi, uint32_t pause_addr_lo,
  341. int no_pci_fire)
  342. {
  343. int paused, count;
  344. volatile uint32_t *paused_at = dev_priv->last_pause_ptr;
  345. uint32_t reader,ptr;
  346. paused = 0;
  347. via_flush_write_combine();
  348. (void) *(volatile uint32_t *)(via_get_dma(dev_priv) -1);
  349. *paused_at = pause_addr_lo;
  350. via_flush_write_combine();
  351. (void) *paused_at;
  352. reader = *(dev_priv->hw_addr_ptr);
  353. ptr = ((volatile char *)paused_at - dev_priv->dma_ptr) +
  354. dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
  355. dev_priv->last_pause_ptr = via_get_dma(dev_priv) - 1;
  356. if ((ptr - reader) <= dev_priv->dma_diff ) {
  357. count = 10000000;
  358. while (!(paused = (VIA_READ(0x41c) & 0x80000000)) && count--);
  359. }
  360. if (paused && !no_pci_fire) {
  361. reader = *(dev_priv->hw_addr_ptr);
  362. if ((ptr - reader) == dev_priv->dma_diff) {
  363. /*
  364. * There is a concern that these writes may stall the PCI bus
  365. * if the GPU is not idle. However, idling the GPU first
  366. * doesn't make a difference.
  367. */
  368. VIA_WRITE(VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
  369. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_hi);
  370. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_lo);
  371. VIA_READ(VIA_REG_TRANSPACE);
  372. }
  373. }
  374. return paused;
  375. }
  376. static int via_wait_idle(drm_via_private_t * dev_priv)
  377. {
  378. int count = 10000000;
  379. while (!(VIA_READ(VIA_REG_STATUS) & VIA_VR_QUEUE_BUSY) && count--);
  380. while (count-- && (VIA_READ(VIA_REG_STATUS) &
  381. (VIA_CMD_RGTR_BUSY | VIA_2D_ENG_BUSY |
  382. VIA_3D_ENG_BUSY))) ;
  383. return count;
  384. }
  385. static uint32_t *via_align_cmd(drm_via_private_t * dev_priv, uint32_t cmd_type,
  386. uint32_t addr, uint32_t * cmd_addr_hi,
  387. uint32_t * cmd_addr_lo, int skip_wait)
  388. {
  389. uint32_t agp_base;
  390. uint32_t cmd_addr, addr_lo, addr_hi;
  391. uint32_t *vb;
  392. uint32_t qw_pad_count;
  393. if (!skip_wait)
  394. via_cmdbuf_wait(dev_priv, 2 * CMDBUF_ALIGNMENT_SIZE);
  395. vb = via_get_dma(dev_priv);
  396. VIA_OUT_RING_QW(HC_HEADER2 | ((VIA_REG_TRANSET >> 2) << 12) |
  397. (VIA_REG_TRANSPACE >> 2), HC_ParaType_PreCR << 16);
  398. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  399. qw_pad_count = (CMDBUF_ALIGNMENT_SIZE >> 3) -
  400. ((dev_priv->dma_low & CMDBUF_ALIGNMENT_MASK) >> 3);
  401. cmd_addr = (addr) ? addr :
  402. agp_base + dev_priv->dma_low - 8 + (qw_pad_count << 3);
  403. addr_lo = ((HC_SubA_HAGPBpL << 24) | (cmd_type & HC_HAGPBpID_MASK) |
  404. (cmd_addr & HC_HAGPBpL_MASK));
  405. addr_hi = ((HC_SubA_HAGPBpH << 24) | (cmd_addr >> 24));
  406. vb = via_align_buffer(dev_priv, vb, qw_pad_count - 1);
  407. VIA_OUT_RING_QW(*cmd_addr_hi = addr_hi, *cmd_addr_lo = addr_lo);
  408. return vb;
  409. }
  410. static void via_cmdbuf_start(drm_via_private_t * dev_priv)
  411. {
  412. uint32_t pause_addr_lo, pause_addr_hi;
  413. uint32_t start_addr, start_addr_lo;
  414. uint32_t end_addr, end_addr_lo;
  415. uint32_t command;
  416. uint32_t agp_base;
  417. uint32_t ptr;
  418. uint32_t reader;
  419. int count;
  420. dev_priv->dma_low = 0;
  421. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  422. start_addr = agp_base;
  423. end_addr = agp_base + dev_priv->dma_high;
  424. start_addr_lo = ((HC_SubA_HAGPBstL << 24) | (start_addr & 0xFFFFFF));
  425. end_addr_lo = ((HC_SubA_HAGPBendL << 24) | (end_addr & 0xFFFFFF));
  426. command = ((HC_SubA_HAGPCMNT << 24) | (start_addr >> 24) |
  427. ((end_addr & 0xff000000) >> 16));
  428. dev_priv->last_pause_ptr =
  429. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0,
  430. &pause_addr_hi, &pause_addr_lo, 1) - 1;
  431. via_flush_write_combine();
  432. (void) *(volatile uint32_t *)dev_priv->last_pause_ptr;
  433. VIA_WRITE(VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
  434. VIA_WRITE(VIA_REG_TRANSPACE, command);
  435. VIA_WRITE(VIA_REG_TRANSPACE, start_addr_lo);
  436. VIA_WRITE(VIA_REG_TRANSPACE, end_addr_lo);
  437. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_hi);
  438. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_lo);
  439. DRM_WRITEMEMORYBARRIER();
  440. VIA_WRITE(VIA_REG_TRANSPACE, command | HC_HAGPCMNT_MASK);
  441. VIA_READ(VIA_REG_TRANSPACE);
  442. dev_priv->dma_diff = 0;
  443. count = 10000000;
  444. while (!(VIA_READ(0x41c) & 0x80000000) && count--);
  445. reader = *(dev_priv->hw_addr_ptr);
  446. ptr = ((volatile char *)dev_priv->last_pause_ptr - dev_priv->dma_ptr) +
  447. dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
  448. /*
  449. * This is the difference between where we tell the
  450. * command reader to pause and where it actually pauses.
  451. * This differs between hw implementation so we need to
  452. * detect it.
  453. */
  454. dev_priv->dma_diff = ptr - reader;
  455. }
  456. static void via_pad_cache(drm_via_private_t * dev_priv, int qwords)
  457. {
  458. uint32_t *vb;
  459. via_cmdbuf_wait(dev_priv, qwords + 2);
  460. vb = via_get_dma(dev_priv);
  461. VIA_OUT_RING_QW(HC_HEADER2, HC_ParaType_NotTex << 16);
  462. via_align_buffer(dev_priv, vb, qwords);
  463. }
  464. static inline void via_dummy_bitblt(drm_via_private_t * dev_priv)
  465. {
  466. uint32_t *vb = via_get_dma(dev_priv);
  467. SetReg2DAGP(0x0C, (0 | (0 << 16)));
  468. SetReg2DAGP(0x10, 0 | (0 << 16));
  469. SetReg2DAGP(0x0, 0x1 | 0x2000 | 0xAA000000);
  470. }
  471. static void via_cmdbuf_jump(drm_via_private_t * dev_priv)
  472. {
  473. uint32_t agp_base;
  474. uint32_t pause_addr_lo, pause_addr_hi;
  475. uint32_t jump_addr_lo, jump_addr_hi;
  476. volatile uint32_t *last_pause_ptr;
  477. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  478. via_align_cmd(dev_priv, HC_HAGPBpID_JUMP, 0, &jump_addr_hi,
  479. &jump_addr_lo, 0);
  480. dev_priv->dma_wrap = dev_priv->dma_low;
  481. /*
  482. * Wrap command buffer to the beginning.
  483. */
  484. dev_priv->dma_low = 0;
  485. if (via_cmdbuf_wait(dev_priv, CMDBUF_ALIGNMENT_SIZE) != 0) {
  486. DRM_ERROR("via_cmdbuf_jump failed\n");
  487. }
  488. via_dummy_bitblt(dev_priv);
  489. via_dummy_bitblt(dev_priv);
  490. last_pause_ptr =
  491. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  492. &pause_addr_lo, 0) - 1;
  493. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  494. &pause_addr_lo, 0);
  495. *last_pause_ptr = pause_addr_lo;
  496. via_hook_segment( dev_priv, jump_addr_hi, jump_addr_lo, 0);
  497. }
  498. static void via_cmdbuf_rewind(drm_via_private_t * dev_priv)
  499. {
  500. via_cmdbuf_jump(dev_priv);
  501. }
  502. static void via_cmdbuf_flush(drm_via_private_t * dev_priv, uint32_t cmd_type)
  503. {
  504. uint32_t pause_addr_lo, pause_addr_hi;
  505. via_align_cmd(dev_priv, cmd_type, 0, &pause_addr_hi, &pause_addr_lo, 0);
  506. via_hook_segment(dev_priv, pause_addr_hi, pause_addr_lo, 0);
  507. }
  508. static void via_cmdbuf_pause(drm_via_private_t * dev_priv)
  509. {
  510. via_cmdbuf_flush(dev_priv, HC_HAGPBpID_PAUSE);
  511. }
  512. static void via_cmdbuf_reset(drm_via_private_t * dev_priv)
  513. {
  514. via_cmdbuf_flush(dev_priv, HC_HAGPBpID_STOP);
  515. via_wait_idle(dev_priv);
  516. }
  517. /*
  518. * User interface to the space and lag functions.
  519. */
  520. static int via_cmdbuf_size(struct drm_device *dev, void *data, struct drm_file *file_priv)
  521. {
  522. drm_via_cmdbuf_size_t *d_siz = data;
  523. int ret = 0;
  524. uint32_t tmp_size, count;
  525. drm_via_private_t *dev_priv;
  526. DRM_DEBUG("\n");
  527. LOCK_TEST_WITH_RETURN(dev, file_priv);
  528. dev_priv = (drm_via_private_t *) dev->dev_private;
  529. if (dev_priv->ring.virtual_start == NULL) {
  530. DRM_ERROR("called without initializing AGP ring buffer.\n");
  531. return -EFAULT;
  532. }
  533. count = 1000000;
  534. tmp_size = d_siz->size;
  535. switch (d_siz->func) {
  536. case VIA_CMDBUF_SPACE:
  537. while (((tmp_size = via_cmdbuf_space(dev_priv)) < d_siz->size)
  538. && count--) {
  539. if (!d_siz->wait) {
  540. break;
  541. }
  542. }
  543. if (!count) {
  544. DRM_ERROR("VIA_CMDBUF_SPACE timed out.\n");
  545. ret = -EAGAIN;
  546. }
  547. break;
  548. case VIA_CMDBUF_LAG:
  549. while (((tmp_size = via_cmdbuf_lag(dev_priv)) > d_siz->size)
  550. && count--) {
  551. if (!d_siz->wait) {
  552. break;
  553. }
  554. }
  555. if (!count) {
  556. DRM_ERROR("VIA_CMDBUF_LAG timed out.\n");
  557. ret = -EAGAIN;
  558. }
  559. break;
  560. default:
  561. ret = -EFAULT;
  562. }
  563. d_siz->size = tmp_size;
  564. return ret;
  565. }
  566. struct drm_ioctl_desc via_ioctls[] = {
  567. DRM_IOCTL_DEF(DRM_VIA_ALLOCMEM, via_mem_alloc, DRM_AUTH),
  568. DRM_IOCTL_DEF(DRM_VIA_FREEMEM, via_mem_free, DRM_AUTH),
  569. DRM_IOCTL_DEF(DRM_VIA_AGP_INIT, via_agp_init, DRM_AUTH|DRM_MASTER),
  570. DRM_IOCTL_DEF(DRM_VIA_FB_INIT, via_fb_init, DRM_AUTH|DRM_MASTER),
  571. DRM_IOCTL_DEF(DRM_VIA_MAP_INIT, via_map_init, DRM_AUTH|DRM_MASTER),
  572. DRM_IOCTL_DEF(DRM_VIA_DEC_FUTEX, via_decoder_futex, DRM_AUTH),
  573. DRM_IOCTL_DEF(DRM_VIA_DMA_INIT, via_dma_init, DRM_AUTH),
  574. DRM_IOCTL_DEF(DRM_VIA_CMDBUFFER, via_cmdbuffer, DRM_AUTH),
  575. DRM_IOCTL_DEF(DRM_VIA_FLUSH, via_flush_ioctl, DRM_AUTH),
  576. DRM_IOCTL_DEF(DRM_VIA_PCICMD, via_pci_cmdbuffer, DRM_AUTH),
  577. DRM_IOCTL_DEF(DRM_VIA_CMDBUF_SIZE, via_cmdbuf_size, DRM_AUTH),
  578. DRM_IOCTL_DEF(DRM_VIA_WAIT_IRQ, via_wait_irq, DRM_AUTH),
  579. DRM_IOCTL_DEF(DRM_VIA_DMA_BLIT, via_dma_blit, DRM_AUTH),
  580. DRM_IOCTL_DEF(DRM_VIA_BLIT_SYNC, via_dma_blit_sync, DRM_AUTH)
  581. };
  582. int via_max_ioctl = DRM_ARRAY_SIZE(via_ioctls);