i386.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * Low-Level PCI Access for i386 machines
  3. *
  4. * Copyright 1993, 1994 Drew Eckhardt
  5. * Visionary Computing
  6. * (Unix and Linux consulting and custom programming)
  7. * Drew@Colorado.EDU
  8. * +1 (303) 786-7975
  9. *
  10. * Drew's work was sponsored by:
  11. * iX Multiuser Multitasking Magazine
  12. * Hannover, Germany
  13. * hm@ix.de
  14. *
  15. * Copyright 1997--2000 Martin Mares <mj@ucw.cz>
  16. *
  17. * For more information, please consult the following manuals (look at
  18. * http://www.pcisig.com/ for how to get them):
  19. *
  20. * PCI BIOS Specification
  21. * PCI Local Bus Specification
  22. * PCI to PCI Bridge Specification
  23. * PCI System Design Guide
  24. *
  25. */
  26. #include <linux/types.h>
  27. #include <linux/kernel.h>
  28. #include <linux/pci.h>
  29. #include <linux/init.h>
  30. #include <linux/ioport.h>
  31. #include <linux/errno.h>
  32. #include "pci.h"
  33. static int
  34. skip_isa_ioresource_align(struct pci_dev *dev) {
  35. if ((pci_probe & PCI_CAN_SKIP_ISA_ALIGN) &&
  36. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  37. return 1;
  38. return 0;
  39. }
  40. /*
  41. * We need to avoid collisions with `mirrored' VGA ports
  42. * and other strange ISA hardware, so we always want the
  43. * addresses to be allocated in the 0x000-0x0ff region
  44. * modulo 0x400.
  45. *
  46. * Why? Because some silly external IO cards only decode
  47. * the low 10 bits of the IO address. The 0x00-0xff region
  48. * is reserved for motherboard devices that decode all 16
  49. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  50. * but we want to try to avoid allocating at 0x2900-0x2bff
  51. * which might have be mirrored at 0x0100-0x03ff..
  52. */
  53. void
  54. pcibios_align_resource(void *data, struct resource *res,
  55. resource_size_t size, resource_size_t align)
  56. {
  57. struct pci_dev *dev = data;
  58. if (res->flags & IORESOURCE_IO) {
  59. resource_size_t start = res->start;
  60. if (skip_isa_ioresource_align(dev))
  61. return;
  62. if (start & 0x300) {
  63. start = (start + 0x3ff) & ~0x3ff;
  64. res->start = start;
  65. }
  66. }
  67. }
  68. EXPORT_SYMBOL(pcibios_align_resource);
  69. /*
  70. * Handle resources of PCI devices. If the world were perfect, we could
  71. * just allocate all the resource regions and do nothing more. It isn't.
  72. * On the other hand, we cannot just re-allocate all devices, as it would
  73. * require us to know lots of host bridge internals. So we attempt to
  74. * keep as much of the original configuration as possible, but tweak it
  75. * when it's found to be wrong.
  76. *
  77. * Known BIOS problems we have to work around:
  78. * - I/O or memory regions not configured
  79. * - regions configured, but not enabled in the command register
  80. * - bogus I/O addresses above 64K used
  81. * - expansion ROMs left enabled (this may sound harmless, but given
  82. * the fact the PCI specs explicitly allow address decoders to be
  83. * shared between expansion ROMs and other resource regions, it's
  84. * at least dangerous)
  85. *
  86. * Our solution:
  87. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  88. * This gives us fixed barriers on where we can allocate.
  89. * (2) Allocate resources for all enabled devices. If there is
  90. * a collision, just mark the resource as unallocated. Also
  91. * disable expansion ROMs during this step.
  92. * (3) Try to allocate resources for disabled devices. If the
  93. * resources were assigned correctly, everything goes well,
  94. * if they weren't, they won't disturb allocation of other
  95. * resources.
  96. * (4) Assign new addresses to resources which were either
  97. * not configured at all or misconfigured. If explicitly
  98. * requested by the user, configure expansion ROM address
  99. * as well.
  100. */
  101. static void __init pcibios_allocate_bus_resources(struct list_head *bus_list)
  102. {
  103. struct pci_bus *bus;
  104. struct pci_dev *dev;
  105. int idx;
  106. struct resource *r, *pr;
  107. /* Depth-First Search on bus tree */
  108. list_for_each_entry(bus, bus_list, node) {
  109. if ((dev = bus->self)) {
  110. for (idx = PCI_BRIDGE_RESOURCES;
  111. idx < PCI_NUM_RESOURCES; idx++) {
  112. r = &dev->resource[idx];
  113. if (!r->flags)
  114. continue;
  115. pr = pci_find_parent_resource(dev, r);
  116. if (!r->start || !pr ||
  117. request_resource(pr, r) < 0) {
  118. printk(KERN_ERR "PCI: Cannot allocate "
  119. "resource region %d "
  120. "of bridge %s\n",
  121. idx, pci_name(dev));
  122. /*
  123. * Something is wrong with the region.
  124. * Invalidate the resource to prevent
  125. * child resource allocations in this
  126. * range.
  127. */
  128. r->flags = 0;
  129. }
  130. }
  131. }
  132. pcibios_allocate_bus_resources(&bus->children);
  133. }
  134. }
  135. static void __init pcibios_allocate_resources(int pass)
  136. {
  137. struct pci_dev *dev = NULL;
  138. int idx, disabled;
  139. u16 command;
  140. struct resource *r, *pr;
  141. for_each_pci_dev(dev) {
  142. pci_read_config_word(dev, PCI_COMMAND, &command);
  143. for (idx = 0; idx < PCI_ROM_RESOURCE; idx++) {
  144. r = &dev->resource[idx];
  145. if (r->parent) /* Already allocated */
  146. continue;
  147. if (!r->start) /* Address not assigned at all */
  148. continue;
  149. if (r->flags & IORESOURCE_IO)
  150. disabled = !(command & PCI_COMMAND_IO);
  151. else
  152. disabled = !(command & PCI_COMMAND_MEMORY);
  153. if (pass == disabled) {
  154. DBG("PCI: Resource %08lx-%08lx "
  155. "(f=%lx, d=%d, p=%d)\n",
  156. r->start, r->end, r->flags, disabled, pass);
  157. pr = pci_find_parent_resource(dev, r);
  158. if (!pr || request_resource(pr, r) < 0) {
  159. printk(KERN_ERR "PCI: Cannot allocate "
  160. "resource region %d "
  161. "of device %s\n",
  162. idx, pci_name(dev));
  163. /* We'll assign a new address later */
  164. r->end -= r->start;
  165. r->start = 0;
  166. }
  167. }
  168. }
  169. if (!pass) {
  170. r = &dev->resource[PCI_ROM_RESOURCE];
  171. if (r->flags & IORESOURCE_ROM_ENABLE) {
  172. /* Turn the ROM off, leave the resource region,
  173. * but keep it unregistered. */
  174. u32 reg;
  175. DBG("PCI: Switching off ROM of %s\n",
  176. pci_name(dev));
  177. r->flags &= ~IORESOURCE_ROM_ENABLE;
  178. pci_read_config_dword(dev,
  179. dev->rom_base_reg, &reg);
  180. pci_write_config_dword(dev, dev->rom_base_reg,
  181. reg & ~PCI_ROM_ADDRESS_ENABLE);
  182. }
  183. }
  184. }
  185. }
  186. static int __init pcibios_assign_resources(void)
  187. {
  188. struct pci_dev *dev = NULL;
  189. struct resource *r, *pr;
  190. if (!(pci_probe & PCI_ASSIGN_ROMS)) {
  191. /*
  192. * Try to use BIOS settings for ROMs, otherwise let
  193. * pci_assign_unassigned_resources() allocate the new
  194. * addresses.
  195. */
  196. for_each_pci_dev(dev) {
  197. r = &dev->resource[PCI_ROM_RESOURCE];
  198. if (!r->flags || !r->start)
  199. continue;
  200. pr = pci_find_parent_resource(dev, r);
  201. if (!pr || request_resource(pr, r) < 0) {
  202. r->end -= r->start;
  203. r->start = 0;
  204. }
  205. }
  206. }
  207. pci_assign_unassigned_resources();
  208. return 0;
  209. }
  210. void __init pcibios_resource_survey(void)
  211. {
  212. DBG("PCI: Allocating resources\n");
  213. pcibios_allocate_bus_resources(&pci_root_buses);
  214. pcibios_allocate_resources(0);
  215. pcibios_allocate_resources(1);
  216. }
  217. /**
  218. * called in fs_initcall (one below subsys_initcall),
  219. * give a chance for motherboard reserve resources
  220. */
  221. fs_initcall(pcibios_assign_resources);
  222. int pcibios_enable_resources(struct pci_dev *dev, int mask)
  223. {
  224. u16 cmd, old_cmd;
  225. int idx;
  226. struct resource *r;
  227. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  228. old_cmd = cmd;
  229. for (idx = 0; idx < PCI_NUM_RESOURCES; idx++) {
  230. /* Only set up the requested stuff */
  231. if (!(mask & (1 << idx)))
  232. continue;
  233. r = &dev->resource[idx];
  234. if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
  235. continue;
  236. if ((idx == PCI_ROM_RESOURCE) &&
  237. (!(r->flags & IORESOURCE_ROM_ENABLE)))
  238. continue;
  239. if (!r->start && r->end) {
  240. printk(KERN_ERR "PCI: Device %s not available "
  241. "because of resource %d collisions\n",
  242. pci_name(dev), idx);
  243. return -EINVAL;
  244. }
  245. if (r->flags & IORESOURCE_IO)
  246. cmd |= PCI_COMMAND_IO;
  247. if (r->flags & IORESOURCE_MEM)
  248. cmd |= PCI_COMMAND_MEMORY;
  249. }
  250. if (cmd != old_cmd) {
  251. printk("PCI: Enabling device %s (%04x -> %04x)\n",
  252. pci_name(dev), old_cmd, cmd);
  253. pci_write_config_word(dev, PCI_COMMAND, cmd);
  254. }
  255. return 0;
  256. }
  257. /*
  258. * If we set up a device for bus mastering, we need to check the latency
  259. * timer as certain crappy BIOSes forget to set it properly.
  260. */
  261. unsigned int pcibios_max_latency = 255;
  262. void pcibios_set_master(struct pci_dev *dev)
  263. {
  264. u8 lat;
  265. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  266. if (lat < 16)
  267. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  268. else if (lat > pcibios_max_latency)
  269. lat = pcibios_max_latency;
  270. else
  271. return;
  272. printk(KERN_DEBUG "PCI: Setting latency timer of device %s to %d\n",
  273. pci_name(dev), lat);
  274. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  275. }
  276. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  277. enum pci_mmap_state mmap_state, int write_combine)
  278. {
  279. unsigned long prot;
  280. /* I/O space cannot be accessed via normal processor loads and
  281. * stores on this platform.
  282. */
  283. if (mmap_state == pci_mmap_io)
  284. return -EINVAL;
  285. /* Leave vm_pgoff as-is, the PCI space address is the physical
  286. * address on this platform.
  287. */
  288. prot = pgprot_val(vma->vm_page_prot);
  289. if (boot_cpu_data.x86 > 3)
  290. prot |= _PAGE_PCD | _PAGE_PWT;
  291. vma->vm_page_prot = __pgprot(prot);
  292. /* Write-combine setting is ignored, it is changed via the mtrr
  293. * interfaces on this platform.
  294. */
  295. if (io_remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  296. vma->vm_end - vma->vm_start,
  297. vma->vm_page_prot))
  298. return -EAGAIN;
  299. return 0;
  300. }