head_64.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /*
  2. * linux/arch/x86_64/kernel/head.S -- start in 32bit and switch to 64bit
  3. *
  4. * Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
  5. * Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
  6. * Copyright (C) 2000 Karsten Keil <kkeil@suse.de>
  7. * Copyright (C) 2001,2002 Andi Kleen <ak@suse.de>
  8. * Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com>
  9. */
  10. #include <linux/linkage.h>
  11. #include <linux/threads.h>
  12. #include <linux/init.h>
  13. #include <asm/desc.h>
  14. #include <asm/segment.h>
  15. #include <asm/pgtable.h>
  16. #include <asm/page.h>
  17. #include <asm/msr.h>
  18. #include <asm/cache.h>
  19. #ifdef CONFIG_PARAVIRT
  20. #include <asm/asm-offsets.h>
  21. #include <asm/paravirt.h>
  22. #else
  23. #define GET_CR2_INTO_RCX movq %cr2, %rcx
  24. #endif
  25. /* we are not able to switch in one step to the final KERNEL ADRESS SPACE
  26. * because we need identity-mapped pages.
  27. *
  28. */
  29. .text
  30. .section .text.head
  31. .code64
  32. .globl startup_64
  33. startup_64:
  34. /*
  35. * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 1,
  36. * and someone has loaded an identity mapped page table
  37. * for us. These identity mapped page tables map all of the
  38. * kernel pages and possibly all of memory.
  39. *
  40. * %esi holds a physical pointer to real_mode_data.
  41. *
  42. * We come here either directly from a 64bit bootloader, or from
  43. * arch/x86_64/boot/compressed/head.S.
  44. *
  45. * We only come here initially at boot nothing else comes here.
  46. *
  47. * Since we may be loaded at an address different from what we were
  48. * compiled to run at we first fixup the physical addresses in our page
  49. * tables and then reload them.
  50. */
  51. /* Compute the delta between the address I am compiled to run at and the
  52. * address I am actually running at.
  53. */
  54. leaq _text(%rip), %rbp
  55. subq $_text - __START_KERNEL_map, %rbp
  56. /* Is the address not 2M aligned? */
  57. movq %rbp, %rax
  58. andl $~PMD_PAGE_MASK, %eax
  59. testl %eax, %eax
  60. jnz bad_address
  61. /* Is the address too large? */
  62. leaq _text(%rip), %rdx
  63. movq $PGDIR_SIZE, %rax
  64. cmpq %rax, %rdx
  65. jae bad_address
  66. /* Fixup the physical addresses in the page table
  67. */
  68. addq %rbp, init_level4_pgt + 0(%rip)
  69. addq %rbp, init_level4_pgt + (258*8)(%rip)
  70. addq %rbp, init_level4_pgt + (511*8)(%rip)
  71. addq %rbp, level3_ident_pgt + 0(%rip)
  72. addq %rbp, level3_kernel_pgt + (510*8)(%rip)
  73. addq %rbp, level3_kernel_pgt + (511*8)(%rip)
  74. addq %rbp, level2_fixmap_pgt + (506*8)(%rip)
  75. /* Add an Identity mapping if I am above 1G */
  76. leaq _text(%rip), %rdi
  77. andq $PMD_PAGE_MASK, %rdi
  78. movq %rdi, %rax
  79. shrq $PUD_SHIFT, %rax
  80. andq $(PTRS_PER_PUD - 1), %rax
  81. jz ident_complete
  82. leaq (level2_spare_pgt - __START_KERNEL_map + _KERNPG_TABLE)(%rbp), %rdx
  83. leaq level3_ident_pgt(%rip), %rbx
  84. movq %rdx, 0(%rbx, %rax, 8)
  85. movq %rdi, %rax
  86. shrq $PMD_SHIFT, %rax
  87. andq $(PTRS_PER_PMD - 1), %rax
  88. leaq __PAGE_KERNEL_LARGE_EXEC(%rdi), %rdx
  89. leaq level2_spare_pgt(%rip), %rbx
  90. movq %rdx, 0(%rbx, %rax, 8)
  91. ident_complete:
  92. /*
  93. * Fixup the kernel text+data virtual addresses. Note that
  94. * we might write invalid pmds, when the kernel is relocated
  95. * cleanup_highmap() fixes this up along with the mappings
  96. * beyond _end.
  97. */
  98. leaq level2_kernel_pgt(%rip), %rdi
  99. leaq 4096(%rdi), %r8
  100. /* See if it is a valid page table entry */
  101. 1: testq $1, 0(%rdi)
  102. jz 2f
  103. addq %rbp, 0(%rdi)
  104. /* Go to the next page */
  105. 2: addq $8, %rdi
  106. cmp %r8, %rdi
  107. jne 1b
  108. /* Fixup phys_base */
  109. addq %rbp, phys_base(%rip)
  110. #ifdef CONFIG_SMP
  111. addq %rbp, trampoline_level4_pgt + 0(%rip)
  112. addq %rbp, trampoline_level4_pgt + (511*8)(%rip)
  113. #endif
  114. #ifdef CONFIG_ACPI_SLEEP
  115. addq %rbp, wakeup_level4_pgt + 0(%rip)
  116. addq %rbp, wakeup_level4_pgt + (511*8)(%rip)
  117. #endif
  118. /* Due to ENTRY(), sometimes the empty space gets filled with
  119. * zeros. Better take a jmp than relying on empty space being
  120. * filled with 0x90 (nop)
  121. */
  122. jmp secondary_startup_64
  123. ENTRY(secondary_startup_64)
  124. /*
  125. * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 1,
  126. * and someone has loaded a mapped page table.
  127. *
  128. * %esi holds a physical pointer to real_mode_data.
  129. *
  130. * We come here either from startup_64 (using physical addresses)
  131. * or from trampoline.S (using virtual addresses).
  132. *
  133. * Using virtual addresses from trampoline.S removes the need
  134. * to have any identity mapped pages in the kernel page table
  135. * after the boot processor executes this code.
  136. */
  137. /* Enable PAE mode and PGE */
  138. xorq %rax, %rax
  139. btsq $5, %rax
  140. btsq $7, %rax
  141. movq %rax, %cr4
  142. /* Setup early boot stage 4 level pagetables. */
  143. movq $(init_level4_pgt - __START_KERNEL_map), %rax
  144. addq phys_base(%rip), %rax
  145. movq %rax, %cr3
  146. /* Ensure I am executing from virtual addresses */
  147. movq $1f, %rax
  148. jmp *%rax
  149. 1:
  150. /* Check if nx is implemented */
  151. movl $0x80000001, %eax
  152. cpuid
  153. movl %edx,%edi
  154. /* Setup EFER (Extended Feature Enable Register) */
  155. movl $MSR_EFER, %ecx
  156. rdmsr
  157. btsl $_EFER_SCE, %eax /* Enable System Call */
  158. btl $20,%edi /* No Execute supported? */
  159. jnc 1f
  160. btsl $_EFER_NX, %eax
  161. 1: wrmsr /* Make changes effective */
  162. /* Setup cr0 */
  163. #define CR0_PM 1 /* protected mode */
  164. #define CR0_MP (1<<1)
  165. #define CR0_ET (1<<4)
  166. #define CR0_NE (1<<5)
  167. #define CR0_WP (1<<16)
  168. #define CR0_AM (1<<18)
  169. #define CR0_PAGING (1<<31)
  170. movl $CR0_PM|CR0_MP|CR0_ET|CR0_NE|CR0_WP|CR0_AM|CR0_PAGING,%eax
  171. /* Make changes effective */
  172. movq %rax, %cr0
  173. /* Setup a boot time stack */
  174. movq init_rsp(%rip),%rsp
  175. /* zero EFLAGS after setting rsp */
  176. pushq $0
  177. popfq
  178. /*
  179. * We must switch to a new descriptor in kernel space for the GDT
  180. * because soon the kernel won't have access anymore to the userspace
  181. * addresses where we're currently running on. We have to do that here
  182. * because in 32bit we couldn't load a 64bit linear address.
  183. */
  184. lgdt cpu_gdt_descr(%rip)
  185. /* set up data segments. actually 0 would do too */
  186. movl $__KERNEL_DS,%eax
  187. movl %eax,%ds
  188. movl %eax,%ss
  189. movl %eax,%es
  190. /*
  191. * We don't really need to load %fs or %gs, but load them anyway
  192. * to kill any stale realmode selectors. This allows execution
  193. * under VT hardware.
  194. */
  195. movl %eax,%fs
  196. movl %eax,%gs
  197. /*
  198. * Setup up a dummy PDA. this is just for some early bootup code
  199. * that does in_interrupt()
  200. */
  201. movl $MSR_GS_BASE,%ecx
  202. movq $empty_zero_page,%rax
  203. movq %rax,%rdx
  204. shrq $32,%rdx
  205. wrmsr
  206. /* esi is pointer to real mode structure with interesting info.
  207. pass it to C */
  208. movl %esi, %edi
  209. /* Finally jump to run C code and to be on real kernel address
  210. * Since we are running on identity-mapped space we have to jump
  211. * to the full 64bit address, this is only possible as indirect
  212. * jump. In addition we need to ensure %cs is set so we make this
  213. * a far return.
  214. */
  215. movq initial_code(%rip),%rax
  216. pushq $0 # fake return address to stop unwinder
  217. pushq $__KERNEL_CS # set correct cs
  218. pushq %rax # target address in negative space
  219. lretq
  220. /* SMP bootup changes these two */
  221. __REFDATA
  222. .align 8
  223. ENTRY(initial_code)
  224. .quad x86_64_start_kernel
  225. __FINITDATA
  226. ENTRY(init_rsp)
  227. .quad init_thread_union+THREAD_SIZE-8
  228. bad_address:
  229. jmp bad_address
  230. #ifdef CONFIG_EARLY_PRINTK
  231. .macro early_idt_tramp first, last
  232. .ifgt \last-\first
  233. early_idt_tramp \first, \last-1
  234. .endif
  235. movl $\last,%esi
  236. jmp early_idt_handler
  237. .endm
  238. .globl early_idt_handlers
  239. early_idt_handlers:
  240. early_idt_tramp 0, 63
  241. early_idt_tramp 64, 127
  242. early_idt_tramp 128, 191
  243. early_idt_tramp 192, 255
  244. #endif
  245. ENTRY(early_idt_handler)
  246. #ifdef CONFIG_EARLY_PRINTK
  247. cmpl $2,early_recursion_flag(%rip)
  248. jz 1f
  249. incl early_recursion_flag(%rip)
  250. GET_CR2_INTO_RCX
  251. movq %rcx,%r9
  252. xorl %r8d,%r8d # zero for error code
  253. movl %esi,%ecx # get vector number
  254. # Test %ecx against mask of vectors that push error code.
  255. cmpl $31,%ecx
  256. ja 0f
  257. movl $1,%eax
  258. salq %cl,%rax
  259. testl $0x27d00,%eax
  260. je 0f
  261. popq %r8 # get error code
  262. 0: movq 0(%rsp),%rcx # get ip
  263. movq 8(%rsp),%rdx # get cs
  264. xorl %eax,%eax
  265. leaq early_idt_msg(%rip),%rdi
  266. call early_printk
  267. cmpl $2,early_recursion_flag(%rip)
  268. jz 1f
  269. call dump_stack
  270. #ifdef CONFIG_KALLSYMS
  271. leaq early_idt_ripmsg(%rip),%rdi
  272. movq 8(%rsp),%rsi # get rip again
  273. call __print_symbol
  274. #endif
  275. #endif /* EARLY_PRINTK */
  276. 1: hlt
  277. jmp 1b
  278. #ifdef CONFIG_EARLY_PRINTK
  279. early_recursion_flag:
  280. .long 0
  281. early_idt_msg:
  282. .asciz "PANIC: early exception %02lx rip %lx:%lx error %lx cr2 %lx\n"
  283. early_idt_ripmsg:
  284. .asciz "RIP %s\n"
  285. #endif /* CONFIG_EARLY_PRINTK */
  286. .balign PAGE_SIZE
  287. #define NEXT_PAGE(name) \
  288. .balign PAGE_SIZE; \
  289. ENTRY(name)
  290. /* Automate the creation of 1 to 1 mapping pmd entries */
  291. #define PMDS(START, PERM, COUNT) \
  292. i = 0 ; \
  293. .rept (COUNT) ; \
  294. .quad (START) + (i << 21) + (PERM) ; \
  295. i = i + 1 ; \
  296. .endr
  297. /*
  298. * This default setting generates an ident mapping at address 0x100000
  299. * and a mapping for the kernel that precisely maps virtual address
  300. * 0xffffffff80000000 to physical address 0x000000. (always using
  301. * 2Mbyte large pages provided by PAE mode)
  302. */
  303. NEXT_PAGE(init_level4_pgt)
  304. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  305. .fill 257,8,0
  306. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  307. .fill 252,8,0
  308. /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
  309. .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE
  310. NEXT_PAGE(level3_ident_pgt)
  311. .quad level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  312. .fill 511,8,0
  313. NEXT_PAGE(level3_kernel_pgt)
  314. .fill 510,8,0
  315. /* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */
  316. .quad level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE
  317. .quad level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
  318. NEXT_PAGE(level2_fixmap_pgt)
  319. .fill 506,8,0
  320. .quad level1_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
  321. /* 8MB reserved for vsyscalls + a 2MB hole = 4 + 1 entries */
  322. .fill 5,8,0
  323. NEXT_PAGE(level1_fixmap_pgt)
  324. .fill 512,8,0
  325. NEXT_PAGE(level2_ident_pgt)
  326. /* Since I easily can, map the first 1G.
  327. * Don't set NX because code runs from these pages.
  328. */
  329. PMDS(0x0000000000000000, __PAGE_KERNEL_LARGE_EXEC, PTRS_PER_PMD)
  330. NEXT_PAGE(level2_kernel_pgt)
  331. /* 40MB kernel mapping. The kernel code cannot be bigger than that.
  332. When you change this change KERNEL_TEXT_SIZE in page.h too. */
  333. /* (2^48-(2*1024*1024*1024)-((2^39)*511)-((2^30)*510)) = 0 */
  334. PMDS(0x0000000000000000, __PAGE_KERNEL_LARGE_EXEC|_PAGE_GLOBAL, KERNEL_TEXT_SIZE/PMD_SIZE)
  335. /* Module mapping starts here */
  336. .fill (PTRS_PER_PMD - (KERNEL_TEXT_SIZE/PMD_SIZE)),8,0
  337. NEXT_PAGE(level2_spare_pgt)
  338. .fill 512,8,0
  339. #undef PMDS
  340. #undef NEXT_PAGE
  341. .data
  342. .align 16
  343. .globl cpu_gdt_descr
  344. cpu_gdt_descr:
  345. .word gdt_end-cpu_gdt_table-1
  346. gdt:
  347. .quad cpu_gdt_table
  348. #ifdef CONFIG_SMP
  349. .rept NR_CPUS-1
  350. .word 0
  351. .quad 0
  352. .endr
  353. #endif
  354. ENTRY(phys_base)
  355. /* This must match the first entry in level2_kernel_pgt */
  356. .quad 0x0000000000000000
  357. /* We need valid kernel segments for data and code in long mode too
  358. * IRET will check the segment types kkeil 2000/10/28
  359. * Also sysret mandates a special GDT layout
  360. */
  361. .section .data.page_aligned, "aw"
  362. .align PAGE_SIZE
  363. /* The TLS descriptors are currently at a different place compared to i386.
  364. Hopefully nobody expects them at a fixed place (Wine?) */
  365. ENTRY(cpu_gdt_table)
  366. .quad 0x0000000000000000 /* NULL descriptor */
  367. .quad 0x00cf9b000000ffff /* __KERNEL32_CS */
  368. .quad 0x00af9b000000ffff /* __KERNEL_CS */
  369. .quad 0x00cf93000000ffff /* __KERNEL_DS */
  370. .quad 0x00cffb000000ffff /* __USER32_CS */
  371. .quad 0x00cff3000000ffff /* __USER_DS, __USER32_DS */
  372. .quad 0x00affb000000ffff /* __USER_CS */
  373. .quad 0x0 /* unused */
  374. .quad 0,0 /* TSS */
  375. .quad 0,0 /* LDT */
  376. .quad 0,0,0 /* three TLS descriptors */
  377. .quad 0x0000f40000000000 /* node/CPU stored in limit */
  378. gdt_end:
  379. /* asm/segment.h:GDT_ENTRIES must match this */
  380. /* This should be a multiple of the cache line size */
  381. /* GDTs of other CPUs are now dynamically allocated */
  382. /* zero the remaining page */
  383. .fill PAGE_SIZE / 8 - GDT_ENTRIES,8,0
  384. .section .bss, "aw", @nobits
  385. .align L1_CACHE_BYTES
  386. ENTRY(idt_table)
  387. .skip 256 * 16
  388. .section .bss.page_aligned, "aw", @nobits
  389. .align PAGE_SIZE
  390. ENTRY(empty_zero_page)
  391. .skip PAGE_SIZE