spu.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613
  1. /*
  2. * PS3 Platform spu routines.
  3. *
  4. * Copyright (C) 2006 Sony Computer Entertainment Inc.
  5. * Copyright 2006 Sony Corp.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/mmzone.h>
  23. #include <linux/io.h>
  24. #include <linux/mm.h>
  25. #include <asm/spu.h>
  26. #include <asm/spu_priv1.h>
  27. #include <asm/lv1call.h>
  28. #include "../cell/spufs/spufs.h"
  29. #include "platform.h"
  30. /* spu_management_ops */
  31. /**
  32. * enum spe_type - Type of spe to create.
  33. * @spe_type_logical: Standard logical spe.
  34. *
  35. * For use with lv1_construct_logical_spe(). The current HV does not support
  36. * any types other than those listed.
  37. */
  38. enum spe_type {
  39. SPE_TYPE_LOGICAL = 0,
  40. };
  41. /**
  42. * struct spe_shadow - logical spe shadow register area.
  43. *
  44. * Read-only shadow of spe registers.
  45. */
  46. struct spe_shadow {
  47. u8 padding_0140[0x0140];
  48. u64 int_status_class0_RW; /* 0x0140 */
  49. u64 int_status_class1_RW; /* 0x0148 */
  50. u64 int_status_class2_RW; /* 0x0150 */
  51. u8 padding_0158[0x0610-0x0158];
  52. u64 mfc_dsisr_RW; /* 0x0610 */
  53. u8 padding_0618[0x0620-0x0618];
  54. u64 mfc_dar_RW; /* 0x0620 */
  55. u8 padding_0628[0x0800-0x0628];
  56. u64 mfc_dsipr_R; /* 0x0800 */
  57. u8 padding_0808[0x0810-0x0808];
  58. u64 mfc_lscrr_R; /* 0x0810 */
  59. u8 padding_0818[0x0c00-0x0818];
  60. u64 mfc_cer_R; /* 0x0c00 */
  61. u8 padding_0c08[0x0f00-0x0c08];
  62. u64 spe_execution_status; /* 0x0f00 */
  63. u8 padding_0f08[0x1000-0x0f08];
  64. };
  65. /**
  66. * enum spe_ex_state - Logical spe execution state.
  67. * @spe_ex_state_unexecutable: Uninitialized.
  68. * @spe_ex_state_executable: Enabled, not ready.
  69. * @spe_ex_state_executed: Ready for use.
  70. *
  71. * The execution state (status) of the logical spe as reported in
  72. * struct spe_shadow:spe_execution_status.
  73. */
  74. enum spe_ex_state {
  75. SPE_EX_STATE_UNEXECUTABLE = 0,
  76. SPE_EX_STATE_EXECUTABLE = 2,
  77. SPE_EX_STATE_EXECUTED = 3,
  78. };
  79. /**
  80. * struct priv1_cache - Cached values of priv1 registers.
  81. * @masks[]: Array of cached spe interrupt masks, indexed by class.
  82. * @sr1: Cached mfc_sr1 register.
  83. * @tclass_id: Cached mfc_tclass_id register.
  84. */
  85. struct priv1_cache {
  86. u64 masks[3];
  87. u64 sr1;
  88. u64 tclass_id;
  89. };
  90. /**
  91. * struct spu_pdata - Platform state variables.
  92. * @spe_id: HV spe id returned by lv1_construct_logical_spe().
  93. * @resource_id: HV spe resource id returned by
  94. * ps3_repository_read_spe_resource_id().
  95. * @priv2_addr: lpar address of spe priv2 area returned by
  96. * lv1_construct_logical_spe().
  97. * @shadow_addr: lpar address of spe register shadow area returned by
  98. * lv1_construct_logical_spe().
  99. * @shadow: Virtual (ioremap) address of spe register shadow area.
  100. * @cache: Cached values of priv1 registers.
  101. */
  102. struct spu_pdata {
  103. u64 spe_id;
  104. u64 resource_id;
  105. u64 priv2_addr;
  106. u64 shadow_addr;
  107. struct spe_shadow __iomem *shadow;
  108. struct priv1_cache cache;
  109. };
  110. static struct spu_pdata *spu_pdata(struct spu *spu)
  111. {
  112. return spu->pdata;
  113. }
  114. #define dump_areas(_a, _b, _c, _d, _e) \
  115. _dump_areas(_a, _b, _c, _d, _e, __func__, __LINE__)
  116. static void _dump_areas(unsigned int spe_id, unsigned long priv2,
  117. unsigned long problem, unsigned long ls, unsigned long shadow,
  118. const char* func, int line)
  119. {
  120. pr_debug("%s:%d: spe_id: %xh (%u)\n", func, line, spe_id, spe_id);
  121. pr_debug("%s:%d: priv2: %lxh\n", func, line, priv2);
  122. pr_debug("%s:%d: problem: %lxh\n", func, line, problem);
  123. pr_debug("%s:%d: ls: %lxh\n", func, line, ls);
  124. pr_debug("%s:%d: shadow: %lxh\n", func, line, shadow);
  125. }
  126. static unsigned long get_vas_id(void)
  127. {
  128. unsigned long id;
  129. lv1_get_logical_ppe_id(&id);
  130. lv1_get_virtual_address_space_id_of_ppe(id, &id);
  131. return id;
  132. }
  133. static int __init construct_spu(struct spu *spu)
  134. {
  135. int result;
  136. unsigned long unused;
  137. result = lv1_construct_logical_spe(PAGE_SHIFT, PAGE_SHIFT, PAGE_SHIFT,
  138. PAGE_SHIFT, PAGE_SHIFT, get_vas_id(), SPE_TYPE_LOGICAL,
  139. &spu_pdata(spu)->priv2_addr, &spu->problem_phys,
  140. &spu->local_store_phys, &unused,
  141. &spu_pdata(spu)->shadow_addr,
  142. &spu_pdata(spu)->spe_id);
  143. if (result) {
  144. pr_debug("%s:%d: lv1_construct_logical_spe failed: %s\n",
  145. __func__, __LINE__, ps3_result(result));
  146. return result;
  147. }
  148. return result;
  149. }
  150. static void spu_unmap(struct spu *spu)
  151. {
  152. iounmap(spu->priv2);
  153. iounmap(spu->problem);
  154. iounmap((__force u8 __iomem *)spu->local_store);
  155. iounmap(spu_pdata(spu)->shadow);
  156. }
  157. static int __init setup_areas(struct spu *spu)
  158. {
  159. struct table {char* name; unsigned long addr; unsigned long size;};
  160. spu_pdata(spu)->shadow = ioremap_flags(spu_pdata(spu)->shadow_addr,
  161. sizeof(struct spe_shadow),
  162. pgprot_val(PAGE_READONLY) |
  163. _PAGE_NO_CACHE);
  164. if (!spu_pdata(spu)->shadow) {
  165. pr_debug("%s:%d: ioremap shadow failed\n", __func__, __LINE__);
  166. goto fail_ioremap;
  167. }
  168. spu->local_store = (__force void *)ioremap_flags(spu->local_store_phys,
  169. LS_SIZE, _PAGE_NO_CACHE);
  170. if (!spu->local_store) {
  171. pr_debug("%s:%d: ioremap local_store failed\n",
  172. __func__, __LINE__);
  173. goto fail_ioremap;
  174. }
  175. spu->problem = ioremap(spu->problem_phys,
  176. sizeof(struct spu_problem));
  177. if (!spu->problem) {
  178. pr_debug("%s:%d: ioremap problem failed\n", __func__, __LINE__);
  179. goto fail_ioremap;
  180. }
  181. spu->priv2 = ioremap(spu_pdata(spu)->priv2_addr,
  182. sizeof(struct spu_priv2));
  183. if (!spu->priv2) {
  184. pr_debug("%s:%d: ioremap priv2 failed\n", __func__, __LINE__);
  185. goto fail_ioremap;
  186. }
  187. dump_areas(spu_pdata(spu)->spe_id, spu_pdata(spu)->priv2_addr,
  188. spu->problem_phys, spu->local_store_phys,
  189. spu_pdata(spu)->shadow_addr);
  190. dump_areas(spu_pdata(spu)->spe_id, (unsigned long)spu->priv2,
  191. (unsigned long)spu->problem, (unsigned long)spu->local_store,
  192. (unsigned long)spu_pdata(spu)->shadow);
  193. return 0;
  194. fail_ioremap:
  195. spu_unmap(spu);
  196. return -ENOMEM;
  197. }
  198. static int __init setup_interrupts(struct spu *spu)
  199. {
  200. int result;
  201. result = ps3_spe_irq_setup(PS3_BINDING_CPU_ANY, spu_pdata(spu)->spe_id,
  202. 0, &spu->irqs[0]);
  203. if (result)
  204. goto fail_alloc_0;
  205. result = ps3_spe_irq_setup(PS3_BINDING_CPU_ANY, spu_pdata(spu)->spe_id,
  206. 1, &spu->irqs[1]);
  207. if (result)
  208. goto fail_alloc_1;
  209. result = ps3_spe_irq_setup(PS3_BINDING_CPU_ANY, spu_pdata(spu)->spe_id,
  210. 2, &spu->irqs[2]);
  211. if (result)
  212. goto fail_alloc_2;
  213. return result;
  214. fail_alloc_2:
  215. ps3_spe_irq_destroy(spu->irqs[1]);
  216. fail_alloc_1:
  217. ps3_spe_irq_destroy(spu->irqs[0]);
  218. fail_alloc_0:
  219. spu->irqs[0] = spu->irqs[1] = spu->irqs[2] = NO_IRQ;
  220. return result;
  221. }
  222. static int __init enable_spu(struct spu *spu)
  223. {
  224. int result;
  225. result = lv1_enable_logical_spe(spu_pdata(spu)->spe_id,
  226. spu_pdata(spu)->resource_id);
  227. if (result) {
  228. pr_debug("%s:%d: lv1_enable_logical_spe failed: %s\n",
  229. __func__, __LINE__, ps3_result(result));
  230. goto fail_enable;
  231. }
  232. result = setup_areas(spu);
  233. if (result)
  234. goto fail_areas;
  235. result = setup_interrupts(spu);
  236. if (result)
  237. goto fail_interrupts;
  238. return 0;
  239. fail_interrupts:
  240. spu_unmap(spu);
  241. fail_areas:
  242. lv1_disable_logical_spe(spu_pdata(spu)->spe_id, 0);
  243. fail_enable:
  244. return result;
  245. }
  246. static int ps3_destroy_spu(struct spu *spu)
  247. {
  248. int result;
  249. pr_debug("%s:%d spu_%d\n", __func__, __LINE__, spu->number);
  250. result = lv1_disable_logical_spe(spu_pdata(spu)->spe_id, 0);
  251. BUG_ON(result);
  252. ps3_spe_irq_destroy(spu->irqs[2]);
  253. ps3_spe_irq_destroy(spu->irqs[1]);
  254. ps3_spe_irq_destroy(spu->irqs[0]);
  255. spu->irqs[0] = spu->irqs[1] = spu->irqs[2] = NO_IRQ;
  256. spu_unmap(spu);
  257. result = lv1_destruct_logical_spe(spu_pdata(spu)->spe_id);
  258. BUG_ON(result);
  259. kfree(spu->pdata);
  260. spu->pdata = NULL;
  261. return 0;
  262. }
  263. static int __init ps3_create_spu(struct spu *spu, void *data)
  264. {
  265. int result;
  266. pr_debug("%s:%d spu_%d\n", __func__, __LINE__, spu->number);
  267. spu->pdata = kzalloc(sizeof(struct spu_pdata),
  268. GFP_KERNEL);
  269. if (!spu->pdata) {
  270. result = -ENOMEM;
  271. goto fail_malloc;
  272. }
  273. spu_pdata(spu)->resource_id = (unsigned long)data;
  274. /* Init cached reg values to HV defaults. */
  275. spu_pdata(spu)->cache.sr1 = 0x33;
  276. result = construct_spu(spu);
  277. if (result)
  278. goto fail_construct;
  279. /* For now, just go ahead and enable it. */
  280. result = enable_spu(spu);
  281. if (result)
  282. goto fail_enable;
  283. /* Make sure the spu is in SPE_EX_STATE_EXECUTED. */
  284. /* need something better here!!! */
  285. while (in_be64(&spu_pdata(spu)->shadow->spe_execution_status)
  286. != SPE_EX_STATE_EXECUTED)
  287. (void)0;
  288. return result;
  289. fail_enable:
  290. fail_construct:
  291. ps3_destroy_spu(spu);
  292. fail_malloc:
  293. return result;
  294. }
  295. static int __init ps3_enumerate_spus(int (*fn)(void *data))
  296. {
  297. int result;
  298. unsigned int num_resource_id;
  299. unsigned int i;
  300. result = ps3_repository_read_num_spu_resource_id(&num_resource_id);
  301. pr_debug("%s:%d: num_resource_id %u\n", __func__, __LINE__,
  302. num_resource_id);
  303. /*
  304. * For now, just create logical spus equal to the number
  305. * of physical spus reserved for the partition.
  306. */
  307. for (i = 0; i < num_resource_id; i++) {
  308. enum ps3_spu_resource_type resource_type;
  309. unsigned int resource_id;
  310. result = ps3_repository_read_spu_resource_id(i,
  311. &resource_type, &resource_id);
  312. if (result)
  313. break;
  314. if (resource_type == PS3_SPU_RESOURCE_TYPE_EXCLUSIVE) {
  315. result = fn((void*)(unsigned long)resource_id);
  316. if (result)
  317. break;
  318. }
  319. }
  320. if (result) {
  321. printk(KERN_WARNING "%s:%d: Error initializing spus\n",
  322. __func__, __LINE__);
  323. return result;
  324. }
  325. return num_resource_id;
  326. }
  327. static int ps3_init_affinity(void)
  328. {
  329. return 0;
  330. }
  331. /**
  332. * ps3_enable_spu - Enable SPU run control.
  333. *
  334. * An outstanding enhancement for the PS3 would be to add a guard to check
  335. * for incorrect access to the spu problem state when the spu context is
  336. * disabled. This check could be implemented with a flag added to the spu
  337. * context that would inhibit mapping problem state pages, and a routine
  338. * to unmap spu problem state pages. When the spu is enabled with
  339. * ps3_enable_spu() the flag would be set allowing pages to be mapped,
  340. * and when the spu is disabled with ps3_disable_spu() the flag would be
  341. * cleared and the mapped problem state pages would be unmapped.
  342. */
  343. static void ps3_enable_spu(struct spu_context *ctx)
  344. {
  345. }
  346. static void ps3_disable_spu(struct spu_context *ctx)
  347. {
  348. ctx->ops->runcntl_stop(ctx);
  349. }
  350. const struct spu_management_ops spu_management_ps3_ops = {
  351. .enumerate_spus = ps3_enumerate_spus,
  352. .create_spu = ps3_create_spu,
  353. .destroy_spu = ps3_destroy_spu,
  354. .enable_spu = ps3_enable_spu,
  355. .disable_spu = ps3_disable_spu,
  356. .init_affinity = ps3_init_affinity,
  357. };
  358. /* spu_priv1_ops */
  359. static void int_mask_and(struct spu *spu, int class, u64 mask)
  360. {
  361. u64 old_mask;
  362. /* are these serialized by caller??? */
  363. old_mask = spu_int_mask_get(spu, class);
  364. spu_int_mask_set(spu, class, old_mask & mask);
  365. }
  366. static void int_mask_or(struct spu *spu, int class, u64 mask)
  367. {
  368. u64 old_mask;
  369. old_mask = spu_int_mask_get(spu, class);
  370. spu_int_mask_set(spu, class, old_mask | mask);
  371. }
  372. static void int_mask_set(struct spu *spu, int class, u64 mask)
  373. {
  374. spu_pdata(spu)->cache.masks[class] = mask;
  375. lv1_set_spe_interrupt_mask(spu_pdata(spu)->spe_id, class,
  376. spu_pdata(spu)->cache.masks[class]);
  377. }
  378. static u64 int_mask_get(struct spu *spu, int class)
  379. {
  380. return spu_pdata(spu)->cache.masks[class];
  381. }
  382. static void int_stat_clear(struct spu *spu, int class, u64 stat)
  383. {
  384. /* Note that MFC_DSISR will be cleared when class1[MF] is set. */
  385. lv1_clear_spe_interrupt_status(spu_pdata(spu)->spe_id, class,
  386. stat, 0);
  387. }
  388. static u64 int_stat_get(struct spu *spu, int class)
  389. {
  390. u64 stat;
  391. lv1_get_spe_interrupt_status(spu_pdata(spu)->spe_id, class, &stat);
  392. return stat;
  393. }
  394. static void cpu_affinity_set(struct spu *spu, int cpu)
  395. {
  396. /* No support. */
  397. }
  398. static u64 mfc_dar_get(struct spu *spu)
  399. {
  400. return in_be64(&spu_pdata(spu)->shadow->mfc_dar_RW);
  401. }
  402. static void mfc_dsisr_set(struct spu *spu, u64 dsisr)
  403. {
  404. /* Nothing to do, cleared in int_stat_clear(). */
  405. }
  406. static u64 mfc_dsisr_get(struct spu *spu)
  407. {
  408. return in_be64(&spu_pdata(spu)->shadow->mfc_dsisr_RW);
  409. }
  410. static void mfc_sdr_setup(struct spu *spu)
  411. {
  412. /* Nothing to do. */
  413. }
  414. static void mfc_sr1_set(struct spu *spu, u64 sr1)
  415. {
  416. /* Check bits allowed by HV. */
  417. static const u64 allowed = ~(MFC_STATE1_LOCAL_STORAGE_DECODE_MASK
  418. | MFC_STATE1_PROBLEM_STATE_MASK);
  419. BUG_ON((sr1 & allowed) != (spu_pdata(spu)->cache.sr1 & allowed));
  420. spu_pdata(spu)->cache.sr1 = sr1;
  421. lv1_set_spe_privilege_state_area_1_register(
  422. spu_pdata(spu)->spe_id,
  423. offsetof(struct spu_priv1, mfc_sr1_RW),
  424. spu_pdata(spu)->cache.sr1);
  425. }
  426. static u64 mfc_sr1_get(struct spu *spu)
  427. {
  428. return spu_pdata(spu)->cache.sr1;
  429. }
  430. static void mfc_tclass_id_set(struct spu *spu, u64 tclass_id)
  431. {
  432. spu_pdata(spu)->cache.tclass_id = tclass_id;
  433. lv1_set_spe_privilege_state_area_1_register(
  434. spu_pdata(spu)->spe_id,
  435. offsetof(struct spu_priv1, mfc_tclass_id_RW),
  436. spu_pdata(spu)->cache.tclass_id);
  437. }
  438. static u64 mfc_tclass_id_get(struct spu *spu)
  439. {
  440. return spu_pdata(spu)->cache.tclass_id;
  441. }
  442. static void tlb_invalidate(struct spu *spu)
  443. {
  444. /* Nothing to do. */
  445. }
  446. static void resource_allocation_groupID_set(struct spu *spu, u64 id)
  447. {
  448. /* No support. */
  449. }
  450. static u64 resource_allocation_groupID_get(struct spu *spu)
  451. {
  452. return 0; /* No support. */
  453. }
  454. static void resource_allocation_enable_set(struct spu *spu, u64 enable)
  455. {
  456. /* No support. */
  457. }
  458. static u64 resource_allocation_enable_get(struct spu *spu)
  459. {
  460. return 0; /* No support. */
  461. }
  462. const struct spu_priv1_ops spu_priv1_ps3_ops = {
  463. .int_mask_and = int_mask_and,
  464. .int_mask_or = int_mask_or,
  465. .int_mask_set = int_mask_set,
  466. .int_mask_get = int_mask_get,
  467. .int_stat_clear = int_stat_clear,
  468. .int_stat_get = int_stat_get,
  469. .cpu_affinity_set = cpu_affinity_set,
  470. .mfc_dar_get = mfc_dar_get,
  471. .mfc_dsisr_set = mfc_dsisr_set,
  472. .mfc_dsisr_get = mfc_dsisr_get,
  473. .mfc_sdr_setup = mfc_sdr_setup,
  474. .mfc_sr1_set = mfc_sr1_set,
  475. .mfc_sr1_get = mfc_sr1_get,
  476. .mfc_tclass_id_set = mfc_tclass_id_set,
  477. .mfc_tclass_id_get = mfc_tclass_id_get,
  478. .tlb_invalidate = tlb_invalidate,
  479. .resource_allocation_groupID_set = resource_allocation_groupID_set,
  480. .resource_allocation_groupID_get = resource_allocation_groupID_get,
  481. .resource_allocation_enable_set = resource_allocation_enable_set,
  482. .resource_allocation_enable_get = resource_allocation_enable_get,
  483. };
  484. void ps3_spu_set_platform(void)
  485. {
  486. spu_priv1_ops = &spu_priv1_ps3_ops;
  487. spu_management_ops = &spu_management_ps3_ops;
  488. }