mpc8540ads.dts 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * MPC8540 ADS Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8540ADS";
  13. compatible = "MPC8540ADS", "MPC85xxADS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. aliases {
  17. ethernet0 = &enet0;
  18. ethernet1 = &enet1;
  19. ethernet2 = &enet2;
  20. serial0 = &serial0;
  21. serial1 = &serial1;
  22. pci0 = &pci0;
  23. };
  24. cpus {
  25. #address-cells = <1>;
  26. #size-cells = <0>;
  27. PowerPC,8540@0 {
  28. device_type = "cpu";
  29. reg = <0>;
  30. d-cache-line-size = <20>; // 32 bytes
  31. i-cache-line-size = <20>; // 32 bytes
  32. d-cache-size = <8000>; // L1, 32K
  33. i-cache-size = <8000>; // L1, 32K
  34. timebase-frequency = <0>; // 33 MHz, from uboot
  35. bus-frequency = <0>; // 166 MHz
  36. clock-frequency = <0>; // 825 MHz, from uboot
  37. };
  38. };
  39. memory {
  40. device_type = "memory";
  41. reg = <00000000 08000000>; // 128M at 0x0
  42. };
  43. soc8540@e0000000 {
  44. #address-cells = <1>;
  45. #size-cells = <1>;
  46. device_type = "soc";
  47. ranges = <0 e0000000 00100000>;
  48. reg = <e0000000 00100000>; // CCSRBAR 1M
  49. bus-frequency = <0>;
  50. memory-controller@2000 {
  51. compatible = "fsl,8540-memory-controller";
  52. reg = <2000 1000>;
  53. interrupt-parent = <&mpic>;
  54. interrupts = <12 2>;
  55. };
  56. l2-cache-controller@20000 {
  57. compatible = "fsl,8540-l2-cache-controller";
  58. reg = <20000 1000>;
  59. cache-line-size = <20>; // 32 bytes
  60. cache-size = <40000>; // L2, 256K
  61. interrupt-parent = <&mpic>;
  62. interrupts = <10 2>;
  63. };
  64. i2c@3000 {
  65. #address-cells = <1>;
  66. #size-cells = <0>;
  67. cell-index = <0>;
  68. compatible = "fsl-i2c";
  69. reg = <3000 100>;
  70. interrupts = <2b 2>;
  71. interrupt-parent = <&mpic>;
  72. dfsrr;
  73. };
  74. mdio@24520 {
  75. #address-cells = <1>;
  76. #size-cells = <0>;
  77. compatible = "fsl,gianfar-mdio";
  78. reg = <24520 20>;
  79. phy0: ethernet-phy@0 {
  80. interrupt-parent = <&mpic>;
  81. interrupts = <5 1>;
  82. reg = <0>;
  83. device_type = "ethernet-phy";
  84. };
  85. phy1: ethernet-phy@1 {
  86. interrupt-parent = <&mpic>;
  87. interrupts = <5 1>;
  88. reg = <1>;
  89. device_type = "ethernet-phy";
  90. };
  91. phy3: ethernet-phy@3 {
  92. interrupt-parent = <&mpic>;
  93. interrupts = <7 1>;
  94. reg = <3>;
  95. device_type = "ethernet-phy";
  96. };
  97. };
  98. enet0: ethernet@24000 {
  99. cell-index = <0>;
  100. device_type = "network";
  101. model = "TSEC";
  102. compatible = "gianfar";
  103. reg = <24000 1000>;
  104. local-mac-address = [ 00 00 00 00 00 00 ];
  105. interrupts = <1d 2 1e 2 22 2>;
  106. interrupt-parent = <&mpic>;
  107. phy-handle = <&phy0>;
  108. };
  109. enet1: ethernet@25000 {
  110. cell-index = <1>;
  111. device_type = "network";
  112. model = "TSEC";
  113. compatible = "gianfar";
  114. reg = <25000 1000>;
  115. local-mac-address = [ 00 00 00 00 00 00 ];
  116. interrupts = <23 2 24 2 28 2>;
  117. interrupt-parent = <&mpic>;
  118. phy-handle = <&phy1>;
  119. };
  120. enet2: ethernet@26000 {
  121. cell-index = <2>;
  122. device_type = "network";
  123. model = "FEC";
  124. compatible = "gianfar";
  125. reg = <26000 1000>;
  126. local-mac-address = [ 00 00 00 00 00 00 ];
  127. interrupts = <29 2>;
  128. interrupt-parent = <&mpic>;
  129. phy-handle = <&phy3>;
  130. };
  131. serial0: serial@4500 {
  132. cell-index = <0>;
  133. device_type = "serial";
  134. compatible = "ns16550";
  135. reg = <4500 100>; // reg base, size
  136. clock-frequency = <0>; // should we fill in in uboot?
  137. interrupts = <2a 2>;
  138. interrupt-parent = <&mpic>;
  139. };
  140. serial1: serial@4600 {
  141. cell-index = <1>;
  142. device_type = "serial";
  143. compatible = "ns16550";
  144. reg = <4600 100>; // reg base, size
  145. clock-frequency = <0>; // should we fill in in uboot?
  146. interrupts = <2a 2>;
  147. interrupt-parent = <&mpic>;
  148. };
  149. mpic: pic@40000 {
  150. clock-frequency = <0>;
  151. interrupt-controller;
  152. #address-cells = <0>;
  153. #interrupt-cells = <2>;
  154. reg = <40000 40000>;
  155. compatible = "chrp,open-pic";
  156. device_type = "open-pic";
  157. big-endian;
  158. };
  159. };
  160. pci0: pci@e0008000 {
  161. cell-index = <0>;
  162. interrupt-map-mask = <f800 0 0 7>;
  163. interrupt-map = <
  164. /* IDSEL 0x02 */
  165. 1000 0 0 1 &mpic 1 1
  166. 1000 0 0 2 &mpic 2 1
  167. 1000 0 0 3 &mpic 3 1
  168. 1000 0 0 4 &mpic 4 1
  169. /* IDSEL 0x03 */
  170. 1800 0 0 1 &mpic 4 1
  171. 1800 0 0 2 &mpic 1 1
  172. 1800 0 0 3 &mpic 2 1
  173. 1800 0 0 4 &mpic 3 1
  174. /* IDSEL 0x04 */
  175. 2000 0 0 1 &mpic 3 1
  176. 2000 0 0 2 &mpic 4 1
  177. 2000 0 0 3 &mpic 1 1
  178. 2000 0 0 4 &mpic 2 1
  179. /* IDSEL 0x05 */
  180. 2800 0 0 1 &mpic 2 1
  181. 2800 0 0 2 &mpic 3 1
  182. 2800 0 0 3 &mpic 4 1
  183. 2800 0 0 4 &mpic 1 1
  184. /* IDSEL 0x0c */
  185. 6000 0 0 1 &mpic 1 1
  186. 6000 0 0 2 &mpic 2 1
  187. 6000 0 0 3 &mpic 3 1
  188. 6000 0 0 4 &mpic 4 1
  189. /* IDSEL 0x0d */
  190. 6800 0 0 1 &mpic 4 1
  191. 6800 0 0 2 &mpic 1 1
  192. 6800 0 0 3 &mpic 2 1
  193. 6800 0 0 4 &mpic 3 1
  194. /* IDSEL 0x0e */
  195. 7000 0 0 1 &mpic 3 1
  196. 7000 0 0 2 &mpic 4 1
  197. 7000 0 0 3 &mpic 1 1
  198. 7000 0 0 4 &mpic 2 1
  199. /* IDSEL 0x0f */
  200. 7800 0 0 1 &mpic 2 1
  201. 7800 0 0 2 &mpic 3 1
  202. 7800 0 0 3 &mpic 4 1
  203. 7800 0 0 4 &mpic 1 1
  204. /* IDSEL 0x12 */
  205. 9000 0 0 1 &mpic 1 1
  206. 9000 0 0 2 &mpic 2 1
  207. 9000 0 0 3 &mpic 3 1
  208. 9000 0 0 4 &mpic 4 1
  209. /* IDSEL 0x13 */
  210. 9800 0 0 1 &mpic 4 1
  211. 9800 0 0 2 &mpic 1 1
  212. 9800 0 0 3 &mpic 2 1
  213. 9800 0 0 4 &mpic 3 1
  214. /* IDSEL 0x14 */
  215. a000 0 0 1 &mpic 3 1
  216. a000 0 0 2 &mpic 4 1
  217. a000 0 0 3 &mpic 1 1
  218. a000 0 0 4 &mpic 2 1
  219. /* IDSEL 0x15 */
  220. a800 0 0 1 &mpic 2 1
  221. a800 0 0 2 &mpic 3 1
  222. a800 0 0 3 &mpic 4 1
  223. a800 0 0 4 &mpic 1 1>;
  224. interrupt-parent = <&mpic>;
  225. interrupts = <18 2>;
  226. bus-range = <0 0>;
  227. ranges = <02000000 0 80000000 80000000 0 20000000
  228. 01000000 0 00000000 e2000000 0 00100000>;
  229. clock-frequency = <3f940aa>;
  230. #interrupt-cells = <1>;
  231. #size-cells = <2>;
  232. #address-cells = <3>;
  233. reg = <e0008000 1000>;
  234. compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
  235. device_type = "pci";
  236. };
  237. };