sba_iommu.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155
  1. /*
  2. ** IA64 System Bus Adapter (SBA) I/O MMU manager
  3. **
  4. ** (c) Copyright 2002-2005 Alex Williamson
  5. ** (c) Copyright 2002-2003 Grant Grundler
  6. ** (c) Copyright 2002-2005 Hewlett-Packard Company
  7. **
  8. ** Portions (c) 2000 Grant Grundler (from parisc I/O MMU code)
  9. ** Portions (c) 1999 Dave S. Miller (from sparc64 I/O MMU code)
  10. **
  11. ** This program is free software; you can redistribute it and/or modify
  12. ** it under the terms of the GNU General Public License as published by
  13. ** the Free Software Foundation; either version 2 of the License, or
  14. ** (at your option) any later version.
  15. **
  16. **
  17. ** This module initializes the IOC (I/O Controller) found on HP
  18. ** McKinley machines and their successors.
  19. **
  20. */
  21. #include <linux/types.h>
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/slab.h>
  26. #include <linux/init.h>
  27. #include <linux/mm.h>
  28. #include <linux/string.h>
  29. #include <linux/pci.h>
  30. #include <linux/proc_fs.h>
  31. #include <linux/seq_file.h>
  32. #include <linux/acpi.h>
  33. #include <linux/efi.h>
  34. #include <linux/nodemask.h>
  35. #include <linux/bitops.h> /* hweight64() */
  36. #include <linux/crash_dump.h>
  37. #include <asm/delay.h> /* ia64_get_itc() */
  38. #include <asm/io.h>
  39. #include <asm/page.h> /* PAGE_OFFSET */
  40. #include <asm/dma.h>
  41. #include <asm/system.h> /* wmb() */
  42. #include <asm/acpi-ext.h>
  43. extern int swiotlb_late_init_with_default_size (size_t size);
  44. #define PFX "IOC: "
  45. /*
  46. ** Enabling timing search of the pdir resource map. Output in /proc.
  47. ** Disabled by default to optimize performance.
  48. */
  49. #undef PDIR_SEARCH_TIMING
  50. /*
  51. ** This option allows cards capable of 64bit DMA to bypass the IOMMU. If
  52. ** not defined, all DMA will be 32bit and go through the TLB.
  53. ** There's potentially a conflict in the bio merge code with us
  54. ** advertising an iommu, but then bypassing it. Since I/O MMU bypassing
  55. ** appears to give more performance than bio-level virtual merging, we'll
  56. ** do the former for now. NOTE: BYPASS_SG also needs to be undef'd to
  57. ** completely restrict DMA to the IOMMU.
  58. */
  59. #define ALLOW_IOV_BYPASS
  60. /*
  61. ** This option specifically allows/disallows bypassing scatterlists with
  62. ** multiple entries. Coalescing these entries can allow better DMA streaming
  63. ** and in some cases shows better performance than entirely bypassing the
  64. ** IOMMU. Performance increase on the order of 1-2% sequential output/input
  65. ** using bonnie++ on a RAID0 MD device (sym2 & mpt).
  66. */
  67. #undef ALLOW_IOV_BYPASS_SG
  68. /*
  69. ** If a device prefetches beyond the end of a valid pdir entry, it will cause
  70. ** a hard failure, ie. MCA. Version 3.0 and later of the zx1 LBA should
  71. ** disconnect on 4k boundaries and prevent such issues. If the device is
  72. ** particularly aggressive, this option will keep the entire pdir valid such
  73. ** that prefetching will hit a valid address. This could severely impact
  74. ** error containment, and is therefore off by default. The page that is
  75. ** used for spill-over is poisoned, so that should help debugging somewhat.
  76. */
  77. #undef FULL_VALID_PDIR
  78. #define ENABLE_MARK_CLEAN
  79. /*
  80. ** The number of debug flags is a clue - this code is fragile. NOTE: since
  81. ** tightening the use of res_lock the resource bitmap and actual pdir are no
  82. ** longer guaranteed to stay in sync. The sanity checking code isn't going to
  83. ** like that.
  84. */
  85. #undef DEBUG_SBA_INIT
  86. #undef DEBUG_SBA_RUN
  87. #undef DEBUG_SBA_RUN_SG
  88. #undef DEBUG_SBA_RESOURCE
  89. #undef ASSERT_PDIR_SANITY
  90. #undef DEBUG_LARGE_SG_ENTRIES
  91. #undef DEBUG_BYPASS
  92. #if defined(FULL_VALID_PDIR) && defined(ASSERT_PDIR_SANITY)
  93. #error FULL_VALID_PDIR and ASSERT_PDIR_SANITY are mutually exclusive
  94. #endif
  95. #define SBA_INLINE __inline__
  96. /* #define SBA_INLINE */
  97. #ifdef DEBUG_SBA_INIT
  98. #define DBG_INIT(x...) printk(x)
  99. #else
  100. #define DBG_INIT(x...)
  101. #endif
  102. #ifdef DEBUG_SBA_RUN
  103. #define DBG_RUN(x...) printk(x)
  104. #else
  105. #define DBG_RUN(x...)
  106. #endif
  107. #ifdef DEBUG_SBA_RUN_SG
  108. #define DBG_RUN_SG(x...) printk(x)
  109. #else
  110. #define DBG_RUN_SG(x...)
  111. #endif
  112. #ifdef DEBUG_SBA_RESOURCE
  113. #define DBG_RES(x...) printk(x)
  114. #else
  115. #define DBG_RES(x...)
  116. #endif
  117. #ifdef DEBUG_BYPASS
  118. #define DBG_BYPASS(x...) printk(x)
  119. #else
  120. #define DBG_BYPASS(x...)
  121. #endif
  122. #ifdef ASSERT_PDIR_SANITY
  123. #define ASSERT(expr) \
  124. if(!(expr)) { \
  125. printk( "\n" __FILE__ ":%d: Assertion " #expr " failed!\n",__LINE__); \
  126. panic(#expr); \
  127. }
  128. #else
  129. #define ASSERT(expr)
  130. #endif
  131. /*
  132. ** The number of pdir entries to "free" before issuing
  133. ** a read to PCOM register to flush out PCOM writes.
  134. ** Interacts with allocation granularity (ie 4 or 8 entries
  135. ** allocated and free'd/purged at a time might make this
  136. ** less interesting).
  137. */
  138. #define DELAYED_RESOURCE_CNT 64
  139. #define PCI_DEVICE_ID_HP_SX2000_IOC 0x12ec
  140. #define ZX1_IOC_ID ((PCI_DEVICE_ID_HP_ZX1_IOC << 16) | PCI_VENDOR_ID_HP)
  141. #define ZX2_IOC_ID ((PCI_DEVICE_ID_HP_ZX2_IOC << 16) | PCI_VENDOR_ID_HP)
  142. #define REO_IOC_ID ((PCI_DEVICE_ID_HP_REO_IOC << 16) | PCI_VENDOR_ID_HP)
  143. #define SX1000_IOC_ID ((PCI_DEVICE_ID_HP_SX1000_IOC << 16) | PCI_VENDOR_ID_HP)
  144. #define SX2000_IOC_ID ((PCI_DEVICE_ID_HP_SX2000_IOC << 16) | PCI_VENDOR_ID_HP)
  145. #define ZX1_IOC_OFFSET 0x1000 /* ACPI reports SBA, we want IOC */
  146. #define IOC_FUNC_ID 0x000
  147. #define IOC_FCLASS 0x008 /* function class, bist, header, rev... */
  148. #define IOC_IBASE 0x300 /* IO TLB */
  149. #define IOC_IMASK 0x308
  150. #define IOC_PCOM 0x310
  151. #define IOC_TCNFG 0x318
  152. #define IOC_PDIR_BASE 0x320
  153. #define IOC_ROPE0_CFG 0x500
  154. #define IOC_ROPE_AO 0x10 /* Allow "Relaxed Ordering" */
  155. /* AGP GART driver looks for this */
  156. #define ZX1_SBA_IOMMU_COOKIE 0x0000badbadc0ffeeUL
  157. /*
  158. ** The zx1 IOC supports 4/8/16/64KB page sizes (see TCNFG register)
  159. **
  160. ** Some IOCs (sx1000) can run at the above pages sizes, but are
  161. ** really only supported using the IOC at a 4k page size.
  162. **
  163. ** iovp_size could only be greater than PAGE_SIZE if we are
  164. ** confident the drivers really only touch the next physical
  165. ** page iff that driver instance owns it.
  166. */
  167. static unsigned long iovp_size;
  168. static unsigned long iovp_shift;
  169. static unsigned long iovp_mask;
  170. struct ioc {
  171. void __iomem *ioc_hpa; /* I/O MMU base address */
  172. char *res_map; /* resource map, bit == pdir entry */
  173. u64 *pdir_base; /* physical base address */
  174. unsigned long ibase; /* pdir IOV Space base */
  175. unsigned long imask; /* pdir IOV Space mask */
  176. unsigned long *res_hint; /* next avail IOVP - circular search */
  177. unsigned long dma_mask;
  178. spinlock_t res_lock; /* protects the resource bitmap, but must be held when */
  179. /* clearing pdir to prevent races with allocations. */
  180. unsigned int res_bitshift; /* from the RIGHT! */
  181. unsigned int res_size; /* size of resource map in bytes */
  182. #ifdef CONFIG_NUMA
  183. unsigned int node; /* node where this IOC lives */
  184. #endif
  185. #if DELAYED_RESOURCE_CNT > 0
  186. spinlock_t saved_lock; /* may want to try to get this on a separate cacheline */
  187. /* than res_lock for bigger systems. */
  188. int saved_cnt;
  189. struct sba_dma_pair {
  190. dma_addr_t iova;
  191. size_t size;
  192. } saved[DELAYED_RESOURCE_CNT];
  193. #endif
  194. #ifdef PDIR_SEARCH_TIMING
  195. #define SBA_SEARCH_SAMPLE 0x100
  196. unsigned long avg_search[SBA_SEARCH_SAMPLE];
  197. unsigned long avg_idx; /* current index into avg_search */
  198. #endif
  199. /* Stuff we don't need in performance path */
  200. struct ioc *next; /* list of IOC's in system */
  201. acpi_handle handle; /* for multiple IOC's */
  202. const char *name;
  203. unsigned int func_id;
  204. unsigned int rev; /* HW revision of chip */
  205. u32 iov_size;
  206. unsigned int pdir_size; /* in bytes, determined by IOV Space size */
  207. struct pci_dev *sac_only_dev;
  208. };
  209. static struct ioc *ioc_list;
  210. static int reserve_sba_gart = 1;
  211. static SBA_INLINE void sba_mark_invalid(struct ioc *, dma_addr_t, size_t);
  212. static SBA_INLINE void sba_free_range(struct ioc *, dma_addr_t, size_t);
  213. #define sba_sg_address(sg) sg_virt((sg))
  214. #ifdef FULL_VALID_PDIR
  215. static u64 prefetch_spill_page;
  216. #endif
  217. #ifdef CONFIG_PCI
  218. # define GET_IOC(dev) (((dev)->bus == &pci_bus_type) \
  219. ? ((struct ioc *) PCI_CONTROLLER(to_pci_dev(dev))->iommu) : NULL)
  220. #else
  221. # define GET_IOC(dev) NULL
  222. #endif
  223. /*
  224. ** DMA_CHUNK_SIZE is used by the SCSI mid-layer to break up
  225. ** (or rather not merge) DMAs into manageable chunks.
  226. ** On parisc, this is more of the software/tuning constraint
  227. ** rather than the HW. I/O MMU allocation algorithms can be
  228. ** faster with smaller sizes (to some degree).
  229. */
  230. #define DMA_CHUNK_SIZE (BITS_PER_LONG*iovp_size)
  231. #define ROUNDUP(x,y) ((x + ((y)-1)) & ~((y)-1))
  232. /************************************
  233. ** SBA register read and write support
  234. **
  235. ** BE WARNED: register writes are posted.
  236. ** (ie follow writes which must reach HW with a read)
  237. **
  238. */
  239. #define READ_REG(addr) __raw_readq(addr)
  240. #define WRITE_REG(val, addr) __raw_writeq(val, addr)
  241. #ifdef DEBUG_SBA_INIT
  242. /**
  243. * sba_dump_tlb - debugging only - print IOMMU operating parameters
  244. * @hpa: base address of the IOMMU
  245. *
  246. * Print the size/location of the IO MMU PDIR.
  247. */
  248. static void
  249. sba_dump_tlb(char *hpa)
  250. {
  251. DBG_INIT("IO TLB at 0x%p\n", (void *)hpa);
  252. DBG_INIT("IOC_IBASE : %016lx\n", READ_REG(hpa+IOC_IBASE));
  253. DBG_INIT("IOC_IMASK : %016lx\n", READ_REG(hpa+IOC_IMASK));
  254. DBG_INIT("IOC_TCNFG : %016lx\n", READ_REG(hpa+IOC_TCNFG));
  255. DBG_INIT("IOC_PDIR_BASE: %016lx\n", READ_REG(hpa+IOC_PDIR_BASE));
  256. DBG_INIT("\n");
  257. }
  258. #endif
  259. #ifdef ASSERT_PDIR_SANITY
  260. /**
  261. * sba_dump_pdir_entry - debugging only - print one IOMMU PDIR entry
  262. * @ioc: IO MMU structure which owns the pdir we are interested in.
  263. * @msg: text to print ont the output line.
  264. * @pide: pdir index.
  265. *
  266. * Print one entry of the IO MMU PDIR in human readable form.
  267. */
  268. static void
  269. sba_dump_pdir_entry(struct ioc *ioc, char *msg, uint pide)
  270. {
  271. /* start printing from lowest pde in rval */
  272. u64 *ptr = &ioc->pdir_base[pide & ~(BITS_PER_LONG - 1)];
  273. unsigned long *rptr = (unsigned long *) &ioc->res_map[(pide >>3) & -sizeof(unsigned long)];
  274. uint rcnt;
  275. printk(KERN_DEBUG "SBA: %s rp %p bit %d rval 0x%lx\n",
  276. msg, rptr, pide & (BITS_PER_LONG - 1), *rptr);
  277. rcnt = 0;
  278. while (rcnt < BITS_PER_LONG) {
  279. printk(KERN_DEBUG "%s %2d %p %016Lx\n",
  280. (rcnt == (pide & (BITS_PER_LONG - 1)))
  281. ? " -->" : " ",
  282. rcnt, ptr, (unsigned long long) *ptr );
  283. rcnt++;
  284. ptr++;
  285. }
  286. printk(KERN_DEBUG "%s", msg);
  287. }
  288. /**
  289. * sba_check_pdir - debugging only - consistency checker
  290. * @ioc: IO MMU structure which owns the pdir we are interested in.
  291. * @msg: text to print ont the output line.
  292. *
  293. * Verify the resource map and pdir state is consistent
  294. */
  295. static int
  296. sba_check_pdir(struct ioc *ioc, char *msg)
  297. {
  298. u64 *rptr_end = (u64 *) &(ioc->res_map[ioc->res_size]);
  299. u64 *rptr = (u64 *) ioc->res_map; /* resource map ptr */
  300. u64 *pptr = ioc->pdir_base; /* pdir ptr */
  301. uint pide = 0;
  302. while (rptr < rptr_end) {
  303. u64 rval;
  304. int rcnt; /* number of bits we might check */
  305. rval = *rptr;
  306. rcnt = 64;
  307. while (rcnt) {
  308. /* Get last byte and highest bit from that */
  309. u32 pde = ((u32)((*pptr >> (63)) & 0x1));
  310. if ((rval & 0x1) ^ pde)
  311. {
  312. /*
  313. ** BUMMER! -- res_map != pdir --
  314. ** Dump rval and matching pdir entries
  315. */
  316. sba_dump_pdir_entry(ioc, msg, pide);
  317. return(1);
  318. }
  319. rcnt--;
  320. rval >>= 1; /* try the next bit */
  321. pptr++;
  322. pide++;
  323. }
  324. rptr++; /* look at next word of res_map */
  325. }
  326. /* It'd be nice if we always got here :^) */
  327. return 0;
  328. }
  329. /**
  330. * sba_dump_sg - debugging only - print Scatter-Gather list
  331. * @ioc: IO MMU structure which owns the pdir we are interested in.
  332. * @startsg: head of the SG list
  333. * @nents: number of entries in SG list
  334. *
  335. * print the SG list so we can verify it's correct by hand.
  336. */
  337. static void
  338. sba_dump_sg( struct ioc *ioc, struct scatterlist *startsg, int nents)
  339. {
  340. while (nents-- > 0) {
  341. printk(KERN_DEBUG " %d : DMA %08lx/%05x CPU %p\n", nents,
  342. startsg->dma_address, startsg->dma_length,
  343. sba_sg_address(startsg));
  344. startsg = sg_next(startsg);
  345. }
  346. }
  347. static void
  348. sba_check_sg( struct ioc *ioc, struct scatterlist *startsg, int nents)
  349. {
  350. struct scatterlist *the_sg = startsg;
  351. int the_nents = nents;
  352. while (the_nents-- > 0) {
  353. if (sba_sg_address(the_sg) == 0x0UL)
  354. sba_dump_sg(NULL, startsg, nents);
  355. the_sg = sg_next(the_sg);
  356. }
  357. }
  358. #endif /* ASSERT_PDIR_SANITY */
  359. /**************************************************************
  360. *
  361. * I/O Pdir Resource Management
  362. *
  363. * Bits set in the resource map are in use.
  364. * Each bit can represent a number of pages.
  365. * LSbs represent lower addresses (IOVA's).
  366. *
  367. ***************************************************************/
  368. #define PAGES_PER_RANGE 1 /* could increase this to 4 or 8 if needed */
  369. /* Convert from IOVP to IOVA and vice versa. */
  370. #define SBA_IOVA(ioc,iovp,offset) ((ioc->ibase) | (iovp) | (offset))
  371. #define SBA_IOVP(ioc,iova) ((iova) & ~(ioc->ibase))
  372. #define PDIR_ENTRY_SIZE sizeof(u64)
  373. #define PDIR_INDEX(iovp) ((iovp)>>iovp_shift)
  374. #define RESMAP_MASK(n) ~(~0UL << (n))
  375. #define RESMAP_IDX_MASK (sizeof(unsigned long) - 1)
  376. /**
  377. * For most cases the normal get_order is sufficient, however it limits us
  378. * to PAGE_SIZE being the minimum mapping alignment and TC flush granularity.
  379. * It only incurs about 1 clock cycle to use this one with the static variable
  380. * and makes the code more intuitive.
  381. */
  382. static SBA_INLINE int
  383. get_iovp_order (unsigned long size)
  384. {
  385. long double d = size - 1;
  386. long order;
  387. order = ia64_getf_exp(d);
  388. order = order - iovp_shift - 0xffff + 1;
  389. if (order < 0)
  390. order = 0;
  391. return order;
  392. }
  393. /**
  394. * sba_search_bitmap - find free space in IO PDIR resource bitmap
  395. * @ioc: IO MMU structure which owns the pdir we are interested in.
  396. * @bits_wanted: number of entries we need.
  397. * @use_hint: use res_hint to indicate where to start looking
  398. *
  399. * Find consecutive free bits in resource bitmap.
  400. * Each bit represents one entry in the IO Pdir.
  401. * Cool perf optimization: search for log2(size) bits at a time.
  402. */
  403. static SBA_INLINE unsigned long
  404. sba_search_bitmap(struct ioc *ioc, unsigned long bits_wanted, int use_hint)
  405. {
  406. unsigned long *res_ptr;
  407. unsigned long *res_end = (unsigned long *) &(ioc->res_map[ioc->res_size]);
  408. unsigned long flags, pide = ~0UL;
  409. ASSERT(((unsigned long) ioc->res_hint & (sizeof(unsigned long) - 1UL)) == 0);
  410. ASSERT(res_ptr < res_end);
  411. spin_lock_irqsave(&ioc->res_lock, flags);
  412. /* Allow caller to force a search through the entire resource space */
  413. if (likely(use_hint)) {
  414. res_ptr = ioc->res_hint;
  415. } else {
  416. res_ptr = (ulong *)ioc->res_map;
  417. ioc->res_bitshift = 0;
  418. }
  419. /*
  420. * N.B. REO/Grande defect AR2305 can cause TLB fetch timeouts
  421. * if a TLB entry is purged while in use. sba_mark_invalid()
  422. * purges IOTLB entries in power-of-two sizes, so we also
  423. * allocate IOVA space in power-of-two sizes.
  424. */
  425. bits_wanted = 1UL << get_iovp_order(bits_wanted << iovp_shift);
  426. if (likely(bits_wanted == 1)) {
  427. unsigned int bitshiftcnt;
  428. for(; res_ptr < res_end ; res_ptr++) {
  429. if (likely(*res_ptr != ~0UL)) {
  430. bitshiftcnt = ffz(*res_ptr);
  431. *res_ptr |= (1UL << bitshiftcnt);
  432. pide = ((unsigned long)res_ptr - (unsigned long)ioc->res_map);
  433. pide <<= 3; /* convert to bit address */
  434. pide += bitshiftcnt;
  435. ioc->res_bitshift = bitshiftcnt + bits_wanted;
  436. goto found_it;
  437. }
  438. }
  439. goto not_found;
  440. }
  441. if (likely(bits_wanted <= BITS_PER_LONG/2)) {
  442. /*
  443. ** Search the resource bit map on well-aligned values.
  444. ** "o" is the alignment.
  445. ** We need the alignment to invalidate I/O TLB using
  446. ** SBA HW features in the unmap path.
  447. */
  448. unsigned long o = 1 << get_iovp_order(bits_wanted << iovp_shift);
  449. uint bitshiftcnt = ROUNDUP(ioc->res_bitshift, o);
  450. unsigned long mask, base_mask;
  451. base_mask = RESMAP_MASK(bits_wanted);
  452. mask = base_mask << bitshiftcnt;
  453. DBG_RES("%s() o %ld %p", __FUNCTION__, o, res_ptr);
  454. for(; res_ptr < res_end ; res_ptr++)
  455. {
  456. DBG_RES(" %p %lx %lx\n", res_ptr, mask, *res_ptr);
  457. ASSERT(0 != mask);
  458. for (; mask ; mask <<= o, bitshiftcnt += o) {
  459. if(0 == ((*res_ptr) & mask)) {
  460. *res_ptr |= mask; /* mark resources busy! */
  461. pide = ((unsigned long)res_ptr - (unsigned long)ioc->res_map);
  462. pide <<= 3; /* convert to bit address */
  463. pide += bitshiftcnt;
  464. ioc->res_bitshift = bitshiftcnt + bits_wanted;
  465. goto found_it;
  466. }
  467. }
  468. bitshiftcnt = 0;
  469. mask = base_mask;
  470. }
  471. } else {
  472. int qwords, bits, i;
  473. unsigned long *end;
  474. qwords = bits_wanted >> 6; /* /64 */
  475. bits = bits_wanted - (qwords * BITS_PER_LONG);
  476. end = res_end - qwords;
  477. for (; res_ptr < end; res_ptr++) {
  478. for (i = 0 ; i < qwords ; i++) {
  479. if (res_ptr[i] != 0)
  480. goto next_ptr;
  481. }
  482. if (bits && res_ptr[i] && (__ffs(res_ptr[i]) < bits))
  483. continue;
  484. /* Found it, mark it */
  485. for (i = 0 ; i < qwords ; i++)
  486. res_ptr[i] = ~0UL;
  487. res_ptr[i] |= RESMAP_MASK(bits);
  488. pide = ((unsigned long)res_ptr - (unsigned long)ioc->res_map);
  489. pide <<= 3; /* convert to bit address */
  490. res_ptr += qwords;
  491. ioc->res_bitshift = bits;
  492. goto found_it;
  493. next_ptr:
  494. ;
  495. }
  496. }
  497. not_found:
  498. prefetch(ioc->res_map);
  499. ioc->res_hint = (unsigned long *) ioc->res_map;
  500. ioc->res_bitshift = 0;
  501. spin_unlock_irqrestore(&ioc->res_lock, flags);
  502. return (pide);
  503. found_it:
  504. ioc->res_hint = res_ptr;
  505. spin_unlock_irqrestore(&ioc->res_lock, flags);
  506. return (pide);
  507. }
  508. /**
  509. * sba_alloc_range - find free bits and mark them in IO PDIR resource bitmap
  510. * @ioc: IO MMU structure which owns the pdir we are interested in.
  511. * @size: number of bytes to create a mapping for
  512. *
  513. * Given a size, find consecutive unmarked and then mark those bits in the
  514. * resource bit map.
  515. */
  516. static int
  517. sba_alloc_range(struct ioc *ioc, size_t size)
  518. {
  519. unsigned int pages_needed = size >> iovp_shift;
  520. #ifdef PDIR_SEARCH_TIMING
  521. unsigned long itc_start;
  522. #endif
  523. unsigned long pide;
  524. ASSERT(pages_needed);
  525. ASSERT(0 == (size & ~iovp_mask));
  526. #ifdef PDIR_SEARCH_TIMING
  527. itc_start = ia64_get_itc();
  528. #endif
  529. /*
  530. ** "seek and ye shall find"...praying never hurts either...
  531. */
  532. pide = sba_search_bitmap(ioc, pages_needed, 1);
  533. if (unlikely(pide >= (ioc->res_size << 3))) {
  534. pide = sba_search_bitmap(ioc, pages_needed, 0);
  535. if (unlikely(pide >= (ioc->res_size << 3))) {
  536. #if DELAYED_RESOURCE_CNT > 0
  537. unsigned long flags;
  538. /*
  539. ** With delayed resource freeing, we can give this one more shot. We're
  540. ** getting close to being in trouble here, so do what we can to make this
  541. ** one count.
  542. */
  543. spin_lock_irqsave(&ioc->saved_lock, flags);
  544. if (ioc->saved_cnt > 0) {
  545. struct sba_dma_pair *d;
  546. int cnt = ioc->saved_cnt;
  547. d = &(ioc->saved[ioc->saved_cnt - 1]);
  548. spin_lock(&ioc->res_lock);
  549. while (cnt--) {
  550. sba_mark_invalid(ioc, d->iova, d->size);
  551. sba_free_range(ioc, d->iova, d->size);
  552. d--;
  553. }
  554. ioc->saved_cnt = 0;
  555. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  556. spin_unlock(&ioc->res_lock);
  557. }
  558. spin_unlock_irqrestore(&ioc->saved_lock, flags);
  559. pide = sba_search_bitmap(ioc, pages_needed, 0);
  560. if (unlikely(pide >= (ioc->res_size << 3)))
  561. panic(__FILE__ ": I/O MMU @ %p is out of mapping resources\n",
  562. ioc->ioc_hpa);
  563. #else
  564. panic(__FILE__ ": I/O MMU @ %p is out of mapping resources\n",
  565. ioc->ioc_hpa);
  566. #endif
  567. }
  568. }
  569. #ifdef PDIR_SEARCH_TIMING
  570. ioc->avg_search[ioc->avg_idx++] = (ia64_get_itc() - itc_start) / pages_needed;
  571. ioc->avg_idx &= SBA_SEARCH_SAMPLE - 1;
  572. #endif
  573. prefetchw(&(ioc->pdir_base[pide]));
  574. #ifdef ASSERT_PDIR_SANITY
  575. /* verify the first enable bit is clear */
  576. if(0x00 != ((u8 *) ioc->pdir_base)[pide*PDIR_ENTRY_SIZE + 7]) {
  577. sba_dump_pdir_entry(ioc, "sba_search_bitmap() botched it?", pide);
  578. }
  579. #endif
  580. DBG_RES("%s(%x) %d -> %lx hint %x/%x\n",
  581. __FUNCTION__, size, pages_needed, pide,
  582. (uint) ((unsigned long) ioc->res_hint - (unsigned long) ioc->res_map),
  583. ioc->res_bitshift );
  584. return (pide);
  585. }
  586. /**
  587. * sba_free_range - unmark bits in IO PDIR resource bitmap
  588. * @ioc: IO MMU structure which owns the pdir we are interested in.
  589. * @iova: IO virtual address which was previously allocated.
  590. * @size: number of bytes to create a mapping for
  591. *
  592. * clear bits in the ioc's resource map
  593. */
  594. static SBA_INLINE void
  595. sba_free_range(struct ioc *ioc, dma_addr_t iova, size_t size)
  596. {
  597. unsigned long iovp = SBA_IOVP(ioc, iova);
  598. unsigned int pide = PDIR_INDEX(iovp);
  599. unsigned int ridx = pide >> 3; /* convert bit to byte address */
  600. unsigned long *res_ptr = (unsigned long *) &((ioc)->res_map[ridx & ~RESMAP_IDX_MASK]);
  601. int bits_not_wanted = size >> iovp_shift;
  602. unsigned long m;
  603. /* Round up to power-of-two size: see AR2305 note above */
  604. bits_not_wanted = 1UL << get_iovp_order(bits_not_wanted << iovp_shift);
  605. for (; bits_not_wanted > 0 ; res_ptr++) {
  606. if (unlikely(bits_not_wanted > BITS_PER_LONG)) {
  607. /* these mappings start 64bit aligned */
  608. *res_ptr = 0UL;
  609. bits_not_wanted -= BITS_PER_LONG;
  610. pide += BITS_PER_LONG;
  611. } else {
  612. /* 3-bits "bit" address plus 2 (or 3) bits for "byte" == bit in word */
  613. m = RESMAP_MASK(bits_not_wanted) << (pide & (BITS_PER_LONG - 1));
  614. bits_not_wanted = 0;
  615. DBG_RES("%s( ,%x,%x) %x/%lx %x %p %lx\n", __FUNCTION__, (uint) iova, size,
  616. bits_not_wanted, m, pide, res_ptr, *res_ptr);
  617. ASSERT(m != 0);
  618. ASSERT(bits_not_wanted);
  619. ASSERT((*res_ptr & m) == m); /* verify same bits are set */
  620. *res_ptr &= ~m;
  621. }
  622. }
  623. }
  624. /**************************************************************
  625. *
  626. * "Dynamic DMA Mapping" support (aka "Coherent I/O")
  627. *
  628. ***************************************************************/
  629. /**
  630. * sba_io_pdir_entry - fill in one IO PDIR entry
  631. * @pdir_ptr: pointer to IO PDIR entry
  632. * @vba: Virtual CPU address of buffer to map
  633. *
  634. * SBA Mapping Routine
  635. *
  636. * Given a virtual address (vba, arg1) sba_io_pdir_entry()
  637. * loads the I/O PDIR entry pointed to by pdir_ptr (arg0).
  638. * Each IO Pdir entry consists of 8 bytes as shown below
  639. * (LSB == bit 0):
  640. *
  641. * 63 40 11 7 0
  642. * +-+---------------------+----------------------------------+----+--------+
  643. * |V| U | PPN[39:12] | U | FF |
  644. * +-+---------------------+----------------------------------+----+--------+
  645. *
  646. * V == Valid Bit
  647. * U == Unused
  648. * PPN == Physical Page Number
  649. *
  650. * The physical address fields are filled with the results of virt_to_phys()
  651. * on the vba.
  652. */
  653. #if 1
  654. #define sba_io_pdir_entry(pdir_ptr, vba) *pdir_ptr = ((vba & ~0xE000000000000FFFULL) \
  655. | 0x8000000000000000ULL)
  656. #else
  657. void SBA_INLINE
  658. sba_io_pdir_entry(u64 *pdir_ptr, unsigned long vba)
  659. {
  660. *pdir_ptr = ((vba & ~0xE000000000000FFFULL) | 0x80000000000000FFULL);
  661. }
  662. #endif
  663. #ifdef ENABLE_MARK_CLEAN
  664. /**
  665. * Since DMA is i-cache coherent, any (complete) pages that were written via
  666. * DMA can be marked as "clean" so that lazy_mmu_prot_update() doesn't have to
  667. * flush them when they get mapped into an executable vm-area.
  668. */
  669. static void
  670. mark_clean (void *addr, size_t size)
  671. {
  672. unsigned long pg_addr, end;
  673. pg_addr = PAGE_ALIGN((unsigned long) addr);
  674. end = (unsigned long) addr + size;
  675. while (pg_addr + PAGE_SIZE <= end) {
  676. struct page *page = virt_to_page((void *)pg_addr);
  677. set_bit(PG_arch_1, &page->flags);
  678. pg_addr += PAGE_SIZE;
  679. }
  680. }
  681. #endif
  682. /**
  683. * sba_mark_invalid - invalidate one or more IO PDIR entries
  684. * @ioc: IO MMU structure which owns the pdir we are interested in.
  685. * @iova: IO Virtual Address mapped earlier
  686. * @byte_cnt: number of bytes this mapping covers.
  687. *
  688. * Marking the IO PDIR entry(ies) as Invalid and invalidate
  689. * corresponding IO TLB entry. The PCOM (Purge Command Register)
  690. * is to purge stale entries in the IO TLB when unmapping entries.
  691. *
  692. * The PCOM register supports purging of multiple pages, with a minium
  693. * of 1 page and a maximum of 2GB. Hardware requires the address be
  694. * aligned to the size of the range being purged. The size of the range
  695. * must be a power of 2. The "Cool perf optimization" in the
  696. * allocation routine helps keep that true.
  697. */
  698. static SBA_INLINE void
  699. sba_mark_invalid(struct ioc *ioc, dma_addr_t iova, size_t byte_cnt)
  700. {
  701. u32 iovp = (u32) SBA_IOVP(ioc,iova);
  702. int off = PDIR_INDEX(iovp);
  703. /* Must be non-zero and rounded up */
  704. ASSERT(byte_cnt > 0);
  705. ASSERT(0 == (byte_cnt & ~iovp_mask));
  706. #ifdef ASSERT_PDIR_SANITY
  707. /* Assert first pdir entry is set */
  708. if (!(ioc->pdir_base[off] >> 60)) {
  709. sba_dump_pdir_entry(ioc,"sba_mark_invalid()", PDIR_INDEX(iovp));
  710. }
  711. #endif
  712. if (byte_cnt <= iovp_size)
  713. {
  714. ASSERT(off < ioc->pdir_size);
  715. iovp |= iovp_shift; /* set "size" field for PCOM */
  716. #ifndef FULL_VALID_PDIR
  717. /*
  718. ** clear I/O PDIR entry "valid" bit
  719. ** Do NOT clear the rest - save it for debugging.
  720. ** We should only clear bits that have previously
  721. ** been enabled.
  722. */
  723. ioc->pdir_base[off] &= ~(0x80000000000000FFULL);
  724. #else
  725. /*
  726. ** If we want to maintain the PDIR as valid, put in
  727. ** the spill page so devices prefetching won't
  728. ** cause a hard fail.
  729. */
  730. ioc->pdir_base[off] = (0x80000000000000FFULL | prefetch_spill_page);
  731. #endif
  732. } else {
  733. u32 t = get_iovp_order(byte_cnt) + iovp_shift;
  734. iovp |= t;
  735. ASSERT(t <= 31); /* 2GB! Max value of "size" field */
  736. do {
  737. /* verify this pdir entry is enabled */
  738. ASSERT(ioc->pdir_base[off] >> 63);
  739. #ifndef FULL_VALID_PDIR
  740. /* clear I/O Pdir entry "valid" bit first */
  741. ioc->pdir_base[off] &= ~(0x80000000000000FFULL);
  742. #else
  743. ioc->pdir_base[off] = (0x80000000000000FFULL | prefetch_spill_page);
  744. #endif
  745. off++;
  746. byte_cnt -= iovp_size;
  747. } while (byte_cnt > 0);
  748. }
  749. WRITE_REG(iovp | ioc->ibase, ioc->ioc_hpa+IOC_PCOM);
  750. }
  751. /**
  752. * sba_map_single - map one buffer and return IOVA for DMA
  753. * @dev: instance of PCI owned by the driver that's asking.
  754. * @addr: driver buffer to map.
  755. * @size: number of bytes to map in driver buffer.
  756. * @dir: R/W or both.
  757. *
  758. * See Documentation/DMA-mapping.txt
  759. */
  760. dma_addr_t
  761. sba_map_single(struct device *dev, void *addr, size_t size, int dir)
  762. {
  763. struct ioc *ioc;
  764. dma_addr_t iovp;
  765. dma_addr_t offset;
  766. u64 *pdir_start;
  767. int pide;
  768. #ifdef ASSERT_PDIR_SANITY
  769. unsigned long flags;
  770. #endif
  771. #ifdef ALLOW_IOV_BYPASS
  772. unsigned long pci_addr = virt_to_phys(addr);
  773. #endif
  774. #ifdef ALLOW_IOV_BYPASS
  775. ASSERT(to_pci_dev(dev)->dma_mask);
  776. /*
  777. ** Check if the PCI device can DMA to ptr... if so, just return ptr
  778. */
  779. if (likely((pci_addr & ~to_pci_dev(dev)->dma_mask) == 0)) {
  780. /*
  781. ** Device is bit capable of DMA'ing to the buffer...
  782. ** just return the PCI address of ptr
  783. */
  784. DBG_BYPASS("sba_map_single() bypass mask/addr: 0x%lx/0x%lx\n",
  785. to_pci_dev(dev)->dma_mask, pci_addr);
  786. return pci_addr;
  787. }
  788. #endif
  789. ioc = GET_IOC(dev);
  790. ASSERT(ioc);
  791. prefetch(ioc->res_hint);
  792. ASSERT(size > 0);
  793. ASSERT(size <= DMA_CHUNK_SIZE);
  794. /* save offset bits */
  795. offset = ((dma_addr_t) (long) addr) & ~iovp_mask;
  796. /* round up to nearest iovp_size */
  797. size = (size + offset + ~iovp_mask) & iovp_mask;
  798. #ifdef ASSERT_PDIR_SANITY
  799. spin_lock_irqsave(&ioc->res_lock, flags);
  800. if (sba_check_pdir(ioc,"Check before sba_map_single()"))
  801. panic("Sanity check failed");
  802. spin_unlock_irqrestore(&ioc->res_lock, flags);
  803. #endif
  804. pide = sba_alloc_range(ioc, size);
  805. iovp = (dma_addr_t) pide << iovp_shift;
  806. DBG_RUN("%s() 0x%p -> 0x%lx\n",
  807. __FUNCTION__, addr, (long) iovp | offset);
  808. pdir_start = &(ioc->pdir_base[pide]);
  809. while (size > 0) {
  810. ASSERT(((u8 *)pdir_start)[7] == 0); /* verify availability */
  811. sba_io_pdir_entry(pdir_start, (unsigned long) addr);
  812. DBG_RUN(" pdir 0x%p %lx\n", pdir_start, *pdir_start);
  813. addr += iovp_size;
  814. size -= iovp_size;
  815. pdir_start++;
  816. }
  817. /* force pdir update */
  818. wmb();
  819. /* form complete address */
  820. #ifdef ASSERT_PDIR_SANITY
  821. spin_lock_irqsave(&ioc->res_lock, flags);
  822. sba_check_pdir(ioc,"Check after sba_map_single()");
  823. spin_unlock_irqrestore(&ioc->res_lock, flags);
  824. #endif
  825. return SBA_IOVA(ioc, iovp, offset);
  826. }
  827. #ifdef ENABLE_MARK_CLEAN
  828. static SBA_INLINE void
  829. sba_mark_clean(struct ioc *ioc, dma_addr_t iova, size_t size)
  830. {
  831. u32 iovp = (u32) SBA_IOVP(ioc,iova);
  832. int off = PDIR_INDEX(iovp);
  833. void *addr;
  834. if (size <= iovp_size) {
  835. addr = phys_to_virt(ioc->pdir_base[off] &
  836. ~0xE000000000000FFFULL);
  837. mark_clean(addr, size);
  838. } else {
  839. do {
  840. addr = phys_to_virt(ioc->pdir_base[off] &
  841. ~0xE000000000000FFFULL);
  842. mark_clean(addr, min(size, iovp_size));
  843. off++;
  844. size -= iovp_size;
  845. } while (size > 0);
  846. }
  847. }
  848. #endif
  849. /**
  850. * sba_unmap_single - unmap one IOVA and free resources
  851. * @dev: instance of PCI owned by the driver that's asking.
  852. * @iova: IOVA of driver buffer previously mapped.
  853. * @size: number of bytes mapped in driver buffer.
  854. * @dir: R/W or both.
  855. *
  856. * See Documentation/DMA-mapping.txt
  857. */
  858. void sba_unmap_single(struct device *dev, dma_addr_t iova, size_t size, int dir)
  859. {
  860. struct ioc *ioc;
  861. #if DELAYED_RESOURCE_CNT > 0
  862. struct sba_dma_pair *d;
  863. #endif
  864. unsigned long flags;
  865. dma_addr_t offset;
  866. ioc = GET_IOC(dev);
  867. ASSERT(ioc);
  868. #ifdef ALLOW_IOV_BYPASS
  869. if (likely((iova & ioc->imask) != ioc->ibase)) {
  870. /*
  871. ** Address does not fall w/in IOVA, must be bypassing
  872. */
  873. DBG_BYPASS("sba_unmap_single() bypass addr: 0x%lx\n", iova);
  874. #ifdef ENABLE_MARK_CLEAN
  875. if (dir == DMA_FROM_DEVICE) {
  876. mark_clean(phys_to_virt(iova), size);
  877. }
  878. #endif
  879. return;
  880. }
  881. #endif
  882. offset = iova & ~iovp_mask;
  883. DBG_RUN("%s() iovp 0x%lx/%x\n",
  884. __FUNCTION__, (long) iova, size);
  885. iova ^= offset; /* clear offset bits */
  886. size += offset;
  887. size = ROUNDUP(size, iovp_size);
  888. #ifdef ENABLE_MARK_CLEAN
  889. if (dir == DMA_FROM_DEVICE)
  890. sba_mark_clean(ioc, iova, size);
  891. #endif
  892. #if DELAYED_RESOURCE_CNT > 0
  893. spin_lock_irqsave(&ioc->saved_lock, flags);
  894. d = &(ioc->saved[ioc->saved_cnt]);
  895. d->iova = iova;
  896. d->size = size;
  897. if (unlikely(++(ioc->saved_cnt) >= DELAYED_RESOURCE_CNT)) {
  898. int cnt = ioc->saved_cnt;
  899. spin_lock(&ioc->res_lock);
  900. while (cnt--) {
  901. sba_mark_invalid(ioc, d->iova, d->size);
  902. sba_free_range(ioc, d->iova, d->size);
  903. d--;
  904. }
  905. ioc->saved_cnt = 0;
  906. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  907. spin_unlock(&ioc->res_lock);
  908. }
  909. spin_unlock_irqrestore(&ioc->saved_lock, flags);
  910. #else /* DELAYED_RESOURCE_CNT == 0 */
  911. spin_lock_irqsave(&ioc->res_lock, flags);
  912. sba_mark_invalid(ioc, iova, size);
  913. sba_free_range(ioc, iova, size);
  914. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  915. spin_unlock_irqrestore(&ioc->res_lock, flags);
  916. #endif /* DELAYED_RESOURCE_CNT == 0 */
  917. }
  918. /**
  919. * sba_alloc_coherent - allocate/map shared mem for DMA
  920. * @dev: instance of PCI owned by the driver that's asking.
  921. * @size: number of bytes mapped in driver buffer.
  922. * @dma_handle: IOVA of new buffer.
  923. *
  924. * See Documentation/DMA-mapping.txt
  925. */
  926. void *
  927. sba_alloc_coherent (struct device *dev, size_t size, dma_addr_t *dma_handle, gfp_t flags)
  928. {
  929. struct ioc *ioc;
  930. void *addr;
  931. ioc = GET_IOC(dev);
  932. ASSERT(ioc);
  933. #ifdef CONFIG_NUMA
  934. {
  935. struct page *page;
  936. page = alloc_pages_node(ioc->node == MAX_NUMNODES ?
  937. numa_node_id() : ioc->node, flags,
  938. get_order(size));
  939. if (unlikely(!page))
  940. return NULL;
  941. addr = page_address(page);
  942. }
  943. #else
  944. addr = (void *) __get_free_pages(flags, get_order(size));
  945. #endif
  946. if (unlikely(!addr))
  947. return NULL;
  948. memset(addr, 0, size);
  949. *dma_handle = virt_to_phys(addr);
  950. #ifdef ALLOW_IOV_BYPASS
  951. ASSERT(dev->coherent_dma_mask);
  952. /*
  953. ** Check if the PCI device can DMA to ptr... if so, just return ptr
  954. */
  955. if (likely((*dma_handle & ~dev->coherent_dma_mask) == 0)) {
  956. DBG_BYPASS("sba_alloc_coherent() bypass mask/addr: 0x%lx/0x%lx\n",
  957. dev->coherent_dma_mask, *dma_handle);
  958. return addr;
  959. }
  960. #endif
  961. /*
  962. * If device can't bypass or bypass is disabled, pass the 32bit fake
  963. * device to map single to get an iova mapping.
  964. */
  965. *dma_handle = sba_map_single(&ioc->sac_only_dev->dev, addr, size, 0);
  966. return addr;
  967. }
  968. /**
  969. * sba_free_coherent - free/unmap shared mem for DMA
  970. * @dev: instance of PCI owned by the driver that's asking.
  971. * @size: number of bytes mapped in driver buffer.
  972. * @vaddr: virtual address IOVA of "consistent" buffer.
  973. * @dma_handler: IO virtual address of "consistent" buffer.
  974. *
  975. * See Documentation/DMA-mapping.txt
  976. */
  977. void sba_free_coherent (struct device *dev, size_t size, void *vaddr, dma_addr_t dma_handle)
  978. {
  979. sba_unmap_single(dev, dma_handle, size, 0);
  980. free_pages((unsigned long) vaddr, get_order(size));
  981. }
  982. /*
  983. ** Since 0 is a valid pdir_base index value, can't use that
  984. ** to determine if a value is valid or not. Use a flag to indicate
  985. ** the SG list entry contains a valid pdir index.
  986. */
  987. #define PIDE_FLAG 0x1UL
  988. #ifdef DEBUG_LARGE_SG_ENTRIES
  989. int dump_run_sg = 0;
  990. #endif
  991. /**
  992. * sba_fill_pdir - write allocated SG entries into IO PDIR
  993. * @ioc: IO MMU structure which owns the pdir we are interested in.
  994. * @startsg: list of IOVA/size pairs
  995. * @nents: number of entries in startsg list
  996. *
  997. * Take preprocessed SG list and write corresponding entries
  998. * in the IO PDIR.
  999. */
  1000. static SBA_INLINE int
  1001. sba_fill_pdir(
  1002. struct ioc *ioc,
  1003. struct scatterlist *startsg,
  1004. int nents)
  1005. {
  1006. struct scatterlist *dma_sg = startsg; /* pointer to current DMA */
  1007. int n_mappings = 0;
  1008. u64 *pdirp = NULL;
  1009. unsigned long dma_offset = 0;
  1010. while (nents-- > 0) {
  1011. int cnt = startsg->dma_length;
  1012. startsg->dma_length = 0;
  1013. #ifdef DEBUG_LARGE_SG_ENTRIES
  1014. if (dump_run_sg)
  1015. printk(" %2d : %08lx/%05x %p\n",
  1016. nents, startsg->dma_address, cnt,
  1017. sba_sg_address(startsg));
  1018. #else
  1019. DBG_RUN_SG(" %d : %08lx/%05x %p\n",
  1020. nents, startsg->dma_address, cnt,
  1021. sba_sg_address(startsg));
  1022. #endif
  1023. /*
  1024. ** Look for the start of a new DMA stream
  1025. */
  1026. if (startsg->dma_address & PIDE_FLAG) {
  1027. u32 pide = startsg->dma_address & ~PIDE_FLAG;
  1028. dma_offset = (unsigned long) pide & ~iovp_mask;
  1029. startsg->dma_address = 0;
  1030. if (n_mappings)
  1031. dma_sg = sg_next(dma_sg);
  1032. dma_sg->dma_address = pide | ioc->ibase;
  1033. pdirp = &(ioc->pdir_base[pide >> iovp_shift]);
  1034. n_mappings++;
  1035. }
  1036. /*
  1037. ** Look for a VCONTIG chunk
  1038. */
  1039. if (cnt) {
  1040. unsigned long vaddr = (unsigned long) sba_sg_address(startsg);
  1041. ASSERT(pdirp);
  1042. /* Since multiple Vcontig blocks could make up
  1043. ** one DMA stream, *add* cnt to dma_len.
  1044. */
  1045. dma_sg->dma_length += cnt;
  1046. cnt += dma_offset;
  1047. dma_offset=0; /* only want offset on first chunk */
  1048. cnt = ROUNDUP(cnt, iovp_size);
  1049. do {
  1050. sba_io_pdir_entry(pdirp, vaddr);
  1051. vaddr += iovp_size;
  1052. cnt -= iovp_size;
  1053. pdirp++;
  1054. } while (cnt > 0);
  1055. }
  1056. startsg = sg_next(startsg);
  1057. }
  1058. /* force pdir update */
  1059. wmb();
  1060. #ifdef DEBUG_LARGE_SG_ENTRIES
  1061. dump_run_sg = 0;
  1062. #endif
  1063. return(n_mappings);
  1064. }
  1065. /*
  1066. ** Two address ranges are DMA contiguous *iff* "end of prev" and
  1067. ** "start of next" are both on an IOV page boundary.
  1068. **
  1069. ** (shift left is a quick trick to mask off upper bits)
  1070. */
  1071. #define DMA_CONTIG(__X, __Y) \
  1072. (((((unsigned long) __X) | ((unsigned long) __Y)) << (BITS_PER_LONG - iovp_shift)) == 0UL)
  1073. /**
  1074. * sba_coalesce_chunks - preprocess the SG list
  1075. * @ioc: IO MMU structure which owns the pdir we are interested in.
  1076. * @startsg: list of IOVA/size pairs
  1077. * @nents: number of entries in startsg list
  1078. *
  1079. * First pass is to walk the SG list and determine where the breaks are
  1080. * in the DMA stream. Allocates PDIR entries but does not fill them.
  1081. * Returns the number of DMA chunks.
  1082. *
  1083. * Doing the fill separate from the coalescing/allocation keeps the
  1084. * code simpler. Future enhancement could make one pass through
  1085. * the sglist do both.
  1086. */
  1087. static SBA_INLINE int
  1088. sba_coalesce_chunks(struct ioc *ioc, struct device *dev,
  1089. struct scatterlist *startsg,
  1090. int nents)
  1091. {
  1092. struct scatterlist *vcontig_sg; /* VCONTIG chunk head */
  1093. unsigned long vcontig_len; /* len of VCONTIG chunk */
  1094. unsigned long vcontig_end;
  1095. struct scatterlist *dma_sg; /* next DMA stream head */
  1096. unsigned long dma_offset, dma_len; /* start/len of DMA stream */
  1097. int n_mappings = 0;
  1098. unsigned int max_seg_size = dma_get_max_seg_size(dev);
  1099. while (nents > 0) {
  1100. unsigned long vaddr = (unsigned long) sba_sg_address(startsg);
  1101. /*
  1102. ** Prepare for first/next DMA stream
  1103. */
  1104. dma_sg = vcontig_sg = startsg;
  1105. dma_len = vcontig_len = vcontig_end = startsg->length;
  1106. vcontig_end += vaddr;
  1107. dma_offset = vaddr & ~iovp_mask;
  1108. /* PARANOID: clear entries */
  1109. startsg->dma_address = startsg->dma_length = 0;
  1110. /*
  1111. ** This loop terminates one iteration "early" since
  1112. ** it's always looking one "ahead".
  1113. */
  1114. while (--nents > 0) {
  1115. unsigned long vaddr; /* tmp */
  1116. startsg = sg_next(startsg);
  1117. /* PARANOID */
  1118. startsg->dma_address = startsg->dma_length = 0;
  1119. /* catch brokenness in SCSI layer */
  1120. ASSERT(startsg->length <= DMA_CHUNK_SIZE);
  1121. /*
  1122. ** First make sure current dma stream won't
  1123. ** exceed DMA_CHUNK_SIZE if we coalesce the
  1124. ** next entry.
  1125. */
  1126. if (((dma_len + dma_offset + startsg->length + ~iovp_mask) & iovp_mask)
  1127. > DMA_CHUNK_SIZE)
  1128. break;
  1129. if (dma_len + startsg->length > max_seg_size)
  1130. break;
  1131. /*
  1132. ** Then look for virtually contiguous blocks.
  1133. **
  1134. ** append the next transaction?
  1135. */
  1136. vaddr = (unsigned long) sba_sg_address(startsg);
  1137. if (vcontig_end == vaddr)
  1138. {
  1139. vcontig_len += startsg->length;
  1140. vcontig_end += startsg->length;
  1141. dma_len += startsg->length;
  1142. continue;
  1143. }
  1144. #ifdef DEBUG_LARGE_SG_ENTRIES
  1145. dump_run_sg = (vcontig_len > iovp_size);
  1146. #endif
  1147. /*
  1148. ** Not virtually contigous.
  1149. ** Terminate prev chunk.
  1150. ** Start a new chunk.
  1151. **
  1152. ** Once we start a new VCONTIG chunk, dma_offset
  1153. ** can't change. And we need the offset from the first
  1154. ** chunk - not the last one. Ergo Successive chunks
  1155. ** must start on page boundaries and dove tail
  1156. ** with it's predecessor.
  1157. */
  1158. vcontig_sg->dma_length = vcontig_len;
  1159. vcontig_sg = startsg;
  1160. vcontig_len = startsg->length;
  1161. /*
  1162. ** 3) do the entries end/start on page boundaries?
  1163. ** Don't update vcontig_end until we've checked.
  1164. */
  1165. if (DMA_CONTIG(vcontig_end, vaddr))
  1166. {
  1167. vcontig_end = vcontig_len + vaddr;
  1168. dma_len += vcontig_len;
  1169. continue;
  1170. } else {
  1171. break;
  1172. }
  1173. }
  1174. /*
  1175. ** End of DMA Stream
  1176. ** Terminate last VCONTIG block.
  1177. ** Allocate space for DMA stream.
  1178. */
  1179. vcontig_sg->dma_length = vcontig_len;
  1180. dma_len = (dma_len + dma_offset + ~iovp_mask) & iovp_mask;
  1181. ASSERT(dma_len <= DMA_CHUNK_SIZE);
  1182. dma_sg->dma_address = (dma_addr_t) (PIDE_FLAG
  1183. | (sba_alloc_range(ioc, dma_len) << iovp_shift)
  1184. | dma_offset);
  1185. n_mappings++;
  1186. }
  1187. return n_mappings;
  1188. }
  1189. /**
  1190. * sba_map_sg - map Scatter/Gather list
  1191. * @dev: instance of PCI owned by the driver that's asking.
  1192. * @sglist: array of buffer/length pairs
  1193. * @nents: number of entries in list
  1194. * @dir: R/W or both.
  1195. *
  1196. * See Documentation/DMA-mapping.txt
  1197. */
  1198. int sba_map_sg(struct device *dev, struct scatterlist *sglist, int nents, int dir)
  1199. {
  1200. struct ioc *ioc;
  1201. int coalesced, filled = 0;
  1202. #ifdef ASSERT_PDIR_SANITY
  1203. unsigned long flags;
  1204. #endif
  1205. #ifdef ALLOW_IOV_BYPASS_SG
  1206. struct scatterlist *sg;
  1207. #endif
  1208. DBG_RUN_SG("%s() START %d entries\n", __FUNCTION__, nents);
  1209. ioc = GET_IOC(dev);
  1210. ASSERT(ioc);
  1211. #ifdef ALLOW_IOV_BYPASS_SG
  1212. ASSERT(to_pci_dev(dev)->dma_mask);
  1213. if (likely((ioc->dma_mask & ~to_pci_dev(dev)->dma_mask) == 0)) {
  1214. for_each_sg(sglist, sg, nents, filled) {
  1215. sg->dma_length = sg->length;
  1216. sg->dma_address = virt_to_phys(sba_sg_address(sg));
  1217. }
  1218. return filled;
  1219. }
  1220. #endif
  1221. /* Fast path single entry scatterlists. */
  1222. if (nents == 1) {
  1223. sglist->dma_length = sglist->length;
  1224. sglist->dma_address = sba_map_single(dev, sba_sg_address(sglist), sglist->length, dir);
  1225. return 1;
  1226. }
  1227. #ifdef ASSERT_PDIR_SANITY
  1228. spin_lock_irqsave(&ioc->res_lock, flags);
  1229. if (sba_check_pdir(ioc,"Check before sba_map_sg()"))
  1230. {
  1231. sba_dump_sg(ioc, sglist, nents);
  1232. panic("Check before sba_map_sg()");
  1233. }
  1234. spin_unlock_irqrestore(&ioc->res_lock, flags);
  1235. #endif
  1236. prefetch(ioc->res_hint);
  1237. /*
  1238. ** First coalesce the chunks and allocate I/O pdir space
  1239. **
  1240. ** If this is one DMA stream, we can properly map using the
  1241. ** correct virtual address associated with each DMA page.
  1242. ** w/o this association, we wouldn't have coherent DMA!
  1243. ** Access to the virtual address is what forces a two pass algorithm.
  1244. */
  1245. coalesced = sba_coalesce_chunks(ioc, dev, sglist, nents);
  1246. /*
  1247. ** Program the I/O Pdir
  1248. **
  1249. ** map the virtual addresses to the I/O Pdir
  1250. ** o dma_address will contain the pdir index
  1251. ** o dma_len will contain the number of bytes to map
  1252. ** o address contains the virtual address.
  1253. */
  1254. filled = sba_fill_pdir(ioc, sglist, nents);
  1255. #ifdef ASSERT_PDIR_SANITY
  1256. spin_lock_irqsave(&ioc->res_lock, flags);
  1257. if (sba_check_pdir(ioc,"Check after sba_map_sg()"))
  1258. {
  1259. sba_dump_sg(ioc, sglist, nents);
  1260. panic("Check after sba_map_sg()\n");
  1261. }
  1262. spin_unlock_irqrestore(&ioc->res_lock, flags);
  1263. #endif
  1264. ASSERT(coalesced == filled);
  1265. DBG_RUN_SG("%s() DONE %d mappings\n", __FUNCTION__, filled);
  1266. return filled;
  1267. }
  1268. /**
  1269. * sba_unmap_sg - unmap Scatter/Gather list
  1270. * @dev: instance of PCI owned by the driver that's asking.
  1271. * @sglist: array of buffer/length pairs
  1272. * @nents: number of entries in list
  1273. * @dir: R/W or both.
  1274. *
  1275. * See Documentation/DMA-mapping.txt
  1276. */
  1277. void sba_unmap_sg (struct device *dev, struct scatterlist *sglist, int nents, int dir)
  1278. {
  1279. #ifdef ASSERT_PDIR_SANITY
  1280. struct ioc *ioc;
  1281. unsigned long flags;
  1282. #endif
  1283. DBG_RUN_SG("%s() START %d entries, %p,%x\n",
  1284. __FUNCTION__, nents, sba_sg_address(sglist), sglist->length);
  1285. #ifdef ASSERT_PDIR_SANITY
  1286. ioc = GET_IOC(dev);
  1287. ASSERT(ioc);
  1288. spin_lock_irqsave(&ioc->res_lock, flags);
  1289. sba_check_pdir(ioc,"Check before sba_unmap_sg()");
  1290. spin_unlock_irqrestore(&ioc->res_lock, flags);
  1291. #endif
  1292. while (nents && sglist->dma_length) {
  1293. sba_unmap_single(dev, sglist->dma_address, sglist->dma_length, dir);
  1294. sglist = sg_next(sglist);
  1295. nents--;
  1296. }
  1297. DBG_RUN_SG("%s() DONE (nents %d)\n", __FUNCTION__, nents);
  1298. #ifdef ASSERT_PDIR_SANITY
  1299. spin_lock_irqsave(&ioc->res_lock, flags);
  1300. sba_check_pdir(ioc,"Check after sba_unmap_sg()");
  1301. spin_unlock_irqrestore(&ioc->res_lock, flags);
  1302. #endif
  1303. }
  1304. /**************************************************************
  1305. *
  1306. * Initialization and claim
  1307. *
  1308. ***************************************************************/
  1309. static void __init
  1310. ioc_iova_init(struct ioc *ioc)
  1311. {
  1312. int tcnfg;
  1313. int agp_found = 0;
  1314. struct pci_dev *device = NULL;
  1315. #ifdef FULL_VALID_PDIR
  1316. unsigned long index;
  1317. #endif
  1318. /*
  1319. ** Firmware programs the base and size of a "safe IOVA space"
  1320. ** (one that doesn't overlap memory or LMMIO space) in the
  1321. ** IBASE and IMASK registers.
  1322. */
  1323. ioc->ibase = READ_REG(ioc->ioc_hpa + IOC_IBASE) & ~0x1UL;
  1324. ioc->imask = READ_REG(ioc->ioc_hpa + IOC_IMASK) | 0xFFFFFFFF00000000UL;
  1325. ioc->iov_size = ~ioc->imask + 1;
  1326. DBG_INIT("%s() hpa %p IOV base 0x%lx mask 0x%lx (%dMB)\n",
  1327. __FUNCTION__, ioc->ioc_hpa, ioc->ibase, ioc->imask,
  1328. ioc->iov_size >> 20);
  1329. switch (iovp_size) {
  1330. case 4*1024: tcnfg = 0; break;
  1331. case 8*1024: tcnfg = 1; break;
  1332. case 16*1024: tcnfg = 2; break;
  1333. case 64*1024: tcnfg = 3; break;
  1334. default:
  1335. panic(PFX "Unsupported IOTLB page size %ldK",
  1336. iovp_size >> 10);
  1337. break;
  1338. }
  1339. WRITE_REG(tcnfg, ioc->ioc_hpa + IOC_TCNFG);
  1340. ioc->pdir_size = (ioc->iov_size / iovp_size) * PDIR_ENTRY_SIZE;
  1341. ioc->pdir_base = (void *) __get_free_pages(GFP_KERNEL,
  1342. get_order(ioc->pdir_size));
  1343. if (!ioc->pdir_base)
  1344. panic(PFX "Couldn't allocate I/O Page Table\n");
  1345. memset(ioc->pdir_base, 0, ioc->pdir_size);
  1346. DBG_INIT("%s() IOV page size %ldK pdir %p size %x\n", __FUNCTION__,
  1347. iovp_size >> 10, ioc->pdir_base, ioc->pdir_size);
  1348. ASSERT(ALIGN((unsigned long) ioc->pdir_base, 4*1024) == (unsigned long) ioc->pdir_base);
  1349. WRITE_REG(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
  1350. /*
  1351. ** If an AGP device is present, only use half of the IOV space
  1352. ** for PCI DMA. Unfortunately we can't know ahead of time
  1353. ** whether GART support will actually be used, for now we
  1354. ** can just key on an AGP device found in the system.
  1355. ** We program the next pdir index after we stop w/ a key for
  1356. ** the GART code to handshake on.
  1357. */
  1358. for_each_pci_dev(device)
  1359. agp_found |= pci_find_capability(device, PCI_CAP_ID_AGP);
  1360. if (agp_found && reserve_sba_gart) {
  1361. printk(KERN_INFO PFX "reserving %dMb of IOVA space at 0x%lx for agpgart\n",
  1362. ioc->iov_size/2 >> 20, ioc->ibase + ioc->iov_size/2);
  1363. ioc->pdir_size /= 2;
  1364. ((u64 *)ioc->pdir_base)[PDIR_INDEX(ioc->iov_size/2)] = ZX1_SBA_IOMMU_COOKIE;
  1365. }
  1366. #ifdef FULL_VALID_PDIR
  1367. /*
  1368. ** Check to see if the spill page has been allocated, we don't need more than
  1369. ** one across multiple SBAs.
  1370. */
  1371. if (!prefetch_spill_page) {
  1372. char *spill_poison = "SBAIOMMU POISON";
  1373. int poison_size = 16;
  1374. void *poison_addr, *addr;
  1375. addr = (void *)__get_free_pages(GFP_KERNEL, get_order(iovp_size));
  1376. if (!addr)
  1377. panic(PFX "Couldn't allocate PDIR spill page\n");
  1378. poison_addr = addr;
  1379. for ( ; (u64) poison_addr < addr + iovp_size; poison_addr += poison_size)
  1380. memcpy(poison_addr, spill_poison, poison_size);
  1381. prefetch_spill_page = virt_to_phys(addr);
  1382. DBG_INIT("%s() prefetch spill addr: 0x%lx\n", __FUNCTION__, prefetch_spill_page);
  1383. }
  1384. /*
  1385. ** Set all the PDIR entries valid w/ the spill page as the target
  1386. */
  1387. for (index = 0 ; index < (ioc->pdir_size / PDIR_ENTRY_SIZE) ; index++)
  1388. ((u64 *)ioc->pdir_base)[index] = (0x80000000000000FF | prefetch_spill_page);
  1389. #endif
  1390. /* Clear I/O TLB of any possible entries */
  1391. WRITE_REG(ioc->ibase | (get_iovp_order(ioc->iov_size) + iovp_shift), ioc->ioc_hpa + IOC_PCOM);
  1392. READ_REG(ioc->ioc_hpa + IOC_PCOM);
  1393. /* Enable IOVA translation */
  1394. WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa + IOC_IBASE);
  1395. READ_REG(ioc->ioc_hpa + IOC_IBASE);
  1396. }
  1397. static void __init
  1398. ioc_resource_init(struct ioc *ioc)
  1399. {
  1400. spin_lock_init(&ioc->res_lock);
  1401. #if DELAYED_RESOURCE_CNT > 0
  1402. spin_lock_init(&ioc->saved_lock);
  1403. #endif
  1404. /* resource map size dictated by pdir_size */
  1405. ioc->res_size = ioc->pdir_size / PDIR_ENTRY_SIZE; /* entries */
  1406. ioc->res_size >>= 3; /* convert bit count to byte count */
  1407. DBG_INIT("%s() res_size 0x%x\n", __FUNCTION__, ioc->res_size);
  1408. ioc->res_map = (char *) __get_free_pages(GFP_KERNEL,
  1409. get_order(ioc->res_size));
  1410. if (!ioc->res_map)
  1411. panic(PFX "Couldn't allocate resource map\n");
  1412. memset(ioc->res_map, 0, ioc->res_size);
  1413. /* next available IOVP - circular search */
  1414. ioc->res_hint = (unsigned long *) ioc->res_map;
  1415. #ifdef ASSERT_PDIR_SANITY
  1416. /* Mark first bit busy - ie no IOVA 0 */
  1417. ioc->res_map[0] = 0x1;
  1418. ioc->pdir_base[0] = 0x8000000000000000ULL | ZX1_SBA_IOMMU_COOKIE;
  1419. #endif
  1420. #ifdef FULL_VALID_PDIR
  1421. /* Mark the last resource used so we don't prefetch beyond IOVA space */
  1422. ioc->res_map[ioc->res_size - 1] |= 0x80UL; /* res_map is chars */
  1423. ioc->pdir_base[(ioc->pdir_size / PDIR_ENTRY_SIZE) - 1] = (0x80000000000000FF
  1424. | prefetch_spill_page);
  1425. #endif
  1426. DBG_INIT("%s() res_map %x %p\n", __FUNCTION__,
  1427. ioc->res_size, (void *) ioc->res_map);
  1428. }
  1429. static void __init
  1430. ioc_sac_init(struct ioc *ioc)
  1431. {
  1432. struct pci_dev *sac = NULL;
  1433. struct pci_controller *controller = NULL;
  1434. /*
  1435. * pci_alloc_coherent() must return a DMA address which is
  1436. * SAC (single address cycle) addressable, so allocate a
  1437. * pseudo-device to enforce that.
  1438. */
  1439. sac = kzalloc(sizeof(*sac), GFP_KERNEL);
  1440. if (!sac)
  1441. panic(PFX "Couldn't allocate struct pci_dev");
  1442. controller = kzalloc(sizeof(*controller), GFP_KERNEL);
  1443. if (!controller)
  1444. panic(PFX "Couldn't allocate struct pci_controller");
  1445. controller->iommu = ioc;
  1446. sac->sysdata = controller;
  1447. sac->dma_mask = 0xFFFFFFFFUL;
  1448. #ifdef CONFIG_PCI
  1449. sac->dev.bus = &pci_bus_type;
  1450. #endif
  1451. ioc->sac_only_dev = sac;
  1452. }
  1453. static void __init
  1454. ioc_zx1_init(struct ioc *ioc)
  1455. {
  1456. unsigned long rope_config;
  1457. unsigned int i;
  1458. if (ioc->rev < 0x20)
  1459. panic(PFX "IOC 2.0 or later required for IOMMU support\n");
  1460. /* 38 bit memory controller + extra bit for range displaced by MMIO */
  1461. ioc->dma_mask = (0x1UL << 39) - 1;
  1462. /*
  1463. ** Clear ROPE(N)_CONFIG AO bit.
  1464. ** Disables "NT Ordering" (~= !"Relaxed Ordering")
  1465. ** Overrides bit 1 in DMA Hint Sets.
  1466. ** Improves netperf UDP_STREAM by ~10% for tg3 on bcm5701.
  1467. */
  1468. for (i=0; i<(8*8); i+=8) {
  1469. rope_config = READ_REG(ioc->ioc_hpa + IOC_ROPE0_CFG + i);
  1470. rope_config &= ~IOC_ROPE_AO;
  1471. WRITE_REG(rope_config, ioc->ioc_hpa + IOC_ROPE0_CFG + i);
  1472. }
  1473. }
  1474. typedef void (initfunc)(struct ioc *);
  1475. struct ioc_iommu {
  1476. u32 func_id;
  1477. char *name;
  1478. initfunc *init;
  1479. };
  1480. static struct ioc_iommu ioc_iommu_info[] __initdata = {
  1481. { ZX1_IOC_ID, "zx1", ioc_zx1_init },
  1482. { ZX2_IOC_ID, "zx2", NULL },
  1483. { SX1000_IOC_ID, "sx1000", NULL },
  1484. { SX2000_IOC_ID, "sx2000", NULL },
  1485. };
  1486. static struct ioc * __init
  1487. ioc_init(u64 hpa, void *handle)
  1488. {
  1489. struct ioc *ioc;
  1490. struct ioc_iommu *info;
  1491. ioc = kzalloc(sizeof(*ioc), GFP_KERNEL);
  1492. if (!ioc)
  1493. return NULL;
  1494. ioc->next = ioc_list;
  1495. ioc_list = ioc;
  1496. ioc->handle = handle;
  1497. ioc->ioc_hpa = ioremap(hpa, 0x1000);
  1498. ioc->func_id = READ_REG(ioc->ioc_hpa + IOC_FUNC_ID);
  1499. ioc->rev = READ_REG(ioc->ioc_hpa + IOC_FCLASS) & 0xFFUL;
  1500. ioc->dma_mask = 0xFFFFFFFFFFFFFFFFUL; /* conservative */
  1501. for (info = ioc_iommu_info; info < ioc_iommu_info + ARRAY_SIZE(ioc_iommu_info); info++) {
  1502. if (ioc->func_id == info->func_id) {
  1503. ioc->name = info->name;
  1504. if (info->init)
  1505. (info->init)(ioc);
  1506. }
  1507. }
  1508. iovp_size = (1 << iovp_shift);
  1509. iovp_mask = ~(iovp_size - 1);
  1510. DBG_INIT("%s: PAGE_SIZE %ldK, iovp_size %ldK\n", __FUNCTION__,
  1511. PAGE_SIZE >> 10, iovp_size >> 10);
  1512. if (!ioc->name) {
  1513. ioc->name = kmalloc(24, GFP_KERNEL);
  1514. if (ioc->name)
  1515. sprintf((char *) ioc->name, "Unknown (%04x:%04x)",
  1516. ioc->func_id & 0xFFFF, (ioc->func_id >> 16) & 0xFFFF);
  1517. else
  1518. ioc->name = "Unknown";
  1519. }
  1520. ioc_iova_init(ioc);
  1521. ioc_resource_init(ioc);
  1522. ioc_sac_init(ioc);
  1523. if ((long) ~iovp_mask > (long) ia64_max_iommu_merge_mask)
  1524. ia64_max_iommu_merge_mask = ~iovp_mask;
  1525. printk(KERN_INFO PFX
  1526. "%s %d.%d HPA 0x%lx IOVA space %dMb at 0x%lx\n",
  1527. ioc->name, (ioc->rev >> 4) & 0xF, ioc->rev & 0xF,
  1528. hpa, ioc->iov_size >> 20, ioc->ibase);
  1529. return ioc;
  1530. }
  1531. /**************************************************************************
  1532. **
  1533. ** SBA initialization code (HW and SW)
  1534. **
  1535. ** o identify SBA chip itself
  1536. ** o FIXME: initialize DMA hints for reasonable defaults
  1537. **
  1538. **************************************************************************/
  1539. #ifdef CONFIG_PROC_FS
  1540. static void *
  1541. ioc_start(struct seq_file *s, loff_t *pos)
  1542. {
  1543. struct ioc *ioc;
  1544. loff_t n = *pos;
  1545. for (ioc = ioc_list; ioc; ioc = ioc->next)
  1546. if (!n--)
  1547. return ioc;
  1548. return NULL;
  1549. }
  1550. static void *
  1551. ioc_next(struct seq_file *s, void *v, loff_t *pos)
  1552. {
  1553. struct ioc *ioc = v;
  1554. ++*pos;
  1555. return ioc->next;
  1556. }
  1557. static void
  1558. ioc_stop(struct seq_file *s, void *v)
  1559. {
  1560. }
  1561. static int
  1562. ioc_show(struct seq_file *s, void *v)
  1563. {
  1564. struct ioc *ioc = v;
  1565. unsigned long *res_ptr = (unsigned long *)ioc->res_map;
  1566. int i, used = 0;
  1567. seq_printf(s, "Hewlett Packard %s IOC rev %d.%d\n",
  1568. ioc->name, ((ioc->rev >> 4) & 0xF), (ioc->rev & 0xF));
  1569. #ifdef CONFIG_NUMA
  1570. if (ioc->node != MAX_NUMNODES)
  1571. seq_printf(s, "NUMA node : %d\n", ioc->node);
  1572. #endif
  1573. seq_printf(s, "IOVA size : %ld MB\n", ((ioc->pdir_size >> 3) * iovp_size)/(1024*1024));
  1574. seq_printf(s, "IOVA page size : %ld kb\n", iovp_size/1024);
  1575. for (i = 0; i < (ioc->res_size / sizeof(unsigned long)); ++i, ++res_ptr)
  1576. used += hweight64(*res_ptr);
  1577. seq_printf(s, "PDIR size : %d entries\n", ioc->pdir_size >> 3);
  1578. seq_printf(s, "PDIR used : %d entries\n", used);
  1579. #ifdef PDIR_SEARCH_TIMING
  1580. {
  1581. unsigned long i = 0, avg = 0, min, max;
  1582. min = max = ioc->avg_search[0];
  1583. for (i = 0; i < SBA_SEARCH_SAMPLE; i++) {
  1584. avg += ioc->avg_search[i];
  1585. if (ioc->avg_search[i] > max) max = ioc->avg_search[i];
  1586. if (ioc->avg_search[i] < min) min = ioc->avg_search[i];
  1587. }
  1588. avg /= SBA_SEARCH_SAMPLE;
  1589. seq_printf(s, "Bitmap search : %ld/%ld/%ld (min/avg/max CPU Cycles/IOVA page)\n",
  1590. min, avg, max);
  1591. }
  1592. #endif
  1593. #ifndef ALLOW_IOV_BYPASS
  1594. seq_printf(s, "IOVA bypass disabled\n");
  1595. #endif
  1596. return 0;
  1597. }
  1598. static const struct seq_operations ioc_seq_ops = {
  1599. .start = ioc_start,
  1600. .next = ioc_next,
  1601. .stop = ioc_stop,
  1602. .show = ioc_show
  1603. };
  1604. static int
  1605. ioc_open(struct inode *inode, struct file *file)
  1606. {
  1607. return seq_open(file, &ioc_seq_ops);
  1608. }
  1609. static const struct file_operations ioc_fops = {
  1610. .open = ioc_open,
  1611. .read = seq_read,
  1612. .llseek = seq_lseek,
  1613. .release = seq_release
  1614. };
  1615. static void __init
  1616. ioc_proc_init(void)
  1617. {
  1618. struct proc_dir_entry *dir, *entry;
  1619. dir = proc_mkdir("bus/mckinley", NULL);
  1620. if (!dir)
  1621. return;
  1622. entry = create_proc_entry(ioc_list->name, 0, dir);
  1623. if (entry)
  1624. entry->proc_fops = &ioc_fops;
  1625. }
  1626. #endif
  1627. static void
  1628. sba_connect_bus(struct pci_bus *bus)
  1629. {
  1630. acpi_handle handle, parent;
  1631. acpi_status status;
  1632. struct ioc *ioc;
  1633. if (!PCI_CONTROLLER(bus))
  1634. panic(PFX "no sysdata on bus %d!\n", bus->number);
  1635. if (PCI_CONTROLLER(bus)->iommu)
  1636. return;
  1637. handle = PCI_CONTROLLER(bus)->acpi_handle;
  1638. if (!handle)
  1639. return;
  1640. /*
  1641. * The IOC scope encloses PCI root bridges in the ACPI
  1642. * namespace, so work our way out until we find an IOC we
  1643. * claimed previously.
  1644. */
  1645. do {
  1646. for (ioc = ioc_list; ioc; ioc = ioc->next)
  1647. if (ioc->handle == handle) {
  1648. PCI_CONTROLLER(bus)->iommu = ioc;
  1649. return;
  1650. }
  1651. status = acpi_get_parent(handle, &parent);
  1652. handle = parent;
  1653. } while (ACPI_SUCCESS(status));
  1654. printk(KERN_WARNING "No IOC for PCI Bus %04x:%02x in ACPI\n", pci_domain_nr(bus), bus->number);
  1655. }
  1656. #ifdef CONFIG_NUMA
  1657. static void __init
  1658. sba_map_ioc_to_node(struct ioc *ioc, acpi_handle handle)
  1659. {
  1660. unsigned int node;
  1661. int pxm;
  1662. ioc->node = MAX_NUMNODES;
  1663. pxm = acpi_get_pxm(handle);
  1664. if (pxm < 0)
  1665. return;
  1666. node = pxm_to_node(pxm);
  1667. if (node >= MAX_NUMNODES || !node_online(node))
  1668. return;
  1669. ioc->node = node;
  1670. return;
  1671. }
  1672. #else
  1673. #define sba_map_ioc_to_node(ioc, handle)
  1674. #endif
  1675. static int __init
  1676. acpi_sba_ioc_add(struct acpi_device *device)
  1677. {
  1678. struct ioc *ioc;
  1679. acpi_status status;
  1680. u64 hpa, length;
  1681. struct acpi_buffer buffer;
  1682. struct acpi_device_info *dev_info;
  1683. status = hp_acpi_csr_space(device->handle, &hpa, &length);
  1684. if (ACPI_FAILURE(status))
  1685. return 1;
  1686. buffer.length = ACPI_ALLOCATE_LOCAL_BUFFER;
  1687. status = acpi_get_object_info(device->handle, &buffer);
  1688. if (ACPI_FAILURE(status))
  1689. return 1;
  1690. dev_info = buffer.pointer;
  1691. /*
  1692. * For HWP0001, only SBA appears in ACPI namespace. It encloses the PCI
  1693. * root bridges, and its CSR space includes the IOC function.
  1694. */
  1695. if (strncmp("HWP0001", dev_info->hardware_id.value, 7) == 0) {
  1696. hpa += ZX1_IOC_OFFSET;
  1697. /* zx1 based systems default to kernel page size iommu pages */
  1698. if (!iovp_shift)
  1699. iovp_shift = min(PAGE_SHIFT, 16);
  1700. }
  1701. kfree(dev_info);
  1702. /*
  1703. * default anything not caught above or specified on cmdline to 4k
  1704. * iommu page size
  1705. */
  1706. if (!iovp_shift)
  1707. iovp_shift = 12;
  1708. ioc = ioc_init(hpa, device->handle);
  1709. if (!ioc)
  1710. return 1;
  1711. /* setup NUMA node association */
  1712. sba_map_ioc_to_node(ioc, device->handle);
  1713. return 0;
  1714. }
  1715. static const struct acpi_device_id hp_ioc_iommu_device_ids[] = {
  1716. {"HWP0001", 0},
  1717. {"HWP0004", 0},
  1718. {"", 0},
  1719. };
  1720. static struct acpi_driver acpi_sba_ioc_driver = {
  1721. .name = "IOC IOMMU Driver",
  1722. .ids = hp_ioc_iommu_device_ids,
  1723. .ops = {
  1724. .add = acpi_sba_ioc_add,
  1725. },
  1726. };
  1727. static int __init
  1728. sba_init(void)
  1729. {
  1730. if (!ia64_platform_is("hpzx1") && !ia64_platform_is("hpzx1_swiotlb"))
  1731. return 0;
  1732. #if defined(CONFIG_IA64_GENERIC) && defined(CONFIG_CRASH_DUMP) && \
  1733. defined(CONFIG_PROC_FS)
  1734. /* If we are booting a kdump kernel, the sba_iommu will
  1735. * cause devices that were not shutdown properly to MCA
  1736. * as soon as they are turned back on. Our only option for
  1737. * a successful kdump kernel boot is to use the swiotlb.
  1738. */
  1739. if (elfcorehdr_addr < ELFCORE_ADDR_MAX) {
  1740. if (swiotlb_late_init_with_default_size(64 * (1<<20)) != 0)
  1741. panic("Unable to initialize software I/O TLB:"
  1742. " Try machvec=dig boot option");
  1743. machvec_init("dig");
  1744. return 0;
  1745. }
  1746. #endif
  1747. acpi_bus_register_driver(&acpi_sba_ioc_driver);
  1748. if (!ioc_list) {
  1749. #ifdef CONFIG_IA64_GENERIC
  1750. /*
  1751. * If we didn't find something sba_iommu can claim, we
  1752. * need to setup the swiotlb and switch to the dig machvec.
  1753. */
  1754. if (swiotlb_late_init_with_default_size(64 * (1<<20)) != 0)
  1755. panic("Unable to find SBA IOMMU or initialize "
  1756. "software I/O TLB: Try machvec=dig boot option");
  1757. machvec_init("dig");
  1758. #else
  1759. panic("Unable to find SBA IOMMU: Try a generic or DIG kernel");
  1760. #endif
  1761. return 0;
  1762. }
  1763. #if defined(CONFIG_IA64_GENERIC) || defined(CONFIG_IA64_HP_ZX1_SWIOTLB)
  1764. /*
  1765. * hpzx1_swiotlb needs to have a fairly small swiotlb bounce
  1766. * buffer setup to support devices with smaller DMA masks than
  1767. * sba_iommu can handle.
  1768. */
  1769. if (ia64_platform_is("hpzx1_swiotlb")) {
  1770. extern void hwsw_init(void);
  1771. hwsw_init();
  1772. }
  1773. #endif
  1774. #ifdef CONFIG_PCI
  1775. {
  1776. struct pci_bus *b = NULL;
  1777. while ((b = pci_find_next_bus(b)) != NULL)
  1778. sba_connect_bus(b);
  1779. }
  1780. #endif
  1781. #ifdef CONFIG_PROC_FS
  1782. ioc_proc_init();
  1783. #endif
  1784. return 0;
  1785. }
  1786. subsys_initcall(sba_init); /* must be initialized after ACPI etc., but before any drivers... */
  1787. static int __init
  1788. nosbagart(char *str)
  1789. {
  1790. reserve_sba_gart = 0;
  1791. return 1;
  1792. }
  1793. int
  1794. sba_dma_supported (struct device *dev, u64 mask)
  1795. {
  1796. /* make sure it's at least 32bit capable */
  1797. return ((mask & 0xFFFFFFFFUL) == 0xFFFFFFFFUL);
  1798. }
  1799. int
  1800. sba_dma_mapping_error (dma_addr_t dma_addr)
  1801. {
  1802. return 0;
  1803. }
  1804. __setup("nosbagart", nosbagart);
  1805. static int __init
  1806. sba_page_override(char *str)
  1807. {
  1808. unsigned long page_size;
  1809. page_size = memparse(str, &str);
  1810. switch (page_size) {
  1811. case 4096:
  1812. case 8192:
  1813. case 16384:
  1814. case 65536:
  1815. iovp_shift = ffs(page_size) - 1;
  1816. break;
  1817. default:
  1818. printk("%s: unknown/unsupported iommu page size %ld\n",
  1819. __FUNCTION__, page_size);
  1820. }
  1821. return 1;
  1822. }
  1823. __setup("sbapagesize=",sba_page_override);
  1824. EXPORT_SYMBOL(sba_dma_mapping_error);
  1825. EXPORT_SYMBOL(sba_map_single);
  1826. EXPORT_SYMBOL(sba_unmap_single);
  1827. EXPORT_SYMBOL(sba_map_sg);
  1828. EXPORT_SYMBOL(sba_unmap_sg);
  1829. EXPORT_SYMBOL(sba_dma_supported);
  1830. EXPORT_SYMBOL(sba_alloc_coherent);
  1831. EXPORT_SYMBOL(sba_free_coherent);