dpmc.S 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. /*
  2. * File: arch/blackfin/mach-common/dpmc.S
  3. * Based on:
  4. * Author: LG Soft India
  5. *
  6. * Created: ?
  7. * Description: Watchdog Timer APIs
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/linkage.h>
  30. #include <asm/blackfin.h>
  31. #include <asm/mach/irq.h>
  32. .text
  33. ENTRY(_unmask_wdog_wakeup_evt)
  34. [--SP] = ( R7:0, P5:0 );
  35. #if defined(CONFIG_BF561)
  36. P0.H = hi(SICA_IWR1);
  37. P0.L = lo(SICA_IWR1);
  38. #elif defined(CONFIG_BF54x) || defined(CONFIG_BF52x)
  39. P0.h = HI(SIC_IWR0);
  40. P0.l = LO(SIC_IWR0);
  41. #else
  42. P0.h = HI(SIC_IWR);
  43. P0.l = LO(SIC_IWR);
  44. #endif
  45. R7 = [P0];
  46. #if defined(CONFIG_BF561)
  47. BITSET(R7, 27);
  48. #else
  49. BITSET(R7,(IRQ_WATCH - IVG7));
  50. #endif
  51. [P0] = R7;
  52. SSYNC;
  53. ( R7:0, P5:0 ) = [SP++];
  54. RTS;
  55. .LWRITE_TO_STAT:
  56. /* When watch dog timer is enabled, a write to STAT will load the
  57. * contents of CNT to STAT
  58. */
  59. R7 = 0x0000(z);
  60. #if defined(CONFIG_BF561)
  61. P0.h = HI(WDOGA_STAT);
  62. P0.l = LO(WDOGA_STAT);
  63. #else
  64. P0.h = HI(WDOG_STAT);
  65. P0.l = LO(WDOG_STAT);
  66. #endif
  67. [P0] = R7;
  68. SSYNC;
  69. JUMP .LSKIP_WRITE_TO_STAT;
  70. ENTRY(_program_wdog_timer)
  71. [--SP] = ( R7:0, P5:0 );
  72. #if defined(CONFIG_BF561)
  73. P0.h = HI(WDOGA_CNT);
  74. P0.l = LO(WDOGA_CNT);
  75. #else
  76. P0.h = HI(WDOG_CNT);
  77. P0.l = LO(WDOG_CNT);
  78. #endif
  79. [P0] = R0;
  80. SSYNC;
  81. #if defined(CONFIG_BF561)
  82. P0.h = HI(WDOGA_CTL);
  83. P0.l = LO(WDOGA_CTL);
  84. #else
  85. P0.h = HI(WDOG_CTL);
  86. P0.l = LO(WDOG_CTL);
  87. #endif
  88. R7 = W[P0](Z);
  89. CC = BITTST(R7,1);
  90. if !CC JUMP .LWRITE_TO_STAT;
  91. CC = BITTST(R7,2);
  92. if !CC JUMP .LWRITE_TO_STAT;
  93. .LSKIP_WRITE_TO_STAT:
  94. #if defined(CONFIG_BF561)
  95. P0.h = HI(WDOGA_CTL);
  96. P0.l = LO(WDOGA_CTL);
  97. #else
  98. P0.h = HI(WDOG_CTL);
  99. P0.l = LO(WDOG_CTL);
  100. #endif
  101. R7 = W[P0](Z);
  102. BITCLR(R7,1); /* Enable GP event */
  103. BITSET(R7,2);
  104. W[P0] = R7.L;
  105. SSYNC;
  106. NOP;
  107. R7 = W[P0](Z);
  108. BITCLR(R7,4); /* Enable the wdog counter */
  109. W[P0] = R7.L;
  110. SSYNC;
  111. ( R7:0, P5:0 ) = [SP++];
  112. RTS;
  113. ENTRY(_clear_wdog_wakeup_evt)
  114. [--SP] = ( R7:0, P5:0 );
  115. #if defined(CONFIG_BF561)
  116. P0.h = HI(WDOGA_CTL);
  117. P0.l = LO(WDOGA_CTL);
  118. #else
  119. P0.h = HI(WDOG_CTL);
  120. P0.l = LO(WDOG_CTL);
  121. #endif
  122. R7 = 0x0AD6(Z);
  123. W[P0] = R7.L;
  124. SSYNC;
  125. R7 = W[P0](Z);
  126. BITSET(R7,15);
  127. W[P0] = R7.L;
  128. SSYNC;
  129. R7 = W[P0](Z);
  130. BITSET(R7,1);
  131. BITSET(R7,2);
  132. W[P0] = R7.L;
  133. SSYNC;
  134. ( R7:0, P5:0 ) = [SP++];
  135. RTS;
  136. ENTRY(_disable_wdog_timer)
  137. [--SP] = ( R7:0, P5:0 );
  138. #if defined(CONFIG_BF561)
  139. P0.h = HI(WDOGA_CTL);
  140. P0.l = LO(WDOGA_CTL);
  141. #else
  142. P0.h = HI(WDOG_CTL);
  143. P0.l = LO(WDOG_CTL);
  144. #endif
  145. R7 = 0xAD6(Z);
  146. W[P0] = R7.L;
  147. SSYNC;
  148. ( R7:0, P5:0 ) = [SP++];
  149. RTS;
  150. #if !defined(CONFIG_BF561)
  151. .section .l1.text
  152. ENTRY(_sleep_mode)
  153. [--SP] = ( R7:0, P5:0 );
  154. [--SP] = RETS;
  155. call _set_sic_iwr;
  156. R0 = 0xFFFF (Z);
  157. call _set_rtc_istat;
  158. P0.H = hi(PLL_CTL);
  159. P0.L = lo(PLL_CTL);
  160. R1 = W[P0](z);
  161. BITSET (R1, 3);
  162. W[P0] = R1.L;
  163. CLI R2;
  164. SSYNC;
  165. IDLE;
  166. STI R2;
  167. call _test_pll_locked;
  168. R0 = IWR_ENABLE(0);
  169. R1 = IWR_DISABLE_ALL;
  170. R2 = IWR_DISABLE_ALL;
  171. call _set_sic_iwr;
  172. P0.H = hi(PLL_CTL);
  173. P0.L = lo(PLL_CTL);
  174. R7 = w[p0](z);
  175. BITCLR (R7, 3);
  176. BITCLR (R7, 5);
  177. w[p0] = R7.L;
  178. IDLE;
  179. call _test_pll_locked;
  180. RETS = [SP++];
  181. ( R7:0, P5:0 ) = [SP++];
  182. RTS;
  183. ENTRY(_hibernate_mode)
  184. [--SP] = ( R7:0, P5:0 );
  185. [--SP] = RETS;
  186. call _set_sic_iwr;
  187. R0 = 0xFFFF (Z);
  188. call _set_rtc_istat;
  189. P0.H = hi(VR_CTL);
  190. P0.L = lo(VR_CTL);
  191. R1 = W[P0](z);
  192. BITSET (R1, 8);
  193. BITCLR (R1, 0);
  194. BITCLR (R1, 1);
  195. W[P0] = R1.L;
  196. SSYNC;
  197. CLI R2;
  198. IDLE;
  199. /* Actually, adding anything may not be necessary...SDRAM contents
  200. * are lost
  201. */
  202. ENTRY(_deep_sleep)
  203. [--SP] = ( R7:0, P5:0 );
  204. [--SP] = RETS;
  205. CLI R4;
  206. R0 = IWR_ENABLE(0);
  207. R1 = IWR_DISABLE_ALL;
  208. R2 = IWR_DISABLE_ALL;
  209. call _set_sic_iwr;
  210. call _set_dram_srfs;
  211. /* Clear all the interrupts,bits sticky */
  212. R0 = 0xFFFF (Z);
  213. call _set_rtc_istat
  214. P0.H = hi(PLL_CTL);
  215. P0.L = lo(PLL_CTL);
  216. R0 = W[P0](z);
  217. BITSET (R0, 5);
  218. W[P0] = R0.L;
  219. call _test_pll_locked;
  220. SSYNC;
  221. IDLE;
  222. call _unset_dram_srfs;
  223. call _test_pll_locked;
  224. R0 = IWR_ENABLE(0);
  225. R1 = IWR_DISABLE_ALL;
  226. R2 = IWR_DISABLE_ALL;
  227. call _set_sic_iwr;
  228. P0.H = hi(PLL_CTL);
  229. P0.L = lo(PLL_CTL);
  230. R0 = w[p0](z);
  231. BITCLR (R0, 3);
  232. BITCLR (R0, 5);
  233. BITCLR (R0, 8);
  234. w[p0] = R0;
  235. IDLE;
  236. call _test_pll_locked;
  237. STI R4;
  238. RETS = [SP++];
  239. ( R7:0, P5:0 ) = [SP++];
  240. RTS;
  241. ENTRY(_sleep_deeper)
  242. [--SP] = ( R7:0, P5:0 );
  243. [--SP] = RETS;
  244. CLI R4;
  245. P3 = R0;
  246. P4 = R1;
  247. P5 = R2;
  248. R0 = IWR_ENABLE(0);
  249. R1 = IWR_DISABLE_ALL;
  250. R2 = IWR_DISABLE_ALL;
  251. call _set_sic_iwr;
  252. call _set_dram_srfs; /* Set SDRAM Self Refresh */
  253. /* Clear all the interrupts,bits sticky */
  254. R0 = 0xFFFF (Z);
  255. call _set_rtc_istat;
  256. P0.H = hi(PLL_DIV);
  257. P0.L = lo(PLL_DIV);
  258. R6 = W[P0](z);
  259. R0.L = 0xF;
  260. W[P0] = R0.l; /* Set Max VCO to SCLK divider */
  261. P0.H = hi(PLL_CTL);
  262. P0.L = lo(PLL_CTL);
  263. R5 = W[P0](z);
  264. R0.L = (CONFIG_MIN_VCO_HZ/CONFIG_CLKIN_HZ) << 9;
  265. W[P0] = R0.l; /* Set Min CLKIN to VCO multiplier */
  266. SSYNC;
  267. IDLE;
  268. call _test_pll_locked;
  269. P0.H = hi(VR_CTL);
  270. P0.L = lo(VR_CTL);
  271. R7 = W[P0](z);
  272. R1 = 0x6;
  273. R1 <<= 16;
  274. R2 = 0x0404(Z);
  275. R1 = R1|R2;
  276. R2 = DEPOSIT(R7, R1);
  277. W[P0] = R2; /* Set Min Core Voltage */
  278. SSYNC;
  279. IDLE;
  280. call _test_pll_locked;
  281. R0 = P3;
  282. R1 = P4;
  283. R3 = P5;
  284. call _set_sic_iwr; /* Set Awake from IDLE */
  285. P0.H = hi(PLL_CTL);
  286. P0.L = lo(PLL_CTL);
  287. R0 = W[P0](z);
  288. BITSET (R0, 3);
  289. W[P0] = R0.L; /* Turn CCLK OFF */
  290. SSYNC;
  291. IDLE;
  292. call _test_pll_locked;
  293. R0 = IWR_ENABLE(0);
  294. R1 = IWR_DISABLE_ALL;
  295. R2 = IWR_DISABLE_ALL;
  296. call _set_sic_iwr; /* Set Awake from IDLE PLL */
  297. P0.H = hi(VR_CTL);
  298. P0.L = lo(VR_CTL);
  299. W[P0]= R7;
  300. SSYNC;
  301. IDLE;
  302. call _test_pll_locked;
  303. P0.H = hi(PLL_DIV);
  304. P0.L = lo(PLL_DIV);
  305. W[P0]= R6; /* Restore CCLK and SCLK divider */
  306. P0.H = hi(PLL_CTL);
  307. P0.L = lo(PLL_CTL);
  308. w[p0] = R5; /* Restore VCO multiplier */
  309. IDLE;
  310. call _test_pll_locked;
  311. call _unset_dram_srfs; /* SDRAM Self Refresh Off */
  312. STI R4;
  313. RETS = [SP++];
  314. ( R7:0, P5:0 ) = [SP++];
  315. RTS;
  316. ENTRY(_set_dram_srfs)
  317. /* set the dram to self refresh mode */
  318. #if defined(CONFIG_BF54x)
  319. P0.H = hi(EBIU_RSTCTL);
  320. P0.L = lo(EBIU_RSTCTL);
  321. R2 = [P0];
  322. R3.H = hi(SRREQ);
  323. R3.L = lo(SRREQ);
  324. #else
  325. P0.H = hi(EBIU_SDGCTL);
  326. P0.L = lo(EBIU_SDGCTL);
  327. R2 = [P0];
  328. R3.H = hi(SRFS);
  329. R3.L = lo(SRFS);
  330. #endif
  331. R2 = R2|R3;
  332. [P0] = R2;
  333. ssync;
  334. #if defined(CONFIG_BF54x)
  335. .LSRR_MODE:
  336. R2 = [P0];
  337. CC = BITTST(R2, 4);
  338. if !CC JUMP .LSRR_MODE;
  339. #endif
  340. RTS;
  341. ENTRY(_unset_dram_srfs)
  342. /* set the dram out of self refresh mode */
  343. #if defined(CONFIG_BF54x)
  344. P0.H = hi(EBIU_RSTCTL);
  345. P0.L = lo(EBIU_RSTCTL);
  346. R2 = [P0];
  347. R3.H = hi(SRREQ);
  348. R3.L = lo(SRREQ);
  349. #else
  350. P0.H = hi(EBIU_SDGCTL);
  351. P0.L = lo(EBIU_SDGCTL);
  352. R2 = [P0];
  353. R3.H = hi(SRFS);
  354. R3.L = lo(SRFS);
  355. #endif
  356. R3 = ~R3;
  357. R2 = R2&R3;
  358. [P0] = R2;
  359. ssync;
  360. RTS;
  361. ENTRY(_set_sic_iwr)
  362. #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561)
  363. P0.H = hi(SIC_IWR0);
  364. P0.L = lo(SIC_IWR0);
  365. P1.H = hi(SIC_IWR1);
  366. P1.L = lo(SIC_IWR1);
  367. [P1] = R1;
  368. #if defined(CONFIG_BF54x)
  369. P1.H = hi(SIC_IWR2);
  370. P1.L = lo(SIC_IWR2);
  371. [P1] = R2;
  372. #endif
  373. #else
  374. P0.H = hi(SIC_IWR);
  375. P0.L = lo(SIC_IWR);
  376. #endif
  377. [P0] = R0;
  378. SSYNC;
  379. RTS;
  380. ENTRY(_set_rtc_istat)
  381. P0.H = hi(RTC_ISTAT);
  382. P0.L = lo(RTC_ISTAT);
  383. w[P0] = R0.L;
  384. SSYNC;
  385. RTS;
  386. ENTRY(_test_pll_locked)
  387. P0.H = hi(PLL_STAT);
  388. P0.L = lo(PLL_STAT);
  389. 1:
  390. R0 = W[P0] (Z);
  391. CC = BITTST(R0,5);
  392. IF !CC JUMP 1b;
  393. RTS;
  394. #endif