intc.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /*
  2. * Copyright (C) 2006 Atmel Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/err.h>
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/irq.h>
  13. #include <linux/platform_device.h>
  14. #include <asm/intc.h>
  15. #include <asm/io.h>
  16. #include "intc.h"
  17. struct intc {
  18. void __iomem *regs;
  19. struct irq_chip chip;
  20. };
  21. extern struct platform_device at32_intc0_device;
  22. /*
  23. * TODO: We may be able to implement mask/unmask by setting IxM flags
  24. * in the status register.
  25. */
  26. static void intc_mask_irq(unsigned int irq)
  27. {
  28. }
  29. static void intc_unmask_irq(unsigned int irq)
  30. {
  31. }
  32. static struct intc intc0 = {
  33. .chip = {
  34. .name = "intc",
  35. .mask = intc_mask_irq,
  36. .unmask = intc_unmask_irq,
  37. },
  38. };
  39. /*
  40. * All interrupts go via intc at some point.
  41. */
  42. asmlinkage void do_IRQ(int level, struct pt_regs *regs)
  43. {
  44. struct irq_desc *desc;
  45. struct pt_regs *old_regs;
  46. unsigned int irq;
  47. unsigned long status_reg;
  48. local_irq_disable();
  49. old_regs = set_irq_regs(regs);
  50. irq_enter();
  51. irq = intc_readl(&intc0, INTCAUSE0 - 4 * level);
  52. desc = irq_desc + irq;
  53. desc->handle_irq(irq, desc);
  54. /*
  55. * Clear all interrupt level masks so that we may handle
  56. * interrupts during softirq processing. If this is a nested
  57. * interrupt, interrupts must stay globally disabled until we
  58. * return.
  59. */
  60. status_reg = sysreg_read(SR);
  61. status_reg &= ~(SYSREG_BIT(I0M) | SYSREG_BIT(I1M)
  62. | SYSREG_BIT(I2M) | SYSREG_BIT(I3M));
  63. sysreg_write(SR, status_reg);
  64. irq_exit();
  65. set_irq_regs(old_regs);
  66. }
  67. void __init init_IRQ(void)
  68. {
  69. extern void _evba(void);
  70. extern void irq_level0(void);
  71. struct resource *regs;
  72. struct clk *pclk;
  73. unsigned int i;
  74. u32 offset, readback;
  75. regs = platform_get_resource(&at32_intc0_device, IORESOURCE_MEM, 0);
  76. if (!regs) {
  77. printk(KERN_EMERG "intc: no mmio resource defined\n");
  78. goto fail;
  79. }
  80. pclk = clk_get(&at32_intc0_device.dev, "pclk");
  81. if (IS_ERR(pclk)) {
  82. printk(KERN_EMERG "intc: no clock defined\n");
  83. goto fail;
  84. }
  85. clk_enable(pclk);
  86. intc0.regs = ioremap(regs->start, regs->end - regs->start + 1);
  87. if (!intc0.regs) {
  88. printk(KERN_EMERG "intc: failed to map registers (0x%08lx)\n",
  89. (unsigned long)regs->start);
  90. goto fail;
  91. }
  92. /*
  93. * Initialize all interrupts to level 0 (lowest priority). The
  94. * priority level may be changed by calling
  95. * irq_set_priority().
  96. *
  97. */
  98. offset = (unsigned long)&irq_level0 - (unsigned long)&_evba;
  99. for (i = 0; i < NR_INTERNAL_IRQS; i++) {
  100. intc_writel(&intc0, INTPR0 + 4 * i, offset);
  101. readback = intc_readl(&intc0, INTPR0 + 4 * i);
  102. if (readback == offset)
  103. set_irq_chip_and_handler(i, &intc0.chip,
  104. handle_simple_irq);
  105. }
  106. /* Unmask all interrupt levels */
  107. sysreg_write(SR, (sysreg_read(SR)
  108. & ~(SR_I3M | SR_I2M | SR_I1M | SR_I0M)));
  109. return;
  110. fail:
  111. panic("Interrupt controller initialization failed!\n");
  112. }
  113. unsigned long intc_get_pending(unsigned int group)
  114. {
  115. return intc_readl(&intc0, INTREQ0 + 4 * group);
  116. }
  117. EXPORT_SYMBOL_GPL(intc_get_pending);