gpio.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <asm/hardware.h>
  20. #include <asm/irq.h>
  21. #include <asm/arch/irqs.h>
  22. #include <asm/arch/gpio.h>
  23. #include <asm/mach/irq.h>
  24. #include <asm/io.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
  41. #define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
  42. #define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
  43. #define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
  65. #define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
  66. #define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
  67. #define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
  68. #define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
  69. #define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * omap24xx specific GPIO registers
  78. */
  79. #define OMAP242X_GPIO1_BASE (void __iomem *)0x48018000
  80. #define OMAP242X_GPIO2_BASE (void __iomem *)0x4801a000
  81. #define OMAP242X_GPIO3_BASE (void __iomem *)0x4801c000
  82. #define OMAP242X_GPIO4_BASE (void __iomem *)0x4801e000
  83. #define OMAP243X_GPIO1_BASE (void __iomem *)0x4900C000
  84. #define OMAP243X_GPIO2_BASE (void __iomem *)0x4900E000
  85. #define OMAP243X_GPIO3_BASE (void __iomem *)0x49010000
  86. #define OMAP243X_GPIO4_BASE (void __iomem *)0x49012000
  87. #define OMAP243X_GPIO5_BASE (void __iomem *)0x480B6000
  88. #define OMAP24XX_GPIO_REVISION 0x0000
  89. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  90. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  91. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  92. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  93. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  94. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  95. #define OMAP24XX_GPIO_CTRL 0x0030
  96. #define OMAP24XX_GPIO_OE 0x0034
  97. #define OMAP24XX_GPIO_DATAIN 0x0038
  98. #define OMAP24XX_GPIO_DATAOUT 0x003c
  99. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  100. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  101. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  102. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  103. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  104. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  105. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  106. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  107. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  108. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  109. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  110. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  111. /*
  112. * omap34xx specific GPIO registers
  113. */
  114. #define OMAP34XX_GPIO1_BASE (void __iomem *)0x48310000
  115. #define OMAP34XX_GPIO2_BASE (void __iomem *)0x49050000
  116. #define OMAP34XX_GPIO3_BASE (void __iomem *)0x49052000
  117. #define OMAP34XX_GPIO4_BASE (void __iomem *)0x49054000
  118. #define OMAP34XX_GPIO5_BASE (void __iomem *)0x49056000
  119. #define OMAP34XX_GPIO6_BASE (void __iomem *)0x49058000
  120. struct gpio_bank {
  121. void __iomem *base;
  122. u16 irq;
  123. u16 virtual_irq_start;
  124. int method;
  125. u32 reserved_map;
  126. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  127. u32 suspend_wakeup;
  128. u32 saved_wakeup;
  129. #endif
  130. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  131. u32 non_wakeup_gpios;
  132. u32 enabled_non_wakeup_gpios;
  133. u32 saved_datain;
  134. u32 saved_fallingdetect;
  135. u32 saved_risingdetect;
  136. #endif
  137. spinlock_t lock;
  138. };
  139. #define METHOD_MPUIO 0
  140. #define METHOD_GPIO_1510 1
  141. #define METHOD_GPIO_1610 2
  142. #define METHOD_GPIO_730 3
  143. #define METHOD_GPIO_24XX 4
  144. #ifdef CONFIG_ARCH_OMAP16XX
  145. static struct gpio_bank gpio_bank_1610[5] = {
  146. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  147. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  148. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  149. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  150. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  151. };
  152. #endif
  153. #ifdef CONFIG_ARCH_OMAP15XX
  154. static struct gpio_bank gpio_bank_1510[2] = {
  155. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  156. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  157. };
  158. #endif
  159. #ifdef CONFIG_ARCH_OMAP730
  160. static struct gpio_bank gpio_bank_730[7] = {
  161. { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  162. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  163. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  164. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  165. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  166. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  167. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  168. };
  169. #endif
  170. #ifdef CONFIG_ARCH_OMAP24XX
  171. static struct gpio_bank gpio_bank_242x[4] = {
  172. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  173. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  174. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  175. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  176. };
  177. static struct gpio_bank gpio_bank_243x[5] = {
  178. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  179. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  180. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  181. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  182. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  183. };
  184. #endif
  185. #ifdef CONFIG_ARCH_OMAP34XX
  186. static struct gpio_bank gpio_bank_34xx[6] = {
  187. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  188. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  189. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  190. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  191. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  192. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  193. };
  194. #endif
  195. static struct gpio_bank *gpio_bank;
  196. static int gpio_bank_count;
  197. static inline struct gpio_bank *get_gpio_bank(int gpio)
  198. {
  199. if (cpu_is_omap15xx()) {
  200. if (OMAP_GPIO_IS_MPUIO(gpio))
  201. return &gpio_bank[0];
  202. return &gpio_bank[1];
  203. }
  204. if (cpu_is_omap16xx()) {
  205. if (OMAP_GPIO_IS_MPUIO(gpio))
  206. return &gpio_bank[0];
  207. return &gpio_bank[1 + (gpio >> 4)];
  208. }
  209. if (cpu_is_omap730()) {
  210. if (OMAP_GPIO_IS_MPUIO(gpio))
  211. return &gpio_bank[0];
  212. return &gpio_bank[1 + (gpio >> 5)];
  213. }
  214. if (cpu_is_omap24xx())
  215. return &gpio_bank[gpio >> 5];
  216. if (cpu_is_omap34xx())
  217. return &gpio_bank[gpio >> 5];
  218. }
  219. static inline int get_gpio_index(int gpio)
  220. {
  221. if (cpu_is_omap730())
  222. return gpio & 0x1f;
  223. if (cpu_is_omap24xx())
  224. return gpio & 0x1f;
  225. if (cpu_is_omap34xx())
  226. return gpio & 0x1f;
  227. return gpio & 0x0f;
  228. }
  229. static inline int gpio_valid(int gpio)
  230. {
  231. if (gpio < 0)
  232. return -1;
  233. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  234. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  235. return -1;
  236. return 0;
  237. }
  238. if (cpu_is_omap15xx() && gpio < 16)
  239. return 0;
  240. if ((cpu_is_omap16xx()) && gpio < 64)
  241. return 0;
  242. if (cpu_is_omap730() && gpio < 192)
  243. return 0;
  244. if (cpu_is_omap24xx() && gpio < 128)
  245. return 0;
  246. if (cpu_is_omap34xx() && gpio < 160)
  247. return 0;
  248. return -1;
  249. }
  250. static int check_gpio(int gpio)
  251. {
  252. if (unlikely(gpio_valid(gpio)) < 0) {
  253. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  254. dump_stack();
  255. return -1;
  256. }
  257. return 0;
  258. }
  259. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  260. {
  261. void __iomem *reg = bank->base;
  262. u32 l;
  263. switch (bank->method) {
  264. #ifdef CONFIG_ARCH_OMAP1
  265. case METHOD_MPUIO:
  266. reg += OMAP_MPUIO_IO_CNTL;
  267. break;
  268. #endif
  269. #ifdef CONFIG_ARCH_OMAP15XX
  270. case METHOD_GPIO_1510:
  271. reg += OMAP1510_GPIO_DIR_CONTROL;
  272. break;
  273. #endif
  274. #ifdef CONFIG_ARCH_OMAP16XX
  275. case METHOD_GPIO_1610:
  276. reg += OMAP1610_GPIO_DIRECTION;
  277. break;
  278. #endif
  279. #ifdef CONFIG_ARCH_OMAP730
  280. case METHOD_GPIO_730:
  281. reg += OMAP730_GPIO_DIR_CONTROL;
  282. break;
  283. #endif
  284. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  285. case METHOD_GPIO_24XX:
  286. reg += OMAP24XX_GPIO_OE;
  287. break;
  288. #endif
  289. default:
  290. WARN_ON(1);
  291. return;
  292. }
  293. l = __raw_readl(reg);
  294. if (is_input)
  295. l |= 1 << gpio;
  296. else
  297. l &= ~(1 << gpio);
  298. __raw_writel(l, reg);
  299. }
  300. void omap_set_gpio_direction(int gpio, int is_input)
  301. {
  302. struct gpio_bank *bank;
  303. if (check_gpio(gpio) < 0)
  304. return;
  305. bank = get_gpio_bank(gpio);
  306. spin_lock(&bank->lock);
  307. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  308. spin_unlock(&bank->lock);
  309. }
  310. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  311. {
  312. void __iomem *reg = bank->base;
  313. u32 l = 0;
  314. switch (bank->method) {
  315. #ifdef CONFIG_ARCH_OMAP1
  316. case METHOD_MPUIO:
  317. reg += OMAP_MPUIO_OUTPUT;
  318. l = __raw_readl(reg);
  319. if (enable)
  320. l |= 1 << gpio;
  321. else
  322. l &= ~(1 << gpio);
  323. break;
  324. #endif
  325. #ifdef CONFIG_ARCH_OMAP15XX
  326. case METHOD_GPIO_1510:
  327. reg += OMAP1510_GPIO_DATA_OUTPUT;
  328. l = __raw_readl(reg);
  329. if (enable)
  330. l |= 1 << gpio;
  331. else
  332. l &= ~(1 << gpio);
  333. break;
  334. #endif
  335. #ifdef CONFIG_ARCH_OMAP16XX
  336. case METHOD_GPIO_1610:
  337. if (enable)
  338. reg += OMAP1610_GPIO_SET_DATAOUT;
  339. else
  340. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  341. l = 1 << gpio;
  342. break;
  343. #endif
  344. #ifdef CONFIG_ARCH_OMAP730
  345. case METHOD_GPIO_730:
  346. reg += OMAP730_GPIO_DATA_OUTPUT;
  347. l = __raw_readl(reg);
  348. if (enable)
  349. l |= 1 << gpio;
  350. else
  351. l &= ~(1 << gpio);
  352. break;
  353. #endif
  354. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  355. case METHOD_GPIO_24XX:
  356. if (enable)
  357. reg += OMAP24XX_GPIO_SETDATAOUT;
  358. else
  359. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  360. l = 1 << gpio;
  361. break;
  362. #endif
  363. default:
  364. WARN_ON(1);
  365. return;
  366. }
  367. __raw_writel(l, reg);
  368. }
  369. void omap_set_gpio_dataout(int gpio, int enable)
  370. {
  371. struct gpio_bank *bank;
  372. if (check_gpio(gpio) < 0)
  373. return;
  374. bank = get_gpio_bank(gpio);
  375. spin_lock(&bank->lock);
  376. _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
  377. spin_unlock(&bank->lock);
  378. }
  379. int omap_get_gpio_datain(int gpio)
  380. {
  381. struct gpio_bank *bank;
  382. void __iomem *reg;
  383. if (check_gpio(gpio) < 0)
  384. return -EINVAL;
  385. bank = get_gpio_bank(gpio);
  386. reg = bank->base;
  387. switch (bank->method) {
  388. #ifdef CONFIG_ARCH_OMAP1
  389. case METHOD_MPUIO:
  390. reg += OMAP_MPUIO_INPUT_LATCH;
  391. break;
  392. #endif
  393. #ifdef CONFIG_ARCH_OMAP15XX
  394. case METHOD_GPIO_1510:
  395. reg += OMAP1510_GPIO_DATA_INPUT;
  396. break;
  397. #endif
  398. #ifdef CONFIG_ARCH_OMAP16XX
  399. case METHOD_GPIO_1610:
  400. reg += OMAP1610_GPIO_DATAIN;
  401. break;
  402. #endif
  403. #ifdef CONFIG_ARCH_OMAP730
  404. case METHOD_GPIO_730:
  405. reg += OMAP730_GPIO_DATA_INPUT;
  406. break;
  407. #endif
  408. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  409. case METHOD_GPIO_24XX:
  410. reg += OMAP24XX_GPIO_DATAIN;
  411. break;
  412. #endif
  413. default:
  414. return -EINVAL;
  415. }
  416. return (__raw_readl(reg)
  417. & (1 << get_gpio_index(gpio))) != 0;
  418. }
  419. #define MOD_REG_BIT(reg, bit_mask, set) \
  420. do { \
  421. int l = __raw_readl(base + reg); \
  422. if (set) l |= bit_mask; \
  423. else l &= ~bit_mask; \
  424. __raw_writel(l, base + reg); \
  425. } while(0)
  426. void omap_set_gpio_debounce(int gpio, int enable)
  427. {
  428. struct gpio_bank *bank;
  429. void __iomem *reg;
  430. u32 val, l = 1 << get_gpio_index(gpio);
  431. if (cpu_class_is_omap1())
  432. return;
  433. bank = get_gpio_bank(gpio);
  434. reg = bank->base;
  435. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  436. val = __raw_readl(reg);
  437. if (enable)
  438. val |= l;
  439. else
  440. val &= ~l;
  441. __raw_writel(val, reg);
  442. }
  443. EXPORT_SYMBOL(omap_set_gpio_debounce);
  444. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  445. {
  446. struct gpio_bank *bank;
  447. void __iomem *reg;
  448. if (cpu_class_is_omap1())
  449. return;
  450. bank = get_gpio_bank(gpio);
  451. reg = bank->base;
  452. enc_time &= 0xff;
  453. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  454. __raw_writel(enc_time, reg);
  455. }
  456. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  457. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  458. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  459. int trigger)
  460. {
  461. void __iomem *base = bank->base;
  462. u32 gpio_bit = 1 << gpio;
  463. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  464. trigger & __IRQT_LOWLVL);
  465. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  466. trigger & __IRQT_HIGHLVL);
  467. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  468. trigger & __IRQT_RISEDGE);
  469. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  470. trigger & __IRQT_FALEDGE);
  471. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  472. if (trigger != 0)
  473. __raw_writel(1 << gpio, bank->base
  474. + OMAP24XX_GPIO_SETWKUENA);
  475. else
  476. __raw_writel(1 << gpio, bank->base
  477. + OMAP24XX_GPIO_CLEARWKUENA);
  478. } else {
  479. if (trigger != 0)
  480. bank->enabled_non_wakeup_gpios |= gpio_bit;
  481. else
  482. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  483. }
  484. /*
  485. * FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only
  486. * level triggering requested.
  487. */
  488. }
  489. #endif
  490. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  491. {
  492. void __iomem *reg = bank->base;
  493. u32 l = 0;
  494. switch (bank->method) {
  495. #ifdef CONFIG_ARCH_OMAP1
  496. case METHOD_MPUIO:
  497. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  498. l = __raw_readl(reg);
  499. if (trigger & __IRQT_RISEDGE)
  500. l |= 1 << gpio;
  501. else if (trigger & __IRQT_FALEDGE)
  502. l &= ~(1 << gpio);
  503. else
  504. goto bad;
  505. break;
  506. #endif
  507. #ifdef CONFIG_ARCH_OMAP15XX
  508. case METHOD_GPIO_1510:
  509. reg += OMAP1510_GPIO_INT_CONTROL;
  510. l = __raw_readl(reg);
  511. if (trigger & __IRQT_RISEDGE)
  512. l |= 1 << gpio;
  513. else if (trigger & __IRQT_FALEDGE)
  514. l &= ~(1 << gpio);
  515. else
  516. goto bad;
  517. break;
  518. #endif
  519. #ifdef CONFIG_ARCH_OMAP16XX
  520. case METHOD_GPIO_1610:
  521. if (gpio & 0x08)
  522. reg += OMAP1610_GPIO_EDGE_CTRL2;
  523. else
  524. reg += OMAP1610_GPIO_EDGE_CTRL1;
  525. gpio &= 0x07;
  526. l = __raw_readl(reg);
  527. l &= ~(3 << (gpio << 1));
  528. if (trigger & __IRQT_RISEDGE)
  529. l |= 2 << (gpio << 1);
  530. if (trigger & __IRQT_FALEDGE)
  531. l |= 1 << (gpio << 1);
  532. if (trigger)
  533. /* Enable wake-up during idle for dynamic tick */
  534. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  535. else
  536. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  537. break;
  538. #endif
  539. #ifdef CONFIG_ARCH_OMAP730
  540. case METHOD_GPIO_730:
  541. reg += OMAP730_GPIO_INT_CONTROL;
  542. l = __raw_readl(reg);
  543. if (trigger & __IRQT_RISEDGE)
  544. l |= 1 << gpio;
  545. else if (trigger & __IRQT_FALEDGE)
  546. l &= ~(1 << gpio);
  547. else
  548. goto bad;
  549. break;
  550. #endif
  551. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  552. case METHOD_GPIO_24XX:
  553. set_24xx_gpio_triggering(bank, gpio, trigger);
  554. break;
  555. #endif
  556. default:
  557. goto bad;
  558. }
  559. __raw_writel(l, reg);
  560. return 0;
  561. bad:
  562. return -EINVAL;
  563. }
  564. static int gpio_irq_type(unsigned irq, unsigned type)
  565. {
  566. struct gpio_bank *bank;
  567. unsigned gpio;
  568. int retval;
  569. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  570. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  571. else
  572. gpio = irq - IH_GPIO_BASE;
  573. if (check_gpio(gpio) < 0)
  574. return -EINVAL;
  575. if (type & ~IRQ_TYPE_SENSE_MASK)
  576. return -EINVAL;
  577. /* OMAP1 allows only only edge triggering */
  578. if (!cpu_class_is_omap2()
  579. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  580. return -EINVAL;
  581. bank = get_irq_chip_data(irq);
  582. spin_lock(&bank->lock);
  583. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  584. if (retval == 0) {
  585. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  586. irq_desc[irq].status |= type;
  587. }
  588. spin_unlock(&bank->lock);
  589. return retval;
  590. }
  591. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  592. {
  593. void __iomem *reg = bank->base;
  594. switch (bank->method) {
  595. #ifdef CONFIG_ARCH_OMAP1
  596. case METHOD_MPUIO:
  597. /* MPUIO irqstatus is reset by reading the status register,
  598. * so do nothing here */
  599. return;
  600. #endif
  601. #ifdef CONFIG_ARCH_OMAP15XX
  602. case METHOD_GPIO_1510:
  603. reg += OMAP1510_GPIO_INT_STATUS;
  604. break;
  605. #endif
  606. #ifdef CONFIG_ARCH_OMAP16XX
  607. case METHOD_GPIO_1610:
  608. reg += OMAP1610_GPIO_IRQSTATUS1;
  609. break;
  610. #endif
  611. #ifdef CONFIG_ARCH_OMAP730
  612. case METHOD_GPIO_730:
  613. reg += OMAP730_GPIO_INT_STATUS;
  614. break;
  615. #endif
  616. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  617. case METHOD_GPIO_24XX:
  618. reg += OMAP24XX_GPIO_IRQSTATUS1;
  619. break;
  620. #endif
  621. default:
  622. WARN_ON(1);
  623. return;
  624. }
  625. __raw_writel(gpio_mask, reg);
  626. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  627. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  628. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  629. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  630. #endif
  631. }
  632. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  633. {
  634. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  635. }
  636. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  637. {
  638. void __iomem *reg = bank->base;
  639. int inv = 0;
  640. u32 l;
  641. u32 mask;
  642. switch (bank->method) {
  643. #ifdef CONFIG_ARCH_OMAP1
  644. case METHOD_MPUIO:
  645. reg += OMAP_MPUIO_GPIO_MASKIT;
  646. mask = 0xffff;
  647. inv = 1;
  648. break;
  649. #endif
  650. #ifdef CONFIG_ARCH_OMAP15XX
  651. case METHOD_GPIO_1510:
  652. reg += OMAP1510_GPIO_INT_MASK;
  653. mask = 0xffff;
  654. inv = 1;
  655. break;
  656. #endif
  657. #ifdef CONFIG_ARCH_OMAP16XX
  658. case METHOD_GPIO_1610:
  659. reg += OMAP1610_GPIO_IRQENABLE1;
  660. mask = 0xffff;
  661. break;
  662. #endif
  663. #ifdef CONFIG_ARCH_OMAP730
  664. case METHOD_GPIO_730:
  665. reg += OMAP730_GPIO_INT_MASK;
  666. mask = 0xffffffff;
  667. inv = 1;
  668. break;
  669. #endif
  670. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  671. case METHOD_GPIO_24XX:
  672. reg += OMAP24XX_GPIO_IRQENABLE1;
  673. mask = 0xffffffff;
  674. break;
  675. #endif
  676. default:
  677. WARN_ON(1);
  678. return 0;
  679. }
  680. l = __raw_readl(reg);
  681. if (inv)
  682. l = ~l;
  683. l &= mask;
  684. return l;
  685. }
  686. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  687. {
  688. void __iomem *reg = bank->base;
  689. u32 l;
  690. switch (bank->method) {
  691. #ifdef CONFIG_ARCH_OMAP1
  692. case METHOD_MPUIO:
  693. reg += OMAP_MPUIO_GPIO_MASKIT;
  694. l = __raw_readl(reg);
  695. if (enable)
  696. l &= ~(gpio_mask);
  697. else
  698. l |= gpio_mask;
  699. break;
  700. #endif
  701. #ifdef CONFIG_ARCH_OMAP15XX
  702. case METHOD_GPIO_1510:
  703. reg += OMAP1510_GPIO_INT_MASK;
  704. l = __raw_readl(reg);
  705. if (enable)
  706. l &= ~(gpio_mask);
  707. else
  708. l |= gpio_mask;
  709. break;
  710. #endif
  711. #ifdef CONFIG_ARCH_OMAP16XX
  712. case METHOD_GPIO_1610:
  713. if (enable)
  714. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  715. else
  716. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  717. l = gpio_mask;
  718. break;
  719. #endif
  720. #ifdef CONFIG_ARCH_OMAP730
  721. case METHOD_GPIO_730:
  722. reg += OMAP730_GPIO_INT_MASK;
  723. l = __raw_readl(reg);
  724. if (enable)
  725. l &= ~(gpio_mask);
  726. else
  727. l |= gpio_mask;
  728. break;
  729. #endif
  730. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  731. case METHOD_GPIO_24XX:
  732. if (enable)
  733. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  734. else
  735. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  736. l = gpio_mask;
  737. break;
  738. #endif
  739. default:
  740. WARN_ON(1);
  741. return;
  742. }
  743. __raw_writel(l, reg);
  744. }
  745. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  746. {
  747. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  748. }
  749. /*
  750. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  751. * 1510 does not seem to have a wake-up register. If JTAG is connected
  752. * to the target, system will wake up always on GPIO events. While
  753. * system is running all registered GPIO interrupts need to have wake-up
  754. * enabled. When system is suspended, only selected GPIO interrupts need
  755. * to have wake-up enabled.
  756. */
  757. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  758. {
  759. switch (bank->method) {
  760. #ifdef CONFIG_ARCH_OMAP16XX
  761. case METHOD_MPUIO:
  762. case METHOD_GPIO_1610:
  763. spin_lock(&bank->lock);
  764. if (enable) {
  765. bank->suspend_wakeup |= (1 << gpio);
  766. enable_irq_wake(bank->irq);
  767. } else {
  768. disable_irq_wake(bank->irq);
  769. bank->suspend_wakeup &= ~(1 << gpio);
  770. }
  771. spin_unlock(&bank->lock);
  772. return 0;
  773. #endif
  774. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  775. case METHOD_GPIO_24XX:
  776. if (bank->non_wakeup_gpios & (1 << gpio)) {
  777. printk(KERN_ERR "Unable to modify wakeup on "
  778. "non-wakeup GPIO%d\n",
  779. (bank - gpio_bank) * 32 + gpio);
  780. return -EINVAL;
  781. }
  782. spin_lock(&bank->lock);
  783. if (enable) {
  784. bank->suspend_wakeup |= (1 << gpio);
  785. enable_irq_wake(bank->irq);
  786. } else {
  787. disable_irq_wake(bank->irq);
  788. bank->suspend_wakeup &= ~(1 << gpio);
  789. }
  790. spin_unlock(&bank->lock);
  791. return 0;
  792. #endif
  793. default:
  794. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  795. bank->method);
  796. return -EINVAL;
  797. }
  798. }
  799. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  800. {
  801. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  802. _set_gpio_irqenable(bank, gpio, 0);
  803. _clear_gpio_irqstatus(bank, gpio);
  804. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  805. }
  806. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  807. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  808. {
  809. unsigned int gpio = irq - IH_GPIO_BASE;
  810. struct gpio_bank *bank;
  811. int retval;
  812. if (check_gpio(gpio) < 0)
  813. return -ENODEV;
  814. bank = get_irq_chip_data(irq);
  815. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  816. return retval;
  817. }
  818. int omap_request_gpio(int gpio)
  819. {
  820. struct gpio_bank *bank;
  821. if (check_gpio(gpio) < 0)
  822. return -EINVAL;
  823. bank = get_gpio_bank(gpio);
  824. spin_lock(&bank->lock);
  825. if (unlikely(bank->reserved_map & (1 << get_gpio_index(gpio)))) {
  826. printk(KERN_ERR "omap-gpio: GPIO %d is already reserved!\n", gpio);
  827. dump_stack();
  828. spin_unlock(&bank->lock);
  829. return -1;
  830. }
  831. bank->reserved_map |= (1 << get_gpio_index(gpio));
  832. /* Set trigger to none. You need to enable the desired trigger with
  833. * request_irq() or set_irq_type().
  834. */
  835. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  836. #ifdef CONFIG_ARCH_OMAP15XX
  837. if (bank->method == METHOD_GPIO_1510) {
  838. void __iomem *reg;
  839. /* Claim the pin for MPU */
  840. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  841. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  842. }
  843. #endif
  844. spin_unlock(&bank->lock);
  845. return 0;
  846. }
  847. void omap_free_gpio(int gpio)
  848. {
  849. struct gpio_bank *bank;
  850. if (check_gpio(gpio) < 0)
  851. return;
  852. bank = get_gpio_bank(gpio);
  853. spin_lock(&bank->lock);
  854. if (unlikely(!(bank->reserved_map & (1 << get_gpio_index(gpio))))) {
  855. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  856. dump_stack();
  857. spin_unlock(&bank->lock);
  858. return;
  859. }
  860. #ifdef CONFIG_ARCH_OMAP16XX
  861. if (bank->method == METHOD_GPIO_1610) {
  862. /* Disable wake-up during idle for dynamic tick */
  863. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  864. __raw_writel(1 << get_gpio_index(gpio), reg);
  865. }
  866. #endif
  867. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  868. if (bank->method == METHOD_GPIO_24XX) {
  869. /* Disable wake-up during idle for dynamic tick */
  870. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  871. __raw_writel(1 << get_gpio_index(gpio), reg);
  872. }
  873. #endif
  874. bank->reserved_map &= ~(1 << get_gpio_index(gpio));
  875. _reset_gpio(bank, gpio);
  876. spin_unlock(&bank->lock);
  877. }
  878. /*
  879. * We need to unmask the GPIO bank interrupt as soon as possible to
  880. * avoid missing GPIO interrupts for other lines in the bank.
  881. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  882. * in the bank to avoid missing nested interrupts for a GPIO line.
  883. * If we wait to unmask individual GPIO lines in the bank after the
  884. * line's interrupt handler has been run, we may miss some nested
  885. * interrupts.
  886. */
  887. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  888. {
  889. void __iomem *isr_reg = NULL;
  890. u32 isr;
  891. unsigned int gpio_irq;
  892. struct gpio_bank *bank;
  893. u32 retrigger = 0;
  894. int unmasked = 0;
  895. desc->chip->ack(irq);
  896. bank = get_irq_data(irq);
  897. #ifdef CONFIG_ARCH_OMAP1
  898. if (bank->method == METHOD_MPUIO)
  899. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  900. #endif
  901. #ifdef CONFIG_ARCH_OMAP15XX
  902. if (bank->method == METHOD_GPIO_1510)
  903. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  904. #endif
  905. #if defined(CONFIG_ARCH_OMAP16XX)
  906. if (bank->method == METHOD_GPIO_1610)
  907. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  908. #endif
  909. #ifdef CONFIG_ARCH_OMAP730
  910. if (bank->method == METHOD_GPIO_730)
  911. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  912. #endif
  913. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  914. if (bank->method == METHOD_GPIO_24XX)
  915. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  916. #endif
  917. while(1) {
  918. u32 isr_saved, level_mask = 0;
  919. u32 enabled;
  920. enabled = _get_gpio_irqbank_mask(bank);
  921. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  922. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  923. isr &= 0x0000ffff;
  924. if (cpu_class_is_omap2()) {
  925. level_mask =
  926. __raw_readl(bank->base +
  927. OMAP24XX_GPIO_LEVELDETECT0) |
  928. __raw_readl(bank->base +
  929. OMAP24XX_GPIO_LEVELDETECT1);
  930. level_mask &= enabled;
  931. }
  932. /* clear edge sensitive interrupts before handler(s) are
  933. called so that we don't miss any interrupt occurred while
  934. executing them */
  935. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  936. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  937. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  938. /* if there is only edge sensitive GPIO pin interrupts
  939. configured, we could unmask GPIO bank interrupt immediately */
  940. if (!level_mask && !unmasked) {
  941. unmasked = 1;
  942. desc->chip->unmask(irq);
  943. }
  944. isr |= retrigger;
  945. retrigger = 0;
  946. if (!isr)
  947. break;
  948. gpio_irq = bank->virtual_irq_start;
  949. for (; isr != 0; isr >>= 1, gpio_irq++) {
  950. struct irq_desc *d;
  951. int irq_mask;
  952. if (!(isr & 1))
  953. continue;
  954. d = irq_desc + gpio_irq;
  955. /* Don't run the handler if it's already running
  956. * or was disabled lazely.
  957. */
  958. if (unlikely((d->depth ||
  959. (d->status & IRQ_INPROGRESS)))) {
  960. irq_mask = 1 <<
  961. (gpio_irq - bank->virtual_irq_start);
  962. /* The unmasking will be done by
  963. * enable_irq in case it is disabled or
  964. * after returning from the handler if
  965. * it's already running.
  966. */
  967. _enable_gpio_irqbank(bank, irq_mask, 0);
  968. if (!d->depth) {
  969. /* Level triggered interrupts
  970. * won't ever be reentered
  971. */
  972. BUG_ON(level_mask & irq_mask);
  973. d->status |= IRQ_PENDING;
  974. }
  975. continue;
  976. }
  977. desc_handle_irq(gpio_irq, d);
  978. if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
  979. irq_mask = 1 <<
  980. (gpio_irq - bank->virtual_irq_start);
  981. d->status &= ~IRQ_PENDING;
  982. _enable_gpio_irqbank(bank, irq_mask, 1);
  983. retrigger |= irq_mask;
  984. }
  985. }
  986. if (cpu_class_is_omap2()) {
  987. /* clear level sensitive interrupts after handler(s) */
  988. _enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
  989. _clear_gpio_irqbank(bank, isr_saved & level_mask);
  990. _enable_gpio_irqbank(bank, isr_saved & level_mask, 1);
  991. }
  992. }
  993. /* if bank has any level sensitive GPIO pin interrupt
  994. configured, we must unmask the bank interrupt only after
  995. handler(s) are executed in order to avoid spurious bank
  996. interrupt */
  997. if (!unmasked)
  998. desc->chip->unmask(irq);
  999. }
  1000. static void gpio_irq_shutdown(unsigned int irq)
  1001. {
  1002. unsigned int gpio = irq - IH_GPIO_BASE;
  1003. struct gpio_bank *bank = get_irq_chip_data(irq);
  1004. _reset_gpio(bank, gpio);
  1005. }
  1006. static void gpio_ack_irq(unsigned int irq)
  1007. {
  1008. unsigned int gpio = irq - IH_GPIO_BASE;
  1009. struct gpio_bank *bank = get_irq_chip_data(irq);
  1010. _clear_gpio_irqstatus(bank, gpio);
  1011. }
  1012. static void gpio_mask_irq(unsigned int irq)
  1013. {
  1014. unsigned int gpio = irq - IH_GPIO_BASE;
  1015. struct gpio_bank *bank = get_irq_chip_data(irq);
  1016. _set_gpio_irqenable(bank, gpio, 0);
  1017. }
  1018. static void gpio_unmask_irq(unsigned int irq)
  1019. {
  1020. unsigned int gpio = irq - IH_GPIO_BASE;
  1021. unsigned int gpio_idx = get_gpio_index(gpio);
  1022. struct gpio_bank *bank = get_irq_chip_data(irq);
  1023. _set_gpio_irqenable(bank, gpio_idx, 1);
  1024. }
  1025. static struct irq_chip gpio_irq_chip = {
  1026. .name = "GPIO",
  1027. .shutdown = gpio_irq_shutdown,
  1028. .ack = gpio_ack_irq,
  1029. .mask = gpio_mask_irq,
  1030. .unmask = gpio_unmask_irq,
  1031. .set_type = gpio_irq_type,
  1032. .set_wake = gpio_wake_enable,
  1033. };
  1034. /*---------------------------------------------------------------------*/
  1035. #ifdef CONFIG_ARCH_OMAP1
  1036. /* MPUIO uses the always-on 32k clock */
  1037. static void mpuio_ack_irq(unsigned int irq)
  1038. {
  1039. /* The ISR is reset automatically, so do nothing here. */
  1040. }
  1041. static void mpuio_mask_irq(unsigned int irq)
  1042. {
  1043. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1044. struct gpio_bank *bank = get_irq_chip_data(irq);
  1045. _set_gpio_irqenable(bank, gpio, 0);
  1046. }
  1047. static void mpuio_unmask_irq(unsigned int irq)
  1048. {
  1049. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1050. struct gpio_bank *bank = get_irq_chip_data(irq);
  1051. _set_gpio_irqenable(bank, gpio, 1);
  1052. }
  1053. static struct irq_chip mpuio_irq_chip = {
  1054. .name = "MPUIO",
  1055. .ack = mpuio_ack_irq,
  1056. .mask = mpuio_mask_irq,
  1057. .unmask = mpuio_unmask_irq,
  1058. .set_type = gpio_irq_type,
  1059. #ifdef CONFIG_ARCH_OMAP16XX
  1060. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1061. .set_wake = gpio_wake_enable,
  1062. #endif
  1063. };
  1064. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1065. #ifdef CONFIG_ARCH_OMAP16XX
  1066. #include <linux/platform_device.h>
  1067. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1068. {
  1069. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1070. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1071. spin_lock(&bank->lock);
  1072. bank->saved_wakeup = __raw_readl(mask_reg);
  1073. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1074. spin_unlock(&bank->lock);
  1075. return 0;
  1076. }
  1077. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1078. {
  1079. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1080. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1081. spin_lock(&bank->lock);
  1082. __raw_writel(bank->saved_wakeup, mask_reg);
  1083. spin_unlock(&bank->lock);
  1084. return 0;
  1085. }
  1086. /* use platform_driver for this, now that there's no longer any
  1087. * point to sys_device (other than not disturbing old code).
  1088. */
  1089. static struct platform_driver omap_mpuio_driver = {
  1090. .suspend_late = omap_mpuio_suspend_late,
  1091. .resume_early = omap_mpuio_resume_early,
  1092. .driver = {
  1093. .name = "mpuio",
  1094. },
  1095. };
  1096. static struct platform_device omap_mpuio_device = {
  1097. .name = "mpuio",
  1098. .id = -1,
  1099. .dev = {
  1100. .driver = &omap_mpuio_driver.driver,
  1101. }
  1102. /* could list the /proc/iomem resources */
  1103. };
  1104. static inline void mpuio_init(void)
  1105. {
  1106. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1107. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1108. (void) platform_device_register(&omap_mpuio_device);
  1109. }
  1110. #else
  1111. static inline void mpuio_init(void) {}
  1112. #endif /* 16xx */
  1113. #else
  1114. extern struct irq_chip mpuio_irq_chip;
  1115. #define bank_is_mpuio(bank) 0
  1116. static inline void mpuio_init(void) {}
  1117. #endif
  1118. /*---------------------------------------------------------------------*/
  1119. static int initialized;
  1120. #if !defined(CONFIG_ARCH_OMAP3)
  1121. static struct clk * gpio_ick;
  1122. #endif
  1123. #if defined(CONFIG_ARCH_OMAP2)
  1124. static struct clk * gpio_fck;
  1125. #endif
  1126. #if defined(CONFIG_ARCH_OMAP2430)
  1127. static struct clk * gpio5_ick;
  1128. static struct clk * gpio5_fck;
  1129. #endif
  1130. #if defined(CONFIG_ARCH_OMAP3)
  1131. static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
  1132. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1133. #endif
  1134. static int __init _omap_gpio_init(void)
  1135. {
  1136. int i;
  1137. struct gpio_bank *bank;
  1138. #if defined(CONFIG_ARCH_OMAP3)
  1139. char clk_name[11];
  1140. #endif
  1141. initialized = 1;
  1142. #if defined(CONFIG_ARCH_OMAP1)
  1143. if (cpu_is_omap15xx()) {
  1144. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1145. if (IS_ERR(gpio_ick))
  1146. printk("Could not get arm_gpio_ck\n");
  1147. else
  1148. clk_enable(gpio_ick);
  1149. }
  1150. #endif
  1151. #if defined(CONFIG_ARCH_OMAP2)
  1152. if (cpu_class_is_omap2()) {
  1153. gpio_ick = clk_get(NULL, "gpios_ick");
  1154. if (IS_ERR(gpio_ick))
  1155. printk("Could not get gpios_ick\n");
  1156. else
  1157. clk_enable(gpio_ick);
  1158. gpio_fck = clk_get(NULL, "gpios_fck");
  1159. if (IS_ERR(gpio_fck))
  1160. printk("Could not get gpios_fck\n");
  1161. else
  1162. clk_enable(gpio_fck);
  1163. /*
  1164. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1165. */
  1166. #if defined(CONFIG_ARCH_OMAP2430)
  1167. if (cpu_is_omap2430()) {
  1168. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1169. if (IS_ERR(gpio5_ick))
  1170. printk("Could not get gpio5_ick\n");
  1171. else
  1172. clk_enable(gpio5_ick);
  1173. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1174. if (IS_ERR(gpio5_fck))
  1175. printk("Could not get gpio5_fck\n");
  1176. else
  1177. clk_enable(gpio5_fck);
  1178. }
  1179. #endif
  1180. }
  1181. #endif
  1182. #if defined(CONFIG_ARCH_OMAP3)
  1183. if (cpu_is_omap34xx()) {
  1184. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1185. sprintf(clk_name, "gpio%d_ick", i + 1);
  1186. gpio_iclks[i] = clk_get(NULL, clk_name);
  1187. if (IS_ERR(gpio_iclks[i]))
  1188. printk(KERN_ERR "Could not get %s\n", clk_name);
  1189. else
  1190. clk_enable(gpio_iclks[i]);
  1191. sprintf(clk_name, "gpio%d_fck", i + 1);
  1192. gpio_fclks[i] = clk_get(NULL, clk_name);
  1193. if (IS_ERR(gpio_fclks[i]))
  1194. printk(KERN_ERR "Could not get %s\n", clk_name);
  1195. else
  1196. clk_enable(gpio_fclks[i]);
  1197. }
  1198. }
  1199. #endif
  1200. #ifdef CONFIG_ARCH_OMAP15XX
  1201. if (cpu_is_omap15xx()) {
  1202. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1203. gpio_bank_count = 2;
  1204. gpio_bank = gpio_bank_1510;
  1205. }
  1206. #endif
  1207. #if defined(CONFIG_ARCH_OMAP16XX)
  1208. if (cpu_is_omap16xx()) {
  1209. u32 rev;
  1210. gpio_bank_count = 5;
  1211. gpio_bank = gpio_bank_1610;
  1212. rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1213. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1214. (rev >> 4) & 0x0f, rev & 0x0f);
  1215. }
  1216. #endif
  1217. #ifdef CONFIG_ARCH_OMAP730
  1218. if (cpu_is_omap730()) {
  1219. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1220. gpio_bank_count = 7;
  1221. gpio_bank = gpio_bank_730;
  1222. }
  1223. #endif
  1224. #ifdef CONFIG_ARCH_OMAP24XX
  1225. if (cpu_is_omap242x()) {
  1226. int rev;
  1227. gpio_bank_count = 4;
  1228. gpio_bank = gpio_bank_242x;
  1229. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1230. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1231. (rev >> 4) & 0x0f, rev & 0x0f);
  1232. }
  1233. if (cpu_is_omap243x()) {
  1234. int rev;
  1235. gpio_bank_count = 5;
  1236. gpio_bank = gpio_bank_243x;
  1237. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1238. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1239. (rev >> 4) & 0x0f, rev & 0x0f);
  1240. }
  1241. #endif
  1242. #ifdef CONFIG_ARCH_OMAP34XX
  1243. if (cpu_is_omap34xx()) {
  1244. int rev;
  1245. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1246. gpio_bank = gpio_bank_34xx;
  1247. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1248. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1249. (rev >> 4) & 0x0f, rev & 0x0f);
  1250. }
  1251. #endif
  1252. for (i = 0; i < gpio_bank_count; i++) {
  1253. int j, gpio_count = 16;
  1254. bank = &gpio_bank[i];
  1255. bank->reserved_map = 0;
  1256. bank->base = IO_ADDRESS(bank->base);
  1257. spin_lock_init(&bank->lock);
  1258. if (bank_is_mpuio(bank))
  1259. omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
  1260. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1261. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1262. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1263. }
  1264. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1265. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1266. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1267. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1268. }
  1269. if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
  1270. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1271. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1272. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1273. }
  1274. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1275. if (bank->method == METHOD_GPIO_24XX) {
  1276. static const u32 non_wakeup_gpios[] = {
  1277. 0xe203ffc0, 0x08700040
  1278. };
  1279. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1280. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1281. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1282. /* Initialize interface clock ungated, module enabled */
  1283. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1284. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1285. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1286. gpio_count = 32;
  1287. }
  1288. #endif
  1289. for (j = bank->virtual_irq_start;
  1290. j < bank->virtual_irq_start + gpio_count; j++) {
  1291. set_irq_chip_data(j, bank);
  1292. if (bank_is_mpuio(bank))
  1293. set_irq_chip(j, &mpuio_irq_chip);
  1294. else
  1295. set_irq_chip(j, &gpio_irq_chip);
  1296. set_irq_handler(j, handle_simple_irq);
  1297. set_irq_flags(j, IRQF_VALID);
  1298. }
  1299. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1300. set_irq_data(bank->irq, bank);
  1301. }
  1302. /* Enable system clock for GPIO module.
  1303. * The CAM_CLK_CTRL *is* really the right place. */
  1304. if (cpu_is_omap16xx())
  1305. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1306. /* Enable autoidle for the OCP interface */
  1307. if (cpu_is_omap24xx())
  1308. omap_writel(1 << 0, 0x48019010);
  1309. if (cpu_is_omap34xx())
  1310. omap_writel(1 << 0, 0x48306814);
  1311. return 0;
  1312. }
  1313. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1314. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1315. {
  1316. int i;
  1317. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1318. return 0;
  1319. for (i = 0; i < gpio_bank_count; i++) {
  1320. struct gpio_bank *bank = &gpio_bank[i];
  1321. void __iomem *wake_status;
  1322. void __iomem *wake_clear;
  1323. void __iomem *wake_set;
  1324. switch (bank->method) {
  1325. #ifdef CONFIG_ARCH_OMAP16XX
  1326. case METHOD_GPIO_1610:
  1327. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1328. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1329. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1330. break;
  1331. #endif
  1332. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1333. case METHOD_GPIO_24XX:
  1334. wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1335. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1336. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1337. break;
  1338. #endif
  1339. default:
  1340. continue;
  1341. }
  1342. spin_lock(&bank->lock);
  1343. bank->saved_wakeup = __raw_readl(wake_status);
  1344. __raw_writel(0xffffffff, wake_clear);
  1345. __raw_writel(bank->suspend_wakeup, wake_set);
  1346. spin_unlock(&bank->lock);
  1347. }
  1348. return 0;
  1349. }
  1350. static int omap_gpio_resume(struct sys_device *dev)
  1351. {
  1352. int i;
  1353. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1354. return 0;
  1355. for (i = 0; i < gpio_bank_count; i++) {
  1356. struct gpio_bank *bank = &gpio_bank[i];
  1357. void __iomem *wake_clear;
  1358. void __iomem *wake_set;
  1359. switch (bank->method) {
  1360. #ifdef CONFIG_ARCH_OMAP16XX
  1361. case METHOD_GPIO_1610:
  1362. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1363. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1364. break;
  1365. #endif
  1366. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1367. case METHOD_GPIO_24XX:
  1368. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1369. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1370. break;
  1371. #endif
  1372. default:
  1373. continue;
  1374. }
  1375. spin_lock(&bank->lock);
  1376. __raw_writel(0xffffffff, wake_clear);
  1377. __raw_writel(bank->saved_wakeup, wake_set);
  1378. spin_unlock(&bank->lock);
  1379. }
  1380. return 0;
  1381. }
  1382. static struct sysdev_class omap_gpio_sysclass = {
  1383. .name = "gpio",
  1384. .suspend = omap_gpio_suspend,
  1385. .resume = omap_gpio_resume,
  1386. };
  1387. static struct sys_device omap_gpio_device = {
  1388. .id = 0,
  1389. .cls = &omap_gpio_sysclass,
  1390. };
  1391. #endif
  1392. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1393. static int workaround_enabled;
  1394. void omap2_gpio_prepare_for_retention(void)
  1395. {
  1396. int i, c = 0;
  1397. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1398. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1399. for (i = 0; i < gpio_bank_count; i++) {
  1400. struct gpio_bank *bank = &gpio_bank[i];
  1401. u32 l1, l2;
  1402. if (!(bank->enabled_non_wakeup_gpios))
  1403. continue;
  1404. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1405. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1406. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1407. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1408. #endif
  1409. bank->saved_fallingdetect = l1;
  1410. bank->saved_risingdetect = l2;
  1411. l1 &= ~bank->enabled_non_wakeup_gpios;
  1412. l2 &= ~bank->enabled_non_wakeup_gpios;
  1413. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1414. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1415. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1416. #endif
  1417. c++;
  1418. }
  1419. if (!c) {
  1420. workaround_enabled = 0;
  1421. return;
  1422. }
  1423. workaround_enabled = 1;
  1424. }
  1425. void omap2_gpio_resume_after_retention(void)
  1426. {
  1427. int i;
  1428. if (!workaround_enabled)
  1429. return;
  1430. for (i = 0; i < gpio_bank_count; i++) {
  1431. struct gpio_bank *bank = &gpio_bank[i];
  1432. u32 l;
  1433. if (!(bank->enabled_non_wakeup_gpios))
  1434. continue;
  1435. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1436. __raw_writel(bank->saved_fallingdetect,
  1437. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1438. __raw_writel(bank->saved_risingdetect,
  1439. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1440. #endif
  1441. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1442. * state. If so, generate an IRQ by software. This is
  1443. * horribly racy, but it's the best we can do to work around
  1444. * this silicon bug. */
  1445. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1446. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1447. #endif
  1448. l ^= bank->saved_datain;
  1449. l &= bank->non_wakeup_gpios;
  1450. if (l) {
  1451. u32 old0, old1;
  1452. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1453. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1454. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1455. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1456. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1457. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1458. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1459. #endif
  1460. }
  1461. }
  1462. }
  1463. #endif
  1464. /*
  1465. * This may get called early from board specific init
  1466. * for boards that have interrupts routed via FPGA.
  1467. */
  1468. int __init omap_gpio_init(void)
  1469. {
  1470. if (!initialized)
  1471. return _omap_gpio_init();
  1472. else
  1473. return 0;
  1474. }
  1475. static int __init omap_gpio_sysinit(void)
  1476. {
  1477. int ret = 0;
  1478. if (!initialized)
  1479. ret = _omap_gpio_init();
  1480. mpuio_init();
  1481. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1482. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1483. if (ret == 0) {
  1484. ret = sysdev_class_register(&omap_gpio_sysclass);
  1485. if (ret == 0)
  1486. ret = sysdev_register(&omap_gpio_device);
  1487. }
  1488. }
  1489. #endif
  1490. return ret;
  1491. }
  1492. EXPORT_SYMBOL(omap_request_gpio);
  1493. EXPORT_SYMBOL(omap_free_gpio);
  1494. EXPORT_SYMBOL(omap_set_gpio_direction);
  1495. EXPORT_SYMBOL(omap_set_gpio_dataout);
  1496. EXPORT_SYMBOL(omap_get_gpio_datain);
  1497. arch_initcall(omap_gpio_sysinit);
  1498. #ifdef CONFIG_DEBUG_FS
  1499. #include <linux/debugfs.h>
  1500. #include <linux/seq_file.h>
  1501. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1502. {
  1503. void __iomem *reg = bank->base;
  1504. switch (bank->method) {
  1505. case METHOD_MPUIO:
  1506. reg += OMAP_MPUIO_IO_CNTL;
  1507. break;
  1508. case METHOD_GPIO_1510:
  1509. reg += OMAP1510_GPIO_DIR_CONTROL;
  1510. break;
  1511. case METHOD_GPIO_1610:
  1512. reg += OMAP1610_GPIO_DIRECTION;
  1513. break;
  1514. case METHOD_GPIO_730:
  1515. reg += OMAP730_GPIO_DIR_CONTROL;
  1516. break;
  1517. case METHOD_GPIO_24XX:
  1518. reg += OMAP24XX_GPIO_OE;
  1519. break;
  1520. }
  1521. return __raw_readl(reg) & mask;
  1522. }
  1523. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1524. {
  1525. unsigned i, j, gpio;
  1526. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1527. struct gpio_bank *bank = gpio_bank + i;
  1528. unsigned bankwidth = 16;
  1529. u32 mask = 1;
  1530. if (bank_is_mpuio(bank))
  1531. gpio = OMAP_MPUIO(0);
  1532. else if (cpu_class_is_omap2() || cpu_is_omap730())
  1533. bankwidth = 32;
  1534. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1535. unsigned irq, value, is_in, irqstat;
  1536. if (!(bank->reserved_map & mask))
  1537. continue;
  1538. irq = bank->virtual_irq_start + j;
  1539. value = omap_get_gpio_datain(gpio);
  1540. is_in = gpio_is_input(bank, mask);
  1541. if (bank_is_mpuio(bank))
  1542. seq_printf(s, "MPUIO %2d: ", j);
  1543. else
  1544. seq_printf(s, "GPIO %3d: ", gpio);
  1545. seq_printf(s, "%s %s",
  1546. is_in ? "in " : "out",
  1547. value ? "hi" : "lo");
  1548. irqstat = irq_desc[irq].status;
  1549. if (is_in && ((bank->suspend_wakeup & mask)
  1550. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1551. char *trigger = NULL;
  1552. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1553. case IRQ_TYPE_EDGE_FALLING:
  1554. trigger = "falling";
  1555. break;
  1556. case IRQ_TYPE_EDGE_RISING:
  1557. trigger = "rising";
  1558. break;
  1559. case IRQ_TYPE_EDGE_BOTH:
  1560. trigger = "bothedge";
  1561. break;
  1562. case IRQ_TYPE_LEVEL_LOW:
  1563. trigger = "low";
  1564. break;
  1565. case IRQ_TYPE_LEVEL_HIGH:
  1566. trigger = "high";
  1567. break;
  1568. case IRQ_TYPE_NONE:
  1569. trigger = "(unspecified)";
  1570. break;
  1571. }
  1572. seq_printf(s, ", irq-%d %s%s",
  1573. irq, trigger,
  1574. (bank->suspend_wakeup & mask)
  1575. ? " wakeup" : "");
  1576. }
  1577. seq_printf(s, "\n");
  1578. }
  1579. if (bank_is_mpuio(bank)) {
  1580. seq_printf(s, "\n");
  1581. gpio = 0;
  1582. }
  1583. }
  1584. return 0;
  1585. }
  1586. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1587. {
  1588. return single_open(file, dbg_gpio_show, &inode->i_private);
  1589. }
  1590. static const struct file_operations debug_fops = {
  1591. .open = dbg_gpio_open,
  1592. .read = seq_read,
  1593. .llseek = seq_lseek,
  1594. .release = single_release,
  1595. };
  1596. static int __init omap_gpio_debuginit(void)
  1597. {
  1598. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1599. NULL, NULL, &debug_fops);
  1600. return 0;
  1601. }
  1602. late_initcall(omap_gpio_debuginit);
  1603. #endif