generic.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * linux/arch/arm/mach-pxa/generic.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Jun 15, 2001
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code common to all PXA machines.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * Since this file should be linked before any other machine specific file,
  15. * the __initcall() here will be executed first. This serves as default
  16. * initialization stuff for PXA machines which can be overridden later if
  17. * need be.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/ioport.h>
  24. #include <linux/pm.h>
  25. #include <linux/string.h>
  26. #include <linux/sysdev.h>
  27. #include <asm/hardware.h>
  28. #include <asm/irq.h>
  29. #include <asm/system.h>
  30. #include <asm/pgtable.h>
  31. #include <asm/mach/map.h>
  32. #include <asm/arch/pxa-regs.h>
  33. #include "generic.h"
  34. /*
  35. * Get the clock frequency as reflected by CCCR and the turbo flag.
  36. * We assume these values have been applied via a fcs.
  37. * If info is not 0 we also display the current settings.
  38. */
  39. unsigned int get_clk_frequency_khz(int info)
  40. {
  41. if (cpu_is_pxa21x() || cpu_is_pxa25x())
  42. return pxa25x_get_clk_frequency_khz(info);
  43. else if (cpu_is_pxa27x())
  44. return pxa27x_get_clk_frequency_khz(info);
  45. else
  46. return pxa3xx_get_clk_frequency_khz(info);
  47. }
  48. EXPORT_SYMBOL(get_clk_frequency_khz);
  49. /*
  50. * Return the current memory clock frequency in units of 10kHz
  51. */
  52. unsigned int get_memclk_frequency_10khz(void)
  53. {
  54. if (cpu_is_pxa21x() || cpu_is_pxa25x())
  55. return pxa25x_get_memclk_frequency_10khz();
  56. else if (cpu_is_pxa27x())
  57. return pxa27x_get_memclk_frequency_10khz();
  58. else
  59. return pxa3xx_get_memclk_frequency_10khz();
  60. }
  61. EXPORT_SYMBOL(get_memclk_frequency_10khz);
  62. /*
  63. * Routine to safely enable or disable a clock in the CKEN
  64. */
  65. void __pxa_set_cken(int clock, int enable)
  66. {
  67. unsigned long flags;
  68. local_irq_save(flags);
  69. if (enable)
  70. CKEN |= (1 << clock);
  71. else
  72. CKEN &= ~(1 << clock);
  73. local_irq_restore(flags);
  74. }
  75. EXPORT_SYMBOL(__pxa_set_cken);
  76. /*
  77. * Intel PXA2xx internal register mapping.
  78. *
  79. * Note 1: not all PXA2xx variants implement all those addresses.
  80. *
  81. * Note 2: virtual 0xfffe0000-0xffffffff is reserved for the vector table
  82. * and cache flush area.
  83. */
  84. static struct map_desc standard_io_desc[] __initdata = {
  85. { /* Devs */
  86. .virtual = 0xf2000000,
  87. .pfn = __phys_to_pfn(0x40000000),
  88. .length = 0x02000000,
  89. .type = MT_DEVICE
  90. }, { /* LCD */
  91. .virtual = 0xf4000000,
  92. .pfn = __phys_to_pfn(0x44000000),
  93. .length = 0x00100000,
  94. .type = MT_DEVICE
  95. }, { /* Mem Ctl */
  96. .virtual = 0xf6000000,
  97. .pfn = __phys_to_pfn(0x48000000),
  98. .length = 0x00200000,
  99. .type = MT_DEVICE
  100. }, { /* USB host */
  101. .virtual = 0xf8000000,
  102. .pfn = __phys_to_pfn(0x4c000000),
  103. .length = 0x00100000,
  104. .type = MT_DEVICE
  105. }, { /* Camera */
  106. .virtual = 0xfa000000,
  107. .pfn = __phys_to_pfn(0x50000000),
  108. .length = 0x00100000,
  109. .type = MT_DEVICE
  110. }, { /* IMem ctl */
  111. .virtual = 0xfe000000,
  112. .pfn = __phys_to_pfn(0x58000000),
  113. .length = 0x00100000,
  114. .type = MT_DEVICE
  115. }, { /* UNCACHED_PHYS_0 */
  116. .virtual = 0xff000000,
  117. .pfn = __phys_to_pfn(0x00000000),
  118. .length = 0x00100000,
  119. .type = MT_DEVICE
  120. }
  121. };
  122. void __init pxa_map_io(void)
  123. {
  124. iotable_init(standard_io_desc, ARRAY_SIZE(standard_io_desc));
  125. get_clk_frequency_khz(1);
  126. }
  127. #ifdef CONFIG_PM
  128. static unsigned long saved_gplr[4];
  129. static unsigned long saved_gpdr[4];
  130. static unsigned long saved_grer[4];
  131. static unsigned long saved_gfer[4];
  132. static int pxa_gpio_suspend(struct sys_device *dev, pm_message_t state)
  133. {
  134. int i, gpio;
  135. for (gpio = 0, i = 0; gpio < pxa_last_gpio; gpio += 32, i++) {
  136. saved_gplr[i] = GPLR(gpio);
  137. saved_gpdr[i] = GPDR(gpio);
  138. saved_grer[i] = GRER(gpio);
  139. saved_gfer[i] = GFER(gpio);
  140. /* Clear GPIO transition detect bits */
  141. GEDR(gpio) = GEDR(gpio);
  142. }
  143. return 0;
  144. }
  145. static int pxa_gpio_resume(struct sys_device *dev)
  146. {
  147. int i, gpio;
  148. for (gpio = 0, i = 0; gpio < pxa_last_gpio; gpio += 32, i++) {
  149. /* restore level with set/clear */
  150. GPSR(gpio) = saved_gplr[i];
  151. GPCR(gpio) = ~saved_gplr[i];
  152. GRER(gpio) = saved_grer[i];
  153. GFER(gpio) = saved_gfer[i];
  154. GPDR(gpio) = saved_gpdr[i];
  155. }
  156. return 0;
  157. }
  158. #else
  159. #define pxa_gpio_suspend NULL
  160. #define pxa_gpio_resume NULL
  161. #endif
  162. struct sysdev_class pxa_gpio_sysclass = {
  163. .name = "gpio",
  164. .suspend = pxa_gpio_suspend,
  165. .resume = pxa_gpio_resume,
  166. };
  167. static int __init pxa_gpio_init(void)
  168. {
  169. return sysdev_class_register(&pxa_gpio_sysclass);
  170. }
  171. core_initcall(pxa_gpio_init);