rd88f5182-setup.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315
  1. /*
  2. * arch/arm/mach-orion/rd88f5182-setup.c
  3. *
  4. * Marvell Orion-NAS Reference Design Setup
  5. *
  6. * Maintainer: Ronen Shitrit <rshitrit@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/pci.h>
  16. #include <linux/irq.h>
  17. #include <linux/mtd/physmap.h>
  18. #include <linux/mv643xx_eth.h>
  19. #include <linux/ata_platform.h>
  20. #include <linux/i2c.h>
  21. #include <asm/mach-types.h>
  22. #include <asm/gpio.h>
  23. #include <asm/leds.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/pci.h>
  26. #include <asm/arch/orion.h>
  27. #include <asm/arch/platform.h>
  28. #include "common.h"
  29. /*****************************************************************************
  30. * RD-88F5182 Info
  31. ****************************************************************************/
  32. /*
  33. * 512K NOR flash Device bus boot chip select
  34. */
  35. #define RD88F5182_NOR_BOOT_BASE 0xf4000000
  36. #define RD88F5182_NOR_BOOT_SIZE SZ_512K
  37. /*
  38. * 16M NOR flash on Device bus chip select 1
  39. */
  40. #define RD88F5182_NOR_BASE 0xfc000000
  41. #define RD88F5182_NOR_SIZE SZ_16M
  42. /*
  43. * PCI
  44. */
  45. #define RD88F5182_PCI_SLOT0_OFFS 7
  46. #define RD88F5182_PCI_SLOT0_IRQ_A_PIN 7
  47. #define RD88F5182_PCI_SLOT0_IRQ_B_PIN 6
  48. /*
  49. * GPIO Debug LED
  50. */
  51. #define RD88F5182_GPIO_DBG_LED 0
  52. /*****************************************************************************
  53. * 16M NOR Flash on Device bus CS1
  54. ****************************************************************************/
  55. static struct physmap_flash_data rd88f5182_nor_flash_data = {
  56. .width = 1,
  57. };
  58. static struct resource rd88f5182_nor_flash_resource = {
  59. .flags = IORESOURCE_MEM,
  60. .start = RD88F5182_NOR_BASE,
  61. .end = RD88F5182_NOR_BASE + RD88F5182_NOR_SIZE - 1,
  62. };
  63. static struct platform_device rd88f5182_nor_flash = {
  64. .name = "physmap-flash",
  65. .id = 0,
  66. .dev = {
  67. .platform_data = &rd88f5182_nor_flash_data,
  68. },
  69. .num_resources = 1,
  70. .resource = &rd88f5182_nor_flash_resource,
  71. };
  72. #ifdef CONFIG_LEDS
  73. /*****************************************************************************
  74. * Use GPIO debug led as CPU active indication
  75. ****************************************************************************/
  76. static void rd88f5182_dbgled_event(led_event_t evt)
  77. {
  78. int val;
  79. if (evt == led_idle_end)
  80. val = 1;
  81. else if (evt == led_idle_start)
  82. val = 0;
  83. else
  84. return;
  85. gpio_set_value(RD88F5182_GPIO_DBG_LED, val);
  86. }
  87. static int __init rd88f5182_dbgled_init(void)
  88. {
  89. int pin;
  90. if (machine_is_rd88f5182()) {
  91. pin = RD88F5182_GPIO_DBG_LED;
  92. if (gpio_request(pin, "DBGLED") == 0) {
  93. if (gpio_direction_output(pin, 0) != 0) {
  94. printk(KERN_ERR "rd88f5182_dbgled_init failed "
  95. "to set output pin %d\n", pin);
  96. gpio_free(pin);
  97. return 0;
  98. }
  99. } else {
  100. printk(KERN_ERR "rd88f5182_dbgled_init failed "
  101. "to request gpio %d\n", pin);
  102. return 0;
  103. }
  104. leds_event = rd88f5182_dbgled_event;
  105. }
  106. return 0;
  107. }
  108. __initcall(rd88f5182_dbgled_init);
  109. #endif
  110. /*****************************************************************************
  111. * PCI
  112. ****************************************************************************/
  113. void __init rd88f5182_pci_preinit(void)
  114. {
  115. int pin;
  116. /*
  117. * Configure PCI GPIO IRQ pins
  118. */
  119. pin = RD88F5182_PCI_SLOT0_IRQ_A_PIN;
  120. if (gpio_request(pin, "PCI IntA") == 0) {
  121. if (gpio_direction_input(pin) == 0) {
  122. set_irq_type(gpio_to_irq(pin), IRQT_LOW);
  123. } else {
  124. printk(KERN_ERR "rd88f5182_pci_preinit faield to "
  125. "set_irq_type pin %d\n", pin);
  126. gpio_free(pin);
  127. }
  128. } else {
  129. printk(KERN_ERR "rd88f5182_pci_preinit failed to request gpio %d\n", pin);
  130. }
  131. pin = RD88F5182_PCI_SLOT0_IRQ_B_PIN;
  132. if (gpio_request(pin, "PCI IntB") == 0) {
  133. if (gpio_direction_input(pin) == 0) {
  134. set_irq_type(gpio_to_irq(pin), IRQT_LOW);
  135. } else {
  136. printk(KERN_ERR "rd88f5182_pci_preinit faield to "
  137. "set_irq_type pin %d\n", pin);
  138. gpio_free(pin);
  139. }
  140. } else {
  141. printk(KERN_ERR "rd88f5182_pci_preinit failed to gpio_request %d\n", pin);
  142. }
  143. }
  144. static int __init rd88f5182_pci_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  145. {
  146. /*
  147. * PCI-E isn't used on the RD2
  148. */
  149. if (dev->bus->number == orion_pcie_local_bus_nr())
  150. return IRQ_ORION_PCIE0_INT;
  151. /*
  152. * PCI IRQs are connected via GPIOs
  153. */
  154. switch (slot - RD88F5182_PCI_SLOT0_OFFS) {
  155. case 0:
  156. if (pin == 1)
  157. return gpio_to_irq(RD88F5182_PCI_SLOT0_IRQ_A_PIN);
  158. else
  159. return gpio_to_irq(RD88F5182_PCI_SLOT0_IRQ_B_PIN);
  160. default:
  161. return -1;
  162. }
  163. }
  164. static struct hw_pci rd88f5182_pci __initdata = {
  165. .nr_controllers = 2,
  166. .preinit = rd88f5182_pci_preinit,
  167. .swizzle = pci_std_swizzle,
  168. .setup = orion_pci_sys_setup,
  169. .scan = orion_pci_sys_scan_bus,
  170. .map_irq = rd88f5182_pci_map_irq,
  171. };
  172. static int __init rd88f5182_pci_init(void)
  173. {
  174. if (machine_is_rd88f5182())
  175. pci_common_init(&rd88f5182_pci);
  176. return 0;
  177. }
  178. subsys_initcall(rd88f5182_pci_init);
  179. /*****************************************************************************
  180. * Ethernet
  181. ****************************************************************************/
  182. static struct mv643xx_eth_platform_data rd88f5182_eth_data = {
  183. .phy_addr = 8,
  184. .force_phy_addr = 1,
  185. };
  186. /*****************************************************************************
  187. * RTC DS1338 on I2C bus
  188. ****************************************************************************/
  189. static struct i2c_board_info __initdata rd88f5182_i2c_rtc = {
  190. .driver_name = "rtc-ds1307",
  191. .type = "ds1338",
  192. .addr = 0x68,
  193. };
  194. /*****************************************************************************
  195. * Sata
  196. ****************************************************************************/
  197. static struct mv_sata_platform_data rd88f5182_sata_data = {
  198. .n_ports = 2,
  199. };
  200. /*****************************************************************************
  201. * General Setup
  202. ****************************************************************************/
  203. static struct platform_device *rd88f5182_devices[] __initdata = {
  204. &rd88f5182_nor_flash,
  205. };
  206. static void __init rd88f5182_init(void)
  207. {
  208. /*
  209. * Setup basic Orion functions. Need to be called early.
  210. */
  211. orion_init();
  212. /*
  213. * Setup the CPU address decode windows for our devices
  214. */
  215. orion_setup_cpu_win(ORION_DEV_BOOT, RD88F5182_NOR_BOOT_BASE,
  216. RD88F5182_NOR_BOOT_SIZE, -1);
  217. orion_setup_cpu_win(ORION_DEV1, RD88F5182_NOR_BASE,
  218. RD88F5182_NOR_SIZE, -1);
  219. /*
  220. * Open a special address decode windows for the PCIE WA.
  221. */
  222. orion_write(ORION_REGS_VIRT_BASE | 0x20074, ORION_PCIE_WA_PHYS_BASE);
  223. orion_write(ORION_REGS_VIRT_BASE | 0x20070, (0x7941 |
  224. (((ORION_PCIE_WA_SIZE >> 16) - 1)) << 16));
  225. /*
  226. * Setup Multiplexing Pins --
  227. * MPP[0] Debug Led (GPIO - Out)
  228. * MPP[1] Debug Led (GPIO - Out)
  229. * MPP[2] N/A
  230. * MPP[3] RTC_Int (GPIO - In)
  231. * MPP[4] GPIO
  232. * MPP[5] GPIO
  233. * MPP[6] PCI_intA (GPIO - In)
  234. * MPP[7] PCI_intB (GPIO - In)
  235. * MPP[8-11] N/A
  236. * MPP[12] SATA 0 presence Indication
  237. * MPP[13] SATA 1 presence Indication
  238. * MPP[14] SATA 0 active Indication
  239. * MPP[15] SATA 1 active indication
  240. * MPP[16-19] Not used
  241. * MPP[20] PCI Clock to MV88F5182
  242. * MPP[21] PCI Clock to mini PCI CON11
  243. * MPP[22] USB 0 over current indication
  244. * MPP[23] USB 1 over current indication
  245. * MPP[24] USB 1 over current enable
  246. * MPP[25] USB 0 over current enable
  247. */
  248. orion_write(MPP_0_7_CTRL, 0x00000003);
  249. orion_write(MPP_8_15_CTRL, 0x55550000);
  250. orion_write(MPP_16_19_CTRL, 0x5555);
  251. orion_gpio_set_valid_pins(0x000000fb);
  252. platform_add_devices(rd88f5182_devices, ARRAY_SIZE(rd88f5182_devices));
  253. i2c_register_board_info(0, &rd88f5182_i2c_rtc, 1);
  254. orion_eth_init(&rd88f5182_eth_data);
  255. orion_sata_init(&rd88f5182_sata_data);
  256. }
  257. MACHINE_START(RD88F5182, "Marvell Orion-NAS Reference Design")
  258. /* Maintainer: Ronen Shitrit <rshitrit@marvell.com> */
  259. .phys_io = ORION_REGS_PHYS_BASE,
  260. .io_pg_offst = ((ORION_REGS_VIRT_BASE) >> 18) & 0xFFFC,
  261. .boot_params = 0x00000100,
  262. .init_machine = rd88f5182_init,
  263. .map_io = orion_map_io,
  264. .init_irq = orion_init_irq,
  265. .timer = &orion_timer,
  266. MACHINE_END