mpc8544ds.dts 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /*
  2. * MPC8544 DS Device Tree Source
  3. *
  4. * Copyright 2007 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8544DS";
  13. compatible = "MPC8544DS", "MPC85xxDS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #cpus = <1>;
  18. #address-cells = <1>;
  19. #size-cells = <0>;
  20. PowerPC,8544@0 {
  21. device_type = "cpu";
  22. reg = <0>;
  23. d-cache-line-size = <20>; // 32 bytes
  24. i-cache-line-size = <20>; // 32 bytes
  25. d-cache-size = <8000>; // L1, 32K
  26. i-cache-size = <8000>; // L1, 32K
  27. timebase-frequency = <0>;
  28. bus-frequency = <0>;
  29. clock-frequency = <0>;
  30. 32-bit;
  31. };
  32. };
  33. memory {
  34. device_type = "memory";
  35. reg = <00000000 00000000>; // Filled by U-Boot
  36. };
  37. soc8544@e0000000 {
  38. #address-cells = <1>;
  39. #size-cells = <1>;
  40. #interrupt-cells = <2>;
  41. device_type = "soc";
  42. ranges = <0 e0000000 00100000>;
  43. reg = <e0000000 00100000>; // CCSRBAR 1M
  44. bus-frequency = <0>; // Filled out by uboot.
  45. memory-controller@2000 {
  46. compatible = "fsl,8544-memory-controller";
  47. reg = <2000 1000>;
  48. interrupt-parent = <&mpic>;
  49. interrupts = <12 2>;
  50. };
  51. l2-cache-controller@20000 {
  52. compatible = "fsl,8544-l2-cache-controller";
  53. reg = <20000 1000>;
  54. cache-line-size = <20>; // 32 bytes
  55. cache-size = <40000>; // L2, 256K
  56. interrupt-parent = <&mpic>;
  57. interrupts = <10 2>;
  58. };
  59. i2c@3000 {
  60. device_type = "i2c";
  61. compatible = "fsl-i2c";
  62. reg = <3000 100>;
  63. interrupts = <2b 2>;
  64. interrupt-parent = <&mpic>;
  65. dfsrr;
  66. };
  67. mdio@24520 {
  68. #address-cells = <1>;
  69. #size-cells = <0>;
  70. device_type = "mdio";
  71. compatible = "gianfar";
  72. reg = <24520 20>;
  73. phy0: ethernet-phy@0 {
  74. interrupt-parent = <&mpic>;
  75. interrupts = <a 1>;
  76. reg = <0>;
  77. device_type = "ethernet-phy";
  78. };
  79. phy1: ethernet-phy@1 {
  80. interrupt-parent = <&mpic>;
  81. interrupts = <a 1>;
  82. reg = <1>;
  83. device_type = "ethernet-phy";
  84. };
  85. };
  86. ethernet@24000 {
  87. #address-cells = <1>;
  88. #size-cells = <0>;
  89. device_type = "network";
  90. model = "TSEC";
  91. compatible = "gianfar";
  92. reg = <24000 1000>;
  93. local-mac-address = [ 00 00 00 00 00 00 ];
  94. interrupts = <1d 2 1e 2 22 2>;
  95. interrupt-parent = <&mpic>;
  96. phy-handle = <&phy0>;
  97. };
  98. ethernet@26000 {
  99. #address-cells = <1>;
  100. #size-cells = <0>;
  101. device_type = "network";
  102. model = "TSEC";
  103. compatible = "gianfar";
  104. reg = <26000 1000>;
  105. local-mac-address = [ 00 00 00 00 00 00 ];
  106. interrupts = <1f 2 20 2 21 2>;
  107. interrupt-parent = <&mpic>;
  108. phy-handle = <&phy1>;
  109. };
  110. serial@4500 {
  111. device_type = "serial";
  112. compatible = "ns16550";
  113. reg = <4500 100>;
  114. clock-frequency = <0>;
  115. interrupts = <2a 2>;
  116. interrupt-parent = <&mpic>;
  117. };
  118. serial@4600 {
  119. device_type = "serial";
  120. compatible = "ns16550";
  121. reg = <4600 100>;
  122. clock-frequency = <0>;
  123. interrupts = <2a 2>;
  124. interrupt-parent = <&mpic>;
  125. };
  126. pci@8000 {
  127. compatible = "fsl,mpc8540-pci";
  128. device_type = "pci";
  129. interrupt-map-mask = <f800 0 0 7>;
  130. interrupt-map = <
  131. /* IDSEL 0x11 J17 Slot 1 */
  132. 8800 0 0 1 &mpic 2 1
  133. 8800 0 0 2 &mpic 3 1
  134. 8800 0 0 3 &mpic 4 1
  135. 8800 0 0 4 &mpic 1 1
  136. /* IDSEL 0x12 J16 Slot 2 */
  137. 9000 0 0 1 &mpic 3 1
  138. 9000 0 0 2 &mpic 4 1
  139. 9000 0 0 3 &mpic 2 1
  140. 9000 0 0 4 &mpic 1 1>;
  141. interrupt-parent = <&mpic>;
  142. interrupts = <18 2>;
  143. bus-range = <0 ff>;
  144. ranges = <02000000 0 80000000 80000000 0 10000000
  145. 01000000 0 00000000 e2000000 0 00800000>;
  146. clock-frequency = <3f940aa>;
  147. #interrupt-cells = <1>;
  148. #size-cells = <2>;
  149. #address-cells = <3>;
  150. reg = <8000 1000>;
  151. };
  152. pcie@9000 {
  153. compatible = "fsl,mpc8548-pcie";
  154. device_type = "pci";
  155. #interrupt-cells = <1>;
  156. #size-cells = <2>;
  157. #address-cells = <3>;
  158. reg = <9000 1000>;
  159. bus-range = <0 ff>;
  160. ranges = <02000000 0 90000000 90000000 0 10000000
  161. 01000000 0 00000000 e3000000 0 00800000>;
  162. clock-frequency = <1fca055>;
  163. interrupt-parent = <&mpic>;
  164. interrupts = <1a 2>;
  165. interrupt-map-mask = <f800 0 0 7>;
  166. interrupt-map = <
  167. /* IDSEL 0x0 */
  168. 0000 0 0 1 &mpic 4 1
  169. 0000 0 0 2 &mpic 5 1
  170. 0000 0 0 3 &mpic 6 1
  171. 0000 0 0 4 &mpic 7 1
  172. >;
  173. };
  174. pcie@a000 {
  175. compatible = "fsl,mpc8548-pcie";
  176. device_type = "pci";
  177. #interrupt-cells = <1>;
  178. #size-cells = <2>;
  179. #address-cells = <3>;
  180. reg = <a000 1000>;
  181. bus-range = <0 ff>;
  182. ranges = <02000000 0 a0000000 a0000000 0 10000000
  183. 01000000 0 00000000 e2800000 0 00800000>;
  184. clock-frequency = <1fca055>;
  185. interrupt-parent = <&mpic>;
  186. interrupts = <19 2>;
  187. interrupt-map-mask = <f800 0 0 7>;
  188. interrupt-map = <
  189. /* IDSEL 0x0 */
  190. 0000 0 0 1 &mpic 0 1
  191. 0000 0 0 2 &mpic 1 1
  192. 0000 0 0 3 &mpic 2 1
  193. 0000 0 0 4 &mpic 3 1
  194. >;
  195. };
  196. pcie@b000 {
  197. compatible = "fsl,mpc8548-pcie";
  198. device_type = "pci";
  199. #interrupt-cells = <1>;
  200. #size-cells = <2>;
  201. #address-cells = <3>;
  202. reg = <b000 1000>;
  203. bus-range = <0 ff>;
  204. ranges = <02000000 0 b0000000 b0000000 0 10000000
  205. 01000000 0 00000000 e3800000 0 00800000>;
  206. clock-frequency = <1fca055>;
  207. interrupt-parent = <&mpic>;
  208. interrupts = <1b 2>;
  209. interrupt-map-mask = <f800 0 0 7>;
  210. interrupt-map = <
  211. // IDSEL 0x1a
  212. d000 0 0 1 &i8259 6 2
  213. d000 0 0 2 &i8259 3 2
  214. d000 0 0 3 &i8259 4 2
  215. d000 0 0 4 &i8259 5 2
  216. // IDSEL 0x1b
  217. d800 0 0 1 &i8259 5 2
  218. d800 0 0 2 &i8259 0 0
  219. d800 0 0 3 &i8259 0 0
  220. d800 0 0 4 &i8259 0 0
  221. // IDSEL 0x1c USB
  222. e000 0 0 1 &i8259 9 2
  223. e000 0 0 2 &i8259 a 2
  224. e000 0 0 3 &i8259 c 2
  225. e000 0 0 4 &i8259 7 2
  226. // IDSEL 0x1d Audio
  227. e800 0 0 1 &i8259 9 2
  228. e800 0 0 2 &i8259 a 2
  229. e800 0 0 3 &i8259 b 2
  230. e800 0 0 4 &i8259 0 0
  231. // IDSEL 0x1e Legacy
  232. f000 0 0 1 &i8259 c 2
  233. f000 0 0 2 &i8259 0 0
  234. f000 0 0 3 &i8259 0 0
  235. f000 0 0 4 &i8259 0 0
  236. // IDSEL 0x1f IDE/SATA
  237. f800 0 0 1 &i8259 6 2
  238. f800 0 0 2 &i8259 0 0
  239. f800 0 0 3 &i8259 0 0
  240. f800 0 0 4 &i8259 0 0
  241. >;
  242. uli1575@0 {
  243. reg = <0 0 0 0 0>;
  244. #size-cells = <2>;
  245. #address-cells = <3>;
  246. ranges = <02000000 0 b0000000
  247. 02000000 0 b0000000
  248. 0 10000000
  249. 01000000 0 00000000
  250. 01000000 0 00000000
  251. 0 00080000>;
  252. pci_bridge@0 {
  253. reg = <0 0 0 0 0>;
  254. #size-cells = <2>;
  255. #address-cells = <3>;
  256. ranges = <02000000 0 b0000000
  257. 02000000 0 b0000000
  258. 0 20000000
  259. 01000000 0 00000000
  260. 01000000 0 00000000
  261. 0 00100000>;
  262. isa@1e {
  263. device_type = "isa";
  264. #interrupt-cells = <2>;
  265. #size-cells = <1>;
  266. #address-cells = <2>;
  267. reg = <f000 0 0 0 0>;
  268. ranges = <1 0 01000000 0 0
  269. 00001000>;
  270. interrupt-parent = <&i8259>;
  271. i8259: interrupt-controller@20 {
  272. reg = <1 20 2
  273. 1 a0 2
  274. 1 4d0 2>;
  275. clock-frequency = <0>;
  276. interrupt-controller;
  277. device_type = "interrupt-controller";
  278. #address-cells = <0>;
  279. #interrupt-cells = <2>;
  280. built-in;
  281. compatible = "chrp,iic";
  282. interrupts = <9 2>;
  283. interrupt-parent =
  284. <&mpic>;
  285. };
  286. i8042@60 {
  287. #size-cells = <0>;
  288. #address-cells = <1>;
  289. reg = <1 60 1 1 64 1>;
  290. interrupts = <1 3 c 3>;
  291. interrupt-parent =
  292. <&i8259>;
  293. keyboard@0 {
  294. reg = <0>;
  295. compatible = "pnpPNP,303";
  296. };
  297. mouse@1 {
  298. reg = <1>;
  299. compatible = "pnpPNP,f03";
  300. };
  301. };
  302. rtc@70 {
  303. compatible =
  304. "pnpPNP,b00";
  305. reg = <1 70 2>;
  306. };
  307. gpio@400 {
  308. reg = <1 400 80>;
  309. };
  310. };
  311. };
  312. };
  313. };
  314. mpic: pic@40000 {
  315. clock-frequency = <0>;
  316. interrupt-controller;
  317. #address-cells = <0>;
  318. #interrupt-cells = <2>;
  319. reg = <40000 40000>;
  320. built-in;
  321. compatible = "chrp,open-pic";
  322. device_type = "open-pic";
  323. big-endian;
  324. };
  325. };
  326. };