pci.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. #ifndef DRIVERS_PCI_H
  2. #define DRIVERS_PCI_H
  3. #include <linux/workqueue.h>
  4. #define PCI_CFG_SPACE_SIZE 256
  5. #define PCI_CFG_SPACE_EXP_SIZE 4096
  6. /* Functions internal to the PCI core code */
  7. extern int pci_uevent(struct device *dev, struct kobj_uevent_env *env);
  8. extern int pci_create_sysfs_dev_files(struct pci_dev *pdev);
  9. extern void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
  10. #if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
  11. static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
  12. { return; }
  13. static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
  14. { return; }
  15. #else
  16. extern void pci_create_firmware_label_files(struct pci_dev *pdev);
  17. extern void pci_remove_firmware_label_files(struct pci_dev *pdev);
  18. #endif
  19. extern void pci_cleanup_rom(struct pci_dev *dev);
  20. #ifdef HAVE_PCI_MMAP
  21. enum pci_mmap_api {
  22. PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
  23. PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
  24. };
  25. extern int pci_mmap_fits(struct pci_dev *pdev, int resno,
  26. struct vm_area_struct *vmai,
  27. enum pci_mmap_api mmap_api);
  28. #endif
  29. int pci_probe_reset_function(struct pci_dev *dev);
  30. /**
  31. * struct pci_platform_pm_ops - Firmware PM callbacks
  32. *
  33. * @is_manageable: returns 'true' if given device is power manageable by the
  34. * platform firmware
  35. *
  36. * @set_state: invokes the platform firmware to set the device's power state
  37. *
  38. * @choose_state: returns PCI power state of given device preferred by the
  39. * platform; to be used during system-wide transitions from a
  40. * sleeping state to the working state and vice versa
  41. *
  42. * @can_wakeup: returns 'true' if given device is capable of waking up the
  43. * system from a sleeping state
  44. *
  45. * @sleep_wake: enables/disables the system wake up capability of given device
  46. *
  47. * @run_wake: enables/disables the platform to generate run-time wake-up events
  48. * for given device (the device's wake-up capability has to be
  49. * enabled by @sleep_wake for this feature to work)
  50. *
  51. * If given platform is generally capable of power managing PCI devices, all of
  52. * these callbacks are mandatory.
  53. */
  54. struct pci_platform_pm_ops {
  55. bool (*is_manageable)(struct pci_dev *dev);
  56. int (*set_state)(struct pci_dev *dev, pci_power_t state);
  57. pci_power_t (*choose_state)(struct pci_dev *dev);
  58. bool (*can_wakeup)(struct pci_dev *dev);
  59. int (*sleep_wake)(struct pci_dev *dev, bool enable);
  60. int (*run_wake)(struct pci_dev *dev, bool enable);
  61. };
  62. extern int pci_set_platform_pm(struct pci_platform_pm_ops *ops);
  63. extern void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
  64. extern void pci_disable_enabled_device(struct pci_dev *dev);
  65. extern int pci_finish_runtime_suspend(struct pci_dev *dev);
  66. extern int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
  67. extern void pci_pm_init(struct pci_dev *dev);
  68. extern void platform_pci_wakeup_init(struct pci_dev *dev);
  69. extern void pci_allocate_cap_save_buffers(struct pci_dev *dev);
  70. static inline void pci_wakeup_event(struct pci_dev *dev)
  71. {
  72. /* Wait 100 ms before the system can be put into a sleep state. */
  73. pm_wakeup_event(&dev->dev, 100);
  74. }
  75. static inline bool pci_is_bridge(struct pci_dev *pci_dev)
  76. {
  77. return !!(pci_dev->subordinate);
  78. }
  79. extern int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
  80. extern int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
  81. extern int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
  82. extern int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
  83. extern int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
  84. extern int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
  85. struct pci_vpd_ops {
  86. ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
  87. ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
  88. void (*release)(struct pci_dev *dev);
  89. };
  90. struct pci_vpd {
  91. unsigned int len;
  92. const struct pci_vpd_ops *ops;
  93. struct bin_attribute *attr; /* descriptor for sysfs VPD entry */
  94. };
  95. extern int pci_vpd_pci22_init(struct pci_dev *dev);
  96. static inline void pci_vpd_release(struct pci_dev *dev)
  97. {
  98. if (dev->vpd)
  99. dev->vpd->ops->release(dev);
  100. }
  101. /* PCI /proc functions */
  102. #ifdef CONFIG_PROC_FS
  103. extern int pci_proc_attach_device(struct pci_dev *dev);
  104. extern int pci_proc_detach_device(struct pci_dev *dev);
  105. extern int pci_proc_detach_bus(struct pci_bus *bus);
  106. #else
  107. static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
  108. static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
  109. static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
  110. #endif
  111. /* Functions for PCI Hotplug drivers to use */
  112. extern unsigned int pci_do_scan_bus(struct pci_bus *bus);
  113. #ifdef HAVE_PCI_LEGACY
  114. extern void pci_create_legacy_files(struct pci_bus *bus);
  115. extern void pci_remove_legacy_files(struct pci_bus *bus);
  116. #else
  117. static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
  118. static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
  119. #endif
  120. /* Lock for read/write access to pci device and bus lists */
  121. extern struct rw_semaphore pci_bus_sem;
  122. extern unsigned int pci_pm_d3_delay;
  123. #ifdef CONFIG_PCI_MSI
  124. void pci_no_msi(void);
  125. extern void pci_msi_init_pci_dev(struct pci_dev *dev);
  126. #else
  127. static inline void pci_no_msi(void) { }
  128. static inline void pci_msi_init_pci_dev(struct pci_dev *dev) { }
  129. #endif
  130. static inline int pci_no_d1d2(struct pci_dev *dev)
  131. {
  132. unsigned int parent_dstates = 0;
  133. if (dev->bus->self)
  134. parent_dstates = dev->bus->self->no_d1d2;
  135. return (dev->no_d1d2 || parent_dstates);
  136. }
  137. extern struct device_attribute pci_dev_attrs[];
  138. extern struct device_attribute dev_attr_cpuaffinity;
  139. extern struct device_attribute dev_attr_cpulistaffinity;
  140. #ifdef CONFIG_HOTPLUG
  141. extern struct bus_attribute pci_bus_attrs[];
  142. #else
  143. #define pci_bus_attrs NULL
  144. #endif
  145. /**
  146. * pci_match_one_device - Tell if a PCI device structure has a matching
  147. * PCI device id structure
  148. * @id: single PCI device id structure to match
  149. * @dev: the PCI device structure to match against
  150. *
  151. * Returns the matching pci_device_id structure or %NULL if there is no match.
  152. */
  153. static inline const struct pci_device_id *
  154. pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
  155. {
  156. if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
  157. (id->device == PCI_ANY_ID || id->device == dev->device) &&
  158. (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
  159. (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
  160. !((id->class ^ dev->class) & id->class_mask))
  161. return id;
  162. return NULL;
  163. }
  164. struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
  165. /* PCI slot sysfs helper code */
  166. #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
  167. extern struct kset *pci_slots_kset;
  168. struct pci_slot_attribute {
  169. struct attribute attr;
  170. ssize_t (*show)(struct pci_slot *, char *);
  171. ssize_t (*store)(struct pci_slot *, const char *, size_t);
  172. };
  173. #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
  174. enum pci_bar_type {
  175. pci_bar_unknown, /* Standard PCI BAR probe */
  176. pci_bar_io, /* An io port BAR */
  177. pci_bar_mem32, /* A 32-bit memory BAR */
  178. pci_bar_mem64, /* A 64-bit memory BAR */
  179. };
  180. extern int pci_setup_device(struct pci_dev *dev);
  181. extern int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
  182. struct resource *res, unsigned int reg);
  183. extern int pci_resource_bar(struct pci_dev *dev, int resno,
  184. enum pci_bar_type *type);
  185. extern int pci_bus_add_child(struct pci_bus *bus);
  186. extern void pci_enable_ari(struct pci_dev *dev);
  187. /**
  188. * pci_ari_enabled - query ARI forwarding status
  189. * @bus: the PCI bus
  190. *
  191. * Returns 1 if ARI forwarding is enabled, or 0 if not enabled;
  192. */
  193. static inline int pci_ari_enabled(struct pci_bus *bus)
  194. {
  195. return bus->self && bus->self->ari_enabled;
  196. }
  197. #ifdef CONFIG_PCI_QUIRKS
  198. extern int pci_is_reassigndev(struct pci_dev *dev);
  199. resource_size_t pci_specified_resource_alignment(struct pci_dev *dev);
  200. extern void pci_disable_bridge_window(struct pci_dev *dev);
  201. #endif
  202. /* Single Root I/O Virtualization */
  203. struct pci_sriov {
  204. int pos; /* capability position */
  205. int nres; /* number of resources */
  206. u32 cap; /* SR-IOV Capabilities */
  207. u16 ctrl; /* SR-IOV Control */
  208. u16 total; /* total VFs associated with the PF */
  209. u16 initial; /* initial VFs associated with the PF */
  210. u16 nr_virtfn; /* number of VFs available */
  211. u16 offset; /* first VF Routing ID offset */
  212. u16 stride; /* following VF stride */
  213. u32 pgsz; /* page size for BAR alignment */
  214. u8 link; /* Function Dependency Link */
  215. struct pci_dev *dev; /* lowest numbered PF */
  216. struct pci_dev *self; /* this PF */
  217. struct mutex lock; /* lock for VF bus */
  218. struct work_struct mtask; /* VF Migration task */
  219. u8 __iomem *mstate; /* VF Migration State Array */
  220. };
  221. /* Address Translation Service */
  222. struct pci_ats {
  223. int pos; /* capability position */
  224. int stu; /* Smallest Translation Unit */
  225. int qdep; /* Invalidate Queue Depth */
  226. int ref_cnt; /* Physical Function reference count */
  227. unsigned int is_enabled:1; /* Enable bit is set */
  228. };
  229. #ifdef CONFIG_PCI_IOV
  230. extern int pci_iov_init(struct pci_dev *dev);
  231. extern void pci_iov_release(struct pci_dev *dev);
  232. extern int pci_iov_resource_bar(struct pci_dev *dev, int resno,
  233. enum pci_bar_type *type);
  234. extern resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev,
  235. int resno);
  236. extern void pci_restore_iov_state(struct pci_dev *dev);
  237. extern int pci_iov_bus_range(struct pci_bus *bus);
  238. extern int pci_enable_ats(struct pci_dev *dev, int ps);
  239. extern void pci_disable_ats(struct pci_dev *dev);
  240. extern int pci_ats_queue_depth(struct pci_dev *dev);
  241. /**
  242. * pci_ats_enabled - query the ATS status
  243. * @dev: the PCI device
  244. *
  245. * Returns 1 if ATS capability is enabled, or 0 if not.
  246. */
  247. static inline int pci_ats_enabled(struct pci_dev *dev)
  248. {
  249. return dev->ats && dev->ats->is_enabled;
  250. }
  251. #else
  252. static inline int pci_iov_init(struct pci_dev *dev)
  253. {
  254. return -ENODEV;
  255. }
  256. static inline void pci_iov_release(struct pci_dev *dev)
  257. {
  258. }
  259. static inline int pci_iov_resource_bar(struct pci_dev *dev, int resno,
  260. enum pci_bar_type *type)
  261. {
  262. return 0;
  263. }
  264. static inline void pci_restore_iov_state(struct pci_dev *dev)
  265. {
  266. }
  267. static inline int pci_iov_bus_range(struct pci_bus *bus)
  268. {
  269. return 0;
  270. }
  271. static inline int pci_enable_ats(struct pci_dev *dev, int ps)
  272. {
  273. return -ENODEV;
  274. }
  275. static inline void pci_disable_ats(struct pci_dev *dev)
  276. {
  277. }
  278. static inline int pci_ats_queue_depth(struct pci_dev *dev)
  279. {
  280. return -ENODEV;
  281. }
  282. static inline int pci_ats_enabled(struct pci_dev *dev)
  283. {
  284. return 0;
  285. }
  286. #endif /* CONFIG_PCI_IOV */
  287. static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
  288. struct resource *res)
  289. {
  290. #ifdef CONFIG_PCI_IOV
  291. int resno = res - dev->resource;
  292. if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
  293. return pci_sriov_resource_alignment(dev, resno);
  294. #endif
  295. return resource_alignment(res);
  296. }
  297. extern void pci_enable_acs(struct pci_dev *dev);
  298. struct pci_dev_reset_methods {
  299. u16 vendor;
  300. u16 device;
  301. int (*reset)(struct pci_dev *dev, int probe);
  302. };
  303. #ifdef CONFIG_PCI_QUIRKS
  304. extern int pci_dev_specific_reset(struct pci_dev *dev, int probe);
  305. #else
  306. static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  307. {
  308. return -ENOTTY;
  309. }
  310. #endif
  311. #endif /* DRIVERS_PCI_H */