trx.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL92CU_TRX_H__
  30. #define __RTL92CU_TRX_H__
  31. #define RTL92C_USB_BULK_IN_NUM 1
  32. #define RTL92C_NUM_RX_URBS 8
  33. #define RTL92C_NUM_TX_URBS 32
  34. #define RTL92C_SIZE_MAX_RX_BUFFER 15360 /* 8192 */
  35. #define RX_DRV_INFO_SIZE_UNIT 8
  36. enum usb_rx_agg_mode {
  37. USB_RX_AGG_DISABLE,
  38. USB_RX_AGG_DMA,
  39. USB_RX_AGG_USB,
  40. USB_RX_AGG_DMA_USB
  41. };
  42. #define TX_SELE_HQ BIT(0) /* High Queue */
  43. #define TX_SELE_LQ BIT(1) /* Low Queue */
  44. #define TX_SELE_NQ BIT(2) /* Normal Queue */
  45. #define RTL_USB_TX_AGG_NUM_DESC 5
  46. #define RTL_USB_RX_AGG_PAGE_NUM 4
  47. #define RTL_USB_RX_AGG_PAGE_TIMEOUT 3
  48. #define RTL_USB_RX_AGG_BLOCK_NUM 5
  49. #define RTL_USB_RX_AGG_BLOCK_TIMEOUT 3
  50. /*======================== rx status =========================================*/
  51. struct rx_drv_info_92c {
  52. /*
  53. * Driver info contain PHY status and other variabel size info
  54. * PHY Status content as below
  55. */
  56. /* DWORD 0 */
  57. u8 gain_trsw[4];
  58. /* DWORD 1 */
  59. u8 pwdb_all;
  60. u8 cfosho[4];
  61. /* DWORD 2 */
  62. u8 cfotail[4];
  63. /* DWORD 3 */
  64. s8 rxevm[2];
  65. s8 rxsnr[4];
  66. /* DWORD 4 */
  67. u8 pdsnr[2];
  68. /* DWORD 5 */
  69. u8 csi_current[2];
  70. u8 csi_target[2];
  71. /* DWORD 6 */
  72. u8 sigevm;
  73. u8 max_ex_pwr;
  74. u8 ex_intf_flag:1;
  75. u8 sgi_en:1;
  76. u8 rxsc:2;
  77. u8 reserve:4;
  78. } __packed;
  79. /* Define a macro that takes a le32 word, converts it to host ordering,
  80. * right shifts by a specified count, creates a mask of the specified
  81. * bit count, and extracts that number of bits.
  82. */
  83. #define SHIFT_AND_MASK_LE(__pdesc, __shift, __bits) \
  84. ((le32_to_cpu(*(((__le32 *)(__pdesc)))) >> (__shift)) & \
  85. BIT_LEN_MASK_32(__bits))
  86. /* Define a macro that clears a bit field in an le32 word and
  87. * sets the specified value into that bit field. The resulting
  88. * value remains in le32 ordering; however, it is properly converted
  89. * to host ordering for the clear and set operations before conversion
  90. * back to le32.
  91. */
  92. #define SET_BITS_OFFSET_LE(__pdesc, __shift, __len, __val) \
  93. (*(__le32 *)(__pdesc) = \
  94. (cpu_to_le32((le32_to_cpu(*((__le32 *)(__pdesc))) & \
  95. (~(BIT_OFFSET_LEN_MASK_32((__shift), __len)))) | \
  96. (((u32)(__val) & BIT_LEN_MASK_32(__len)) << (__shift)))));
  97. /* macros to read various fields in RX descriptor */
  98. /* DWORD 0 */
  99. #define GET_RX_DESC_PKT_LEN(__rxdesc) \
  100. SHIFT_AND_MASK_LE((__rxdesc), 0, 14)
  101. #define GET_RX_DESC_CRC32(__rxdesc) \
  102. SHIFT_AND_MASK_LE(__rxdesc, 14, 1)
  103. #define GET_RX_DESC_ICV(__rxdesc) \
  104. SHIFT_AND_MASK_LE(__rxdesc, 15, 1)
  105. #define GET_RX_DESC_DRVINFO_SIZE(__rxdesc) \
  106. SHIFT_AND_MASK_LE(__rxdesc, 16, 4)
  107. #define GET_RX_DESC_SECURITY(__rxdesc) \
  108. SHIFT_AND_MASK_LE(__rxdesc, 20, 3)
  109. #define GET_RX_DESC_QOS(__rxdesc) \
  110. SHIFT_AND_MASK_LE(__rxdesc, 23, 1)
  111. #define GET_RX_DESC_SHIFT(__rxdesc) \
  112. SHIFT_AND_MASK_LE(__rxdesc, 24, 2)
  113. #define GET_RX_DESC_PHY_STATUS(__rxdesc) \
  114. SHIFT_AND_MASK_LE(__rxdesc, 26, 1)
  115. #define GET_RX_DESC_SWDEC(__rxdesc) \
  116. SHIFT_AND_MASK_LE(__rxdesc, 27, 1)
  117. #define GET_RX_DESC_LAST_SEG(__rxdesc) \
  118. SHIFT_AND_MASK_LE(__rxdesc, 28, 1)
  119. #define GET_RX_DESC_FIRST_SEG(__rxdesc) \
  120. SHIFT_AND_MASK_LE(__rxdesc, 29, 1)
  121. #define GET_RX_DESC_EOR(__rxdesc) \
  122. SHIFT_AND_MASK_LE(__rxdesc, 30, 1)
  123. #define GET_RX_DESC_OWN(__rxdesc) \
  124. SHIFT_AND_MASK_LE(__rxdesc, 31, 1)
  125. /* DWORD 1 */
  126. #define GET_RX_DESC_MACID(__rxdesc) \
  127. SHIFT_AND_MASK_LE(__rxdesc+4, 0, 5)
  128. #define GET_RX_DESC_TID(__rxdesc) \
  129. SHIFT_AND_MASK_LE(__rxdesc+4, 5, 4)
  130. #define GET_RX_DESC_PAGGR(__rxdesc) \
  131. SHIFT_AND_MASK_LE(__rxdesc+4, 14, 1)
  132. #define GET_RX_DESC_FAGGR(__rxdesc) \
  133. SHIFT_AND_MASK_LE(__rxdesc+4, 15, 1)
  134. #define GET_RX_DESC_A1_FIT(__rxdesc) \
  135. SHIFT_AND_MASK_LE(__rxdesc+4, 16, 4)
  136. #define GET_RX_DESC_A2_FIT(__rxdesc) \
  137. SHIFT_AND_MASK_LE(__rxdesc+4, 20, 4)
  138. #define GET_RX_DESC_PAM(__rxdesc) \
  139. SHIFT_AND_MASK_LE(__rxdesc+4, 24, 1)
  140. #define GET_RX_DESC_PWR(__rxdesc) \
  141. SHIFT_AND_MASK_LE(__rxdesc+4, 25, 1)
  142. #define GET_RX_DESC_MORE_DATA(__rxdesc) \
  143. SHIFT_AND_MASK_LE(__rxdesc+4, 26, 1)
  144. #define GET_RX_DESC_MORE_FRAG(__rxdesc) \
  145. SHIFT_AND_MASK_LE(__rxdesc+4, 27, 1)
  146. #define GET_RX_DESC_TYPE(__rxdesc) \
  147. SHIFT_AND_MASK_LE(__rxdesc+4, 28, 2)
  148. #define GET_RX_DESC_MC(__rxdesc) \
  149. SHIFT_AND_MASK_LE(__rxdesc+4, 30, 1)
  150. #define GET_RX_DESC_BC(__rxdesc) \
  151. SHIFT_AND_MASK_LE(__rxdesc+4, 31, 1)
  152. /* DWORD 2 */
  153. #define GET_RX_DESC_SEQ(__rxdesc) \
  154. SHIFT_AND_MASK_LE(__rxdesc+8, 0, 12)
  155. #define GET_RX_DESC_FRAG(__rxdesc) \
  156. SHIFT_AND_MASK_LE(__rxdesc+8, 12, 4)
  157. #define GET_RX_DESC_USB_AGG_PKTNUM(__rxdesc) \
  158. SHIFT_AND_MASK_LE(__rxdesc+8, 16, 8)
  159. #define GET_RX_DESC_NEXT_IND(__rxdesc) \
  160. SHIFT_AND_MASK_LE(__rxdesc+8, 30, 1)
  161. /* DWORD 3 */
  162. #define GET_RX_DESC_RX_MCS(__rxdesc) \
  163. SHIFT_AND_MASK_LE(__rxdesc+12, 0, 6)
  164. #define GET_RX_DESC_RX_HT(__rxdesc) \
  165. SHIFT_AND_MASK_LE(__rxdesc+12, 6, 1)
  166. #define GET_RX_DESC_AMSDU(__rxdesc) \
  167. SHIFT_AND_MASK_LE(__rxdesc+12, 7, 1)
  168. #define GET_RX_DESC_SPLCP(__rxdesc) \
  169. SHIFT_AND_MASK_LE(__rxdesc+12, 8, 1)
  170. #define GET_RX_DESC_BW(__rxdesc) \
  171. SHIFT_AND_MASK_LE(__rxdesc+12, 9, 1)
  172. #define GET_RX_DESC_HTC(__rxdesc) \
  173. SHIFT_AND_MASK_LE(__rxdesc+12, 10, 1)
  174. #define GET_RX_DESC_TCP_CHK_RPT(__rxdesc) \
  175. SHIFT_AND_MASK_LE(__rxdesc+12, 11, 1)
  176. #define GET_RX_DESC_IP_CHK_RPT(__rxdesc) \
  177. SHIFT_AND_MASK_LE(__rxdesc+12, 12, 1)
  178. #define GET_RX_DESC_TCP_CHK_VALID(__rxdesc) \
  179. SHIFT_AND_MASK_LE(__rxdesc+12, 13, 1)
  180. #define GET_RX_DESC_HWPC_ERR(__rxdesc) \
  181. SHIFT_AND_MASK_LE(__rxdesc+12, 14, 1)
  182. #define GET_RX_DESC_HWPC_IND(__rxdesc) \
  183. SHIFT_AND_MASK_LE(__rxdesc+12, 15, 1)
  184. #define GET_RX_DESC_IV0(__rxdesc) \
  185. SHIFT_AND_MASK_LE(__rxdesc+12, 16, 16)
  186. /* DWORD 4 */
  187. #define GET_RX_DESC_IV1(__rxdesc) \
  188. SHIFT_AND_MASK_LE(__rxdesc+16, 0, 32)
  189. /* DWORD 5 */
  190. #define GET_RX_DESC_TSFL(__rxdesc) \
  191. SHIFT_AND_MASK_LE(__rxdesc+20, 0, 32)
  192. /*======================= tx desc ============================================*/
  193. /* macros to set various fields in TX descriptor */
  194. /* Dword 0 */
  195. #define SET_TX_DESC_PKT_SIZE(__txdesc, __value) \
  196. SET_BITS_OFFSET_LE(__txdesc, 0, 16, __value)
  197. #define SET_TX_DESC_OFFSET(__txdesc, __value) \
  198. SET_BITS_OFFSET_LE(__txdesc, 16, 8, __value)
  199. #define SET_TX_DESC_BMC(__txdesc, __value) \
  200. SET_BITS_OFFSET_LE(__txdesc, 24, 1, __value)
  201. #define SET_TX_DESC_HTC(__txdesc, __value) \
  202. SET_BITS_OFFSET_LE(__txdesc, 25, 1, __value)
  203. #define SET_TX_DESC_LAST_SEG(__txdesc, __value) \
  204. SET_BITS_OFFSET_LE(__txdesc, 26, 1, __value)
  205. #define SET_TX_DESC_FIRST_SEG(__txdesc, __value) \
  206. SET_BITS_OFFSET_LE(__txdesc, 27, 1, __value)
  207. #define SET_TX_DESC_LINIP(__txdesc, __value) \
  208. SET_BITS_OFFSET_LE(__txdesc, 28, 1, __value)
  209. #define SET_TX_DESC_NO_ACM(__txdesc, __value) \
  210. SET_BITS_OFFSET_LE(__txdesc, 29, 1, __value)
  211. #define SET_TX_DESC_GF(__txdesc, __value) \
  212. SET_BITS_OFFSET_LE(__txdesc, 30, 1, __value)
  213. #define SET_TX_DESC_OWN(__txdesc, __value) \
  214. SET_BITS_OFFSET_LE(__txdesc, 31, 1, __value)
  215. /* Dword 1 */
  216. #define SET_TX_DESC_MACID(__txdesc, __value) \
  217. SET_BITS_OFFSET_LE(__txdesc+4, 0, 5, __value)
  218. #define SET_TX_DESC_AGG_ENABLE(__txdesc, __value) \
  219. SET_BITS_OFFSET_LE(__txdesc+4, 5, 1, __value)
  220. #define SET_TX_DESC_AGG_BREAK(__txdesc, __value) \
  221. SET_BITS_OFFSET_LE(__txdesc+4, 6, 1, __value)
  222. #define SET_TX_DESC_RDG_ENABLE(__txdesc, __value) \
  223. SET_BITS_OFFSET_LE(__txdesc+4, 7, 1, __value)
  224. #define SET_TX_DESC_QUEUE_SEL(__txdesc, __value) \
  225. SET_BITS_OFFSET_LE(__txdesc+4, 8, 5, __value)
  226. #define SET_TX_DESC_RDG_NAV_EXT(__txdesc, __value) \
  227. SET_BITS_OFFSET_LE(__txdesc+4, 13, 1, __value)
  228. #define SET_TX_DESC_LSIG_TXOP_EN(__txdesc, __value) \
  229. SET_BITS_OFFSET_LE(__txdesc+4, 14, 1, __value)
  230. #define SET_TX_DESC_PIFS(__txdesc, __value) \
  231. SET_BITS_OFFSET_LE(__txdesc+4, 15, 1, __value)
  232. #define SET_TX_DESC_RATE_ID(__txdesc, __value) \
  233. SET_BITS_OFFSET_LE(__txdesc+4, 16, 4, __value)
  234. #define SET_TX_DESC_RA_BRSR_ID(__txdesc, __value) \
  235. SET_BITS_OFFSET_LE(__txdesc+4, 16, 4, __value)
  236. #define SET_TX_DESC_NAV_USE_HDR(__txdesc, __value) \
  237. SET_BITS_OFFSET_LE(__txdesc+4, 20, 1, __value)
  238. #define SET_TX_DESC_EN_DESC_ID(__txdesc, __value) \
  239. SET_BITS_OFFSET_LE(__txdesc+4, 21, 1, __value)
  240. #define SET_TX_DESC_SEC_TYPE(__txdesc, __value) \
  241. SET_BITS_OFFSET_LE(__txdesc+4, 22, 2, __value)
  242. #define SET_TX_DESC_PKT_OFFSET(__txdesc, __value) \
  243. SET_BITS_OFFSET_LE(__txdesc+4, 26, 5, __value)
  244. /* Dword 2 */
  245. #define SET_TX_DESC_RTS_RC(__txdesc, __value) \
  246. SET_BITS_OFFSET_LE(__txdesc+8, 0, 6, __value)
  247. #define SET_TX_DESC_DATA_RC(__txdesc, __value) \
  248. SET_BITS_OFFSET_LE(__txdesc+8, 6, 6, __value)
  249. #define SET_TX_DESC_BAR_RTY_TH(__txdesc, __value) \
  250. SET_BITS_OFFSET_LE(__txdesc+8, 14, 2, __value)
  251. #define SET_TX_DESC_MORE_FRAG(__txdesc, __value) \
  252. SET_BITS_OFFSET_LE(__txdesc+8, 17, 1, __value)
  253. #define SET_TX_DESC_RAW(__txdesc, __value) \
  254. SET_BITS_OFFSET_LE(__txdesc+8, 18, 1, __value)
  255. #define SET_TX_DESC_CCX(__txdesc, __value) \
  256. SET_BITS_OFFSET_LE(__txdesc+8, 19, 1, __value)
  257. #define SET_TX_DESC_AMPDU_DENSITY(__txdesc, __value) \
  258. SET_BITS_OFFSET_LE(__txdesc+8, 20, 3, __value)
  259. #define SET_TX_DESC_ANTSEL_A(__txdesc, __value) \
  260. SET_BITS_OFFSET_LE(__txdesc+8, 24, 1, __value)
  261. #define SET_TX_DESC_ANTSEL_B(__txdesc, __value) \
  262. SET_BITS_OFFSET_LE(__txdesc+8, 25, 1, __value)
  263. #define SET_TX_DESC_TX_ANT_CCK(__txdesc, __value) \
  264. SET_BITS_OFFSET_LE(__txdesc+8, 26, 2, __value)
  265. #define SET_TX_DESC_TX_ANTL(__txdesc, __value) \
  266. SET_BITS_OFFSET_LE(__txdesc+8, 28, 2, __value)
  267. #define SET_TX_DESC_TX_ANT_HT(__txdesc, __value) \
  268. SET_BITS_OFFSET_LE(__txdesc+8, 30, 2, __value)
  269. /* Dword 3 */
  270. #define SET_TX_DESC_NEXT_HEAP_PAGE(__txdesc, __value) \
  271. SET_BITS_OFFSET_LE(__txdesc+12, 0, 8, __value)
  272. #define SET_TX_DESC_TAIL_PAGE(__txdesc, __value) \
  273. SET_BITS_OFFSET_LE(__txdesc+12, 8, 8, __value)
  274. #define SET_TX_DESC_SEQ(__txdesc, __value) \
  275. SET_BITS_OFFSET_LE(__txdesc+12, 16, 12, __value)
  276. #define SET_TX_DESC_PKT_ID(__txdesc, __value) \
  277. SET_BITS_OFFSET_LE(__txdesc+12, 28, 4, __value)
  278. /* Dword 4 */
  279. #define SET_TX_DESC_RTS_RATE(__txdesc, __value) \
  280. SET_BITS_OFFSET_LE(__txdesc+16, 0, 5, __value)
  281. #define SET_TX_DESC_AP_DCFE(__txdesc, __value) \
  282. SET_BITS_OFFSET_LE(__txdesc+16, 5, 1, __value)
  283. #define SET_TX_DESC_QOS(__txdesc, __value) \
  284. SET_BITS_OFFSET_LE(__txdesc+16, 6, 1, __value)
  285. #define SET_TX_DESC_HWSEQ_EN(__txdesc, __value) \
  286. SET_BITS_OFFSET_LE(__txdesc+16, 7, 1, __value)
  287. #define SET_TX_DESC_USE_RATE(__txdesc, __value) \
  288. SET_BITS_OFFSET_LE(__txdesc+16, 8, 1, __value)
  289. #define SET_TX_DESC_DISABLE_RTS_FB(__txdesc, __value) \
  290. SET_BITS_OFFSET_LE(__txdesc+16, 9, 1, __value)
  291. #define SET_TX_DESC_DISABLE_FB(__txdesc, __value) \
  292. SET_BITS_OFFSET_LE(__txdesc+16, 10, 1, __value)
  293. #define SET_TX_DESC_CTS2SELF(__txdesc, __value) \
  294. SET_BITS_OFFSET_LE(__txdesc+16, 11, 1, __value)
  295. #define SET_TX_DESC_RTS_ENABLE(__txdesc, __value) \
  296. SET_BITS_OFFSET_LE(__txdesc+16, 12, 1, __value)
  297. #define SET_TX_DESC_HW_RTS_ENABLE(__txdesc, __value) \
  298. SET_BITS_OFFSET_LE(__txdesc+16, 13, 1, __value)
  299. #define SET_TX_DESC_WAIT_DCTS(__txdesc, __value) \
  300. SET_BITS_OFFSET_LE(__txdesc+16, 18, 1, __value)
  301. #define SET_TX_DESC_CTS2AP_EN(__txdesc, __value) \
  302. SET_BITS_OFFSET_LE(__txdesc+16, 19, 1, __value)
  303. #define SET_TX_DESC_DATA_SC(__txdesc, __value) \
  304. SET_BITS_OFFSET_LE(__txdesc+16, 20, 2, __value)
  305. #define SET_TX_DESC_DATA_STBC(__txdesc, __value) \
  306. SET_BITS_OFFSET_LE(__txdesc+16, 22, 2, __value)
  307. #define SET_TX_DESC_DATA_SHORT(__txdesc, __value) \
  308. SET_BITS_OFFSET_LE(__txdesc+16, 24, 1, __value)
  309. #define SET_TX_DESC_DATA_BW(__txdesc, __value) \
  310. SET_BITS_OFFSET_LE(__txdesc+16, 25, 1, __value)
  311. #define SET_TX_DESC_RTS_SHORT(__txdesc, __value) \
  312. SET_BITS_OFFSET_LE(__txdesc+16, 26, 1, __value)
  313. #define SET_TX_DESC_RTS_BW(__txdesc, __value) \
  314. SET_BITS_OFFSET_LE(__txdesc+16, 27, 1, __value)
  315. #define SET_TX_DESC_RTS_SC(__txdesc, __value) \
  316. SET_BITS_OFFSET_LE(__txdesc+16, 28, 2, __value)
  317. #define SET_TX_DESC_RTS_STBC(__txdesc, __value) \
  318. SET_BITS_OFFSET_LE(__txdesc+16, 30, 2, __value)
  319. /* Dword 5 */
  320. #define SET_TX_DESC_TX_RATE(__pdesc, __val) \
  321. SET_BITS_OFFSET_LE(__pdesc+20, 0, 6, __val)
  322. #define SET_TX_DESC_DATA_SHORTGI(__pdesc, __val) \
  323. SET_BITS_OFFSET_LE(__pdesc+20, 6, 1, __val)
  324. #define SET_TX_DESC_CCX_TAG(__pdesc, __val) \
  325. SET_BITS_OFFSET_LE(__pdesc+20, 7, 1, __val)
  326. #define SET_TX_DESC_DATA_RATE_FB_LIMIT(__txdesc, __value) \
  327. SET_BITS_OFFSET_LE(__txdesc+20, 8, 5, __value)
  328. #define SET_TX_DESC_RTS_RATE_FB_LIMIT(__txdesc, __value) \
  329. SET_BITS_OFFSET_LE(__txdesc+20, 13, 4, __value)
  330. #define SET_TX_DESC_RETRY_LIMIT_ENABLE(__txdesc, __value) \
  331. SET_BITS_OFFSET_LE(__txdesc+20, 17, 1, __value)
  332. #define SET_TX_DESC_DATA_RETRY_LIMIT(__txdesc, __value) \
  333. SET_BITS_OFFSET_LE(__txdesc+20, 18, 6, __value)
  334. #define SET_TX_DESC_USB_TXAGG_NUM(__txdesc, __value) \
  335. SET_BITS_OFFSET_LE(__txdesc+20, 24, 8, __value)
  336. /* Dword 6 */
  337. #define SET_TX_DESC_TXAGC_A(__txdesc, __value) \
  338. SET_BITS_OFFSET_LE(__txdesc+24, 0, 5, __value)
  339. #define SET_TX_DESC_TXAGC_B(__txdesc, __value) \
  340. SET_BITS_OFFSET_LE(__txdesc+24, 5, 5, __value)
  341. #define SET_TX_DESC_USB_MAX_LEN(__txdesc, __value) \
  342. SET_BITS_OFFSET_LE(__txdesc+24, 10, 1, __value)
  343. #define SET_TX_DESC_MAX_AGG_NUM(__txdesc, __value) \
  344. SET_BITS_OFFSET_LE(__txdesc+24, 11, 5, __value)
  345. #define SET_TX_DESC_MCSG1_MAX_LEN(__txdesc, __value) \
  346. SET_BITS_OFFSET_LE(__txdesc+24, 16, 4, __value)
  347. #define SET_TX_DESC_MCSG2_MAX_LEN(__txdesc, __value) \
  348. SET_BITS_OFFSET_LE(__txdesc+24, 20, 4, __value)
  349. #define SET_TX_DESC_MCSG3_MAX_LEN(__txdesc, __value) \
  350. SET_BITS_OFFSET_LE(__txdesc+24, 24, 4, __value)
  351. #define SET_TX_DESC_MCSG7_MAX_LEN(__txdesc, __value) \
  352. SET_BITS_OFFSET_LE(__txdesc+24, 28, 4, __value)
  353. /* Dword 7 */
  354. #define SET_TX_DESC_TX_DESC_CHECKSUM(__txdesc, __value) \
  355. SET_BITS_OFFSET_LE(__txdesc+28, 0, 16, __value)
  356. #define SET_TX_DESC_MCSG4_MAX_LEN(__txdesc, __value) \
  357. SET_BITS_OFFSET_LE(__txdesc+28, 16, 4, __value)
  358. #define SET_TX_DESC_MCSG5_MAX_LEN(__txdesc, __value) \
  359. SET_BITS_OFFSET_LE(__txdesc+28, 20, 4, __value)
  360. #define SET_TX_DESC_MCSG6_MAX_LEN(__txdesc, __value) \
  361. SET_BITS_OFFSET_LE(__txdesc+28, 24, 4, __value)
  362. #define SET_TX_DESC_MCSG15_MAX_LEN(__txdesc, __value) \
  363. SET_BITS_OFFSET_LE(__txdesc+28, 28, 4, __value)
  364. int rtl8192cu_endpoint_mapping(struct ieee80211_hw *hw);
  365. u16 rtl8192cu_mq_to_hwq(__le16 fc, u16 mac80211_queue_index);
  366. bool rtl92cu_rx_query_desc(struct ieee80211_hw *hw,
  367. struct rtl_stats *stats,
  368. struct ieee80211_rx_status *rx_status,
  369. u8 *p_desc, struct sk_buff *skb);
  370. void rtl8192cu_rx_hdl(struct ieee80211_hw *hw, struct sk_buff * skb);
  371. void rtl8192c_rx_segregate_hdl(struct ieee80211_hw *, struct sk_buff *,
  372. struct sk_buff_head *);
  373. void rtl8192c_tx_cleanup(struct ieee80211_hw *hw, struct sk_buff *skb);
  374. int rtl8192c_tx_post_hdl(struct ieee80211_hw *hw, struct urb *urb,
  375. struct sk_buff *skb);
  376. struct sk_buff *rtl8192c_tx_aggregate_hdl(struct ieee80211_hw *,
  377. struct sk_buff_head *);
  378. void rtl92cu_tx_fill_desc(struct ieee80211_hw *hw,
  379. struct ieee80211_hdr *hdr, u8 *pdesc_tx,
  380. struct ieee80211_tx_info *info, struct sk_buff *skb,
  381. unsigned int queue_index);
  382. void rtl92cu_fill_fake_txdesc(struct ieee80211_hw *hw, u8 * pDesc,
  383. u32 buffer_len, bool bIsPsPoll);
  384. void rtl92cu_tx_fill_cmddesc(struct ieee80211_hw *hw,
  385. u8 *pdesc, bool b_firstseg,
  386. bool b_lastseg, struct sk_buff *skb);
  387. bool rtl92cu_cmd_send_packet(struct ieee80211_hw *hw, struct sk_buff *skb);
  388. #endif