hw.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../cam.h"
  33. #include "../ps.h"
  34. #include "../pci.h"
  35. #include "reg.h"
  36. #include "def.h"
  37. #include "phy.h"
  38. #include "dm.h"
  39. #include "led.h"
  40. #include "hw.h"
  41. #define LLT_CONFIG 5
  42. static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  43. u8 set_bits, u8 clear_bits)
  44. {
  45. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  46. struct rtl_priv *rtlpriv = rtl_priv(hw);
  47. rtlpci->reg_bcn_ctrl_val |= set_bits;
  48. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  49. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  50. }
  51. static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
  52. {
  53. struct rtl_priv *rtlpriv = rtl_priv(hw);
  54. u8 tmp1byte;
  55. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  56. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  57. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  58. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  59. tmp1byte &= ~(BIT(0));
  60. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  61. }
  62. static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
  63. {
  64. struct rtl_priv *rtlpriv = rtl_priv(hw);
  65. u8 tmp1byte;
  66. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  67. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  68. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  69. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  70. tmp1byte |= BIT(0);
  71. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  72. }
  73. static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
  74. {
  75. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
  76. }
  77. static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
  78. {
  79. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
  80. }
  81. void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  82. {
  83. struct rtl_priv *rtlpriv = rtl_priv(hw);
  84. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  85. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  86. switch (variable) {
  87. case HW_VAR_RCR:
  88. *((u32 *) (val)) = rtlpci->receive_config;
  89. break;
  90. case HW_VAR_RF_STATE:
  91. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  92. break;
  93. case HW_VAR_FWLPS_RF_ON:{
  94. enum rf_pwrstate rfState;
  95. u32 val_rcr;
  96. rtlpriv->cfg->ops->get_hw_reg(hw,
  97. HW_VAR_RF_STATE,
  98. (u8 *) (&rfState));
  99. if (rfState == ERFOFF) {
  100. *((bool *) (val)) = true;
  101. } else {
  102. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  103. val_rcr &= 0x00070000;
  104. if (val_rcr)
  105. *((bool *) (val)) = false;
  106. else
  107. *((bool *) (val)) = true;
  108. }
  109. break;
  110. }
  111. case HW_VAR_FW_PSMODE_STATUS:
  112. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  113. break;
  114. case HW_VAR_CORRECT_TSF:{
  115. u64 tsf;
  116. u32 *ptsf_low = (u32 *)&tsf;
  117. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  118. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  119. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  120. *((u64 *) (val)) = tsf;
  121. break;
  122. }
  123. case HW_VAR_MGT_FILTER:
  124. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
  125. break;
  126. case HW_VAR_CTRL_FILTER:
  127. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
  128. break;
  129. case HW_VAR_DATA_FILTER:
  130. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
  131. break;
  132. default:
  133. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  134. ("switch case not process\n"));
  135. break;
  136. }
  137. }
  138. void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  139. {
  140. struct rtl_priv *rtlpriv = rtl_priv(hw);
  141. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  142. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  143. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  144. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  145. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  146. u8 idx;
  147. switch (variable) {
  148. case HW_VAR_ETHER_ADDR:{
  149. for (idx = 0; idx < ETH_ALEN; idx++) {
  150. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  151. val[idx]);
  152. }
  153. break;
  154. }
  155. case HW_VAR_BASIC_RATE:{
  156. u16 rate_cfg = ((u16 *) val)[0];
  157. u8 rate_index = 0;
  158. rate_cfg &= 0x15f;
  159. rate_cfg |= 0x01;
  160. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  161. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  162. (rate_cfg >> 8)&0xff);
  163. while (rate_cfg > 0x1) {
  164. rate_cfg = (rate_cfg >> 1);
  165. rate_index++;
  166. }
  167. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  168. rate_index);
  169. break;
  170. }
  171. case HW_VAR_BSSID:{
  172. for (idx = 0; idx < ETH_ALEN; idx++) {
  173. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  174. val[idx]);
  175. }
  176. break;
  177. }
  178. case HW_VAR_SIFS:{
  179. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  180. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  181. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  182. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  183. if (!mac->ht_enable)
  184. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  185. 0x0e0e);
  186. else
  187. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  188. *((u16 *) val));
  189. break;
  190. }
  191. case HW_VAR_SLOT_TIME:{
  192. u8 e_aci;
  193. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  194. ("HW_VAR_SLOT_TIME %x\n", val[0]));
  195. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  196. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  197. rtlpriv->cfg->ops->set_hw_reg(hw,
  198. HW_VAR_AC_PARAM,
  199. (u8 *) (&e_aci));
  200. }
  201. break;
  202. }
  203. case HW_VAR_ACK_PREAMBLE:{
  204. u8 reg_tmp;
  205. u8 short_preamble = (bool) (*(u8 *) val);
  206. reg_tmp = (mac->cur_40_prime_sc) << 5;
  207. if (short_preamble)
  208. reg_tmp |= 0x80;
  209. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  210. break;
  211. }
  212. case HW_VAR_AMPDU_MIN_SPACE:{
  213. u8 min_spacing_to_set;
  214. u8 sec_min_space;
  215. min_spacing_to_set = *((u8 *) val);
  216. if (min_spacing_to_set <= 7) {
  217. sec_min_space = 0;
  218. if (min_spacing_to_set < sec_min_space)
  219. min_spacing_to_set = sec_min_space;
  220. mac->min_space_cfg = ((mac->min_space_cfg &
  221. 0xf8) |
  222. min_spacing_to_set);
  223. *val = min_spacing_to_set;
  224. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  225. ("Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  226. mac->min_space_cfg));
  227. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  228. mac->min_space_cfg);
  229. }
  230. break;
  231. }
  232. case HW_VAR_SHORTGI_DENSITY:{
  233. u8 density_to_set;
  234. density_to_set = *((u8 *) val);
  235. mac->min_space_cfg |= (density_to_set << 3);
  236. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  237. ("Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  238. mac->min_space_cfg));
  239. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  240. mac->min_space_cfg);
  241. break;
  242. }
  243. case HW_VAR_AMPDU_FACTOR:{
  244. u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
  245. u8 factor_toset;
  246. u8 *p_regtoset = NULL;
  247. u8 index = 0;
  248. p_regtoset = regtoset_normal;
  249. factor_toset = *((u8 *) val);
  250. if (factor_toset <= 3) {
  251. factor_toset = (1 << (factor_toset + 2));
  252. if (factor_toset > 0xf)
  253. factor_toset = 0xf;
  254. for (index = 0; index < 4; index++) {
  255. if ((p_regtoset[index] & 0xf0) >
  256. (factor_toset << 4))
  257. p_regtoset[index] =
  258. (p_regtoset[index] & 0x0f) |
  259. (factor_toset << 4);
  260. if ((p_regtoset[index] & 0x0f) >
  261. factor_toset)
  262. p_regtoset[index] =
  263. (p_regtoset[index] & 0xf0) |
  264. (factor_toset);
  265. rtl_write_byte(rtlpriv,
  266. (REG_AGGLEN_LMT + index),
  267. p_regtoset[index]);
  268. }
  269. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  270. ("Set HW_VAR_AMPDU_FACTOR: %#x\n",
  271. factor_toset));
  272. }
  273. break;
  274. }
  275. case HW_VAR_AC_PARAM:{
  276. u8 e_aci = *((u8 *) val);
  277. u32 u4b_ac_param;
  278. u16 cw_min = le16_to_cpu(mac->ac[e_aci].cw_min);
  279. u16 cw_max = le16_to_cpu(mac->ac[e_aci].cw_max);
  280. u16 tx_op = le16_to_cpu(mac->ac[e_aci].tx_op);
  281. u4b_ac_param = (u32) mac->ac[e_aci].aifs;
  282. u4b_ac_param |= ((u32)cw_min
  283. & 0xF) << AC_PARAM_ECW_MIN_OFFSET;
  284. u4b_ac_param |= ((u32)cw_max &
  285. 0xF) << AC_PARAM_ECW_MAX_OFFSET;
  286. u4b_ac_param |= (u32)tx_op << AC_PARAM_TXOP_OFFSET;
  287. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  288. ("queue:%x, ac_param:%x\n", e_aci,
  289. u4b_ac_param));
  290. switch (e_aci) {
  291. case AC1_BK:
  292. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM,
  293. u4b_ac_param);
  294. break;
  295. case AC0_BE:
  296. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM,
  297. u4b_ac_param);
  298. break;
  299. case AC2_VI:
  300. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM,
  301. u4b_ac_param);
  302. break;
  303. case AC3_VO:
  304. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM,
  305. u4b_ac_param);
  306. break;
  307. default:
  308. RT_ASSERT(false,
  309. ("SetHwReg8185(): invalid aci: %d !\n",
  310. e_aci));
  311. break;
  312. }
  313. if (rtlpci->acm_method != eAcmWay2_SW)
  314. rtlpriv->cfg->ops->set_hw_reg(hw,
  315. HW_VAR_ACM_CTRL,
  316. (u8 *) (&e_aci));
  317. break;
  318. }
  319. case HW_VAR_ACM_CTRL:{
  320. u8 e_aci = *((u8 *) val);
  321. union aci_aifsn *p_aci_aifsn =
  322. (union aci_aifsn *)(&(mac->ac[0].aifs));
  323. u8 acm = p_aci_aifsn->f.acm;
  324. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  325. acm_ctrl =
  326. acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  327. if (acm) {
  328. switch (e_aci) {
  329. case AC0_BE:
  330. acm_ctrl |= AcmHw_BeqEn;
  331. break;
  332. case AC2_VI:
  333. acm_ctrl |= AcmHw_ViqEn;
  334. break;
  335. case AC3_VO:
  336. acm_ctrl |= AcmHw_VoqEn;
  337. break;
  338. default:
  339. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  340. ("HW_VAR_ACM_CTRL acm set "
  341. "failed: eACI is %d\n", acm));
  342. break;
  343. }
  344. } else {
  345. switch (e_aci) {
  346. case AC0_BE:
  347. acm_ctrl &= (~AcmHw_BeqEn);
  348. break;
  349. case AC2_VI:
  350. acm_ctrl &= (~AcmHw_ViqEn);
  351. break;
  352. case AC3_VO:
  353. acm_ctrl &= (~AcmHw_BeqEn);
  354. break;
  355. default:
  356. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  357. ("switch case not process\n"));
  358. break;
  359. }
  360. }
  361. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  362. ("SetHwReg8190pci(): [HW_VAR_ACM_CTRL] "
  363. "Write 0x%X\n", acm_ctrl));
  364. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  365. break;
  366. }
  367. case HW_VAR_RCR:{
  368. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  369. rtlpci->receive_config = ((u32 *) (val))[0];
  370. break;
  371. }
  372. case HW_VAR_RETRY_LIMIT:{
  373. u8 retry_limit = ((u8 *) (val))[0];
  374. rtl_write_word(rtlpriv, REG_RL,
  375. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  376. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  377. break;
  378. }
  379. case HW_VAR_DUAL_TSF_RST:
  380. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  381. break;
  382. case HW_VAR_EFUSE_BYTES:
  383. rtlefuse->efuse_usedbytes = *((u16 *) val);
  384. break;
  385. case HW_VAR_EFUSE_USAGE:
  386. rtlefuse->efuse_usedpercentage = *((u8 *) val);
  387. break;
  388. case HW_VAR_IO_CMD:
  389. rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
  390. break;
  391. case HW_VAR_WPA_CONFIG:
  392. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
  393. break;
  394. case HW_VAR_SET_RPWM:{
  395. u8 rpwm_val;
  396. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  397. udelay(1);
  398. if (rpwm_val & BIT(7)) {
  399. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  400. (*(u8 *) val));
  401. } else {
  402. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  403. ((*(u8 *) val) | BIT(7)));
  404. }
  405. break;
  406. }
  407. case HW_VAR_H2C_FW_PWRMODE:{
  408. u8 psmode = (*(u8 *) val);
  409. if ((psmode != FW_PS_ACTIVE_MODE) &&
  410. (!IS_92C_SERIAL(rtlhal->version))) {
  411. rtl92c_dm_rf_saving(hw, true);
  412. }
  413. rtl92c_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
  414. break;
  415. }
  416. case HW_VAR_FW_PSMODE_STATUS:
  417. ppsc->fw_current_inpsmode = *((bool *) val);
  418. break;
  419. case HW_VAR_H2C_FW_JOINBSSRPT:{
  420. u8 mstatus = (*(u8 *) val);
  421. u8 tmp_regcr, tmp_reg422;
  422. bool recover = false;
  423. if (mstatus == RT_MEDIA_CONNECT) {
  424. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
  425. NULL);
  426. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  427. rtl_write_byte(rtlpriv, REG_CR + 1,
  428. (tmp_regcr | BIT(0)));
  429. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  430. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  431. tmp_reg422 =
  432. rtl_read_byte(rtlpriv,
  433. REG_FWHW_TXQ_CTRL + 2);
  434. if (tmp_reg422 & BIT(6))
  435. recover = true;
  436. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  437. tmp_reg422 & (~BIT(6)));
  438. rtl92c_set_fw_rsvdpagepkt(hw, 0);
  439. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  440. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  441. if (recover) {
  442. rtl_write_byte(rtlpriv,
  443. REG_FWHW_TXQ_CTRL + 2,
  444. tmp_reg422);
  445. }
  446. rtl_write_byte(rtlpriv, REG_CR + 1,
  447. (tmp_regcr & ~(BIT(0))));
  448. }
  449. rtl92c_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
  450. break;
  451. }
  452. case HW_VAR_AID:{
  453. u16 u2btmp;
  454. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  455. u2btmp &= 0xC000;
  456. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  457. mac->assoc_id));
  458. break;
  459. }
  460. case HW_VAR_CORRECT_TSF:{
  461. u8 btype_ibss = ((u8 *) (val))[0];
  462. /*btype_ibss = (mac->opmode == NL80211_IFTYPE_ADHOC) ?
  463. 1 : 0;*/
  464. if (btype_ibss == true)
  465. _rtl92ce_stop_tx_beacon(hw);
  466. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  467. rtl_write_dword(rtlpriv, REG_TSFTR,
  468. (u32) (mac->tsf & 0xffffffff));
  469. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  470. (u32) ((mac->tsf >> 32)&0xffffffff));
  471. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  472. if (btype_ibss == true)
  473. _rtl92ce_resume_tx_beacon(hw);
  474. break;
  475. }
  476. case HW_VAR_MGT_FILTER:
  477. rtl_write_word(rtlpriv, REG_RXFLTMAP0, *(u16 *) val);
  478. break;
  479. case HW_VAR_CTRL_FILTER:
  480. rtl_write_word(rtlpriv, REG_RXFLTMAP1, *(u16 *) val);
  481. break;
  482. case HW_VAR_DATA_FILTER:
  483. rtl_write_word(rtlpriv, REG_RXFLTMAP2, *(u16 *) val);
  484. break;
  485. default:
  486. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
  487. "not process\n"));
  488. break;
  489. }
  490. }
  491. static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  492. {
  493. struct rtl_priv *rtlpriv = rtl_priv(hw);
  494. bool status = true;
  495. long count = 0;
  496. u32 value = _LLT_INIT_ADDR(address) |
  497. _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
  498. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  499. do {
  500. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  501. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  502. break;
  503. if (count > POLLING_LLT_THRESHOLD) {
  504. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  505. ("Failed to polling write LLT done at "
  506. "address %d!\n", address));
  507. status = false;
  508. break;
  509. }
  510. } while (++count);
  511. return status;
  512. }
  513. static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
  514. {
  515. struct rtl_priv *rtlpriv = rtl_priv(hw);
  516. unsigned short i;
  517. u8 txpktbuf_bndy;
  518. u8 maxPage;
  519. bool status;
  520. #if LLT_CONFIG == 1
  521. maxPage = 255;
  522. txpktbuf_bndy = 252;
  523. #elif LLT_CONFIG == 2
  524. maxPage = 127;
  525. txpktbuf_bndy = 124;
  526. #elif LLT_CONFIG == 3
  527. maxPage = 255;
  528. txpktbuf_bndy = 174;
  529. #elif LLT_CONFIG == 4
  530. maxPage = 255;
  531. txpktbuf_bndy = 246;
  532. #elif LLT_CONFIG == 5
  533. maxPage = 255;
  534. txpktbuf_bndy = 246;
  535. #endif
  536. #if LLT_CONFIG == 1
  537. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
  538. rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
  539. #elif LLT_CONFIG == 2
  540. rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
  541. #elif LLT_CONFIG == 3
  542. rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
  543. #elif LLT_CONFIG == 4
  544. rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
  545. #elif LLT_CONFIG == 5
  546. rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
  547. rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
  548. #endif
  549. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
  550. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  551. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  552. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  553. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  554. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  555. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  556. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  557. status = _rtl92ce_llt_write(hw, i, i + 1);
  558. if (true != status)
  559. return status;
  560. }
  561. status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  562. if (true != status)
  563. return status;
  564. for (i = txpktbuf_bndy; i < maxPage; i++) {
  565. status = _rtl92ce_llt_write(hw, i, (i + 1));
  566. if (true != status)
  567. return status;
  568. }
  569. status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
  570. if (true != status)
  571. return status;
  572. return true;
  573. }
  574. static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
  575. {
  576. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  577. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  578. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  579. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  580. if (rtlpci->up_first_time)
  581. return;
  582. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  583. rtl92ce_sw_led_on(hw, pLed0);
  584. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  585. rtl92ce_sw_led_on(hw, pLed0);
  586. else
  587. rtl92ce_sw_led_off(hw, pLed0);
  588. }
  589. static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
  590. {
  591. struct rtl_priv *rtlpriv = rtl_priv(hw);
  592. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  593. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  594. unsigned char bytetmp;
  595. unsigned short wordtmp;
  596. u16 retry;
  597. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  598. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  599. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
  600. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
  601. udelay(2);
  602. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  603. udelay(2);
  604. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  605. udelay(2);
  606. retry = 0;
  607. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
  608. rtl_read_dword(rtlpriv, 0xEC),
  609. bytetmp));
  610. while ((bytetmp & BIT(0)) && retry < 1000) {
  611. retry++;
  612. udelay(50);
  613. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  614. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
  615. rtl_read_dword(rtlpriv,
  616. 0xEC),
  617. bytetmp));
  618. udelay(50);
  619. }
  620. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
  621. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
  622. udelay(2);
  623. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  624. if (_rtl92ce_llt_table_init(hw) == false)
  625. return false;;
  626. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  627. rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
  628. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
  629. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  630. wordtmp &= 0xf;
  631. wordtmp |= 0xF771;
  632. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  633. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  634. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  635. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  636. rtl_write_byte(rtlpriv, 0x4d0, 0x0);
  637. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  638. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  639. DMA_BIT_MASK(32));
  640. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  641. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  642. DMA_BIT_MASK(32));
  643. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  644. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  645. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  646. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  647. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  648. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  649. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  650. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  651. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  652. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  653. DMA_BIT_MASK(32));
  654. rtl_write_dword(rtlpriv, REG_RX_DESA,
  655. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  656. DMA_BIT_MASK(32));
  657. if (IS_92C_SERIAL(rtlhal->version))
  658. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
  659. else
  660. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
  661. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  662. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  663. rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
  664. do {
  665. retry++;
  666. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  667. } while ((retry < 200) && (bytetmp & BIT(7)));
  668. _rtl92ce_gen_refresh_led_state(hw);
  669. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  670. return true;;
  671. }
  672. static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
  673. {
  674. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  675. struct rtl_priv *rtlpriv = rtl_priv(hw);
  676. u8 reg_bw_opmode;
  677. u32 reg_ratr, reg_prsr;
  678. reg_bw_opmode = BW_OPMODE_20MHZ;
  679. reg_ratr = RATE_ALL_CCK | RATE_ALL_OFDM_AG |
  680. RATE_ALL_OFDM_1SS | RATE_ALL_OFDM_2SS;
  681. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  682. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
  683. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  684. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  685. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  686. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
  687. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  688. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  689. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
  690. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  691. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  692. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  693. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  694. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  695. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
  696. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  697. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  698. rtlpci->reg_bcn_ctrl_val = 0x1f;
  699. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  700. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  701. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  702. rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
  703. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  704. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  705. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  706. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
  707. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  708. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
  709. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
  710. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
  711. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
  712. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  713. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  714. }
  715. static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
  716. {
  717. struct rtl_priv *rtlpriv = rtl_priv(hw);
  718. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  719. rtl_write_byte(rtlpriv, 0x34b, 0x93);
  720. rtl_write_word(rtlpriv, 0x350, 0x870c);
  721. rtl_write_byte(rtlpriv, 0x352, 0x1);
  722. if (ppsc->support_backdoor)
  723. rtl_write_byte(rtlpriv, 0x349, 0x1b);
  724. else
  725. rtl_write_byte(rtlpriv, 0x349, 0x03);
  726. rtl_write_word(rtlpriv, 0x350, 0x2718);
  727. rtl_write_byte(rtlpriv, 0x352, 0x1);
  728. }
  729. void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
  730. {
  731. struct rtl_priv *rtlpriv = rtl_priv(hw);
  732. u8 sec_reg_value;
  733. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  734. ("PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  735. rtlpriv->sec.pairwise_enc_algorithm,
  736. rtlpriv->sec.group_enc_algorithm));
  737. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  738. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("not open "
  739. "hw encryption\n"));
  740. return;
  741. }
  742. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  743. if (rtlpriv->sec.use_defaultkey) {
  744. sec_reg_value |= SCR_TxUseDK;
  745. sec_reg_value |= SCR_RxUseDK;
  746. }
  747. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  748. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  749. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  750. ("The SECR-value %x\n", sec_reg_value));
  751. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  752. }
  753. int rtl92ce_hw_init(struct ieee80211_hw *hw)
  754. {
  755. struct rtl_priv *rtlpriv = rtl_priv(hw);
  756. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  757. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  758. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  759. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  760. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  761. static bool iqk_initialized; /* initialized to false */
  762. bool rtstatus = true;
  763. bool is92c;
  764. int err;
  765. u8 tmp_u1b;
  766. rtlpci->being_init_adapter = true;
  767. rtlpriv->intf_ops->disable_aspm(hw);
  768. rtstatus = _rtl92ce_init_mac(hw);
  769. if (rtstatus != true) {
  770. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Init MAC failed\n"));
  771. err = 1;
  772. return err;
  773. }
  774. err = rtl92c_download_fw(hw);
  775. if (err) {
  776. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  777. ("Failed to download FW. Init HW "
  778. "without FW now..\n"));
  779. err = 1;
  780. rtlhal->fw_ready = false;
  781. return err;
  782. } else {
  783. rtlhal->fw_ready = true;
  784. }
  785. rtlhal->last_hmeboxnum = 0;
  786. rtl92ce_phy_mac_config(hw);
  787. rtl92ce_phy_bb_config(hw);
  788. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  789. rtl92c_phy_rf_config(hw);
  790. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  791. RF_CHNLBW, RFREG_OFFSET_MASK);
  792. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  793. RF_CHNLBW, RFREG_OFFSET_MASK);
  794. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  795. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  796. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  797. _rtl92ce_hw_configure(hw);
  798. rtl_cam_reset_all_entry(hw);
  799. rtl92ce_enable_hw_security_config(hw);
  800. ppsc->rfpwr_state = ERFON;
  801. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  802. _rtl92ce_enable_aspm_back_door(hw);
  803. rtlpriv->intf_ops->enable_aspm(hw);
  804. if (ppsc->rfpwr_state == ERFON) {
  805. rtl92c_phy_set_rfpath_switch(hw, 1);
  806. if (iqk_initialized)
  807. rtl92c_phy_iq_calibrate(hw, true);
  808. else {
  809. rtl92c_phy_iq_calibrate(hw, false);
  810. iqk_initialized = true;
  811. }
  812. rtl92c_dm_check_txpower_tracking(hw);
  813. rtl92c_phy_lc_calibrate(hw);
  814. }
  815. is92c = IS_92C_SERIAL(rtlhal->version);
  816. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  817. if (!(tmp_u1b & BIT(0))) {
  818. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  819. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path A\n"));
  820. }
  821. if (!(tmp_u1b & BIT(1)) && is92c) {
  822. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
  823. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path B\n"));
  824. }
  825. if (!(tmp_u1b & BIT(4))) {
  826. tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
  827. tmp_u1b &= 0x0F;
  828. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  829. udelay(10);
  830. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  831. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("under 1.5V\n"));
  832. }
  833. rtl92c_dm_init(hw);
  834. rtlpci->being_init_adapter = false;
  835. return err;
  836. }
  837. static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
  838. {
  839. struct rtl_priv *rtlpriv = rtl_priv(hw);
  840. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  841. enum version_8192c version = VERSION_UNKNOWN;
  842. u32 value32;
  843. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  844. if (value32 & TRP_VAUX_EN) {
  845. version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
  846. VERSION_A_CHIP_88C;
  847. } else {
  848. version = (value32 & TYPE_ID) ? VERSION_B_CHIP_92C :
  849. VERSION_B_CHIP_88C;
  850. }
  851. switch (version) {
  852. case VERSION_B_CHIP_92C:
  853. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  854. ("Chip Version ID: VERSION_B_CHIP_92C.\n"));
  855. break;
  856. case VERSION_B_CHIP_88C:
  857. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  858. ("Chip Version ID: VERSION_B_CHIP_88C.\n"));
  859. break;
  860. case VERSION_A_CHIP_92C:
  861. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  862. ("Chip Version ID: VERSION_A_CHIP_92C.\n"));
  863. break;
  864. case VERSION_A_CHIP_88C:
  865. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  866. ("Chip Version ID: VERSION_A_CHIP_88C.\n"));
  867. break;
  868. default:
  869. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  870. ("Chip Version ID: Unknown. Bug?\n"));
  871. break;
  872. }
  873. switch (version & 0x3) {
  874. case CHIP_88C:
  875. rtlphy->rf_type = RF_1T1R;
  876. break;
  877. case CHIP_92C:
  878. rtlphy->rf_type = RF_2T2R;
  879. break;
  880. case CHIP_92C_1T2R:
  881. rtlphy->rf_type = RF_1T2R;
  882. break;
  883. default:
  884. rtlphy->rf_type = RF_1T1R;
  885. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  886. ("ERROR RF_Type is set!!"));
  887. break;
  888. }
  889. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  890. ("Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
  891. "RF_2T2R" : "RF_1T1R"));
  892. return version;
  893. }
  894. static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
  895. enum nl80211_iftype type)
  896. {
  897. struct rtl_priv *rtlpriv = rtl_priv(hw);
  898. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  899. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  900. bt_msr &= 0xfc;
  901. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  902. type == NL80211_IFTYPE_STATION) {
  903. _rtl92ce_stop_tx_beacon(hw);
  904. _rtl92ce_enable_bcn_sub_func(hw);
  905. } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
  906. _rtl92ce_resume_tx_beacon(hw);
  907. _rtl92ce_disable_bcn_sub_func(hw);
  908. } else {
  909. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  910. ("Set HW_VAR_MEDIA_STATUS: "
  911. "No such media status(%x).\n", type));
  912. }
  913. switch (type) {
  914. case NL80211_IFTYPE_UNSPECIFIED:
  915. bt_msr |= MSR_NOLINK;
  916. ledaction = LED_CTL_LINK;
  917. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  918. ("Set Network type to NO LINK!\n"));
  919. break;
  920. case NL80211_IFTYPE_ADHOC:
  921. bt_msr |= MSR_ADHOC;
  922. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  923. ("Set Network type to Ad Hoc!\n"));
  924. break;
  925. case NL80211_IFTYPE_STATION:
  926. bt_msr |= MSR_INFRA;
  927. ledaction = LED_CTL_LINK;
  928. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  929. ("Set Network type to STA!\n"));
  930. break;
  931. case NL80211_IFTYPE_AP:
  932. bt_msr |= MSR_AP;
  933. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  934. ("Set Network type to AP!\n"));
  935. break;
  936. default:
  937. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  938. ("Network type %d not support!\n", type));
  939. return 1;
  940. break;
  941. }
  942. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  943. rtlpriv->cfg->ops->led_control(hw, ledaction);
  944. if ((bt_msr & 0xfc) == MSR_AP)
  945. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  946. else
  947. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  948. return 0;
  949. }
  950. static void _rtl92ce_set_check_bssid(struct ieee80211_hw *hw,
  951. enum nl80211_iftype type)
  952. {
  953. struct rtl_priv *rtlpriv = rtl_priv(hw);
  954. u32 reg_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  955. u8 filterout_non_associated_bssid = false;
  956. switch (type) {
  957. case NL80211_IFTYPE_ADHOC:
  958. case NL80211_IFTYPE_STATION:
  959. filterout_non_associated_bssid = true;
  960. break;
  961. case NL80211_IFTYPE_UNSPECIFIED:
  962. case NL80211_IFTYPE_AP:
  963. default:
  964. break;
  965. }
  966. if (filterout_non_associated_bssid == true) {
  967. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  968. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  969. (u8 *) (&reg_rcr));
  970. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  971. } else if (filterout_non_associated_bssid == false) {
  972. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  973. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  974. rtlpriv->cfg->ops->set_hw_reg(hw,
  975. HW_VAR_RCR, (u8 *) (&reg_rcr));
  976. }
  977. }
  978. int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  979. {
  980. if (_rtl92ce_set_media_status(hw, type))
  981. return -EOPNOTSUPP;
  982. _rtl92ce_set_check_bssid(hw, type);
  983. return 0;
  984. }
  985. void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
  986. {
  987. struct rtl_priv *rtlpriv = rtl_priv(hw);
  988. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  989. u32 u4b_ac_param;
  990. u16 cw_min = le16_to_cpu(mac->ac[aci].cw_min);
  991. u16 cw_max = le16_to_cpu(mac->ac[aci].cw_max);
  992. u16 tx_op = le16_to_cpu(mac->ac[aci].tx_op);
  993. rtl92c_dm_init_edca_turbo(hw);
  994. u4b_ac_param = (u32) mac->ac[aci].aifs;
  995. u4b_ac_param |= (u32) ((cw_min & 0xF) << AC_PARAM_ECW_MIN_OFFSET);
  996. u4b_ac_param |= (u32) ((cw_max & 0xF) << AC_PARAM_ECW_MAX_OFFSET);
  997. u4b_ac_param |= (u32) (tx_op << AC_PARAM_TXOP_OFFSET);
  998. RT_TRACE(rtlpriv, COMP_QOS, DBG_DMESG,
  999. ("queue:%x, ac_param:%x aifs:%x cwmin:%x cwmax:%x txop:%x\n",
  1000. aci, u4b_ac_param, mac->ac[aci].aifs, cw_min,
  1001. cw_max, tx_op));
  1002. switch (aci) {
  1003. case AC1_BK:
  1004. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, u4b_ac_param);
  1005. break;
  1006. case AC0_BE:
  1007. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param);
  1008. break;
  1009. case AC2_VI:
  1010. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, u4b_ac_param);
  1011. break;
  1012. case AC3_VO:
  1013. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, u4b_ac_param);
  1014. break;
  1015. default:
  1016. RT_ASSERT(false, ("invalid aci: %d !\n", aci));
  1017. break;
  1018. }
  1019. }
  1020. void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
  1021. {
  1022. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1023. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1024. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1025. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1026. rtlpci->irq_enabled = true;
  1027. }
  1028. void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
  1029. {
  1030. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1031. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1032. rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
  1033. rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
  1034. rtlpci->irq_enabled = false;
  1035. }
  1036. static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
  1037. {
  1038. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1039. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1040. u8 u1b_tmp;
  1041. rtlpriv->intf_ops->enable_aspm(hw);
  1042. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1043. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1044. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1045. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1046. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1047. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
  1048. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
  1049. rtl92c_firmware_selfreset(hw);
  1050. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
  1051. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1052. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
  1053. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
  1054. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
  1055. (u1b_tmp << 8));
  1056. rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
  1057. rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
  1058. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
  1059. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
  1060. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
  1061. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1062. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
  1063. }
  1064. void rtl92ce_card_disable(struct ieee80211_hw *hw)
  1065. {
  1066. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1067. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1068. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1069. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1070. enum nl80211_iftype opmode;
  1071. mac->link_state = MAC80211_NOLINK;
  1072. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1073. _rtl92ce_set_media_status(hw, opmode);
  1074. if (rtlpci->driver_is_goingto_unload ||
  1075. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1076. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1077. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1078. _rtl92ce_poweroff_adapter(hw);
  1079. }
  1080. void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
  1081. u32 *p_inta, u32 *p_intb)
  1082. {
  1083. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1084. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1085. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1086. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1087. /*
  1088. * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  1089. * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
  1090. */
  1091. }
  1092. void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
  1093. {
  1094. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1095. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1096. u16 bcn_interval, atim_window;
  1097. bcn_interval = mac->beacon_interval;
  1098. atim_window = 2; /*FIX MERGE */
  1099. rtl92ce_disable_interrupt(hw);
  1100. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1101. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1102. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1103. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1104. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1105. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1106. rtl92ce_enable_interrupt(hw);
  1107. }
  1108. void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
  1109. {
  1110. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1111. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1112. u16 bcn_interval = mac->beacon_interval;
  1113. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1114. ("beacon_interval:%d\n", bcn_interval));
  1115. rtl92ce_disable_interrupt(hw);
  1116. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1117. rtl92ce_enable_interrupt(hw);
  1118. }
  1119. void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
  1120. u32 add_msr, u32 rm_msr)
  1121. {
  1122. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1123. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1124. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1125. ("add_msr:%x, rm_msr:%x\n", add_msr, rm_msr));
  1126. if (add_msr)
  1127. rtlpci->irq_mask[0] |= add_msr;
  1128. if (rm_msr)
  1129. rtlpci->irq_mask[0] &= (~rm_msr);
  1130. rtl92ce_disable_interrupt(hw);
  1131. rtl92ce_enable_interrupt(hw);
  1132. }
  1133. static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1134. bool autoload_fail,
  1135. u8 *hwinfo)
  1136. {
  1137. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1138. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1139. u8 rf_path, index, tempval;
  1140. u16 i;
  1141. for (rf_path = 0; rf_path < 2; rf_path++) {
  1142. for (i = 0; i < 3; i++) {
  1143. if (!autoload_fail) {
  1144. rtlefuse->
  1145. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1146. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  1147. rtlefuse->
  1148. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1149. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
  1150. i];
  1151. } else {
  1152. rtlefuse->
  1153. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1154. EEPROM_DEFAULT_TXPOWERLEVEL;
  1155. rtlefuse->
  1156. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1157. EEPROM_DEFAULT_TXPOWERLEVEL;
  1158. }
  1159. }
  1160. }
  1161. for (i = 0; i < 3; i++) {
  1162. if (!autoload_fail)
  1163. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  1164. else
  1165. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  1166. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_A][i] =
  1167. (tempval & 0xf);
  1168. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_B][i] =
  1169. ((tempval & 0xf0) >> 4);
  1170. }
  1171. for (rf_path = 0; rf_path < 2; rf_path++)
  1172. for (i = 0; i < 3; i++)
  1173. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1174. ("RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
  1175. i,
  1176. rtlefuse->
  1177. eeprom_chnlarea_txpwr_cck[rf_path][i]));
  1178. for (rf_path = 0; rf_path < 2; rf_path++)
  1179. for (i = 0; i < 3; i++)
  1180. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1181. ("RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  1182. rf_path, i,
  1183. rtlefuse->
  1184. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]));
  1185. for (rf_path = 0; rf_path < 2; rf_path++)
  1186. for (i = 0; i < 3; i++)
  1187. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1188. ("RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  1189. rf_path, i,
  1190. rtlefuse->
  1191. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  1192. [i]));
  1193. for (rf_path = 0; rf_path < 2; rf_path++) {
  1194. for (i = 0; i < 14; i++) {
  1195. index = _rtl92c_get_chnl_group((u8) i);
  1196. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1197. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
  1198. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1199. rtlefuse->
  1200. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
  1201. if ((rtlefuse->
  1202. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
  1203. rtlefuse->
  1204. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path][index])
  1205. > 0) {
  1206. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  1207. rtlefuse->
  1208. eeprom_chnlarea_txpwr_ht40_1s[rf_path]
  1209. [index] -
  1210. rtlefuse->
  1211. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  1212. [index];
  1213. } else {
  1214. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  1215. }
  1216. }
  1217. for (i = 0; i < 14; i++) {
  1218. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1219. ("RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
  1220. "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
  1221. rtlefuse->txpwrlevel_cck[rf_path][i],
  1222. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  1223. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]));
  1224. }
  1225. }
  1226. for (i = 0; i < 3; i++) {
  1227. if (!autoload_fail) {
  1228. rtlefuse->eeprom_pwrlimit_ht40[i] =
  1229. hwinfo[EEPROM_TXPWR_GROUP + i];
  1230. rtlefuse->eeprom_pwrlimit_ht20[i] =
  1231. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  1232. } else {
  1233. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  1234. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  1235. }
  1236. }
  1237. for (rf_path = 0; rf_path < 2; rf_path++) {
  1238. for (i = 0; i < 14; i++) {
  1239. index = _rtl92c_get_chnl_group((u8) i);
  1240. if (rf_path == RF90_PATH_A) {
  1241. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1242. (rtlefuse->eeprom_pwrlimit_ht20[index]
  1243. & 0xf);
  1244. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1245. (rtlefuse->eeprom_pwrlimit_ht40[index]
  1246. & 0xf);
  1247. } else if (rf_path == RF90_PATH_B) {
  1248. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1249. ((rtlefuse->eeprom_pwrlimit_ht20[index]
  1250. & 0xf0) >> 4);
  1251. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1252. ((rtlefuse->eeprom_pwrlimit_ht40[index]
  1253. & 0xf0) >> 4);
  1254. }
  1255. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1256. ("RF-%d pwrgroup_ht20[%d] = 0x%x\n",
  1257. rf_path, i,
  1258. rtlefuse->pwrgroup_ht20[rf_path][i]));
  1259. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1260. ("RF-%d pwrgroup_ht40[%d] = 0x%x\n",
  1261. rf_path, i,
  1262. rtlefuse->pwrgroup_ht40[rf_path][i]));
  1263. }
  1264. }
  1265. for (i = 0; i < 14; i++) {
  1266. index = _rtl92c_get_chnl_group((u8) i);
  1267. if (!autoload_fail)
  1268. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  1269. else
  1270. tempval = EEPROM_DEFAULT_HT20_DIFF;
  1271. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  1272. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  1273. ((tempval >> 4) & 0xF);
  1274. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  1275. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  1276. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  1277. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  1278. index = _rtl92c_get_chnl_group((u8) i);
  1279. if (!autoload_fail)
  1280. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  1281. else
  1282. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1283. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  1284. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  1285. ((tempval >> 4) & 0xF);
  1286. }
  1287. rtlefuse->legacy_ht_txpowerdiff =
  1288. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  1289. for (i = 0; i < 14; i++)
  1290. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1291. ("RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1292. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]));
  1293. for (i = 0; i < 14; i++)
  1294. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1295. ("RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
  1296. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]));
  1297. for (i = 0; i < 14; i++)
  1298. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1299. ("RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1300. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]));
  1301. for (i = 0; i < 14; i++)
  1302. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1303. ("RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
  1304. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]));
  1305. if (!autoload_fail)
  1306. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  1307. else
  1308. rtlefuse->eeprom_regulatory = 0;
  1309. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1310. ("eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory));
  1311. if (!autoload_fail) {
  1312. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  1313. rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
  1314. } else {
  1315. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  1316. rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
  1317. }
  1318. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1319. ("TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  1320. rtlefuse->eeprom_tssi[RF90_PATH_A],
  1321. rtlefuse->eeprom_tssi[RF90_PATH_B]));
  1322. if (!autoload_fail)
  1323. tempval = hwinfo[EEPROM_THERMAL_METER];
  1324. else
  1325. tempval = EEPROM_DEFAULT_THERMALMETER;
  1326. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  1327. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  1328. rtlefuse->apk_thermalmeterignore = true;
  1329. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1330. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1331. ("thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter));
  1332. }
  1333. static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
  1334. {
  1335. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1336. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1337. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1338. u16 i, usvalue;
  1339. u8 hwinfo[HWSET_MAX_SIZE];
  1340. u16 eeprom_id;
  1341. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1342. rtl_efuse_shadow_map_update(hw);
  1343. memcpy((void *)hwinfo,
  1344. (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1345. HWSET_MAX_SIZE);
  1346. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1347. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1348. ("RTL819X Not boot from eeprom, check it !!"));
  1349. }
  1350. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_LOUD, ("MAP\n"),
  1351. hwinfo, HWSET_MAX_SIZE);
  1352. eeprom_id = *((u16 *)&hwinfo[0]);
  1353. if (eeprom_id != RTL8190_EEPROM_ID) {
  1354. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1355. ("EEPROM ID(%#x) is invalid!!\n", eeprom_id));
  1356. rtlefuse->autoload_failflag = true;
  1357. } else {
  1358. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
  1359. rtlefuse->autoload_failflag = false;
  1360. }
  1361. if (rtlefuse->autoload_failflag == true)
  1362. return;
  1363. for (i = 0; i < 6; i += 2) {
  1364. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1365. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  1366. }
  1367. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1368. (MAC_FMT "\n", MAC_ARG(rtlefuse->dev_addr)));
  1369. _rtl92ce_read_txpower_info_from_hwpg(hw,
  1370. rtlefuse->autoload_failflag,
  1371. hwinfo);
  1372. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  1373. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1374. rtlefuse->txpwr_fromeprom = true;
  1375. rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
  1376. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1377. ("EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid));
  1378. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1379. switch (rtlefuse->eeprom_oemid) {
  1380. case EEPROM_CID_DEFAULT:
  1381. if (rtlefuse->eeprom_did == 0x8176) {
  1382. if ((rtlefuse->eeprom_svid == 0x103C &&
  1383. rtlefuse->eeprom_smid == 0x1629))
  1384. rtlhal->oem_id = RT_CID_819x_HP;
  1385. else
  1386. rtlhal->oem_id = RT_CID_DEFAULT;
  1387. } else {
  1388. rtlhal->oem_id = RT_CID_DEFAULT;
  1389. }
  1390. break;
  1391. case EEPROM_CID_TOSHIBA:
  1392. rtlhal->oem_id = RT_CID_TOSHIBA;
  1393. break;
  1394. case EEPROM_CID_QMI:
  1395. rtlhal->oem_id = RT_CID_819x_QMI;
  1396. break;
  1397. case EEPROM_CID_WHQL:
  1398. default:
  1399. rtlhal->oem_id = RT_CID_DEFAULT;
  1400. break;
  1401. }
  1402. }
  1403. }
  1404. static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
  1405. {
  1406. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1407. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1408. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1409. switch (rtlhal->oem_id) {
  1410. case RT_CID_819x_HP:
  1411. pcipriv->ledctl.led_opendrain = true;
  1412. break;
  1413. case RT_CID_819x_Lenovo:
  1414. case RT_CID_DEFAULT:
  1415. case RT_CID_TOSHIBA:
  1416. case RT_CID_CCX:
  1417. case RT_CID_819x_Acer:
  1418. case RT_CID_WHQL:
  1419. default:
  1420. break;
  1421. }
  1422. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1423. ("RT Customized ID: 0x%02X\n", rtlhal->oem_id));
  1424. }
  1425. void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
  1426. {
  1427. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1428. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1429. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1430. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1431. u8 tmp_u1b;
  1432. rtlhal->version = _rtl92ce_read_chip_version(hw);
  1433. if (get_rf_type(rtlphy) == RF_1T1R)
  1434. rtlpriv->dm.rfpath_rxenable[0] = true;
  1435. else
  1436. rtlpriv->dm.rfpath_rxenable[0] =
  1437. rtlpriv->dm.rfpath_rxenable[1] = true;
  1438. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("VersionID = 0x%4x\n",
  1439. rtlhal->version));
  1440. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1441. if (tmp_u1b & BIT(4)) {
  1442. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EEPROM\n"));
  1443. rtlefuse->epromtype = EEPROM_93C46;
  1444. } else {
  1445. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EFUSE\n"));
  1446. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1447. }
  1448. if (tmp_u1b & BIT(5)) {
  1449. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
  1450. rtlefuse->autoload_failflag = false;
  1451. _rtl92ce_read_adapter_info(hw);
  1452. } else {
  1453. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Autoload ERR!!\n"));
  1454. }
  1455. _rtl92ce_hal_customized_behavior(hw);
  1456. }
  1457. void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw)
  1458. {
  1459. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1460. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1461. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1462. u32 ratr_value = (u32) mac->basic_rates;
  1463. u8 *mcsrate = mac->mcs;
  1464. u8 ratr_index = 0;
  1465. u8 nmode = mac->ht_enable;
  1466. u8 mimo_ps = 1;
  1467. u16 shortgi_rate;
  1468. u32 tmp_ratr_value;
  1469. u8 curtxbw_40mhz = mac->bw_40;
  1470. u8 curshortgi_40mhz = mac->sgi_40;
  1471. u8 curshortgi_20mhz = mac->sgi_20;
  1472. enum wireless_mode wirelessmode = mac->mode;
  1473. ratr_value |= ((*(u16 *) (mcsrate))) << 12;
  1474. switch (wirelessmode) {
  1475. case WIRELESS_MODE_B:
  1476. if (ratr_value & 0x0000000c)
  1477. ratr_value &= 0x0000000d;
  1478. else
  1479. ratr_value &= 0x0000000f;
  1480. break;
  1481. case WIRELESS_MODE_G:
  1482. ratr_value &= 0x00000FF5;
  1483. break;
  1484. case WIRELESS_MODE_N_24G:
  1485. case WIRELESS_MODE_N_5G:
  1486. nmode = 1;
  1487. if (mimo_ps == 0) {
  1488. ratr_value &= 0x0007F005;
  1489. } else {
  1490. u32 ratr_mask;
  1491. if (get_rf_type(rtlphy) == RF_1T2R ||
  1492. get_rf_type(rtlphy) == RF_1T1R)
  1493. ratr_mask = 0x000ff005;
  1494. else
  1495. ratr_mask = 0x0f0ff005;
  1496. ratr_value &= ratr_mask;
  1497. }
  1498. break;
  1499. default:
  1500. if (rtlphy->rf_type == RF_1T2R)
  1501. ratr_value &= 0x000ff0ff;
  1502. else
  1503. ratr_value &= 0x0f0ff0ff;
  1504. break;
  1505. }
  1506. ratr_value &= 0x0FFFFFFF;
  1507. if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) || (!curtxbw_40mhz &&
  1508. curshortgi_20mhz))) {
  1509. ratr_value |= 0x10000000;
  1510. tmp_ratr_value = (ratr_value >> 12);
  1511. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1512. if ((1 << shortgi_rate) & tmp_ratr_value)
  1513. break;
  1514. }
  1515. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1516. (shortgi_rate << 4) | (shortgi_rate);
  1517. }
  1518. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1519. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1520. ("%x\n", rtl_read_dword(rtlpriv, REG_ARFR0)));
  1521. }
  1522. void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw, u8 rssi_level)
  1523. {
  1524. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1525. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1526. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1527. u32 ratr_bitmap = (u32) mac->basic_rates;
  1528. u8 *p_mcsrate = mac->mcs;
  1529. u8 ratr_index;
  1530. u8 curtxbw_40mhz = mac->bw_40;
  1531. u8 curshortgi_40mhz = mac->sgi_40;
  1532. u8 curshortgi_20mhz = mac->sgi_20;
  1533. enum wireless_mode wirelessmode = mac->mode;
  1534. bool shortgi = false;
  1535. u8 rate_mask[5];
  1536. u8 macid = 0;
  1537. u8 mimops = 1;
  1538. ratr_bitmap |= (p_mcsrate[1] << 20) | (p_mcsrate[0] << 12);
  1539. switch (wirelessmode) {
  1540. case WIRELESS_MODE_B:
  1541. ratr_index = RATR_INX_WIRELESS_B;
  1542. if (ratr_bitmap & 0x0000000c)
  1543. ratr_bitmap &= 0x0000000d;
  1544. else
  1545. ratr_bitmap &= 0x0000000f;
  1546. break;
  1547. case WIRELESS_MODE_G:
  1548. ratr_index = RATR_INX_WIRELESS_GB;
  1549. if (rssi_level == 1)
  1550. ratr_bitmap &= 0x00000f00;
  1551. else if (rssi_level == 2)
  1552. ratr_bitmap &= 0x00000ff0;
  1553. else
  1554. ratr_bitmap &= 0x00000ff5;
  1555. break;
  1556. case WIRELESS_MODE_A:
  1557. ratr_index = RATR_INX_WIRELESS_A;
  1558. ratr_bitmap &= 0x00000ff0;
  1559. break;
  1560. case WIRELESS_MODE_N_24G:
  1561. case WIRELESS_MODE_N_5G:
  1562. ratr_index = RATR_INX_WIRELESS_NGB;
  1563. if (mimops == 0) {
  1564. if (rssi_level == 1)
  1565. ratr_bitmap &= 0x00070000;
  1566. else if (rssi_level == 2)
  1567. ratr_bitmap &= 0x0007f000;
  1568. else
  1569. ratr_bitmap &= 0x0007f005;
  1570. } else {
  1571. if (rtlphy->rf_type == RF_1T2R ||
  1572. rtlphy->rf_type == RF_1T1R) {
  1573. if (curtxbw_40mhz) {
  1574. if (rssi_level == 1)
  1575. ratr_bitmap &= 0x000f0000;
  1576. else if (rssi_level == 2)
  1577. ratr_bitmap &= 0x000ff000;
  1578. else
  1579. ratr_bitmap &= 0x000ff015;
  1580. } else {
  1581. if (rssi_level == 1)
  1582. ratr_bitmap &= 0x000f0000;
  1583. else if (rssi_level == 2)
  1584. ratr_bitmap &= 0x000ff000;
  1585. else
  1586. ratr_bitmap &= 0x000ff005;
  1587. }
  1588. } else {
  1589. if (curtxbw_40mhz) {
  1590. if (rssi_level == 1)
  1591. ratr_bitmap &= 0x0f0f0000;
  1592. else if (rssi_level == 2)
  1593. ratr_bitmap &= 0x0f0ff000;
  1594. else
  1595. ratr_bitmap &= 0x0f0ff015;
  1596. } else {
  1597. if (rssi_level == 1)
  1598. ratr_bitmap &= 0x0f0f0000;
  1599. else if (rssi_level == 2)
  1600. ratr_bitmap &= 0x0f0ff000;
  1601. else
  1602. ratr_bitmap &= 0x0f0ff005;
  1603. }
  1604. }
  1605. }
  1606. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  1607. (!curtxbw_40mhz && curshortgi_20mhz)) {
  1608. if (macid == 0)
  1609. shortgi = true;
  1610. else if (macid == 1)
  1611. shortgi = false;
  1612. }
  1613. break;
  1614. default:
  1615. ratr_index = RATR_INX_WIRELESS_NGB;
  1616. if (rtlphy->rf_type == RF_1T2R)
  1617. ratr_bitmap &= 0x000ff0ff;
  1618. else
  1619. ratr_bitmap &= 0x0f0ff0ff;
  1620. break;
  1621. }
  1622. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1623. ("ratr_bitmap :%x\n", ratr_bitmap));
  1624. *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
  1625. (ratr_index << 28);
  1626. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  1627. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, ("Rate_index:%x, "
  1628. "ratr_val:%x, %x:%x:%x:%x:%x\n",
  1629. ratr_index, ratr_bitmap,
  1630. rate_mask[0], rate_mask[1],
  1631. rate_mask[2], rate_mask[3],
  1632. rate_mask[4]));
  1633. rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  1634. }
  1635. void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
  1636. {
  1637. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1638. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1639. u16 sifs_timer;
  1640. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  1641. (u8 *)&mac->slot_time);
  1642. if (!mac->ht_enable)
  1643. sifs_timer = 0x0a0a;
  1644. else
  1645. sifs_timer = 0x1010;
  1646. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1647. }
  1648. bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 * valid)
  1649. {
  1650. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1651. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1652. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1653. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  1654. u8 u1tmp;
  1655. bool actuallyset = false;
  1656. unsigned long flag;
  1657. if ((rtlpci->up_first_time == 1) || (rtlpci->being_init_adapter))
  1658. return false;
  1659. if (ppsc->swrf_processing)
  1660. return false;
  1661. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1662. if (ppsc->rfchange_inprogress) {
  1663. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1664. return false;
  1665. } else {
  1666. ppsc->rfchange_inprogress = true;
  1667. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1668. }
  1669. cur_rfstate = ppsc->rfpwr_state;
  1670. if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
  1671. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM)) {
  1672. rtlpriv->intf_ops->disable_aspm(hw);
  1673. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1674. }
  1675. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
  1676. REG_MAC_PINMUX_CFG)&~(BIT(3)));
  1677. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  1678. e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
  1679. if ((ppsc->hwradiooff == true) && (e_rfpowerstate_toset == ERFON)) {
  1680. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1681. ("GPIOChangeRF - HW Radio ON, RF ON\n"));
  1682. e_rfpowerstate_toset = ERFON;
  1683. ppsc->hwradiooff = false;
  1684. actuallyset = true;
  1685. } else if ((ppsc->hwradiooff == false)
  1686. && (e_rfpowerstate_toset == ERFOFF)) {
  1687. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1688. ("GPIOChangeRF - HW Radio OFF, RF OFF\n"));
  1689. e_rfpowerstate_toset = ERFOFF;
  1690. ppsc->hwradiooff = true;
  1691. actuallyset = true;
  1692. }
  1693. if (actuallyset) {
  1694. if (e_rfpowerstate_toset == ERFON) {
  1695. if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
  1696. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM)) {
  1697. rtlpriv->intf_ops->disable_aspm(hw);
  1698. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1699. }
  1700. }
  1701. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1702. ppsc->rfchange_inprogress = false;
  1703. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1704. if (e_rfpowerstate_toset == ERFOFF) {
  1705. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) {
  1706. rtlpriv->intf_ops->enable_aspm(hw);
  1707. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1708. }
  1709. }
  1710. } else if (e_rfpowerstate_toset == ERFOFF || cur_rfstate == ERFOFF) {
  1711. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1712. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1713. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) {
  1714. rtlpriv->intf_ops->enable_aspm(hw);
  1715. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1716. }
  1717. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1718. ppsc->rfchange_inprogress = false;
  1719. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1720. } else {
  1721. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1722. ppsc->rfchange_inprogress = false;
  1723. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1724. }
  1725. *valid = 1;
  1726. return !ppsc->hwradiooff;
  1727. }
  1728. void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
  1729. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1730. bool is_wepkey, bool clear_all)
  1731. {
  1732. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1733. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1734. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1735. u8 *macaddr = p_macaddr;
  1736. u32 entry_id = 0;
  1737. bool is_pairwise = false;
  1738. static u8 cam_const_addr[4][6] = {
  1739. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  1740. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  1741. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  1742. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  1743. };
  1744. static u8 cam_const_broad[] = {
  1745. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1746. };
  1747. if (clear_all) {
  1748. u8 idx = 0;
  1749. u8 cam_offset = 0;
  1750. u8 clear_number = 5;
  1751. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("clear_all\n"));
  1752. for (idx = 0; idx < clear_number; idx++) {
  1753. rtl_cam_mark_invalid(hw, cam_offset + idx);
  1754. rtl_cam_empty_entry(hw, cam_offset + idx);
  1755. if (idx < 5) {
  1756. memset(rtlpriv->sec.key_buf[idx], 0,
  1757. MAX_KEY_LEN);
  1758. rtlpriv->sec.key_len[idx] = 0;
  1759. }
  1760. }
  1761. } else {
  1762. switch (enc_algo) {
  1763. case WEP40_ENCRYPTION:
  1764. enc_algo = CAM_WEP40;
  1765. break;
  1766. case WEP104_ENCRYPTION:
  1767. enc_algo = CAM_WEP104;
  1768. break;
  1769. case TKIP_ENCRYPTION:
  1770. enc_algo = CAM_TKIP;
  1771. break;
  1772. case AESCCMP_ENCRYPTION:
  1773. enc_algo = CAM_AES;
  1774. break;
  1775. default:
  1776. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
  1777. "not process\n"));
  1778. enc_algo = CAM_TKIP;
  1779. break;
  1780. }
  1781. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  1782. macaddr = cam_const_addr[key_index];
  1783. entry_id = key_index;
  1784. } else {
  1785. if (is_group) {
  1786. macaddr = cam_const_broad;
  1787. entry_id = key_index;
  1788. } else {
  1789. key_index = PAIRWISE_KEYIDX;
  1790. entry_id = CAM_PAIRWISE_KEY_POSITION;
  1791. is_pairwise = true;
  1792. }
  1793. }
  1794. if (rtlpriv->sec.key_len[key_index] == 0) {
  1795. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1796. ("delete one entry\n"));
  1797. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  1798. } else {
  1799. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1800. ("The insert KEY length is %d\n",
  1801. rtlpriv->sec.key_len[PAIRWISE_KEYIDX]));
  1802. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1803. ("The insert KEY is %x %x\n",
  1804. rtlpriv->sec.key_buf[0][0],
  1805. rtlpriv->sec.key_buf[0][1]));
  1806. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1807. ("add one entry\n"));
  1808. if (is_pairwise) {
  1809. RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
  1810. "Pairwiase Key content :",
  1811. rtlpriv->sec.pairwise_key,
  1812. rtlpriv->sec.
  1813. key_len[PAIRWISE_KEYIDX]);
  1814. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1815. ("set Pairwiase key\n"));
  1816. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1817. entry_id, enc_algo,
  1818. CAM_CONFIG_NO_USEDK,
  1819. rtlpriv->sec.
  1820. key_buf[key_index]);
  1821. } else {
  1822. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1823. ("set group key\n"));
  1824. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1825. rtl_cam_add_one_entry(hw,
  1826. rtlefuse->dev_addr,
  1827. PAIRWISE_KEYIDX,
  1828. CAM_PAIRWISE_KEY_POSITION,
  1829. enc_algo,
  1830. CAM_CONFIG_NO_USEDK,
  1831. rtlpriv->sec.key_buf
  1832. [entry_id]);
  1833. }
  1834. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1835. entry_id, enc_algo,
  1836. CAM_CONFIG_NO_USEDK,
  1837. rtlpriv->sec.key_buf[entry_id]);
  1838. }
  1839. }
  1840. }
  1841. }