iwl-helpers.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #ifndef __iwl_helpers_h__
  30. #define __iwl_helpers_h__
  31. #include <linux/ctype.h>
  32. #include <net/mac80211.h>
  33. #include "iwl-io.h"
  34. #define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
  35. static inline struct ieee80211_conf *ieee80211_get_hw_conf(
  36. struct ieee80211_hw *hw)
  37. {
  38. return &hw->conf;
  39. }
  40. /**
  41. * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
  42. * @index -- current index
  43. * @n_bd -- total number of entries in queue (must be power of 2)
  44. */
  45. static inline int iwl_queue_inc_wrap(int index, int n_bd)
  46. {
  47. return ++index & (n_bd - 1);
  48. }
  49. /**
  50. * iwl_queue_dec_wrap - decrement queue index, wrap back to end
  51. * @index -- current index
  52. * @n_bd -- total number of entries in queue (must be power of 2)
  53. */
  54. static inline int iwl_queue_dec_wrap(int index, int n_bd)
  55. {
  56. return --index & (n_bd - 1);
  57. }
  58. /* TODO: Move fw_desc functions to iwl-pci.ko */
  59. static inline void iwl_free_fw_desc(struct pci_dev *pci_dev,
  60. struct fw_desc *desc)
  61. {
  62. if (desc->v_addr)
  63. dma_free_coherent(&pci_dev->dev, desc->len,
  64. desc->v_addr, desc->p_addr);
  65. desc->v_addr = NULL;
  66. desc->len = 0;
  67. }
  68. static inline int iwl_alloc_fw_desc(struct pci_dev *pci_dev,
  69. struct fw_desc *desc)
  70. {
  71. if (!desc->len) {
  72. desc->v_addr = NULL;
  73. return -EINVAL;
  74. }
  75. desc->v_addr = dma_alloc_coherent(&pci_dev->dev, desc->len,
  76. &desc->p_addr, GFP_KERNEL);
  77. return (desc->v_addr != NULL) ? 0 : -ENOMEM;
  78. }
  79. /*
  80. * we have 8 bits used like this:
  81. *
  82. * 7 6 5 4 3 2 1 0
  83. * | | | | | | | |
  84. * | | | | | | +-+-------- AC queue (0-3)
  85. * | | | | | |
  86. * | +-+-+-+-+------------ HW queue ID
  87. * |
  88. * +---------------------- unused
  89. */
  90. static inline void iwl_set_swq_id(struct iwl_tx_queue *txq, u8 ac, u8 hwq)
  91. {
  92. BUG_ON(ac > 3); /* only have 2 bits */
  93. BUG_ON(hwq > 31); /* only use 5 bits */
  94. txq->swq_id = (hwq << 2) | ac;
  95. }
  96. static inline void iwl_wake_queue(struct iwl_priv *priv,
  97. struct iwl_tx_queue *txq)
  98. {
  99. u8 queue = txq->swq_id;
  100. u8 ac = queue & 3;
  101. u8 hwq = (queue >> 2) & 0x1f;
  102. if (test_and_clear_bit(hwq, priv->queue_stopped))
  103. if (atomic_dec_return(&priv->queue_stop_count[ac]) <= 0)
  104. ieee80211_wake_queue(priv->hw, ac);
  105. }
  106. static inline void iwl_stop_queue(struct iwl_priv *priv,
  107. struct iwl_tx_queue *txq)
  108. {
  109. u8 queue = txq->swq_id;
  110. u8 ac = queue & 3;
  111. u8 hwq = (queue >> 2) & 0x1f;
  112. if (!test_and_set_bit(hwq, priv->queue_stopped))
  113. if (atomic_inc_return(&priv->queue_stop_count[ac]) > 0)
  114. ieee80211_stop_queue(priv->hw, ac);
  115. }
  116. #define ieee80211_stop_queue DO_NOT_USE_ieee80211_stop_queue
  117. #define ieee80211_wake_queue DO_NOT_USE_ieee80211_wake_queue
  118. static inline void iwl_disable_interrupts(struct iwl_priv *priv)
  119. {
  120. clear_bit(STATUS_INT_ENABLED, &priv->status);
  121. /* disable interrupts from uCode/NIC to host */
  122. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  123. /* acknowledge/clear/reset any interrupts still pending
  124. * from uCode or flow handler (Rx/Tx DMA) */
  125. iwl_write32(priv, CSR_INT, 0xffffffff);
  126. iwl_write32(priv, CSR_FH_INT_STATUS, 0xffffffff);
  127. IWL_DEBUG_ISR(priv, "Disabled interrupts\n");
  128. }
  129. static inline void iwl_enable_rfkill_int(struct iwl_priv *priv)
  130. {
  131. IWL_DEBUG_ISR(priv, "Enabling rfkill interrupt\n");
  132. iwl_write32(priv, CSR_INT_MASK, CSR_INT_BIT_RF_KILL);
  133. }
  134. static inline void iwl_enable_interrupts(struct iwl_priv *priv)
  135. {
  136. IWL_DEBUG_ISR(priv, "Enabling interrupts\n");
  137. set_bit(STATUS_INT_ENABLED, &priv->status);
  138. iwl_write32(priv, CSR_INT_MASK, priv->inta_mask);
  139. }
  140. /**
  141. * iwl_beacon_time_mask_low - mask of lower 32 bit of beacon time
  142. * @priv -- pointer to iwl_priv data structure
  143. * @tsf_bits -- number of bits need to shift for masking)
  144. */
  145. static inline u32 iwl_beacon_time_mask_low(struct iwl_priv *priv,
  146. u16 tsf_bits)
  147. {
  148. return (1 << tsf_bits) - 1;
  149. }
  150. /**
  151. * iwl_beacon_time_mask_high - mask of higher 32 bit of beacon time
  152. * @priv -- pointer to iwl_priv data structure
  153. * @tsf_bits -- number of bits need to shift for masking)
  154. */
  155. static inline u32 iwl_beacon_time_mask_high(struct iwl_priv *priv,
  156. u16 tsf_bits)
  157. {
  158. return ((1 << (32 - tsf_bits)) - 1) << tsf_bits;
  159. }
  160. #endif /* __iwl_helpers_h__ */