iwl-agn-lib.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/sched.h>
  34. #include "iwl-dev.h"
  35. #include "iwl-core.h"
  36. #include "iwl-io.h"
  37. #include "iwl-helpers.h"
  38. #include "iwl-agn-hw.h"
  39. #include "iwl-agn.h"
  40. #include "iwl-sta.h"
  41. static inline u32 iwlagn_get_scd_ssn(struct iwlagn_tx_resp *tx_resp)
  42. {
  43. return le32_to_cpup((__le32 *)&tx_resp->status +
  44. tx_resp->frame_count) & MAX_SN;
  45. }
  46. static void iwlagn_count_tx_err_status(struct iwl_priv *priv, u16 status)
  47. {
  48. status &= TX_STATUS_MSK;
  49. switch (status) {
  50. case TX_STATUS_POSTPONE_DELAY:
  51. priv->_agn.reply_tx_stats.pp_delay++;
  52. break;
  53. case TX_STATUS_POSTPONE_FEW_BYTES:
  54. priv->_agn.reply_tx_stats.pp_few_bytes++;
  55. break;
  56. case TX_STATUS_POSTPONE_BT_PRIO:
  57. priv->_agn.reply_tx_stats.pp_bt_prio++;
  58. break;
  59. case TX_STATUS_POSTPONE_QUIET_PERIOD:
  60. priv->_agn.reply_tx_stats.pp_quiet_period++;
  61. break;
  62. case TX_STATUS_POSTPONE_CALC_TTAK:
  63. priv->_agn.reply_tx_stats.pp_calc_ttak++;
  64. break;
  65. case TX_STATUS_FAIL_INTERNAL_CROSSED_RETRY:
  66. priv->_agn.reply_tx_stats.int_crossed_retry++;
  67. break;
  68. case TX_STATUS_FAIL_SHORT_LIMIT:
  69. priv->_agn.reply_tx_stats.short_limit++;
  70. break;
  71. case TX_STATUS_FAIL_LONG_LIMIT:
  72. priv->_agn.reply_tx_stats.long_limit++;
  73. break;
  74. case TX_STATUS_FAIL_FIFO_UNDERRUN:
  75. priv->_agn.reply_tx_stats.fifo_underrun++;
  76. break;
  77. case TX_STATUS_FAIL_DRAIN_FLOW:
  78. priv->_agn.reply_tx_stats.drain_flow++;
  79. break;
  80. case TX_STATUS_FAIL_RFKILL_FLUSH:
  81. priv->_agn.reply_tx_stats.rfkill_flush++;
  82. break;
  83. case TX_STATUS_FAIL_LIFE_EXPIRE:
  84. priv->_agn.reply_tx_stats.life_expire++;
  85. break;
  86. case TX_STATUS_FAIL_DEST_PS:
  87. priv->_agn.reply_tx_stats.dest_ps++;
  88. break;
  89. case TX_STATUS_FAIL_HOST_ABORTED:
  90. priv->_agn.reply_tx_stats.host_abort++;
  91. break;
  92. case TX_STATUS_FAIL_BT_RETRY:
  93. priv->_agn.reply_tx_stats.bt_retry++;
  94. break;
  95. case TX_STATUS_FAIL_STA_INVALID:
  96. priv->_agn.reply_tx_stats.sta_invalid++;
  97. break;
  98. case TX_STATUS_FAIL_FRAG_DROPPED:
  99. priv->_agn.reply_tx_stats.frag_drop++;
  100. break;
  101. case TX_STATUS_FAIL_TID_DISABLE:
  102. priv->_agn.reply_tx_stats.tid_disable++;
  103. break;
  104. case TX_STATUS_FAIL_FIFO_FLUSHED:
  105. priv->_agn.reply_tx_stats.fifo_flush++;
  106. break;
  107. case TX_STATUS_FAIL_INSUFFICIENT_CF_POLL:
  108. priv->_agn.reply_tx_stats.insuff_cf_poll++;
  109. break;
  110. case TX_STATUS_FAIL_PASSIVE_NO_RX:
  111. priv->_agn.reply_tx_stats.fail_hw_drop++;
  112. break;
  113. case TX_STATUS_FAIL_NO_BEACON_ON_RADAR:
  114. priv->_agn.reply_tx_stats.sta_color_mismatch++;
  115. break;
  116. default:
  117. priv->_agn.reply_tx_stats.unknown++;
  118. break;
  119. }
  120. }
  121. static void iwlagn_count_agg_tx_err_status(struct iwl_priv *priv, u16 status)
  122. {
  123. status &= AGG_TX_STATUS_MSK;
  124. switch (status) {
  125. case AGG_TX_STATE_UNDERRUN_MSK:
  126. priv->_agn.reply_agg_tx_stats.underrun++;
  127. break;
  128. case AGG_TX_STATE_BT_PRIO_MSK:
  129. priv->_agn.reply_agg_tx_stats.bt_prio++;
  130. break;
  131. case AGG_TX_STATE_FEW_BYTES_MSK:
  132. priv->_agn.reply_agg_tx_stats.few_bytes++;
  133. break;
  134. case AGG_TX_STATE_ABORT_MSK:
  135. priv->_agn.reply_agg_tx_stats.abort++;
  136. break;
  137. case AGG_TX_STATE_LAST_SENT_TTL_MSK:
  138. priv->_agn.reply_agg_tx_stats.last_sent_ttl++;
  139. break;
  140. case AGG_TX_STATE_LAST_SENT_TRY_CNT_MSK:
  141. priv->_agn.reply_agg_tx_stats.last_sent_try++;
  142. break;
  143. case AGG_TX_STATE_LAST_SENT_BT_KILL_MSK:
  144. priv->_agn.reply_agg_tx_stats.last_sent_bt_kill++;
  145. break;
  146. case AGG_TX_STATE_SCD_QUERY_MSK:
  147. priv->_agn.reply_agg_tx_stats.scd_query++;
  148. break;
  149. case AGG_TX_STATE_TEST_BAD_CRC32_MSK:
  150. priv->_agn.reply_agg_tx_stats.bad_crc32++;
  151. break;
  152. case AGG_TX_STATE_RESPONSE_MSK:
  153. priv->_agn.reply_agg_tx_stats.response++;
  154. break;
  155. case AGG_TX_STATE_DUMP_TX_MSK:
  156. priv->_agn.reply_agg_tx_stats.dump_tx++;
  157. break;
  158. case AGG_TX_STATE_DELAY_TX_MSK:
  159. priv->_agn.reply_agg_tx_stats.delay_tx++;
  160. break;
  161. default:
  162. priv->_agn.reply_agg_tx_stats.unknown++;
  163. break;
  164. }
  165. }
  166. static void iwlagn_set_tx_status(struct iwl_priv *priv,
  167. struct ieee80211_tx_info *info,
  168. struct iwlagn_tx_resp *tx_resp,
  169. int txq_id, bool is_agg)
  170. {
  171. u16 status = le16_to_cpu(tx_resp->status.status);
  172. info->status.rates[0].count = tx_resp->failure_frame + 1;
  173. if (is_agg)
  174. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  175. info->flags |= iwl_tx_status_to_mac80211(status);
  176. iwlagn_hwrate_to_tx_control(priv, le32_to_cpu(tx_resp->rate_n_flags),
  177. info);
  178. if (!iwl_is_tx_success(status))
  179. iwlagn_count_tx_err_status(priv, status);
  180. IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
  181. "0x%x retries %d\n",
  182. txq_id,
  183. iwl_get_tx_fail_reason(status), status,
  184. le32_to_cpu(tx_resp->rate_n_flags),
  185. tx_resp->failure_frame);
  186. }
  187. #ifdef CONFIG_IWLWIFI_DEBUG
  188. #define AGG_TX_STATE_FAIL(x) case AGG_TX_STATE_ ## x: return #x
  189. const char *iwl_get_agg_tx_fail_reason(u16 status)
  190. {
  191. status &= AGG_TX_STATUS_MSK;
  192. switch (status) {
  193. case AGG_TX_STATE_TRANSMITTED:
  194. return "SUCCESS";
  195. AGG_TX_STATE_FAIL(UNDERRUN_MSK);
  196. AGG_TX_STATE_FAIL(BT_PRIO_MSK);
  197. AGG_TX_STATE_FAIL(FEW_BYTES_MSK);
  198. AGG_TX_STATE_FAIL(ABORT_MSK);
  199. AGG_TX_STATE_FAIL(LAST_SENT_TTL_MSK);
  200. AGG_TX_STATE_FAIL(LAST_SENT_TRY_CNT_MSK);
  201. AGG_TX_STATE_FAIL(LAST_SENT_BT_KILL_MSK);
  202. AGG_TX_STATE_FAIL(SCD_QUERY_MSK);
  203. AGG_TX_STATE_FAIL(TEST_BAD_CRC32_MSK);
  204. AGG_TX_STATE_FAIL(RESPONSE_MSK);
  205. AGG_TX_STATE_FAIL(DUMP_TX_MSK);
  206. AGG_TX_STATE_FAIL(DELAY_TX_MSK);
  207. }
  208. return "UNKNOWN";
  209. }
  210. #endif /* CONFIG_IWLWIFI_DEBUG */
  211. static int iwlagn_tx_status_reply_tx(struct iwl_priv *priv,
  212. struct iwl_ht_agg *agg,
  213. struct iwlagn_tx_resp *tx_resp,
  214. int txq_id, u16 start_idx)
  215. {
  216. u16 status;
  217. struct agg_tx_status *frame_status = &tx_resp->status;
  218. struct ieee80211_hdr *hdr = NULL;
  219. int i, sh, idx;
  220. u16 seq;
  221. if (agg->wait_for_ba)
  222. IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
  223. agg->frame_count = tx_resp->frame_count;
  224. agg->start_idx = start_idx;
  225. agg->rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  226. agg->bitmap = 0;
  227. /* # frames attempted by Tx command */
  228. if (agg->frame_count == 1) {
  229. /* Only one frame was attempted; no block-ack will arrive */
  230. idx = start_idx;
  231. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
  232. agg->frame_count, agg->start_idx, idx);
  233. iwlagn_set_tx_status(priv,
  234. IEEE80211_SKB_CB(
  235. priv->txq[txq_id].txb[idx].skb),
  236. tx_resp, txq_id, true);
  237. agg->wait_for_ba = 0;
  238. } else {
  239. /* Two or more frames were attempted; expect block-ack */
  240. u64 bitmap = 0;
  241. /*
  242. * Start is the lowest frame sent. It may not be the first
  243. * frame in the batch; we figure this out dynamically during
  244. * the following loop.
  245. */
  246. int start = agg->start_idx;
  247. /* Construct bit-map of pending frames within Tx window */
  248. for (i = 0; i < agg->frame_count; i++) {
  249. u16 sc;
  250. status = le16_to_cpu(frame_status[i].status);
  251. seq = le16_to_cpu(frame_status[i].sequence);
  252. idx = SEQ_TO_INDEX(seq);
  253. txq_id = SEQ_TO_QUEUE(seq);
  254. if (status & AGG_TX_STATUS_MSK)
  255. iwlagn_count_agg_tx_err_status(priv, status);
  256. if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
  257. AGG_TX_STATE_ABORT_MSK))
  258. continue;
  259. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
  260. agg->frame_count, txq_id, idx);
  261. IWL_DEBUG_TX_REPLY(priv, "status %s (0x%08x), "
  262. "try-count (0x%08x)\n",
  263. iwl_get_agg_tx_fail_reason(status),
  264. status & AGG_TX_STATUS_MSK,
  265. status & AGG_TX_TRY_MSK);
  266. hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
  267. if (!hdr) {
  268. IWL_ERR(priv,
  269. "BUG_ON idx doesn't point to valid skb"
  270. " idx=%d, txq_id=%d\n", idx, txq_id);
  271. return -1;
  272. }
  273. sc = le16_to_cpu(hdr->seq_ctrl);
  274. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  275. IWL_ERR(priv,
  276. "BUG_ON idx doesn't match seq control"
  277. " idx=%d, seq_idx=%d, seq=%d\n",
  278. idx, SEQ_TO_SN(sc),
  279. hdr->seq_ctrl);
  280. return -1;
  281. }
  282. IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
  283. i, idx, SEQ_TO_SN(sc));
  284. /*
  285. * sh -> how many frames ahead of the starting frame is
  286. * the current one?
  287. *
  288. * Note that all frames sent in the batch must be in a
  289. * 64-frame window, so this number should be in [0,63].
  290. * If outside of this window, then we've found a new
  291. * "first" frame in the batch and need to change start.
  292. */
  293. sh = idx - start;
  294. /*
  295. * If >= 64, out of window. start must be at the front
  296. * of the circular buffer, idx must be near the end of
  297. * the buffer, and idx is the new "first" frame. Shift
  298. * the indices around.
  299. */
  300. if (sh >= 64) {
  301. /* Shift bitmap by start - idx, wrapped */
  302. sh = 0x100 - idx + start;
  303. bitmap = bitmap << sh;
  304. /* Now idx is the new start so sh = 0 */
  305. sh = 0;
  306. start = idx;
  307. /*
  308. * If <= -64 then wraps the 256-pkt circular buffer
  309. * (e.g., start = 255 and idx = 0, sh should be 1)
  310. */
  311. } else if (sh <= -64) {
  312. sh = 0x100 - start + idx;
  313. /*
  314. * If < 0 but > -64, out of window. idx is before start
  315. * but not wrapped. Shift the indices around.
  316. */
  317. } else if (sh < 0) {
  318. /* Shift by how far start is ahead of idx */
  319. sh = start - idx;
  320. bitmap = bitmap << sh;
  321. /* Now idx is the new start so sh = 0 */
  322. start = idx;
  323. sh = 0;
  324. }
  325. /* Sequence number start + sh was sent in this batch */
  326. bitmap |= 1ULL << sh;
  327. IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
  328. start, (unsigned long long)bitmap);
  329. }
  330. /*
  331. * Store the bitmap and possibly the new start, if we wrapped
  332. * the buffer above
  333. */
  334. agg->bitmap = bitmap;
  335. agg->start_idx = start;
  336. IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
  337. agg->frame_count, agg->start_idx,
  338. (unsigned long long)agg->bitmap);
  339. if (bitmap)
  340. agg->wait_for_ba = 1;
  341. }
  342. return 0;
  343. }
  344. void iwl_check_abort_status(struct iwl_priv *priv,
  345. u8 frame_count, u32 status)
  346. {
  347. if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
  348. IWL_ERR(priv, "Tx flush command to flush out all frames\n");
  349. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  350. queue_work(priv->workqueue, &priv->tx_flush);
  351. }
  352. }
  353. static void iwlagn_rx_reply_tx(struct iwl_priv *priv,
  354. struct iwl_rx_mem_buffer *rxb)
  355. {
  356. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  357. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  358. int txq_id = SEQ_TO_QUEUE(sequence);
  359. int index = SEQ_TO_INDEX(sequence);
  360. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  361. struct ieee80211_tx_info *info;
  362. struct iwlagn_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  363. u32 status = le16_to_cpu(tx_resp->status.status);
  364. int tid;
  365. int sta_id;
  366. int freed;
  367. unsigned long flags;
  368. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  369. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  370. "is out of range [0-%d] %d %d\n", txq_id,
  371. index, txq->q.n_bd, txq->q.write_ptr,
  372. txq->q.read_ptr);
  373. return;
  374. }
  375. txq->time_stamp = jiffies;
  376. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
  377. memset(&info->status, 0, sizeof(info->status));
  378. tid = (tx_resp->ra_tid & IWLAGN_TX_RES_TID_MSK) >>
  379. IWLAGN_TX_RES_TID_POS;
  380. sta_id = (tx_resp->ra_tid & IWLAGN_TX_RES_RA_MSK) >>
  381. IWLAGN_TX_RES_RA_POS;
  382. spin_lock_irqsave(&priv->sta_lock, flags);
  383. if (txq->sched_retry) {
  384. const u32 scd_ssn = iwlagn_get_scd_ssn(tx_resp);
  385. struct iwl_ht_agg *agg;
  386. agg = &priv->stations[sta_id].tid[tid].agg;
  387. /*
  388. * If the BT kill count is non-zero, we'll get this
  389. * notification again.
  390. */
  391. if (tx_resp->bt_kill_count && tx_resp->frame_count == 1 &&
  392. priv->cfg->bt_params &&
  393. priv->cfg->bt_params->advanced_bt_coexist) {
  394. IWL_WARN(priv, "receive reply tx with bt_kill\n");
  395. }
  396. iwlagn_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
  397. /* check if BAR is needed */
  398. if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
  399. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  400. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  401. index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  402. IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
  403. "scd_ssn=%d idx=%d txq=%d swq=%d\n",
  404. scd_ssn , index, txq_id, txq->swq_id);
  405. freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
  406. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  407. if (priv->mac80211_registered &&
  408. (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  409. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
  410. iwl_wake_queue(priv, txq);
  411. }
  412. } else {
  413. iwlagn_set_tx_status(priv, info, tx_resp, txq_id, false);
  414. freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
  415. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  416. if (priv->mac80211_registered &&
  417. (iwl_queue_space(&txq->q) > txq->q.low_mark))
  418. iwl_wake_queue(priv, txq);
  419. }
  420. iwlagn_txq_check_empty(priv, sta_id, tid, txq_id);
  421. iwl_check_abort_status(priv, tx_resp->frame_count, status);
  422. spin_unlock_irqrestore(&priv->sta_lock, flags);
  423. }
  424. void iwlagn_rx_handler_setup(struct iwl_priv *priv)
  425. {
  426. /* init calibration handlers */
  427. priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
  428. iwlagn_rx_calib_result;
  429. priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
  430. iwlagn_rx_calib_complete;
  431. priv->rx_handlers[REPLY_TX] = iwlagn_rx_reply_tx;
  432. /* set up notification wait support */
  433. spin_lock_init(&priv->_agn.notif_wait_lock);
  434. INIT_LIST_HEAD(&priv->_agn.notif_waits);
  435. init_waitqueue_head(&priv->_agn.notif_waitq);
  436. }
  437. void iwlagn_setup_deferred_work(struct iwl_priv *priv)
  438. {
  439. /* in agn, the tx power calibration is done in uCode */
  440. priv->disable_tx_power_cal = 1;
  441. }
  442. int iwlagn_hw_valid_rtc_data_addr(u32 addr)
  443. {
  444. return (addr >= IWLAGN_RTC_DATA_LOWER_BOUND) &&
  445. (addr < IWLAGN_RTC_DATA_UPPER_BOUND);
  446. }
  447. int iwlagn_send_tx_power(struct iwl_priv *priv)
  448. {
  449. struct iwlagn_tx_power_dbm_cmd tx_power_cmd;
  450. u8 tx_ant_cfg_cmd;
  451. if (WARN_ONCE(test_bit(STATUS_SCAN_HW, &priv->status),
  452. "TX Power requested while scanning!\n"))
  453. return -EAGAIN;
  454. /* half dBm need to multiply */
  455. tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
  456. if (priv->tx_power_lmt_in_half_dbm &&
  457. priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
  458. /*
  459. * For the newer devices which using enhanced/extend tx power
  460. * table in EEPROM, the format is in half dBm. driver need to
  461. * convert to dBm format before report to mac80211.
  462. * By doing so, there is a possibility of 1/2 dBm resolution
  463. * lost. driver will perform "round-up" operation before
  464. * reporting, but it will cause 1/2 dBm tx power over the
  465. * regulatory limit. Perform the checking here, if the
  466. * "tx_power_user_lmt" is higher than EEPROM value (in
  467. * half-dBm format), lower the tx power based on EEPROM
  468. */
  469. tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
  470. }
  471. tx_power_cmd.flags = IWLAGN_TX_POWER_NO_CLOSED;
  472. tx_power_cmd.srv_chan_lmt = IWLAGN_TX_POWER_AUTO;
  473. if (IWL_UCODE_API(priv->ucode_ver) == 1)
  474. tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
  475. else
  476. tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
  477. return iwl_send_cmd_pdu(priv, tx_ant_cfg_cmd, sizeof(tx_power_cmd),
  478. &tx_power_cmd);
  479. }
  480. void iwlagn_temperature(struct iwl_priv *priv)
  481. {
  482. /* store temperature from correct statistics (in Celsius) */
  483. priv->temperature = le32_to_cpu((iwl_bt_statistics(priv)) ?
  484. priv->_agn.statistics_bt.general.common.temperature :
  485. priv->_agn.statistics.general.common.temperature);
  486. iwl_tt_handler(priv);
  487. }
  488. u16 iwlagn_eeprom_calib_version(struct iwl_priv *priv)
  489. {
  490. struct iwl_eeprom_calib_hdr {
  491. u8 version;
  492. u8 pa_type;
  493. u16 voltage;
  494. } *hdr;
  495. hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
  496. EEPROM_CALIB_ALL);
  497. return hdr->version;
  498. }
  499. /*
  500. * EEPROM
  501. */
  502. static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
  503. {
  504. u16 offset = 0;
  505. if ((address & INDIRECT_ADDRESS) == 0)
  506. return address;
  507. switch (address & INDIRECT_TYPE_MSK) {
  508. case INDIRECT_HOST:
  509. offset = iwl_eeprom_query16(priv, EEPROM_LINK_HOST);
  510. break;
  511. case INDIRECT_GENERAL:
  512. offset = iwl_eeprom_query16(priv, EEPROM_LINK_GENERAL);
  513. break;
  514. case INDIRECT_REGULATORY:
  515. offset = iwl_eeprom_query16(priv, EEPROM_LINK_REGULATORY);
  516. break;
  517. case INDIRECT_TXP_LIMIT:
  518. offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT);
  519. break;
  520. case INDIRECT_TXP_LIMIT_SIZE:
  521. offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT_SIZE);
  522. break;
  523. case INDIRECT_CALIBRATION:
  524. offset = iwl_eeprom_query16(priv, EEPROM_LINK_CALIBRATION);
  525. break;
  526. case INDIRECT_PROCESS_ADJST:
  527. offset = iwl_eeprom_query16(priv, EEPROM_LINK_PROCESS_ADJST);
  528. break;
  529. case INDIRECT_OTHERS:
  530. offset = iwl_eeprom_query16(priv, EEPROM_LINK_OTHERS);
  531. break;
  532. default:
  533. IWL_ERR(priv, "illegal indirect type: 0x%X\n",
  534. address & INDIRECT_TYPE_MSK);
  535. break;
  536. }
  537. /* translate the offset from words to byte */
  538. return (address & ADDRESS_MSK) + (offset << 1);
  539. }
  540. const u8 *iwlagn_eeprom_query_addr(const struct iwl_priv *priv,
  541. size_t offset)
  542. {
  543. u32 address = eeprom_indirect_address(priv, offset);
  544. BUG_ON(address >= priv->cfg->base_params->eeprom_size);
  545. return &priv->eeprom[address];
  546. }
  547. struct iwl_mod_params iwlagn_mod_params = {
  548. .amsdu_size_8K = 1,
  549. .restart_fw = 1,
  550. .plcp_check = true,
  551. /* the rest are 0 by default */
  552. };
  553. void iwlagn_rx_queue_reset(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  554. {
  555. unsigned long flags;
  556. int i;
  557. spin_lock_irqsave(&rxq->lock, flags);
  558. INIT_LIST_HEAD(&rxq->rx_free);
  559. INIT_LIST_HEAD(&rxq->rx_used);
  560. /* Fill the rx_used queue with _all_ of the Rx buffers */
  561. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  562. /* In the reset function, these buffers may have been allocated
  563. * to an SKB, so we need to unmap and free potential storage */
  564. if (rxq->pool[i].page != NULL) {
  565. pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
  566. PAGE_SIZE << priv->hw_params.rx_page_order,
  567. PCI_DMA_FROMDEVICE);
  568. __iwl_free_pages(priv, rxq->pool[i].page);
  569. rxq->pool[i].page = NULL;
  570. }
  571. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  572. }
  573. for (i = 0; i < RX_QUEUE_SIZE; i++)
  574. rxq->queue[i] = NULL;
  575. /* Set us so that we have processed and used all buffers, but have
  576. * not restocked the Rx queue with fresh buffers */
  577. rxq->read = rxq->write = 0;
  578. rxq->write_actual = 0;
  579. rxq->free_count = 0;
  580. spin_unlock_irqrestore(&rxq->lock, flags);
  581. }
  582. int iwlagn_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  583. {
  584. u32 rb_size;
  585. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  586. u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
  587. if (!priv->cfg->base_params->use_isr_legacy)
  588. rb_timeout = RX_RB_TIMEOUT;
  589. if (priv->cfg->mod_params->amsdu_size_8K)
  590. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  591. else
  592. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  593. /* Stop Rx DMA */
  594. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  595. /* Reset driver's Rx queue write index */
  596. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  597. /* Tell device where to find RBD circular buffer in DRAM */
  598. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  599. (u32)(rxq->bd_dma >> 8));
  600. /* Tell device where in DRAM to update its Rx status */
  601. iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  602. rxq->rb_stts_dma >> 4);
  603. /* Enable Rx DMA
  604. * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
  605. * the credit mechanism in 5000 HW RX FIFO
  606. * Direct rx interrupts to hosts
  607. * Rx buffer size 4 or 8k
  608. * RB timeout 0x10
  609. * 256 RBDs
  610. */
  611. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  612. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  613. FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
  614. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  615. FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
  616. rb_size|
  617. (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
  618. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  619. /* Set interrupt coalescing timer to default (2048 usecs) */
  620. iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
  621. return 0;
  622. }
  623. static void iwlagn_set_pwr_vmain(struct iwl_priv *priv)
  624. {
  625. /*
  626. * (for documentation purposes)
  627. * to set power to V_AUX, do:
  628. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  629. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  630. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  631. ~APMG_PS_CTRL_MSK_PWR_SRC);
  632. */
  633. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  634. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  635. ~APMG_PS_CTRL_MSK_PWR_SRC);
  636. }
  637. int iwlagn_hw_nic_init(struct iwl_priv *priv)
  638. {
  639. unsigned long flags;
  640. struct iwl_rx_queue *rxq = &priv->rxq;
  641. int ret;
  642. /* nic_init */
  643. spin_lock_irqsave(&priv->lock, flags);
  644. priv->cfg->ops->lib->apm_ops.init(priv);
  645. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  646. iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  647. spin_unlock_irqrestore(&priv->lock, flags);
  648. iwlagn_set_pwr_vmain(priv);
  649. priv->cfg->ops->lib->apm_ops.config(priv);
  650. /* Allocate the RX queue, or reset if it is already allocated */
  651. if (!rxq->bd) {
  652. ret = iwl_rx_queue_alloc(priv);
  653. if (ret) {
  654. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  655. return -ENOMEM;
  656. }
  657. } else
  658. iwlagn_rx_queue_reset(priv, rxq);
  659. iwlagn_rx_replenish(priv);
  660. iwlagn_rx_init(priv, rxq);
  661. spin_lock_irqsave(&priv->lock, flags);
  662. rxq->need_update = 1;
  663. iwl_rx_queue_update_write_ptr(priv, rxq);
  664. spin_unlock_irqrestore(&priv->lock, flags);
  665. /* Allocate or reset and init all Tx and Command queues */
  666. if (!priv->txq) {
  667. ret = iwlagn_txq_ctx_alloc(priv);
  668. if (ret)
  669. return ret;
  670. } else
  671. iwlagn_txq_ctx_reset(priv);
  672. if (priv->cfg->base_params->shadow_reg_enable) {
  673. /* enable shadow regs in HW */
  674. iwl_set_bit(priv, CSR_MAC_SHADOW_REG_CTRL,
  675. 0x800FFFFF);
  676. }
  677. set_bit(STATUS_INIT, &priv->status);
  678. return 0;
  679. }
  680. /**
  681. * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  682. */
  683. static inline __le32 iwlagn_dma_addr2rbd_ptr(struct iwl_priv *priv,
  684. dma_addr_t dma_addr)
  685. {
  686. return cpu_to_le32((u32)(dma_addr >> 8));
  687. }
  688. /**
  689. * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
  690. *
  691. * If there are slots in the RX queue that need to be restocked,
  692. * and we have free pre-allocated buffers, fill the ranks as much
  693. * as we can, pulling from rx_free.
  694. *
  695. * This moves the 'write' index forward to catch up with 'processed', and
  696. * also updates the memory address in the firmware to reference the new
  697. * target buffer.
  698. */
  699. void iwlagn_rx_queue_restock(struct iwl_priv *priv)
  700. {
  701. struct iwl_rx_queue *rxq = &priv->rxq;
  702. struct list_head *element;
  703. struct iwl_rx_mem_buffer *rxb;
  704. unsigned long flags;
  705. spin_lock_irqsave(&rxq->lock, flags);
  706. while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
  707. /* The overwritten rxb must be a used one */
  708. rxb = rxq->queue[rxq->write];
  709. BUG_ON(rxb && rxb->page);
  710. /* Get next free Rx buffer, remove from free list */
  711. element = rxq->rx_free.next;
  712. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  713. list_del(element);
  714. /* Point to Rx buffer via next RBD in circular buffer */
  715. rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(priv,
  716. rxb->page_dma);
  717. rxq->queue[rxq->write] = rxb;
  718. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  719. rxq->free_count--;
  720. }
  721. spin_unlock_irqrestore(&rxq->lock, flags);
  722. /* If the pre-allocated buffer pool is dropping low, schedule to
  723. * refill it */
  724. if (rxq->free_count <= RX_LOW_WATERMARK)
  725. queue_work(priv->workqueue, &priv->rx_replenish);
  726. /* If we've added more space for the firmware to place data, tell it.
  727. * Increment device's write pointer in multiples of 8. */
  728. if (rxq->write_actual != (rxq->write & ~0x7)) {
  729. spin_lock_irqsave(&rxq->lock, flags);
  730. rxq->need_update = 1;
  731. spin_unlock_irqrestore(&rxq->lock, flags);
  732. iwl_rx_queue_update_write_ptr(priv, rxq);
  733. }
  734. }
  735. /**
  736. * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
  737. *
  738. * When moving to rx_free an SKB is allocated for the slot.
  739. *
  740. * Also restock the Rx queue via iwl_rx_queue_restock.
  741. * This is called as a scheduled work item (except for during initialization)
  742. */
  743. void iwlagn_rx_allocate(struct iwl_priv *priv, gfp_t priority)
  744. {
  745. struct iwl_rx_queue *rxq = &priv->rxq;
  746. struct list_head *element;
  747. struct iwl_rx_mem_buffer *rxb;
  748. struct page *page;
  749. unsigned long flags;
  750. gfp_t gfp_mask = priority;
  751. while (1) {
  752. spin_lock_irqsave(&rxq->lock, flags);
  753. if (list_empty(&rxq->rx_used)) {
  754. spin_unlock_irqrestore(&rxq->lock, flags);
  755. return;
  756. }
  757. spin_unlock_irqrestore(&rxq->lock, flags);
  758. if (rxq->free_count > RX_LOW_WATERMARK)
  759. gfp_mask |= __GFP_NOWARN;
  760. if (priv->hw_params.rx_page_order > 0)
  761. gfp_mask |= __GFP_COMP;
  762. /* Alloc a new receive buffer */
  763. page = alloc_pages(gfp_mask, priv->hw_params.rx_page_order);
  764. if (!page) {
  765. if (net_ratelimit())
  766. IWL_DEBUG_INFO(priv, "alloc_pages failed, "
  767. "order: %d\n",
  768. priv->hw_params.rx_page_order);
  769. if ((rxq->free_count <= RX_LOW_WATERMARK) &&
  770. net_ratelimit())
  771. IWL_CRIT(priv, "Failed to alloc_pages with %s. Only %u free buffers remaining.\n",
  772. priority == GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
  773. rxq->free_count);
  774. /* We don't reschedule replenish work here -- we will
  775. * call the restock method and if it still needs
  776. * more buffers it will schedule replenish */
  777. return;
  778. }
  779. spin_lock_irqsave(&rxq->lock, flags);
  780. if (list_empty(&rxq->rx_used)) {
  781. spin_unlock_irqrestore(&rxq->lock, flags);
  782. __free_pages(page, priv->hw_params.rx_page_order);
  783. return;
  784. }
  785. element = rxq->rx_used.next;
  786. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  787. list_del(element);
  788. spin_unlock_irqrestore(&rxq->lock, flags);
  789. BUG_ON(rxb->page);
  790. rxb->page = page;
  791. /* Get physical address of the RB */
  792. rxb->page_dma = pci_map_page(priv->pci_dev, page, 0,
  793. PAGE_SIZE << priv->hw_params.rx_page_order,
  794. PCI_DMA_FROMDEVICE);
  795. /* dma address must be no more than 36 bits */
  796. BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
  797. /* and also 256 byte aligned! */
  798. BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
  799. spin_lock_irqsave(&rxq->lock, flags);
  800. list_add_tail(&rxb->list, &rxq->rx_free);
  801. rxq->free_count++;
  802. priv->alloc_rxb_page++;
  803. spin_unlock_irqrestore(&rxq->lock, flags);
  804. }
  805. }
  806. void iwlagn_rx_replenish(struct iwl_priv *priv)
  807. {
  808. unsigned long flags;
  809. iwlagn_rx_allocate(priv, GFP_KERNEL);
  810. spin_lock_irqsave(&priv->lock, flags);
  811. iwlagn_rx_queue_restock(priv);
  812. spin_unlock_irqrestore(&priv->lock, flags);
  813. }
  814. void iwlagn_rx_replenish_now(struct iwl_priv *priv)
  815. {
  816. iwlagn_rx_allocate(priv, GFP_ATOMIC);
  817. iwlagn_rx_queue_restock(priv);
  818. }
  819. /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
  820. * If an SKB has been detached, the POOL needs to have its SKB set to NULL
  821. * This free routine walks the list of POOL entries and if SKB is set to
  822. * non NULL it is unmapped and freed
  823. */
  824. void iwlagn_rx_queue_free(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  825. {
  826. int i;
  827. for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
  828. if (rxq->pool[i].page != NULL) {
  829. pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
  830. PAGE_SIZE << priv->hw_params.rx_page_order,
  831. PCI_DMA_FROMDEVICE);
  832. __iwl_free_pages(priv, rxq->pool[i].page);
  833. rxq->pool[i].page = NULL;
  834. }
  835. }
  836. dma_free_coherent(&priv->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  837. rxq->bd_dma);
  838. dma_free_coherent(&priv->pci_dev->dev, sizeof(struct iwl_rb_status),
  839. rxq->rb_stts, rxq->rb_stts_dma);
  840. rxq->bd = NULL;
  841. rxq->rb_stts = NULL;
  842. }
  843. int iwlagn_rxq_stop(struct iwl_priv *priv)
  844. {
  845. /* stop Rx DMA */
  846. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  847. iwl_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
  848. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  849. return 0;
  850. }
  851. int iwlagn_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  852. {
  853. int idx = 0;
  854. int band_offset = 0;
  855. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  856. if (rate_n_flags & RATE_MCS_HT_MSK) {
  857. idx = (rate_n_flags & 0xff);
  858. return idx;
  859. /* Legacy rate format, search for match in table */
  860. } else {
  861. if (band == IEEE80211_BAND_5GHZ)
  862. band_offset = IWL_FIRST_OFDM_RATE;
  863. for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
  864. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  865. return idx - band_offset;
  866. }
  867. return -1;
  868. }
  869. static int iwl_get_single_channel_for_scan(struct iwl_priv *priv,
  870. struct ieee80211_vif *vif,
  871. enum ieee80211_band band,
  872. struct iwl_scan_channel *scan_ch)
  873. {
  874. const struct ieee80211_supported_band *sband;
  875. u16 passive_dwell = 0;
  876. u16 active_dwell = 0;
  877. int added = 0;
  878. u16 channel = 0;
  879. sband = iwl_get_hw_mode(priv, band);
  880. if (!sband) {
  881. IWL_ERR(priv, "invalid band\n");
  882. return added;
  883. }
  884. active_dwell = iwl_get_active_dwell_time(priv, band, 0);
  885. passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
  886. if (passive_dwell <= active_dwell)
  887. passive_dwell = active_dwell + 1;
  888. channel = iwl_get_single_channel_number(priv, band);
  889. if (channel) {
  890. scan_ch->channel = cpu_to_le16(channel);
  891. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  892. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  893. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  894. /* Set txpower levels to defaults */
  895. scan_ch->dsp_atten = 110;
  896. if (band == IEEE80211_BAND_5GHZ)
  897. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  898. else
  899. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  900. added++;
  901. } else
  902. IWL_ERR(priv, "no valid channel found\n");
  903. return added;
  904. }
  905. static int iwl_get_channels_for_scan(struct iwl_priv *priv,
  906. struct ieee80211_vif *vif,
  907. enum ieee80211_band band,
  908. u8 is_active, u8 n_probes,
  909. struct iwl_scan_channel *scan_ch)
  910. {
  911. struct ieee80211_channel *chan;
  912. const struct ieee80211_supported_band *sband;
  913. const struct iwl_channel_info *ch_info;
  914. u16 passive_dwell = 0;
  915. u16 active_dwell = 0;
  916. int added, i;
  917. u16 channel;
  918. sband = iwl_get_hw_mode(priv, band);
  919. if (!sband)
  920. return 0;
  921. active_dwell = iwl_get_active_dwell_time(priv, band, n_probes);
  922. passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
  923. if (passive_dwell <= active_dwell)
  924. passive_dwell = active_dwell + 1;
  925. for (i = 0, added = 0; i < priv->scan_request->n_channels; i++) {
  926. chan = priv->scan_request->channels[i];
  927. if (chan->band != band)
  928. continue;
  929. channel = chan->hw_value;
  930. scan_ch->channel = cpu_to_le16(channel);
  931. ch_info = iwl_get_channel_info(priv, band, channel);
  932. if (!is_channel_valid(ch_info)) {
  933. IWL_DEBUG_SCAN(priv, "Channel %d is INVALID for this band.\n",
  934. channel);
  935. continue;
  936. }
  937. if (!is_active || is_channel_passive(ch_info) ||
  938. (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
  939. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  940. else
  941. scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
  942. if (n_probes)
  943. scan_ch->type |= IWL_SCAN_PROBE_MASK(n_probes);
  944. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  945. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  946. /* Set txpower levels to defaults */
  947. scan_ch->dsp_atten = 110;
  948. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  949. * power level:
  950. * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
  951. */
  952. if (band == IEEE80211_BAND_5GHZ)
  953. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  954. else
  955. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  956. IWL_DEBUG_SCAN(priv, "Scanning ch=%d prob=0x%X [%s %d]\n",
  957. channel, le32_to_cpu(scan_ch->type),
  958. (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
  959. "ACTIVE" : "PASSIVE",
  960. (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
  961. active_dwell : passive_dwell);
  962. scan_ch++;
  963. added++;
  964. }
  965. IWL_DEBUG_SCAN(priv, "total channels to scan %d\n", added);
  966. return added;
  967. }
  968. static int iwl_fill_offch_tx(struct iwl_priv *priv, void *data, size_t maxlen)
  969. {
  970. struct sk_buff *skb = priv->_agn.offchan_tx_skb;
  971. if (skb->len < maxlen)
  972. maxlen = skb->len;
  973. memcpy(data, skb->data, maxlen);
  974. return maxlen;
  975. }
  976. int iwlagn_request_scan(struct iwl_priv *priv, struct ieee80211_vif *vif)
  977. {
  978. struct iwl_host_cmd cmd = {
  979. .id = REPLY_SCAN_CMD,
  980. .len = sizeof(struct iwl_scan_cmd),
  981. .flags = CMD_SIZE_HUGE,
  982. };
  983. struct iwl_scan_cmd *scan;
  984. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  985. u32 rate_flags = 0;
  986. u16 cmd_len;
  987. u16 rx_chain = 0;
  988. enum ieee80211_band band;
  989. u8 n_probes = 0;
  990. u8 rx_ant = priv->hw_params.valid_rx_ant;
  991. u8 rate;
  992. bool is_active = false;
  993. int chan_mod;
  994. u8 active_chains;
  995. u8 scan_tx_antennas = priv->hw_params.valid_tx_ant;
  996. int ret;
  997. lockdep_assert_held(&priv->mutex);
  998. if (vif)
  999. ctx = iwl_rxon_ctx_from_vif(vif);
  1000. if (!priv->scan_cmd) {
  1001. priv->scan_cmd = kmalloc(sizeof(struct iwl_scan_cmd) +
  1002. IWL_MAX_SCAN_SIZE, GFP_KERNEL);
  1003. if (!priv->scan_cmd) {
  1004. IWL_DEBUG_SCAN(priv,
  1005. "fail to allocate memory for scan\n");
  1006. return -ENOMEM;
  1007. }
  1008. }
  1009. scan = priv->scan_cmd;
  1010. memset(scan, 0, sizeof(struct iwl_scan_cmd) + IWL_MAX_SCAN_SIZE);
  1011. scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
  1012. scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
  1013. if (priv->scan_type != IWL_SCAN_OFFCH_TX &&
  1014. iwl_is_any_associated(priv)) {
  1015. u16 interval = 0;
  1016. u32 extra;
  1017. u32 suspend_time = 100;
  1018. u32 scan_suspend_time = 100;
  1019. IWL_DEBUG_INFO(priv, "Scanning while associated...\n");
  1020. switch (priv->scan_type) {
  1021. case IWL_SCAN_OFFCH_TX:
  1022. WARN_ON(1);
  1023. break;
  1024. case IWL_SCAN_RADIO_RESET:
  1025. interval = 0;
  1026. break;
  1027. case IWL_SCAN_NORMAL:
  1028. interval = vif->bss_conf.beacon_int;
  1029. break;
  1030. }
  1031. scan->suspend_time = 0;
  1032. scan->max_out_time = cpu_to_le32(200 * 1024);
  1033. if (!interval)
  1034. interval = suspend_time;
  1035. extra = (suspend_time / interval) << 22;
  1036. scan_suspend_time = (extra |
  1037. ((suspend_time % interval) * 1024));
  1038. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  1039. IWL_DEBUG_SCAN(priv, "suspend_time 0x%X beacon interval %d\n",
  1040. scan_suspend_time, interval);
  1041. } else if (priv->scan_type == IWL_SCAN_OFFCH_TX) {
  1042. scan->suspend_time = 0;
  1043. scan->max_out_time =
  1044. cpu_to_le32(1024 * priv->_agn.offchan_tx_timeout);
  1045. }
  1046. switch (priv->scan_type) {
  1047. case IWL_SCAN_RADIO_RESET:
  1048. IWL_DEBUG_SCAN(priv, "Start internal passive scan.\n");
  1049. break;
  1050. case IWL_SCAN_NORMAL:
  1051. if (priv->scan_request->n_ssids) {
  1052. int i, p = 0;
  1053. IWL_DEBUG_SCAN(priv, "Kicking off active scan\n");
  1054. for (i = 0; i < priv->scan_request->n_ssids; i++) {
  1055. /* always does wildcard anyway */
  1056. if (!priv->scan_request->ssids[i].ssid_len)
  1057. continue;
  1058. scan->direct_scan[p].id = WLAN_EID_SSID;
  1059. scan->direct_scan[p].len =
  1060. priv->scan_request->ssids[i].ssid_len;
  1061. memcpy(scan->direct_scan[p].ssid,
  1062. priv->scan_request->ssids[i].ssid,
  1063. priv->scan_request->ssids[i].ssid_len);
  1064. n_probes++;
  1065. p++;
  1066. }
  1067. is_active = true;
  1068. } else
  1069. IWL_DEBUG_SCAN(priv, "Start passive scan.\n");
  1070. break;
  1071. case IWL_SCAN_OFFCH_TX:
  1072. IWL_DEBUG_SCAN(priv, "Start offchannel TX scan.\n");
  1073. break;
  1074. }
  1075. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  1076. scan->tx_cmd.sta_id = ctx->bcast_sta_id;
  1077. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1078. switch (priv->scan_band) {
  1079. case IEEE80211_BAND_2GHZ:
  1080. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  1081. chan_mod = le32_to_cpu(
  1082. priv->contexts[IWL_RXON_CTX_BSS].active.flags &
  1083. RXON_FLG_CHANNEL_MODE_MSK)
  1084. >> RXON_FLG_CHANNEL_MODE_POS;
  1085. if (chan_mod == CHANNEL_MODE_PURE_40) {
  1086. rate = IWL_RATE_6M_PLCP;
  1087. } else {
  1088. rate = IWL_RATE_1M_PLCP;
  1089. rate_flags = RATE_MCS_CCK_MSK;
  1090. }
  1091. /*
  1092. * Internal scans are passive, so we can indiscriminately set
  1093. * the BT ignore flag on 2.4 GHz since it applies to TX only.
  1094. */
  1095. if (priv->cfg->bt_params &&
  1096. priv->cfg->bt_params->advanced_bt_coexist)
  1097. scan->tx_cmd.tx_flags |= TX_CMD_FLG_IGNORE_BT;
  1098. break;
  1099. case IEEE80211_BAND_5GHZ:
  1100. rate = IWL_RATE_6M_PLCP;
  1101. break;
  1102. default:
  1103. IWL_WARN(priv, "Invalid scan band\n");
  1104. return -EIO;
  1105. }
  1106. /*
  1107. * If active scanning is requested but a certain channel is
  1108. * marked passive, we can do active scanning if we detect
  1109. * transmissions.
  1110. *
  1111. * There is an issue with some firmware versions that triggers
  1112. * a sysassert on a "good CRC threshold" of zero (== disabled),
  1113. * on a radar channel even though this means that we should NOT
  1114. * send probes.
  1115. *
  1116. * The "good CRC threshold" is the number of frames that we
  1117. * need to receive during our dwell time on a channel before
  1118. * sending out probes -- setting this to a huge value will
  1119. * mean we never reach it, but at the same time work around
  1120. * the aforementioned issue. Thus use IWL_GOOD_CRC_TH_NEVER
  1121. * here instead of IWL_GOOD_CRC_TH_DISABLED.
  1122. */
  1123. scan->good_CRC_th = is_active ? IWL_GOOD_CRC_TH_DEFAULT :
  1124. IWL_GOOD_CRC_TH_NEVER;
  1125. band = priv->scan_band;
  1126. if (priv->cfg->scan_rx_antennas[band])
  1127. rx_ant = priv->cfg->scan_rx_antennas[band];
  1128. if (band == IEEE80211_BAND_2GHZ &&
  1129. priv->cfg->bt_params &&
  1130. priv->cfg->bt_params->advanced_bt_coexist) {
  1131. /* transmit 2.4 GHz probes only on first antenna */
  1132. scan_tx_antennas = first_antenna(scan_tx_antennas);
  1133. }
  1134. priv->scan_tx_ant[band] = iwl_toggle_tx_ant(priv, priv->scan_tx_ant[band],
  1135. scan_tx_antennas);
  1136. rate_flags |= iwl_ant_idx_to_flags(priv->scan_tx_ant[band]);
  1137. scan->tx_cmd.rate_n_flags = iwl_hw_set_rate_n_flags(rate, rate_flags);
  1138. /* In power save mode use one chain, otherwise use all chains */
  1139. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  1140. /* rx_ant has been set to all valid chains previously */
  1141. active_chains = rx_ant &
  1142. ((u8)(priv->chain_noise_data.active_chains));
  1143. if (!active_chains)
  1144. active_chains = rx_ant;
  1145. IWL_DEBUG_SCAN(priv, "chain_noise_data.active_chains: %u\n",
  1146. priv->chain_noise_data.active_chains);
  1147. rx_ant = first_antenna(active_chains);
  1148. }
  1149. if (priv->cfg->bt_params &&
  1150. priv->cfg->bt_params->advanced_bt_coexist &&
  1151. priv->bt_full_concurrent) {
  1152. /* operated as 1x1 in full concurrency mode */
  1153. rx_ant = first_antenna(rx_ant);
  1154. }
  1155. /* MIMO is not used here, but value is required */
  1156. rx_chain |= priv->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
  1157. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  1158. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
  1159. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  1160. scan->rx_chain = cpu_to_le16(rx_chain);
  1161. switch (priv->scan_type) {
  1162. case IWL_SCAN_NORMAL:
  1163. cmd_len = iwl_fill_probe_req(priv,
  1164. (struct ieee80211_mgmt *)scan->data,
  1165. vif->addr,
  1166. priv->scan_request->ie,
  1167. priv->scan_request->ie_len,
  1168. IWL_MAX_SCAN_SIZE - sizeof(*scan));
  1169. break;
  1170. case IWL_SCAN_RADIO_RESET:
  1171. /* use bcast addr, will not be transmitted but must be valid */
  1172. cmd_len = iwl_fill_probe_req(priv,
  1173. (struct ieee80211_mgmt *)scan->data,
  1174. iwl_bcast_addr, NULL, 0,
  1175. IWL_MAX_SCAN_SIZE - sizeof(*scan));
  1176. break;
  1177. case IWL_SCAN_OFFCH_TX:
  1178. cmd_len = iwl_fill_offch_tx(priv, scan->data,
  1179. IWL_MAX_SCAN_SIZE
  1180. - sizeof(*scan)
  1181. - sizeof(struct iwl_scan_channel));
  1182. scan->scan_flags |= IWL_SCAN_FLAGS_ACTION_FRAME_TX;
  1183. break;
  1184. default:
  1185. BUG();
  1186. }
  1187. scan->tx_cmd.len = cpu_to_le16(cmd_len);
  1188. scan->filter_flags |= (RXON_FILTER_ACCEPT_GRP_MSK |
  1189. RXON_FILTER_BCON_AWARE_MSK);
  1190. switch (priv->scan_type) {
  1191. case IWL_SCAN_RADIO_RESET:
  1192. scan->channel_count =
  1193. iwl_get_single_channel_for_scan(priv, vif, band,
  1194. (void *)&scan->data[cmd_len]);
  1195. break;
  1196. case IWL_SCAN_NORMAL:
  1197. scan->channel_count =
  1198. iwl_get_channels_for_scan(priv, vif, band,
  1199. is_active, n_probes,
  1200. (void *)&scan->data[cmd_len]);
  1201. break;
  1202. case IWL_SCAN_OFFCH_TX: {
  1203. struct iwl_scan_channel *scan_ch;
  1204. scan->channel_count = 1;
  1205. scan_ch = (void *)&scan->data[cmd_len];
  1206. scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
  1207. scan_ch->channel =
  1208. cpu_to_le16(priv->_agn.offchan_tx_chan->hw_value);
  1209. scan_ch->active_dwell =
  1210. cpu_to_le16(priv->_agn.offchan_tx_timeout);
  1211. scan_ch->passive_dwell = 0;
  1212. /* Set txpower levels to defaults */
  1213. scan_ch->dsp_atten = 110;
  1214. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  1215. * power level:
  1216. * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
  1217. */
  1218. if (priv->_agn.offchan_tx_chan->band == IEEE80211_BAND_5GHZ)
  1219. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  1220. else
  1221. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  1222. }
  1223. break;
  1224. }
  1225. if (scan->channel_count == 0) {
  1226. IWL_DEBUG_SCAN(priv, "channel count %d\n", scan->channel_count);
  1227. return -EIO;
  1228. }
  1229. cmd.len += le16_to_cpu(scan->tx_cmd.len) +
  1230. scan->channel_count * sizeof(struct iwl_scan_channel);
  1231. cmd.data = scan;
  1232. scan->len = cpu_to_le16(cmd.len);
  1233. /* set scan bit here for PAN params */
  1234. set_bit(STATUS_SCAN_HW, &priv->status);
  1235. if (priv->cfg->ops->hcmd->set_pan_params) {
  1236. ret = priv->cfg->ops->hcmd->set_pan_params(priv);
  1237. if (ret)
  1238. return ret;
  1239. }
  1240. ret = iwl_send_cmd_sync(priv, &cmd);
  1241. if (ret) {
  1242. clear_bit(STATUS_SCAN_HW, &priv->status);
  1243. if (priv->cfg->ops->hcmd->set_pan_params)
  1244. priv->cfg->ops->hcmd->set_pan_params(priv);
  1245. }
  1246. return ret;
  1247. }
  1248. int iwlagn_manage_ibss_station(struct iwl_priv *priv,
  1249. struct ieee80211_vif *vif, bool add)
  1250. {
  1251. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  1252. if (add)
  1253. return iwlagn_add_bssid_station(priv, vif_priv->ctx,
  1254. vif->bss_conf.bssid,
  1255. &vif_priv->ibss_bssid_sta_id);
  1256. return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
  1257. vif->bss_conf.bssid);
  1258. }
  1259. void iwl_free_tfds_in_queue(struct iwl_priv *priv,
  1260. int sta_id, int tid, int freed)
  1261. {
  1262. lockdep_assert_held(&priv->sta_lock);
  1263. if (priv->stations[sta_id].tid[tid].tfds_in_queue >= freed)
  1264. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1265. else {
  1266. IWL_DEBUG_TX(priv, "free more than tfds_in_queue (%u:%d)\n",
  1267. priv->stations[sta_id].tid[tid].tfds_in_queue,
  1268. freed);
  1269. priv->stations[sta_id].tid[tid].tfds_in_queue = 0;
  1270. }
  1271. }
  1272. #define IWL_FLUSH_WAIT_MS 2000
  1273. int iwlagn_wait_tx_queue_empty(struct iwl_priv *priv)
  1274. {
  1275. struct iwl_tx_queue *txq;
  1276. struct iwl_queue *q;
  1277. int cnt;
  1278. unsigned long now = jiffies;
  1279. int ret = 0;
  1280. /* waiting for all the tx frames complete might take a while */
  1281. for (cnt = 0; cnt < priv->hw_params.max_txq_num; cnt++) {
  1282. if (cnt == priv->cmd_queue)
  1283. continue;
  1284. txq = &priv->txq[cnt];
  1285. q = &txq->q;
  1286. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  1287. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  1288. msleep(1);
  1289. if (q->read_ptr != q->write_ptr) {
  1290. IWL_ERR(priv, "fail to flush all tx fifo queues\n");
  1291. ret = -ETIMEDOUT;
  1292. break;
  1293. }
  1294. }
  1295. return ret;
  1296. }
  1297. #define IWL_TX_QUEUE_MSK 0xfffff
  1298. /**
  1299. * iwlagn_txfifo_flush: send REPLY_TXFIFO_FLUSH command to uCode
  1300. *
  1301. * pre-requirements:
  1302. * 1. acquire mutex before calling
  1303. * 2. make sure rf is on and not in exit state
  1304. */
  1305. int iwlagn_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
  1306. {
  1307. struct iwl_txfifo_flush_cmd flush_cmd;
  1308. struct iwl_host_cmd cmd = {
  1309. .id = REPLY_TXFIFO_FLUSH,
  1310. .len = sizeof(struct iwl_txfifo_flush_cmd),
  1311. .flags = CMD_SYNC,
  1312. .data = &flush_cmd,
  1313. };
  1314. might_sleep();
  1315. memset(&flush_cmd, 0, sizeof(flush_cmd));
  1316. flush_cmd.fifo_control = IWL_TX_FIFO_VO_MSK | IWL_TX_FIFO_VI_MSK |
  1317. IWL_TX_FIFO_BE_MSK | IWL_TX_FIFO_BK_MSK;
  1318. if (priv->cfg->sku & IWL_SKU_N)
  1319. flush_cmd.fifo_control |= IWL_AGG_TX_QUEUE_MSK;
  1320. IWL_DEBUG_INFO(priv, "fifo queue control: 0X%x\n",
  1321. flush_cmd.fifo_control);
  1322. flush_cmd.flush_control = cpu_to_le16(flush_control);
  1323. return iwl_send_cmd(priv, &cmd);
  1324. }
  1325. void iwlagn_dev_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
  1326. {
  1327. mutex_lock(&priv->mutex);
  1328. ieee80211_stop_queues(priv->hw);
  1329. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  1330. IWL_ERR(priv, "flush request fail\n");
  1331. goto done;
  1332. }
  1333. IWL_DEBUG_INFO(priv, "wait transmit/flush all frames\n");
  1334. iwlagn_wait_tx_queue_empty(priv);
  1335. done:
  1336. ieee80211_wake_queues(priv->hw);
  1337. mutex_unlock(&priv->mutex);
  1338. }
  1339. /*
  1340. * BT coex
  1341. */
  1342. /*
  1343. * Macros to access the lookup table.
  1344. *
  1345. * The lookup table has 7 inputs: bt3_prio, bt3_txrx, bt_rf_act, wifi_req,
  1346. * wifi_prio, wifi_txrx and wifi_sh_ant_req.
  1347. *
  1348. * It has three outputs: WLAN_ACTIVE, WLAN_KILL and ANT_SWITCH
  1349. *
  1350. * The format is that "registers" 8 through 11 contain the WLAN_ACTIVE bits
  1351. * one after another in 32-bit registers, and "registers" 0 through 7 contain
  1352. * the WLAN_KILL and ANT_SWITCH bits interleaved (in that order).
  1353. *
  1354. * These macros encode that format.
  1355. */
  1356. #define LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, wifi_req, wifi_prio, \
  1357. wifi_txrx, wifi_sh_ant_req) \
  1358. (bt3_prio | (bt3_txrx << 1) | (bt_rf_act << 2) | (wifi_req << 3) | \
  1359. (wifi_prio << 4) | (wifi_txrx << 5) | (wifi_sh_ant_req << 6))
  1360. #define LUT_PTA_WLAN_ACTIVE_OP(lut, op, val) \
  1361. lut[8 + ((val) >> 5)] op (cpu_to_le32(BIT((val) & 0x1f)))
  1362. #define LUT_TEST_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1363. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1364. (!!(LUT_PTA_WLAN_ACTIVE_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, \
  1365. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1366. wifi_sh_ant_req))))
  1367. #define LUT_SET_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1368. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1369. LUT_PTA_WLAN_ACTIVE_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, \
  1370. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1371. wifi_sh_ant_req))
  1372. #define LUT_CLEAR_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, \
  1373. wifi_req, wifi_prio, wifi_txrx, \
  1374. wifi_sh_ant_req) \
  1375. LUT_PTA_WLAN_ACTIVE_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, \
  1376. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1377. wifi_sh_ant_req))
  1378. #define LUT_WLAN_KILL_OP(lut, op, val) \
  1379. lut[(val) >> 4] op (cpu_to_le32(BIT(((val) << 1) & 0x1e)))
  1380. #define LUT_TEST_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1381. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1382. (!!(LUT_WLAN_KILL_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1383. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))))
  1384. #define LUT_SET_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1385. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1386. LUT_WLAN_KILL_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1387. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1388. #define LUT_CLEAR_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1389. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1390. LUT_WLAN_KILL_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1391. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1392. #define LUT_ANT_SWITCH_OP(lut, op, val) \
  1393. lut[(val) >> 4] op (cpu_to_le32(BIT((((val) << 1) & 0x1e) + 1)))
  1394. #define LUT_TEST_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1395. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1396. (!!(LUT_ANT_SWITCH_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1397. wifi_req, wifi_prio, wifi_txrx, \
  1398. wifi_sh_ant_req))))
  1399. #define LUT_SET_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1400. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1401. LUT_ANT_SWITCH_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1402. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1403. #define LUT_CLEAR_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1404. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1405. LUT_ANT_SWITCH_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1406. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1407. static const __le32 iwlagn_def_3w_lookup[12] = {
  1408. cpu_to_le32(0xaaaaaaaa),
  1409. cpu_to_le32(0xaaaaaaaa),
  1410. cpu_to_le32(0xaeaaaaaa),
  1411. cpu_to_le32(0xaaaaaaaa),
  1412. cpu_to_le32(0xcc00ff28),
  1413. cpu_to_le32(0x0000aaaa),
  1414. cpu_to_le32(0xcc00aaaa),
  1415. cpu_to_le32(0x0000aaaa),
  1416. cpu_to_le32(0xc0004000),
  1417. cpu_to_le32(0x00004000),
  1418. cpu_to_le32(0xf0005000),
  1419. cpu_to_le32(0xf0005000),
  1420. };
  1421. static const __le32 iwlagn_concurrent_lookup[12] = {
  1422. cpu_to_le32(0xaaaaaaaa),
  1423. cpu_to_le32(0xaaaaaaaa),
  1424. cpu_to_le32(0xaaaaaaaa),
  1425. cpu_to_le32(0xaaaaaaaa),
  1426. cpu_to_le32(0xaaaaaaaa),
  1427. cpu_to_le32(0xaaaaaaaa),
  1428. cpu_to_le32(0xaaaaaaaa),
  1429. cpu_to_le32(0xaaaaaaaa),
  1430. cpu_to_le32(0x00000000),
  1431. cpu_to_le32(0x00000000),
  1432. cpu_to_le32(0x00000000),
  1433. cpu_to_le32(0x00000000),
  1434. };
  1435. void iwlagn_send_advance_bt_config(struct iwl_priv *priv)
  1436. {
  1437. struct iwl_basic_bt_cmd basic = {
  1438. .max_kill = IWLAGN_BT_MAX_KILL_DEFAULT,
  1439. .bt3_timer_t7_value = IWLAGN_BT3_T7_DEFAULT,
  1440. .bt3_prio_sample_time = IWLAGN_BT3_PRIO_SAMPLE_DEFAULT,
  1441. .bt3_timer_t2_value = IWLAGN_BT3_T2_DEFAULT,
  1442. };
  1443. struct iwl6000_bt_cmd bt_cmd_6000;
  1444. struct iwl2000_bt_cmd bt_cmd_2000;
  1445. int ret;
  1446. BUILD_BUG_ON(sizeof(iwlagn_def_3w_lookup) !=
  1447. sizeof(basic.bt3_lookup_table));
  1448. if (priv->cfg->bt_params) {
  1449. if (priv->cfg->bt_params->bt_session_2) {
  1450. bt_cmd_2000.prio_boost = cpu_to_le32(
  1451. priv->cfg->bt_params->bt_prio_boost);
  1452. bt_cmd_2000.tx_prio_boost = 0;
  1453. bt_cmd_2000.rx_prio_boost = 0;
  1454. } else {
  1455. bt_cmd_6000.prio_boost =
  1456. priv->cfg->bt_params->bt_prio_boost;
  1457. bt_cmd_6000.tx_prio_boost = 0;
  1458. bt_cmd_6000.rx_prio_boost = 0;
  1459. }
  1460. } else {
  1461. IWL_ERR(priv, "failed to construct BT Coex Config\n");
  1462. return;
  1463. }
  1464. basic.kill_ack_mask = priv->kill_ack_mask;
  1465. basic.kill_cts_mask = priv->kill_cts_mask;
  1466. basic.valid = priv->bt_valid;
  1467. /*
  1468. * Configure BT coex mode to "no coexistence" when the
  1469. * user disabled BT coexistence, we have no interface
  1470. * (might be in monitor mode), or the interface is in
  1471. * IBSS mode (no proper uCode support for coex then).
  1472. */
  1473. if (!bt_coex_active || priv->iw_mode == NL80211_IFTYPE_ADHOC) {
  1474. basic.flags = IWLAGN_BT_FLAG_COEX_MODE_DISABLED;
  1475. } else {
  1476. basic.flags = IWLAGN_BT_FLAG_COEX_MODE_3W <<
  1477. IWLAGN_BT_FLAG_COEX_MODE_SHIFT;
  1478. if (priv->cfg->bt_params &&
  1479. priv->cfg->bt_params->bt_sco_disable)
  1480. basic.flags |= IWLAGN_BT_FLAG_SYNC_2_BT_DISABLE;
  1481. if (priv->bt_ch_announce)
  1482. basic.flags |= IWLAGN_BT_FLAG_CHANNEL_INHIBITION;
  1483. IWL_DEBUG_INFO(priv, "BT coex flag: 0X%x\n", basic.flags);
  1484. }
  1485. priv->bt_enable_flag = basic.flags;
  1486. if (priv->bt_full_concurrent)
  1487. memcpy(basic.bt3_lookup_table, iwlagn_concurrent_lookup,
  1488. sizeof(iwlagn_concurrent_lookup));
  1489. else
  1490. memcpy(basic.bt3_lookup_table, iwlagn_def_3w_lookup,
  1491. sizeof(iwlagn_def_3w_lookup));
  1492. IWL_DEBUG_INFO(priv, "BT coex %s in %s mode\n",
  1493. basic.flags ? "active" : "disabled",
  1494. priv->bt_full_concurrent ?
  1495. "full concurrency" : "3-wire");
  1496. if (priv->cfg->bt_params->bt_session_2) {
  1497. memcpy(&bt_cmd_2000.basic, &basic,
  1498. sizeof(basic));
  1499. ret = iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1500. sizeof(bt_cmd_2000), &bt_cmd_2000);
  1501. } else {
  1502. memcpy(&bt_cmd_6000.basic, &basic,
  1503. sizeof(basic));
  1504. ret = iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1505. sizeof(bt_cmd_6000), &bt_cmd_6000);
  1506. }
  1507. if (ret)
  1508. IWL_ERR(priv, "failed to send BT Coex Config\n");
  1509. }
  1510. static void iwlagn_bt_traffic_change_work(struct work_struct *work)
  1511. {
  1512. struct iwl_priv *priv =
  1513. container_of(work, struct iwl_priv, bt_traffic_change_work);
  1514. struct iwl_rxon_context *ctx;
  1515. int smps_request = -1;
  1516. if (priv->bt_enable_flag == IWLAGN_BT_FLAG_COEX_MODE_DISABLED) {
  1517. /* bt coex disabled */
  1518. return;
  1519. }
  1520. /*
  1521. * Note: bt_traffic_load can be overridden by scan complete and
  1522. * coex profile notifications. Ignore that since only bad consequence
  1523. * can be not matching debug print with actual state.
  1524. */
  1525. IWL_DEBUG_INFO(priv, "BT traffic load changes: %d\n",
  1526. priv->bt_traffic_load);
  1527. switch (priv->bt_traffic_load) {
  1528. case IWL_BT_COEX_TRAFFIC_LOAD_NONE:
  1529. if (priv->bt_status)
  1530. smps_request = IEEE80211_SMPS_DYNAMIC;
  1531. else
  1532. smps_request = IEEE80211_SMPS_AUTOMATIC;
  1533. break;
  1534. case IWL_BT_COEX_TRAFFIC_LOAD_LOW:
  1535. smps_request = IEEE80211_SMPS_DYNAMIC;
  1536. break;
  1537. case IWL_BT_COEX_TRAFFIC_LOAD_HIGH:
  1538. case IWL_BT_COEX_TRAFFIC_LOAD_CONTINUOUS:
  1539. smps_request = IEEE80211_SMPS_STATIC;
  1540. break;
  1541. default:
  1542. IWL_ERR(priv, "Invalid BT traffic load: %d\n",
  1543. priv->bt_traffic_load);
  1544. break;
  1545. }
  1546. mutex_lock(&priv->mutex);
  1547. /*
  1548. * We can not send command to firmware while scanning. When the scan
  1549. * complete we will schedule this work again. We do check with mutex
  1550. * locked to prevent new scan request to arrive. We do not check
  1551. * STATUS_SCANNING to avoid race when queue_work two times from
  1552. * different notifications, but quit and not perform any work at all.
  1553. */
  1554. if (test_bit(STATUS_SCAN_HW, &priv->status))
  1555. goto out;
  1556. if (priv->cfg->ops->lib->update_chain_flags)
  1557. priv->cfg->ops->lib->update_chain_flags(priv);
  1558. if (smps_request != -1) {
  1559. for_each_context(priv, ctx) {
  1560. if (ctx->vif && ctx->vif->type == NL80211_IFTYPE_STATION)
  1561. ieee80211_request_smps(ctx->vif, smps_request);
  1562. }
  1563. }
  1564. out:
  1565. mutex_unlock(&priv->mutex);
  1566. }
  1567. static void iwlagn_print_uartmsg(struct iwl_priv *priv,
  1568. struct iwl_bt_uart_msg *uart_msg)
  1569. {
  1570. IWL_DEBUG_NOTIF(priv, "Message Type = 0x%X, SSN = 0x%X, "
  1571. "Update Req = 0x%X",
  1572. (BT_UART_MSG_FRAME1MSGTYPE_MSK & uart_msg->frame1) >>
  1573. BT_UART_MSG_FRAME1MSGTYPE_POS,
  1574. (BT_UART_MSG_FRAME1SSN_MSK & uart_msg->frame1) >>
  1575. BT_UART_MSG_FRAME1SSN_POS,
  1576. (BT_UART_MSG_FRAME1UPDATEREQ_MSK & uart_msg->frame1) >>
  1577. BT_UART_MSG_FRAME1UPDATEREQ_POS);
  1578. IWL_DEBUG_NOTIF(priv, "Open connections = 0x%X, Traffic load = 0x%X, "
  1579. "Chl_SeqN = 0x%X, In band = 0x%X",
  1580. (BT_UART_MSG_FRAME2OPENCONNECTIONS_MSK & uart_msg->frame2) >>
  1581. BT_UART_MSG_FRAME2OPENCONNECTIONS_POS,
  1582. (BT_UART_MSG_FRAME2TRAFFICLOAD_MSK & uart_msg->frame2) >>
  1583. BT_UART_MSG_FRAME2TRAFFICLOAD_POS,
  1584. (BT_UART_MSG_FRAME2CHLSEQN_MSK & uart_msg->frame2) >>
  1585. BT_UART_MSG_FRAME2CHLSEQN_POS,
  1586. (BT_UART_MSG_FRAME2INBAND_MSK & uart_msg->frame2) >>
  1587. BT_UART_MSG_FRAME2INBAND_POS);
  1588. IWL_DEBUG_NOTIF(priv, "SCO/eSCO = 0x%X, Sniff = 0x%X, A2DP = 0x%X, "
  1589. "ACL = 0x%X, Master = 0x%X, OBEX = 0x%X",
  1590. (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3) >>
  1591. BT_UART_MSG_FRAME3SCOESCO_POS,
  1592. (BT_UART_MSG_FRAME3SNIFF_MSK & uart_msg->frame3) >>
  1593. BT_UART_MSG_FRAME3SNIFF_POS,
  1594. (BT_UART_MSG_FRAME3A2DP_MSK & uart_msg->frame3) >>
  1595. BT_UART_MSG_FRAME3A2DP_POS,
  1596. (BT_UART_MSG_FRAME3ACL_MSK & uart_msg->frame3) >>
  1597. BT_UART_MSG_FRAME3ACL_POS,
  1598. (BT_UART_MSG_FRAME3MASTER_MSK & uart_msg->frame3) >>
  1599. BT_UART_MSG_FRAME3MASTER_POS,
  1600. (BT_UART_MSG_FRAME3OBEX_MSK & uart_msg->frame3) >>
  1601. BT_UART_MSG_FRAME3OBEX_POS);
  1602. IWL_DEBUG_NOTIF(priv, "Idle duration = 0x%X",
  1603. (BT_UART_MSG_FRAME4IDLEDURATION_MSK & uart_msg->frame4) >>
  1604. BT_UART_MSG_FRAME4IDLEDURATION_POS);
  1605. IWL_DEBUG_NOTIF(priv, "Tx Activity = 0x%X, Rx Activity = 0x%X, "
  1606. "eSCO Retransmissions = 0x%X",
  1607. (BT_UART_MSG_FRAME5TXACTIVITY_MSK & uart_msg->frame5) >>
  1608. BT_UART_MSG_FRAME5TXACTIVITY_POS,
  1609. (BT_UART_MSG_FRAME5RXACTIVITY_MSK & uart_msg->frame5) >>
  1610. BT_UART_MSG_FRAME5RXACTIVITY_POS,
  1611. (BT_UART_MSG_FRAME5ESCORETRANSMIT_MSK & uart_msg->frame5) >>
  1612. BT_UART_MSG_FRAME5ESCORETRANSMIT_POS);
  1613. IWL_DEBUG_NOTIF(priv, "Sniff Interval = 0x%X, Discoverable = 0x%X",
  1614. (BT_UART_MSG_FRAME6SNIFFINTERVAL_MSK & uart_msg->frame6) >>
  1615. BT_UART_MSG_FRAME6SNIFFINTERVAL_POS,
  1616. (BT_UART_MSG_FRAME6DISCOVERABLE_MSK & uart_msg->frame6) >>
  1617. BT_UART_MSG_FRAME6DISCOVERABLE_POS);
  1618. IWL_DEBUG_NOTIF(priv, "Sniff Activity = 0x%X, Page = "
  1619. "0x%X, Inquiry = 0x%X, Connectable = 0x%X",
  1620. (BT_UART_MSG_FRAME7SNIFFACTIVITY_MSK & uart_msg->frame7) >>
  1621. BT_UART_MSG_FRAME7SNIFFACTIVITY_POS,
  1622. (BT_UART_MSG_FRAME7PAGE_MSK & uart_msg->frame7) >>
  1623. BT_UART_MSG_FRAME7PAGE_POS,
  1624. (BT_UART_MSG_FRAME7INQUIRY_MSK & uart_msg->frame7) >>
  1625. BT_UART_MSG_FRAME7INQUIRY_POS,
  1626. (BT_UART_MSG_FRAME7CONNECTABLE_MSK & uart_msg->frame7) >>
  1627. BT_UART_MSG_FRAME7CONNECTABLE_POS);
  1628. }
  1629. static void iwlagn_set_kill_msk(struct iwl_priv *priv,
  1630. struct iwl_bt_uart_msg *uart_msg)
  1631. {
  1632. u8 kill_msk;
  1633. static const __le32 bt_kill_ack_msg[2] = {
  1634. IWLAGN_BT_KILL_ACK_MASK_DEFAULT,
  1635. IWLAGN_BT_KILL_ACK_CTS_MASK_SCO };
  1636. static const __le32 bt_kill_cts_msg[2] = {
  1637. IWLAGN_BT_KILL_CTS_MASK_DEFAULT,
  1638. IWLAGN_BT_KILL_ACK_CTS_MASK_SCO };
  1639. kill_msk = (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3)
  1640. ? 1 : 0;
  1641. if (priv->kill_ack_mask != bt_kill_ack_msg[kill_msk] ||
  1642. priv->kill_cts_mask != bt_kill_cts_msg[kill_msk]) {
  1643. priv->bt_valid |= IWLAGN_BT_VALID_KILL_ACK_MASK;
  1644. priv->kill_ack_mask = bt_kill_ack_msg[kill_msk];
  1645. priv->bt_valid |= IWLAGN_BT_VALID_KILL_CTS_MASK;
  1646. priv->kill_cts_mask = bt_kill_cts_msg[kill_msk];
  1647. /* schedule to send runtime bt_config */
  1648. queue_work(priv->workqueue, &priv->bt_runtime_config);
  1649. }
  1650. }
  1651. void iwlagn_bt_coex_profile_notif(struct iwl_priv *priv,
  1652. struct iwl_rx_mem_buffer *rxb)
  1653. {
  1654. unsigned long flags;
  1655. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1656. struct iwl_bt_coex_profile_notif *coex = &pkt->u.bt_coex_profile_notif;
  1657. struct iwl_bt_uart_msg *uart_msg = &coex->last_bt_uart_msg;
  1658. if (priv->bt_enable_flag == IWLAGN_BT_FLAG_COEX_MODE_DISABLED) {
  1659. /* bt coex disabled */
  1660. return;
  1661. }
  1662. IWL_DEBUG_NOTIF(priv, "BT Coex notification:\n");
  1663. IWL_DEBUG_NOTIF(priv, " status: %d\n", coex->bt_status);
  1664. IWL_DEBUG_NOTIF(priv, " traffic load: %d\n", coex->bt_traffic_load);
  1665. IWL_DEBUG_NOTIF(priv, " CI compliance: %d\n",
  1666. coex->bt_ci_compliance);
  1667. iwlagn_print_uartmsg(priv, uart_msg);
  1668. priv->last_bt_traffic_load = priv->bt_traffic_load;
  1669. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  1670. if (priv->bt_status != coex->bt_status ||
  1671. priv->last_bt_traffic_load != coex->bt_traffic_load) {
  1672. if (coex->bt_status) {
  1673. /* BT on */
  1674. if (!priv->bt_ch_announce)
  1675. priv->bt_traffic_load =
  1676. IWL_BT_COEX_TRAFFIC_LOAD_HIGH;
  1677. else
  1678. priv->bt_traffic_load =
  1679. coex->bt_traffic_load;
  1680. } else {
  1681. /* BT off */
  1682. priv->bt_traffic_load =
  1683. IWL_BT_COEX_TRAFFIC_LOAD_NONE;
  1684. }
  1685. priv->bt_status = coex->bt_status;
  1686. queue_work(priv->workqueue,
  1687. &priv->bt_traffic_change_work);
  1688. }
  1689. }
  1690. iwlagn_set_kill_msk(priv, uart_msg);
  1691. /* FIXME: based on notification, adjust the prio_boost */
  1692. spin_lock_irqsave(&priv->lock, flags);
  1693. priv->bt_ci_compliance = coex->bt_ci_compliance;
  1694. spin_unlock_irqrestore(&priv->lock, flags);
  1695. }
  1696. void iwlagn_bt_rx_handler_setup(struct iwl_priv *priv)
  1697. {
  1698. iwlagn_rx_handler_setup(priv);
  1699. priv->rx_handlers[REPLY_BT_COEX_PROFILE_NOTIF] =
  1700. iwlagn_bt_coex_profile_notif;
  1701. }
  1702. void iwlagn_bt_setup_deferred_work(struct iwl_priv *priv)
  1703. {
  1704. iwlagn_setup_deferred_work(priv);
  1705. INIT_WORK(&priv->bt_traffic_change_work,
  1706. iwlagn_bt_traffic_change_work);
  1707. }
  1708. void iwlagn_bt_cancel_deferred_work(struct iwl_priv *priv)
  1709. {
  1710. cancel_work_sync(&priv->bt_traffic_change_work);
  1711. }
  1712. static bool is_single_rx_stream(struct iwl_priv *priv)
  1713. {
  1714. return priv->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
  1715. priv->current_ht_config.single_chain_sufficient;
  1716. }
  1717. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  1718. #define IWL_NUM_RX_CHAINS_SINGLE 2
  1719. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  1720. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  1721. /*
  1722. * Determine how many receiver/antenna chains to use.
  1723. *
  1724. * More provides better reception via diversity. Fewer saves power
  1725. * at the expense of throughput, but only when not in powersave to
  1726. * start with.
  1727. *
  1728. * MIMO (dual stream) requires at least 2, but works better with 3.
  1729. * This does not determine *which* chains to use, just how many.
  1730. */
  1731. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  1732. {
  1733. if (priv->cfg->bt_params &&
  1734. priv->cfg->bt_params->advanced_bt_coexist &&
  1735. (priv->bt_full_concurrent ||
  1736. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
  1737. /*
  1738. * only use chain 'A' in bt high traffic load or
  1739. * full concurrency mode
  1740. */
  1741. return IWL_NUM_RX_CHAINS_SINGLE;
  1742. }
  1743. /* # of Rx chains to use when expecting MIMO. */
  1744. if (is_single_rx_stream(priv))
  1745. return IWL_NUM_RX_CHAINS_SINGLE;
  1746. else
  1747. return IWL_NUM_RX_CHAINS_MULTIPLE;
  1748. }
  1749. /*
  1750. * When we are in power saving mode, unless device support spatial
  1751. * multiplexing power save, use the active count for rx chain count.
  1752. */
  1753. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  1754. {
  1755. /* # Rx chains when idling, depending on SMPS mode */
  1756. switch (priv->current_ht_config.smps) {
  1757. case IEEE80211_SMPS_STATIC:
  1758. case IEEE80211_SMPS_DYNAMIC:
  1759. return IWL_NUM_IDLE_CHAINS_SINGLE;
  1760. case IEEE80211_SMPS_OFF:
  1761. return active_cnt;
  1762. default:
  1763. WARN(1, "invalid SMPS mode %d",
  1764. priv->current_ht_config.smps);
  1765. return active_cnt;
  1766. }
  1767. }
  1768. /* up to 4 chains */
  1769. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  1770. {
  1771. u8 res;
  1772. res = (chain_bitmap & BIT(0)) >> 0;
  1773. res += (chain_bitmap & BIT(1)) >> 1;
  1774. res += (chain_bitmap & BIT(2)) >> 2;
  1775. res += (chain_bitmap & BIT(3)) >> 3;
  1776. return res;
  1777. }
  1778. /**
  1779. * iwlagn_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  1780. *
  1781. * Selects how many and which Rx receivers/antennas/chains to use.
  1782. * This should not be used for scan command ... it puts data in wrong place.
  1783. */
  1784. void iwlagn_set_rxon_chain(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
  1785. {
  1786. bool is_single = is_single_rx_stream(priv);
  1787. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  1788. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  1789. u32 active_chains;
  1790. u16 rx_chain;
  1791. /* Tell uCode which antennas are actually connected.
  1792. * Before first association, we assume all antennas are connected.
  1793. * Just after first association, iwl_chain_noise_calibration()
  1794. * checks which antennas actually *are* connected. */
  1795. if (priv->chain_noise_data.active_chains)
  1796. active_chains = priv->chain_noise_data.active_chains;
  1797. else
  1798. active_chains = priv->hw_params.valid_rx_ant;
  1799. if (priv->cfg->bt_params &&
  1800. priv->cfg->bt_params->advanced_bt_coexist &&
  1801. (priv->bt_full_concurrent ||
  1802. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
  1803. /*
  1804. * only use chain 'A' in bt high traffic load or
  1805. * full concurrency mode
  1806. */
  1807. active_chains = first_antenna(active_chains);
  1808. }
  1809. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  1810. /* How many receivers should we use? */
  1811. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  1812. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  1813. /* correct rx chain count according hw settings
  1814. * and chain noise calibration
  1815. */
  1816. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  1817. if (valid_rx_cnt < active_rx_cnt)
  1818. active_rx_cnt = valid_rx_cnt;
  1819. if (valid_rx_cnt < idle_rx_cnt)
  1820. idle_rx_cnt = valid_rx_cnt;
  1821. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  1822. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  1823. ctx->staging.rx_chain = cpu_to_le16(rx_chain);
  1824. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  1825. ctx->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  1826. else
  1827. ctx->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  1828. IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
  1829. ctx->staging.rx_chain,
  1830. active_rx_cnt, idle_rx_cnt);
  1831. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  1832. active_rx_cnt < idle_rx_cnt);
  1833. }
  1834. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant, u8 valid)
  1835. {
  1836. int i;
  1837. u8 ind = ant;
  1838. if (priv->band == IEEE80211_BAND_2GHZ &&
  1839. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)
  1840. return 0;
  1841. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  1842. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  1843. if (valid & BIT(ind))
  1844. return ind;
  1845. }
  1846. return ant;
  1847. }
  1848. static const char *get_csr_string(int cmd)
  1849. {
  1850. switch (cmd) {
  1851. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  1852. IWL_CMD(CSR_INT_COALESCING);
  1853. IWL_CMD(CSR_INT);
  1854. IWL_CMD(CSR_INT_MASK);
  1855. IWL_CMD(CSR_FH_INT_STATUS);
  1856. IWL_CMD(CSR_GPIO_IN);
  1857. IWL_CMD(CSR_RESET);
  1858. IWL_CMD(CSR_GP_CNTRL);
  1859. IWL_CMD(CSR_HW_REV);
  1860. IWL_CMD(CSR_EEPROM_REG);
  1861. IWL_CMD(CSR_EEPROM_GP);
  1862. IWL_CMD(CSR_OTP_GP_REG);
  1863. IWL_CMD(CSR_GIO_REG);
  1864. IWL_CMD(CSR_GP_UCODE_REG);
  1865. IWL_CMD(CSR_GP_DRIVER_REG);
  1866. IWL_CMD(CSR_UCODE_DRV_GP1);
  1867. IWL_CMD(CSR_UCODE_DRV_GP2);
  1868. IWL_CMD(CSR_LED_REG);
  1869. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  1870. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  1871. IWL_CMD(CSR_ANA_PLL_CFG);
  1872. IWL_CMD(CSR_HW_REV_WA_REG);
  1873. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  1874. default:
  1875. return "UNKNOWN";
  1876. }
  1877. }
  1878. void iwl_dump_csr(struct iwl_priv *priv)
  1879. {
  1880. int i;
  1881. static const u32 csr_tbl[] = {
  1882. CSR_HW_IF_CONFIG_REG,
  1883. CSR_INT_COALESCING,
  1884. CSR_INT,
  1885. CSR_INT_MASK,
  1886. CSR_FH_INT_STATUS,
  1887. CSR_GPIO_IN,
  1888. CSR_RESET,
  1889. CSR_GP_CNTRL,
  1890. CSR_HW_REV,
  1891. CSR_EEPROM_REG,
  1892. CSR_EEPROM_GP,
  1893. CSR_OTP_GP_REG,
  1894. CSR_GIO_REG,
  1895. CSR_GP_UCODE_REG,
  1896. CSR_GP_DRIVER_REG,
  1897. CSR_UCODE_DRV_GP1,
  1898. CSR_UCODE_DRV_GP2,
  1899. CSR_LED_REG,
  1900. CSR_DRAM_INT_TBL_REG,
  1901. CSR_GIO_CHICKEN_BITS,
  1902. CSR_ANA_PLL_CFG,
  1903. CSR_HW_REV_WA_REG,
  1904. CSR_DBG_HPET_MEM_REG
  1905. };
  1906. IWL_ERR(priv, "CSR values:\n");
  1907. IWL_ERR(priv, "(2nd byte of CSR_INT_COALESCING is "
  1908. "CSR_INT_PERIODIC_REG)\n");
  1909. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  1910. IWL_ERR(priv, " %25s: 0X%08x\n",
  1911. get_csr_string(csr_tbl[i]),
  1912. iwl_read32(priv, csr_tbl[i]));
  1913. }
  1914. }
  1915. static const char *get_fh_string(int cmd)
  1916. {
  1917. switch (cmd) {
  1918. IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  1919. IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  1920. IWL_CMD(FH_RSCSR_CHNL0_WPTR);
  1921. IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  1922. IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  1923. IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  1924. IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  1925. IWL_CMD(FH_TSSR_TX_STATUS_REG);
  1926. IWL_CMD(FH_TSSR_TX_ERROR_REG);
  1927. default:
  1928. return "UNKNOWN";
  1929. }
  1930. }
  1931. int iwl_dump_fh(struct iwl_priv *priv, char **buf, bool display)
  1932. {
  1933. int i;
  1934. #ifdef CONFIG_IWLWIFI_DEBUG
  1935. int pos = 0;
  1936. size_t bufsz = 0;
  1937. #endif
  1938. static const u32 fh_tbl[] = {
  1939. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  1940. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  1941. FH_RSCSR_CHNL0_WPTR,
  1942. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  1943. FH_MEM_RSSR_SHARED_CTRL_REG,
  1944. FH_MEM_RSSR_RX_STATUS_REG,
  1945. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  1946. FH_TSSR_TX_STATUS_REG,
  1947. FH_TSSR_TX_ERROR_REG
  1948. };
  1949. #ifdef CONFIG_IWLWIFI_DEBUG
  1950. if (display) {
  1951. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  1952. *buf = kmalloc(bufsz, GFP_KERNEL);
  1953. if (!*buf)
  1954. return -ENOMEM;
  1955. pos += scnprintf(*buf + pos, bufsz - pos,
  1956. "FH register values:\n");
  1957. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1958. pos += scnprintf(*buf + pos, bufsz - pos,
  1959. " %34s: 0X%08x\n",
  1960. get_fh_string(fh_tbl[i]),
  1961. iwl_read_direct32(priv, fh_tbl[i]));
  1962. }
  1963. return pos;
  1964. }
  1965. #endif
  1966. IWL_ERR(priv, "FH register values:\n");
  1967. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1968. IWL_ERR(priv, " %34s: 0X%08x\n",
  1969. get_fh_string(fh_tbl[i]),
  1970. iwl_read_direct32(priv, fh_tbl[i]));
  1971. }
  1972. return 0;
  1973. }
  1974. /* notification wait support */
  1975. void iwlagn_init_notification_wait(struct iwl_priv *priv,
  1976. struct iwl_notification_wait *wait_entry,
  1977. void (*fn)(struct iwl_priv *priv,
  1978. struct iwl_rx_packet *pkt),
  1979. u8 cmd)
  1980. {
  1981. wait_entry->fn = fn;
  1982. wait_entry->cmd = cmd;
  1983. wait_entry->triggered = false;
  1984. spin_lock_bh(&priv->_agn.notif_wait_lock);
  1985. list_add(&wait_entry->list, &priv->_agn.notif_waits);
  1986. spin_unlock_bh(&priv->_agn.notif_wait_lock);
  1987. }
  1988. signed long iwlagn_wait_notification(struct iwl_priv *priv,
  1989. struct iwl_notification_wait *wait_entry,
  1990. unsigned long timeout)
  1991. {
  1992. int ret;
  1993. ret = wait_event_timeout(priv->_agn.notif_waitq,
  1994. &wait_entry->triggered,
  1995. timeout);
  1996. spin_lock_bh(&priv->_agn.notif_wait_lock);
  1997. list_del(&wait_entry->list);
  1998. spin_unlock_bh(&priv->_agn.notif_wait_lock);
  1999. return ret;
  2000. }
  2001. void iwlagn_remove_notification(struct iwl_priv *priv,
  2002. struct iwl_notification_wait *wait_entry)
  2003. {
  2004. spin_lock_bh(&priv->_agn.notif_wait_lock);
  2005. list_del(&wait_entry->list);
  2006. spin_unlock_bh(&priv->_agn.notif_wait_lock);
  2007. }