base.c 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/ethtool.h>
  50. #include <linux/uaccess.h>
  51. #include <linux/slab.h>
  52. #include <linux/etherdevice.h>
  53. #include <net/ieee80211_radiotap.h>
  54. #include <asm/unaligned.h>
  55. #include "base.h"
  56. #include "reg.h"
  57. #include "debug.h"
  58. #include "ani.h"
  59. #define CREATE_TRACE_POINTS
  60. #include "trace.h"
  61. int ath5k_modparam_nohwcrypt;
  62. module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
  63. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  64. static int modparam_all_channels;
  65. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  66. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  67. /* Module info */
  68. MODULE_AUTHOR("Jiri Slaby");
  69. MODULE_AUTHOR("Nick Kossifidis");
  70. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  71. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  72. MODULE_LICENSE("Dual BSD/GPL");
  73. static int ath5k_init(struct ieee80211_hw *hw);
  74. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
  75. bool skip_pcu);
  76. int ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
  77. void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  78. /* Known SREVs */
  79. static const struct ath5k_srev_name srev_names[] = {
  80. #ifdef CONFIG_ATHEROS_AR231X
  81. { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
  82. { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
  83. { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
  84. { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
  85. { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
  86. { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
  87. { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
  88. #else
  89. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  90. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  91. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  92. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  93. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  94. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  95. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  96. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  97. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  98. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  99. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  100. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  101. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  102. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  103. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  104. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  105. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  106. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  107. #endif
  108. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  109. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  110. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  111. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  112. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  113. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  114. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  115. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  116. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  117. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  118. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  119. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  120. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  121. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  122. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  123. #ifdef CONFIG_ATHEROS_AR231X
  124. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  125. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  126. #endif
  127. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  128. };
  129. static const struct ieee80211_rate ath5k_rates[] = {
  130. { .bitrate = 10,
  131. .hw_value = ATH5K_RATE_CODE_1M, },
  132. { .bitrate = 20,
  133. .hw_value = ATH5K_RATE_CODE_2M,
  134. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  135. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  136. { .bitrate = 55,
  137. .hw_value = ATH5K_RATE_CODE_5_5M,
  138. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  139. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  140. { .bitrate = 110,
  141. .hw_value = ATH5K_RATE_CODE_11M,
  142. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  143. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  144. { .bitrate = 60,
  145. .hw_value = ATH5K_RATE_CODE_6M,
  146. .flags = 0 },
  147. { .bitrate = 90,
  148. .hw_value = ATH5K_RATE_CODE_9M,
  149. .flags = 0 },
  150. { .bitrate = 120,
  151. .hw_value = ATH5K_RATE_CODE_12M,
  152. .flags = 0 },
  153. { .bitrate = 180,
  154. .hw_value = ATH5K_RATE_CODE_18M,
  155. .flags = 0 },
  156. { .bitrate = 240,
  157. .hw_value = ATH5K_RATE_CODE_24M,
  158. .flags = 0 },
  159. { .bitrate = 360,
  160. .hw_value = ATH5K_RATE_CODE_36M,
  161. .flags = 0 },
  162. { .bitrate = 480,
  163. .hw_value = ATH5K_RATE_CODE_48M,
  164. .flags = 0 },
  165. { .bitrate = 540,
  166. .hw_value = ATH5K_RATE_CODE_54M,
  167. .flags = 0 },
  168. /* XR missing */
  169. };
  170. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  171. {
  172. u64 tsf = ath5k_hw_get_tsf64(ah);
  173. if ((tsf & 0x7fff) < rstamp)
  174. tsf -= 0x8000;
  175. return (tsf & ~0x7fff) | rstamp;
  176. }
  177. const char *
  178. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  179. {
  180. const char *name = "xxxxx";
  181. unsigned int i;
  182. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  183. if (srev_names[i].sr_type != type)
  184. continue;
  185. if ((val & 0xf0) == srev_names[i].sr_val)
  186. name = srev_names[i].sr_name;
  187. if ((val & 0xff) == srev_names[i].sr_val) {
  188. name = srev_names[i].sr_name;
  189. break;
  190. }
  191. }
  192. return name;
  193. }
  194. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  195. {
  196. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  197. return ath5k_hw_reg_read(ah, reg_offset);
  198. }
  199. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  200. {
  201. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  202. ath5k_hw_reg_write(ah, val, reg_offset);
  203. }
  204. static const struct ath_ops ath5k_common_ops = {
  205. .read = ath5k_ioread32,
  206. .write = ath5k_iowrite32,
  207. };
  208. /***********************\
  209. * Driver Initialization *
  210. \***********************/
  211. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  212. {
  213. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  214. struct ath5k_softc *sc = hw->priv;
  215. struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
  216. return ath_reg_notifier_apply(wiphy, request, regulatory);
  217. }
  218. /********************\
  219. * Channel/mode setup *
  220. \********************/
  221. /*
  222. * Returns true for the channel numbers used without all_channels modparam.
  223. */
  224. static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
  225. {
  226. if (band == IEEE80211_BAND_2GHZ && chan <= 14)
  227. return true;
  228. return /* UNII 1,2 */
  229. (((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  230. /* midband */
  231. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  232. /* UNII-3 */
  233. ((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
  234. /* 802.11j 5.030-5.080 GHz (20MHz) */
  235. (chan == 8 || chan == 12 || chan == 16) ||
  236. /* 802.11j 4.9GHz (20MHz) */
  237. (chan == 184 || chan == 188 || chan == 192 || chan == 196));
  238. }
  239. static unsigned int
  240. ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
  241. unsigned int mode, unsigned int max)
  242. {
  243. unsigned int count, size, chfreq, freq, ch;
  244. enum ieee80211_band band;
  245. switch (mode) {
  246. case AR5K_MODE_11A:
  247. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  248. size = 220;
  249. chfreq = CHANNEL_5GHZ;
  250. band = IEEE80211_BAND_5GHZ;
  251. break;
  252. case AR5K_MODE_11B:
  253. case AR5K_MODE_11G:
  254. size = 26;
  255. chfreq = CHANNEL_2GHZ;
  256. band = IEEE80211_BAND_2GHZ;
  257. break;
  258. default:
  259. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  260. return 0;
  261. }
  262. count = 0;
  263. for (ch = 1; ch <= size && count < max; ch++) {
  264. freq = ieee80211_channel_to_frequency(ch, band);
  265. if (freq == 0) /* mapping failed - not a standard channel */
  266. continue;
  267. /* Check if channel is supported by the chipset */
  268. if (!ath5k_channel_ok(ah, freq, chfreq))
  269. continue;
  270. if (!modparam_all_channels &&
  271. !ath5k_is_standard_channel(ch, band))
  272. continue;
  273. /* Write channel info and increment counter */
  274. channels[count].center_freq = freq;
  275. channels[count].band = band;
  276. switch (mode) {
  277. case AR5K_MODE_11A:
  278. case AR5K_MODE_11G:
  279. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  280. break;
  281. case AR5K_MODE_11B:
  282. channels[count].hw_value = CHANNEL_B;
  283. }
  284. count++;
  285. }
  286. return count;
  287. }
  288. static void
  289. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  290. {
  291. u8 i;
  292. for (i = 0; i < AR5K_MAX_RATES; i++)
  293. sc->rate_idx[b->band][i] = -1;
  294. for (i = 0; i < b->n_bitrates; i++) {
  295. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  296. if (b->bitrates[i].hw_value_short)
  297. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  298. }
  299. }
  300. static int
  301. ath5k_setup_bands(struct ieee80211_hw *hw)
  302. {
  303. struct ath5k_softc *sc = hw->priv;
  304. struct ath5k_hw *ah = sc->ah;
  305. struct ieee80211_supported_band *sband;
  306. int max_c, count_c = 0;
  307. int i;
  308. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  309. max_c = ARRAY_SIZE(sc->channels);
  310. /* 2GHz band */
  311. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  312. sband->band = IEEE80211_BAND_2GHZ;
  313. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  314. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  315. /* G mode */
  316. memcpy(sband->bitrates, &ath5k_rates[0],
  317. sizeof(struct ieee80211_rate) * 12);
  318. sband->n_bitrates = 12;
  319. sband->channels = sc->channels;
  320. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  321. AR5K_MODE_11G, max_c);
  322. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  323. count_c = sband->n_channels;
  324. max_c -= count_c;
  325. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  326. /* B mode */
  327. memcpy(sband->bitrates, &ath5k_rates[0],
  328. sizeof(struct ieee80211_rate) * 4);
  329. sband->n_bitrates = 4;
  330. /* 5211 only supports B rates and uses 4bit rate codes
  331. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  332. * fix them up here:
  333. */
  334. if (ah->ah_version == AR5K_AR5211) {
  335. for (i = 0; i < 4; i++) {
  336. sband->bitrates[i].hw_value =
  337. sband->bitrates[i].hw_value & 0xF;
  338. sband->bitrates[i].hw_value_short =
  339. sband->bitrates[i].hw_value_short & 0xF;
  340. }
  341. }
  342. sband->channels = sc->channels;
  343. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  344. AR5K_MODE_11B, max_c);
  345. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  346. count_c = sband->n_channels;
  347. max_c -= count_c;
  348. }
  349. ath5k_setup_rate_idx(sc, sband);
  350. /* 5GHz band, A mode */
  351. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  352. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  353. sband->band = IEEE80211_BAND_5GHZ;
  354. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  355. memcpy(sband->bitrates, &ath5k_rates[4],
  356. sizeof(struct ieee80211_rate) * 8);
  357. sband->n_bitrates = 8;
  358. sband->channels = &sc->channels[count_c];
  359. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  360. AR5K_MODE_11A, max_c);
  361. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  362. }
  363. ath5k_setup_rate_idx(sc, sband);
  364. ath5k_debug_dump_bands(sc);
  365. return 0;
  366. }
  367. /*
  368. * Set/change channels. We always reset the chip.
  369. * To accomplish this we must first cleanup any pending DMA,
  370. * then restart stuff after a la ath5k_init.
  371. *
  372. * Called with sc->lock.
  373. */
  374. int
  375. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  376. {
  377. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  378. "channel set, resetting (%u -> %u MHz)\n",
  379. sc->curchan->center_freq, chan->center_freq);
  380. /*
  381. * To switch channels clear any pending DMA operations;
  382. * wait long enough for the RX fifo to drain, reset the
  383. * hardware at the new frequency, and then re-enable
  384. * the relevant bits of the h/w.
  385. */
  386. return ath5k_reset(sc, chan, true);
  387. }
  388. void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  389. {
  390. struct ath5k_vif_iter_data *iter_data = data;
  391. int i;
  392. struct ath5k_vif *avf = (void *)vif->drv_priv;
  393. if (iter_data->hw_macaddr)
  394. for (i = 0; i < ETH_ALEN; i++)
  395. iter_data->mask[i] &=
  396. ~(iter_data->hw_macaddr[i] ^ mac[i]);
  397. if (!iter_data->found_active) {
  398. iter_data->found_active = true;
  399. memcpy(iter_data->active_mac, mac, ETH_ALEN);
  400. }
  401. if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
  402. if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
  403. iter_data->need_set_hw_addr = false;
  404. if (!iter_data->any_assoc) {
  405. if (avf->assoc)
  406. iter_data->any_assoc = true;
  407. }
  408. /* Calculate combined mode - when APs are active, operate in AP mode.
  409. * Otherwise use the mode of the new interface. This can currently
  410. * only deal with combinations of APs and STAs. Only one ad-hoc
  411. * interfaces is allowed.
  412. */
  413. if (avf->opmode == NL80211_IFTYPE_AP)
  414. iter_data->opmode = NL80211_IFTYPE_AP;
  415. else {
  416. if (avf->opmode == NL80211_IFTYPE_STATION)
  417. iter_data->n_stas++;
  418. if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
  419. iter_data->opmode = avf->opmode;
  420. }
  421. }
  422. void
  423. ath5k_update_bssid_mask_and_opmode(struct ath5k_softc *sc,
  424. struct ieee80211_vif *vif)
  425. {
  426. struct ath_common *common = ath5k_hw_common(sc->ah);
  427. struct ath5k_vif_iter_data iter_data;
  428. u32 rfilt;
  429. /*
  430. * Use the hardware MAC address as reference, the hardware uses it
  431. * together with the BSSID mask when matching addresses.
  432. */
  433. iter_data.hw_macaddr = common->macaddr;
  434. memset(&iter_data.mask, 0xff, ETH_ALEN);
  435. iter_data.found_active = false;
  436. iter_data.need_set_hw_addr = true;
  437. iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
  438. iter_data.n_stas = 0;
  439. if (vif)
  440. ath5k_vif_iter(&iter_data, vif->addr, vif);
  441. /* Get list of all active MAC addresses */
  442. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath5k_vif_iter,
  443. &iter_data);
  444. memcpy(sc->bssidmask, iter_data.mask, ETH_ALEN);
  445. sc->opmode = iter_data.opmode;
  446. if (sc->opmode == NL80211_IFTYPE_UNSPECIFIED)
  447. /* Nothing active, default to station mode */
  448. sc->opmode = NL80211_IFTYPE_STATION;
  449. ath5k_hw_set_opmode(sc->ah, sc->opmode);
  450. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
  451. sc->opmode, ath_opmode_to_string(sc->opmode));
  452. if (iter_data.need_set_hw_addr && iter_data.found_active)
  453. ath5k_hw_set_lladdr(sc->ah, iter_data.active_mac);
  454. if (ath5k_hw_hasbssidmask(sc->ah))
  455. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  456. /* Set up RX Filter */
  457. if (iter_data.n_stas > 1) {
  458. /* If you have multiple STA interfaces connected to
  459. * different APs, ARPs are not received (most of the time?)
  460. * Enabling PROMISC appears to fix that probem.
  461. */
  462. sc->filter_flags |= AR5K_RX_FILTER_PROM;
  463. }
  464. rfilt = sc->filter_flags;
  465. ath5k_hw_set_rx_filter(sc->ah, rfilt);
  466. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  467. }
  468. static inline int
  469. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  470. {
  471. int rix;
  472. /* return base rate on errors */
  473. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  474. "hw_rix out of bounds: %x\n", hw_rix))
  475. return 0;
  476. rix = sc->rate_idx[sc->curchan->band][hw_rix];
  477. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  478. rix = 0;
  479. return rix;
  480. }
  481. /***************\
  482. * Buffers setup *
  483. \***************/
  484. static
  485. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  486. {
  487. struct ath_common *common = ath5k_hw_common(sc->ah);
  488. struct sk_buff *skb;
  489. /*
  490. * Allocate buffer with headroom_needed space for the
  491. * fake physical layer header at the start.
  492. */
  493. skb = ath_rxbuf_alloc(common,
  494. common->rx_bufsize,
  495. GFP_ATOMIC);
  496. if (!skb) {
  497. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  498. common->rx_bufsize);
  499. return NULL;
  500. }
  501. *skb_addr = dma_map_single(sc->dev,
  502. skb->data, common->rx_bufsize,
  503. DMA_FROM_DEVICE);
  504. if (unlikely(dma_mapping_error(sc->dev, *skb_addr))) {
  505. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  506. dev_kfree_skb(skb);
  507. return NULL;
  508. }
  509. return skb;
  510. }
  511. static int
  512. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  513. {
  514. struct ath5k_hw *ah = sc->ah;
  515. struct sk_buff *skb = bf->skb;
  516. struct ath5k_desc *ds;
  517. int ret;
  518. if (!skb) {
  519. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  520. if (!skb)
  521. return -ENOMEM;
  522. bf->skb = skb;
  523. }
  524. /*
  525. * Setup descriptors. For receive we always terminate
  526. * the descriptor list with a self-linked entry so we'll
  527. * not get overrun under high load (as can happen with a
  528. * 5212 when ANI processing enables PHY error frames).
  529. *
  530. * To ensure the last descriptor is self-linked we create
  531. * each descriptor as self-linked and add it to the end. As
  532. * each additional descriptor is added the previous self-linked
  533. * entry is "fixed" naturally. This should be safe even
  534. * if DMA is happening. When processing RX interrupts we
  535. * never remove/process the last, self-linked, entry on the
  536. * descriptor list. This ensures the hardware always has
  537. * someplace to write a new frame.
  538. */
  539. ds = bf->desc;
  540. ds->ds_link = bf->daddr; /* link to self */
  541. ds->ds_data = bf->skbaddr;
  542. ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
  543. if (ret) {
  544. ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
  545. return ret;
  546. }
  547. if (sc->rxlink != NULL)
  548. *sc->rxlink = bf->daddr;
  549. sc->rxlink = &ds->ds_link;
  550. return 0;
  551. }
  552. static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  553. {
  554. struct ieee80211_hdr *hdr;
  555. enum ath5k_pkt_type htype;
  556. __le16 fc;
  557. hdr = (struct ieee80211_hdr *)skb->data;
  558. fc = hdr->frame_control;
  559. if (ieee80211_is_beacon(fc))
  560. htype = AR5K_PKT_TYPE_BEACON;
  561. else if (ieee80211_is_probe_resp(fc))
  562. htype = AR5K_PKT_TYPE_PROBE_RESP;
  563. else if (ieee80211_is_atim(fc))
  564. htype = AR5K_PKT_TYPE_ATIM;
  565. else if (ieee80211_is_pspoll(fc))
  566. htype = AR5K_PKT_TYPE_PSPOLL;
  567. else
  568. htype = AR5K_PKT_TYPE_NORMAL;
  569. return htype;
  570. }
  571. static int
  572. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  573. struct ath5k_txq *txq, int padsize)
  574. {
  575. struct ath5k_hw *ah = sc->ah;
  576. struct ath5k_desc *ds = bf->desc;
  577. struct sk_buff *skb = bf->skb;
  578. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  579. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  580. struct ieee80211_rate *rate;
  581. unsigned int mrr_rate[3], mrr_tries[3];
  582. int i, ret;
  583. u16 hw_rate;
  584. u16 cts_rate = 0;
  585. u16 duration = 0;
  586. u8 rc_flags;
  587. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  588. /* XXX endianness */
  589. bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
  590. DMA_TO_DEVICE);
  591. rate = ieee80211_get_tx_rate(sc->hw, info);
  592. if (!rate) {
  593. ret = -EINVAL;
  594. goto err_unmap;
  595. }
  596. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  597. flags |= AR5K_TXDESC_NOACK;
  598. rc_flags = info->control.rates[0].flags;
  599. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  600. rate->hw_value_short : rate->hw_value;
  601. pktlen = skb->len;
  602. /* FIXME: If we are in g mode and rate is a CCK rate
  603. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  604. * from tx power (value is in dB units already) */
  605. if (info->control.hw_key) {
  606. keyidx = info->control.hw_key->hw_key_idx;
  607. pktlen += info->control.hw_key->icv_len;
  608. }
  609. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  610. flags |= AR5K_TXDESC_RTSENA;
  611. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  612. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  613. info->control.vif, pktlen, info));
  614. }
  615. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  616. flags |= AR5K_TXDESC_CTSENA;
  617. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  618. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  619. info->control.vif, pktlen, info));
  620. }
  621. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  622. ieee80211_get_hdrlen_from_skb(skb), padsize,
  623. get_hw_packet_type(skb),
  624. (sc->power_level * 2),
  625. hw_rate,
  626. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  627. cts_rate, duration);
  628. if (ret)
  629. goto err_unmap;
  630. memset(mrr_rate, 0, sizeof(mrr_rate));
  631. memset(mrr_tries, 0, sizeof(mrr_tries));
  632. for (i = 0; i < 3; i++) {
  633. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  634. if (!rate)
  635. break;
  636. mrr_rate[i] = rate->hw_value;
  637. mrr_tries[i] = info->control.rates[i + 1].count;
  638. }
  639. ath5k_hw_setup_mrr_tx_desc(ah, ds,
  640. mrr_rate[0], mrr_tries[0],
  641. mrr_rate[1], mrr_tries[1],
  642. mrr_rate[2], mrr_tries[2]);
  643. ds->ds_link = 0;
  644. ds->ds_data = bf->skbaddr;
  645. spin_lock_bh(&txq->lock);
  646. list_add_tail(&bf->list, &txq->q);
  647. txq->txq_len++;
  648. if (txq->link == NULL) /* is this first packet? */
  649. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  650. else /* no, so only link it */
  651. *txq->link = bf->daddr;
  652. txq->link = &ds->ds_link;
  653. ath5k_hw_start_tx_dma(ah, txq->qnum);
  654. mmiowb();
  655. spin_unlock_bh(&txq->lock);
  656. return 0;
  657. err_unmap:
  658. dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
  659. return ret;
  660. }
  661. /*******************\
  662. * Descriptors setup *
  663. \*******************/
  664. static int
  665. ath5k_desc_alloc(struct ath5k_softc *sc)
  666. {
  667. struct ath5k_desc *ds;
  668. struct ath5k_buf *bf;
  669. dma_addr_t da;
  670. unsigned int i;
  671. int ret;
  672. /* allocate descriptors */
  673. sc->desc_len = sizeof(struct ath5k_desc) *
  674. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  675. sc->desc = dma_alloc_coherent(sc->dev, sc->desc_len,
  676. &sc->desc_daddr, GFP_KERNEL);
  677. if (sc->desc == NULL) {
  678. ATH5K_ERR(sc, "can't allocate descriptors\n");
  679. ret = -ENOMEM;
  680. goto err;
  681. }
  682. ds = sc->desc;
  683. da = sc->desc_daddr;
  684. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  685. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  686. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  687. sizeof(struct ath5k_buf), GFP_KERNEL);
  688. if (bf == NULL) {
  689. ATH5K_ERR(sc, "can't allocate bufptr\n");
  690. ret = -ENOMEM;
  691. goto err_free;
  692. }
  693. sc->bufptr = bf;
  694. INIT_LIST_HEAD(&sc->rxbuf);
  695. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  696. bf->desc = ds;
  697. bf->daddr = da;
  698. list_add_tail(&bf->list, &sc->rxbuf);
  699. }
  700. INIT_LIST_HEAD(&sc->txbuf);
  701. sc->txbuf_len = ATH_TXBUF;
  702. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  703. da += sizeof(*ds)) {
  704. bf->desc = ds;
  705. bf->daddr = da;
  706. list_add_tail(&bf->list, &sc->txbuf);
  707. }
  708. /* beacon buffers */
  709. INIT_LIST_HEAD(&sc->bcbuf);
  710. for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  711. bf->desc = ds;
  712. bf->daddr = da;
  713. list_add_tail(&bf->list, &sc->bcbuf);
  714. }
  715. return 0;
  716. err_free:
  717. dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
  718. err:
  719. sc->desc = NULL;
  720. return ret;
  721. }
  722. void
  723. ath5k_txbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf)
  724. {
  725. BUG_ON(!bf);
  726. if (!bf->skb)
  727. return;
  728. dma_unmap_single(sc->dev, bf->skbaddr, bf->skb->len,
  729. DMA_TO_DEVICE);
  730. dev_kfree_skb_any(bf->skb);
  731. bf->skb = NULL;
  732. bf->skbaddr = 0;
  733. bf->desc->ds_data = 0;
  734. }
  735. void
  736. ath5k_rxbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf)
  737. {
  738. struct ath5k_hw *ah = sc->ah;
  739. struct ath_common *common = ath5k_hw_common(ah);
  740. BUG_ON(!bf);
  741. if (!bf->skb)
  742. return;
  743. dma_unmap_single(sc->dev, bf->skbaddr, common->rx_bufsize,
  744. DMA_FROM_DEVICE);
  745. dev_kfree_skb_any(bf->skb);
  746. bf->skb = NULL;
  747. bf->skbaddr = 0;
  748. bf->desc->ds_data = 0;
  749. }
  750. static void
  751. ath5k_desc_free(struct ath5k_softc *sc)
  752. {
  753. struct ath5k_buf *bf;
  754. list_for_each_entry(bf, &sc->txbuf, list)
  755. ath5k_txbuf_free_skb(sc, bf);
  756. list_for_each_entry(bf, &sc->rxbuf, list)
  757. ath5k_rxbuf_free_skb(sc, bf);
  758. list_for_each_entry(bf, &sc->bcbuf, list)
  759. ath5k_txbuf_free_skb(sc, bf);
  760. /* Free memory associated with all descriptors */
  761. dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
  762. sc->desc = NULL;
  763. sc->desc_daddr = 0;
  764. kfree(sc->bufptr);
  765. sc->bufptr = NULL;
  766. }
  767. /**************\
  768. * Queues setup *
  769. \**************/
  770. static struct ath5k_txq *
  771. ath5k_txq_setup(struct ath5k_softc *sc,
  772. int qtype, int subtype)
  773. {
  774. struct ath5k_hw *ah = sc->ah;
  775. struct ath5k_txq *txq;
  776. struct ath5k_txq_info qi = {
  777. .tqi_subtype = subtype,
  778. /* XXX: default values not correct for B and XR channels,
  779. * but who cares? */
  780. .tqi_aifs = AR5K_TUNE_AIFS,
  781. .tqi_cw_min = AR5K_TUNE_CWMIN,
  782. .tqi_cw_max = AR5K_TUNE_CWMAX
  783. };
  784. int qnum;
  785. /*
  786. * Enable interrupts only for EOL and DESC conditions.
  787. * We mark tx descriptors to receive a DESC interrupt
  788. * when a tx queue gets deep; otherwise we wait for the
  789. * EOL to reap descriptors. Note that this is done to
  790. * reduce interrupt load and this only defers reaping
  791. * descriptors, never transmitting frames. Aside from
  792. * reducing interrupts this also permits more concurrency.
  793. * The only potential downside is if the tx queue backs
  794. * up in which case the top half of the kernel may backup
  795. * due to a lack of tx descriptors.
  796. */
  797. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  798. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  799. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  800. if (qnum < 0) {
  801. /*
  802. * NB: don't print a message, this happens
  803. * normally on parts with too few tx queues
  804. */
  805. return ERR_PTR(qnum);
  806. }
  807. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  808. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  809. qnum, ARRAY_SIZE(sc->txqs));
  810. ath5k_hw_release_tx_queue(ah, qnum);
  811. return ERR_PTR(-EINVAL);
  812. }
  813. txq = &sc->txqs[qnum];
  814. if (!txq->setup) {
  815. txq->qnum = qnum;
  816. txq->link = NULL;
  817. INIT_LIST_HEAD(&txq->q);
  818. spin_lock_init(&txq->lock);
  819. txq->setup = true;
  820. txq->txq_len = 0;
  821. txq->txq_max = ATH5K_TXQ_LEN_MAX;
  822. txq->txq_poll_mark = false;
  823. txq->txq_stuck = 0;
  824. }
  825. return &sc->txqs[qnum];
  826. }
  827. static int
  828. ath5k_beaconq_setup(struct ath5k_hw *ah)
  829. {
  830. struct ath5k_txq_info qi = {
  831. /* XXX: default values not correct for B and XR channels,
  832. * but who cares? */
  833. .tqi_aifs = AR5K_TUNE_AIFS,
  834. .tqi_cw_min = AR5K_TUNE_CWMIN,
  835. .tqi_cw_max = AR5K_TUNE_CWMAX,
  836. /* NB: for dynamic turbo, don't enable any other interrupts */
  837. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  838. };
  839. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  840. }
  841. static int
  842. ath5k_beaconq_config(struct ath5k_softc *sc)
  843. {
  844. struct ath5k_hw *ah = sc->ah;
  845. struct ath5k_txq_info qi;
  846. int ret;
  847. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  848. if (ret)
  849. goto err;
  850. if (sc->opmode == NL80211_IFTYPE_AP ||
  851. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  852. /*
  853. * Always burst out beacon and CAB traffic
  854. * (aifs = cwmin = cwmax = 0)
  855. */
  856. qi.tqi_aifs = 0;
  857. qi.tqi_cw_min = 0;
  858. qi.tqi_cw_max = 0;
  859. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  860. /*
  861. * Adhoc mode; backoff between 0 and (2 * cw_min).
  862. */
  863. qi.tqi_aifs = 0;
  864. qi.tqi_cw_min = 0;
  865. qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
  866. }
  867. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  868. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  869. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  870. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  871. if (ret) {
  872. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  873. "hardware queue!\n", __func__);
  874. goto err;
  875. }
  876. ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
  877. if (ret)
  878. goto err;
  879. /* reconfigure cabq with ready time to 80% of beacon_interval */
  880. ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  881. if (ret)
  882. goto err;
  883. qi.tqi_ready_time = (sc->bintval * 80) / 100;
  884. ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  885. if (ret)
  886. goto err;
  887. ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
  888. err:
  889. return ret;
  890. }
  891. /**
  892. * ath5k_drain_tx_buffs - Empty tx buffers
  893. *
  894. * @sc The &struct ath5k_softc
  895. *
  896. * Empty tx buffers from all queues in preparation
  897. * of a reset or during shutdown.
  898. *
  899. * NB: this assumes output has been stopped and
  900. * we do not need to block ath5k_tx_tasklet
  901. */
  902. static void
  903. ath5k_drain_tx_buffs(struct ath5k_softc *sc)
  904. {
  905. struct ath5k_txq *txq;
  906. struct ath5k_buf *bf, *bf0;
  907. int i;
  908. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
  909. if (sc->txqs[i].setup) {
  910. txq = &sc->txqs[i];
  911. spin_lock_bh(&txq->lock);
  912. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  913. ath5k_debug_printtxbuf(sc, bf);
  914. ath5k_txbuf_free_skb(sc, bf);
  915. spin_lock_bh(&sc->txbuflock);
  916. list_move_tail(&bf->list, &sc->txbuf);
  917. sc->txbuf_len++;
  918. txq->txq_len--;
  919. spin_unlock_bh(&sc->txbuflock);
  920. }
  921. txq->link = NULL;
  922. txq->txq_poll_mark = false;
  923. spin_unlock_bh(&txq->lock);
  924. }
  925. }
  926. }
  927. static void
  928. ath5k_txq_release(struct ath5k_softc *sc)
  929. {
  930. struct ath5k_txq *txq = sc->txqs;
  931. unsigned int i;
  932. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  933. if (txq->setup) {
  934. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  935. txq->setup = false;
  936. }
  937. }
  938. /*************\
  939. * RX Handling *
  940. \*************/
  941. /*
  942. * Enable the receive h/w following a reset.
  943. */
  944. static int
  945. ath5k_rx_start(struct ath5k_softc *sc)
  946. {
  947. struct ath5k_hw *ah = sc->ah;
  948. struct ath_common *common = ath5k_hw_common(ah);
  949. struct ath5k_buf *bf;
  950. int ret;
  951. common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
  952. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
  953. common->cachelsz, common->rx_bufsize);
  954. spin_lock_bh(&sc->rxbuflock);
  955. sc->rxlink = NULL;
  956. list_for_each_entry(bf, &sc->rxbuf, list) {
  957. ret = ath5k_rxbuf_setup(sc, bf);
  958. if (ret != 0) {
  959. spin_unlock_bh(&sc->rxbuflock);
  960. goto err;
  961. }
  962. }
  963. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  964. ath5k_hw_set_rxdp(ah, bf->daddr);
  965. spin_unlock_bh(&sc->rxbuflock);
  966. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  967. ath5k_update_bssid_mask_and_opmode(sc, NULL); /* set filters, etc. */
  968. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  969. return 0;
  970. err:
  971. return ret;
  972. }
  973. /*
  974. * Disable the receive logic on PCU (DRU)
  975. * In preparation for a shutdown.
  976. *
  977. * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
  978. * does.
  979. */
  980. static void
  981. ath5k_rx_stop(struct ath5k_softc *sc)
  982. {
  983. struct ath5k_hw *ah = sc->ah;
  984. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  985. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  986. ath5k_debug_printrxbuffs(sc, ah);
  987. }
  988. static unsigned int
  989. ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
  990. struct ath5k_rx_status *rs)
  991. {
  992. struct ath5k_hw *ah = sc->ah;
  993. struct ath_common *common = ath5k_hw_common(ah);
  994. struct ieee80211_hdr *hdr = (void *)skb->data;
  995. unsigned int keyix, hlen;
  996. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  997. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  998. return RX_FLAG_DECRYPTED;
  999. /* Apparently when a default key is used to decrypt the packet
  1000. the hw does not set the index used to decrypt. In such cases
  1001. get the index from the packet. */
  1002. hlen = ieee80211_hdrlen(hdr->frame_control);
  1003. if (ieee80211_has_protected(hdr->frame_control) &&
  1004. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1005. skb->len >= hlen + 4) {
  1006. keyix = skb->data[hlen + 3] >> 6;
  1007. if (test_bit(keyix, common->keymap))
  1008. return RX_FLAG_DECRYPTED;
  1009. }
  1010. return 0;
  1011. }
  1012. static void
  1013. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1014. struct ieee80211_rx_status *rxs)
  1015. {
  1016. struct ath_common *common = ath5k_hw_common(sc->ah);
  1017. u64 tsf, bc_tstamp;
  1018. u32 hw_tu;
  1019. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1020. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1021. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1022. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
  1023. /*
  1024. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1025. * have updated the local TSF. We have to work around various
  1026. * hardware bugs, though...
  1027. */
  1028. tsf = ath5k_hw_get_tsf64(sc->ah);
  1029. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1030. hw_tu = TSF_TO_TU(tsf);
  1031. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1032. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1033. (unsigned long long)bc_tstamp,
  1034. (unsigned long long)rxs->mactime,
  1035. (unsigned long long)(rxs->mactime - bc_tstamp),
  1036. (unsigned long long)tsf);
  1037. /*
  1038. * Sometimes the HW will give us a wrong tstamp in the rx
  1039. * status, causing the timestamp extension to go wrong.
  1040. * (This seems to happen especially with beacon frames bigger
  1041. * than 78 byte (incl. FCS))
  1042. * But we know that the receive timestamp must be later than the
  1043. * timestamp of the beacon since HW must have synced to that.
  1044. *
  1045. * NOTE: here we assume mactime to be after the frame was
  1046. * received, not like mac80211 which defines it at the start.
  1047. */
  1048. if (bc_tstamp > rxs->mactime) {
  1049. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1050. "fixing mactime from %llx to %llx\n",
  1051. (unsigned long long)rxs->mactime,
  1052. (unsigned long long)tsf);
  1053. rxs->mactime = tsf;
  1054. }
  1055. /*
  1056. * Local TSF might have moved higher than our beacon timers,
  1057. * in that case we have to update them to continue sending
  1058. * beacons. This also takes care of synchronizing beacon sending
  1059. * times with other stations.
  1060. */
  1061. if (hw_tu >= sc->nexttbtt)
  1062. ath5k_beacon_update_timers(sc, bc_tstamp);
  1063. /* Check if the beacon timers are still correct, because a TSF
  1064. * update might have created a window between them - for a
  1065. * longer description see the comment of this function: */
  1066. if (!ath5k_hw_check_beacon_timers(sc->ah, sc->bintval)) {
  1067. ath5k_beacon_update_timers(sc, bc_tstamp);
  1068. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1069. "fixed beacon timers after beacon receive\n");
  1070. }
  1071. }
  1072. }
  1073. static void
  1074. ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
  1075. {
  1076. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1077. struct ath5k_hw *ah = sc->ah;
  1078. struct ath_common *common = ath5k_hw_common(ah);
  1079. /* only beacons from our BSSID */
  1080. if (!ieee80211_is_beacon(mgmt->frame_control) ||
  1081. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
  1082. return;
  1083. ewma_add(&ah->ah_beacon_rssi_avg, rssi);
  1084. /* in IBSS mode we should keep RSSI statistics per neighbour */
  1085. /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
  1086. }
  1087. /*
  1088. * Compute padding position. skb must contain an IEEE 802.11 frame
  1089. */
  1090. static int ath5k_common_padpos(struct sk_buff *skb)
  1091. {
  1092. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1093. __le16 frame_control = hdr->frame_control;
  1094. int padpos = 24;
  1095. if (ieee80211_has_a4(frame_control)) {
  1096. padpos += ETH_ALEN;
  1097. }
  1098. if (ieee80211_is_data_qos(frame_control)) {
  1099. padpos += IEEE80211_QOS_CTL_LEN;
  1100. }
  1101. return padpos;
  1102. }
  1103. /*
  1104. * This function expects an 802.11 frame and returns the number of
  1105. * bytes added, or -1 if we don't have enough header room.
  1106. */
  1107. static int ath5k_add_padding(struct sk_buff *skb)
  1108. {
  1109. int padpos = ath5k_common_padpos(skb);
  1110. int padsize = padpos & 3;
  1111. if (padsize && skb->len>padpos) {
  1112. if (skb_headroom(skb) < padsize)
  1113. return -1;
  1114. skb_push(skb, padsize);
  1115. memmove(skb->data, skb->data+padsize, padpos);
  1116. return padsize;
  1117. }
  1118. return 0;
  1119. }
  1120. /*
  1121. * The MAC header is padded to have 32-bit boundary if the
  1122. * packet payload is non-zero. The general calculation for
  1123. * padsize would take into account odd header lengths:
  1124. * padsize = 4 - (hdrlen & 3); however, since only
  1125. * even-length headers are used, padding can only be 0 or 2
  1126. * bytes and we can optimize this a bit. We must not try to
  1127. * remove padding from short control frames that do not have a
  1128. * payload.
  1129. *
  1130. * This function expects an 802.11 frame and returns the number of
  1131. * bytes removed.
  1132. */
  1133. static int ath5k_remove_padding(struct sk_buff *skb)
  1134. {
  1135. int padpos = ath5k_common_padpos(skb);
  1136. int padsize = padpos & 3;
  1137. if (padsize && skb->len>=padpos+padsize) {
  1138. memmove(skb->data + padsize, skb->data, padpos);
  1139. skb_pull(skb, padsize);
  1140. return padsize;
  1141. }
  1142. return 0;
  1143. }
  1144. static void
  1145. ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
  1146. struct ath5k_rx_status *rs)
  1147. {
  1148. struct ieee80211_rx_status *rxs;
  1149. ath5k_remove_padding(skb);
  1150. rxs = IEEE80211_SKB_RXCB(skb);
  1151. rxs->flag = 0;
  1152. if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
  1153. rxs->flag |= RX_FLAG_MMIC_ERROR;
  1154. /*
  1155. * always extend the mac timestamp, since this information is
  1156. * also needed for proper IBSS merging.
  1157. *
  1158. * XXX: it might be too late to do it here, since rs_tstamp is
  1159. * 15bit only. that means TSF extension has to be done within
  1160. * 32768usec (about 32ms). it might be necessary to move this to
  1161. * the interrupt handler, like it is done in madwifi.
  1162. *
  1163. * Unfortunately we don't know when the hardware takes the rx
  1164. * timestamp (beginning of phy frame, data frame, end of rx?).
  1165. * The only thing we know is that it is hardware specific...
  1166. * On AR5213 it seems the rx timestamp is at the end of the
  1167. * frame, but i'm not sure.
  1168. *
  1169. * NOTE: mac80211 defines mactime at the beginning of the first
  1170. * data symbol. Since we don't have any time references it's
  1171. * impossible to comply to that. This affects IBSS merge only
  1172. * right now, so it's not too bad...
  1173. */
  1174. rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
  1175. rxs->flag |= RX_FLAG_MACTIME_MPDU;
  1176. rxs->freq = sc->curchan->center_freq;
  1177. rxs->band = sc->curchan->band;
  1178. rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
  1179. rxs->antenna = rs->rs_antenna;
  1180. if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
  1181. sc->stats.antenna_rx[rs->rs_antenna]++;
  1182. else
  1183. sc->stats.antenna_rx[0]++; /* invalid */
  1184. rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
  1185. rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
  1186. if (rxs->rate_idx >= 0 && rs->rs_rate ==
  1187. sc->sbands[sc->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
  1188. rxs->flag |= RX_FLAG_SHORTPRE;
  1189. trace_ath5k_rx(sc, skb);
  1190. ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
  1191. /* check beacons in IBSS mode */
  1192. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1193. ath5k_check_ibss_tsf(sc, skb, rxs);
  1194. ieee80211_rx(sc->hw, skb);
  1195. }
  1196. /** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
  1197. *
  1198. * Check if we want to further process this frame or not. Also update
  1199. * statistics. Return true if we want this frame, false if not.
  1200. */
  1201. static bool
  1202. ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
  1203. {
  1204. sc->stats.rx_all_count++;
  1205. sc->stats.rx_bytes_count += rs->rs_datalen;
  1206. if (unlikely(rs->rs_status)) {
  1207. if (rs->rs_status & AR5K_RXERR_CRC)
  1208. sc->stats.rxerr_crc++;
  1209. if (rs->rs_status & AR5K_RXERR_FIFO)
  1210. sc->stats.rxerr_fifo++;
  1211. if (rs->rs_status & AR5K_RXERR_PHY) {
  1212. sc->stats.rxerr_phy++;
  1213. if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
  1214. sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
  1215. return false;
  1216. }
  1217. if (rs->rs_status & AR5K_RXERR_DECRYPT) {
  1218. /*
  1219. * Decrypt error. If the error occurred
  1220. * because there was no hardware key, then
  1221. * let the frame through so the upper layers
  1222. * can process it. This is necessary for 5210
  1223. * parts which have no way to setup a ``clear''
  1224. * key cache entry.
  1225. *
  1226. * XXX do key cache faulting
  1227. */
  1228. sc->stats.rxerr_decrypt++;
  1229. if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
  1230. !(rs->rs_status & AR5K_RXERR_CRC))
  1231. return true;
  1232. }
  1233. if (rs->rs_status & AR5K_RXERR_MIC) {
  1234. sc->stats.rxerr_mic++;
  1235. return true;
  1236. }
  1237. /* reject any frames with non-crypto errors */
  1238. if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
  1239. return false;
  1240. }
  1241. if (unlikely(rs->rs_more)) {
  1242. sc->stats.rxerr_jumbo++;
  1243. return false;
  1244. }
  1245. return true;
  1246. }
  1247. static void
  1248. ath5k_tasklet_rx(unsigned long data)
  1249. {
  1250. struct ath5k_rx_status rs = {};
  1251. struct sk_buff *skb, *next_skb;
  1252. dma_addr_t next_skb_addr;
  1253. struct ath5k_softc *sc = (void *)data;
  1254. struct ath5k_hw *ah = sc->ah;
  1255. struct ath_common *common = ath5k_hw_common(ah);
  1256. struct ath5k_buf *bf;
  1257. struct ath5k_desc *ds;
  1258. int ret;
  1259. spin_lock(&sc->rxbuflock);
  1260. if (list_empty(&sc->rxbuf)) {
  1261. ATH5K_WARN(sc, "empty rx buf pool\n");
  1262. goto unlock;
  1263. }
  1264. do {
  1265. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1266. BUG_ON(bf->skb == NULL);
  1267. skb = bf->skb;
  1268. ds = bf->desc;
  1269. /* bail if HW is still using self-linked descriptor */
  1270. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1271. break;
  1272. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1273. if (unlikely(ret == -EINPROGRESS))
  1274. break;
  1275. else if (unlikely(ret)) {
  1276. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1277. sc->stats.rxerr_proc++;
  1278. break;
  1279. }
  1280. if (ath5k_receive_frame_ok(sc, &rs)) {
  1281. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1282. /*
  1283. * If we can't replace bf->skb with a new skb under
  1284. * memory pressure, just skip this packet
  1285. */
  1286. if (!next_skb)
  1287. goto next;
  1288. dma_unmap_single(sc->dev, bf->skbaddr,
  1289. common->rx_bufsize,
  1290. DMA_FROM_DEVICE);
  1291. skb_put(skb, rs.rs_datalen);
  1292. ath5k_receive_frame(sc, skb, &rs);
  1293. bf->skb = next_skb;
  1294. bf->skbaddr = next_skb_addr;
  1295. }
  1296. next:
  1297. list_move_tail(&bf->list, &sc->rxbuf);
  1298. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1299. unlock:
  1300. spin_unlock(&sc->rxbuflock);
  1301. }
  1302. /*************\
  1303. * TX Handling *
  1304. \*************/
  1305. void
  1306. ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  1307. struct ath5k_txq *txq)
  1308. {
  1309. struct ath5k_softc *sc = hw->priv;
  1310. struct ath5k_buf *bf;
  1311. unsigned long flags;
  1312. int padsize;
  1313. trace_ath5k_tx(sc, skb, txq);
  1314. /*
  1315. * The hardware expects the header padded to 4 byte boundaries.
  1316. * If this is not the case, we add the padding after the header.
  1317. */
  1318. padsize = ath5k_add_padding(skb);
  1319. if (padsize < 0) {
  1320. ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
  1321. " headroom to pad");
  1322. goto drop_packet;
  1323. }
  1324. if (txq->txq_len >= txq->txq_max)
  1325. ieee80211_stop_queue(hw, txq->qnum);
  1326. spin_lock_irqsave(&sc->txbuflock, flags);
  1327. if (list_empty(&sc->txbuf)) {
  1328. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  1329. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1330. ieee80211_stop_queues(hw);
  1331. goto drop_packet;
  1332. }
  1333. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  1334. list_del(&bf->list);
  1335. sc->txbuf_len--;
  1336. if (list_empty(&sc->txbuf))
  1337. ieee80211_stop_queues(hw);
  1338. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1339. bf->skb = skb;
  1340. if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
  1341. bf->skb = NULL;
  1342. spin_lock_irqsave(&sc->txbuflock, flags);
  1343. list_add_tail(&bf->list, &sc->txbuf);
  1344. sc->txbuf_len++;
  1345. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1346. goto drop_packet;
  1347. }
  1348. return;
  1349. drop_packet:
  1350. dev_kfree_skb_any(skb);
  1351. }
  1352. static void
  1353. ath5k_tx_frame_completed(struct ath5k_softc *sc, struct sk_buff *skb,
  1354. struct ath5k_txq *txq, struct ath5k_tx_status *ts)
  1355. {
  1356. struct ieee80211_tx_info *info;
  1357. int i;
  1358. sc->stats.tx_all_count++;
  1359. sc->stats.tx_bytes_count += skb->len;
  1360. info = IEEE80211_SKB_CB(skb);
  1361. ieee80211_tx_info_clear_status(info);
  1362. for (i = 0; i < 4; i++) {
  1363. struct ieee80211_tx_rate *r =
  1364. &info->status.rates[i];
  1365. if (ts->ts_rate[i]) {
  1366. r->idx = ath5k_hw_to_driver_rix(sc, ts->ts_rate[i]);
  1367. r->count = ts->ts_retry[i];
  1368. } else {
  1369. r->idx = -1;
  1370. r->count = 0;
  1371. }
  1372. }
  1373. /* count the successful attempt as well */
  1374. info->status.rates[ts->ts_final_idx].count++;
  1375. if (unlikely(ts->ts_status)) {
  1376. sc->stats.ack_fail++;
  1377. if (ts->ts_status & AR5K_TXERR_FILT) {
  1378. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1379. sc->stats.txerr_filt++;
  1380. }
  1381. if (ts->ts_status & AR5K_TXERR_XRETRY)
  1382. sc->stats.txerr_retry++;
  1383. if (ts->ts_status & AR5K_TXERR_FIFO)
  1384. sc->stats.txerr_fifo++;
  1385. } else {
  1386. info->flags |= IEEE80211_TX_STAT_ACK;
  1387. info->status.ack_signal = ts->ts_rssi;
  1388. }
  1389. /*
  1390. * Remove MAC header padding before giving the frame
  1391. * back to mac80211.
  1392. */
  1393. ath5k_remove_padding(skb);
  1394. if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
  1395. sc->stats.antenna_tx[ts->ts_antenna]++;
  1396. else
  1397. sc->stats.antenna_tx[0]++; /* invalid */
  1398. trace_ath5k_tx_complete(sc, skb, txq, ts);
  1399. ieee80211_tx_status(sc->hw, skb);
  1400. }
  1401. static void
  1402. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1403. {
  1404. struct ath5k_tx_status ts = {};
  1405. struct ath5k_buf *bf, *bf0;
  1406. struct ath5k_desc *ds;
  1407. struct sk_buff *skb;
  1408. int ret;
  1409. spin_lock(&txq->lock);
  1410. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1411. txq->txq_poll_mark = false;
  1412. /* skb might already have been processed last time. */
  1413. if (bf->skb != NULL) {
  1414. ds = bf->desc;
  1415. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1416. if (unlikely(ret == -EINPROGRESS))
  1417. break;
  1418. else if (unlikely(ret)) {
  1419. ATH5K_ERR(sc,
  1420. "error %d while processing "
  1421. "queue %u\n", ret, txq->qnum);
  1422. break;
  1423. }
  1424. skb = bf->skb;
  1425. bf->skb = NULL;
  1426. dma_unmap_single(sc->dev, bf->skbaddr, skb->len,
  1427. DMA_TO_DEVICE);
  1428. ath5k_tx_frame_completed(sc, skb, txq, &ts);
  1429. }
  1430. /*
  1431. * It's possible that the hardware can say the buffer is
  1432. * completed when it hasn't yet loaded the ds_link from
  1433. * host memory and moved on.
  1434. * Always keep the last descriptor to avoid HW races...
  1435. */
  1436. if (ath5k_hw_get_txdp(sc->ah, txq->qnum) != bf->daddr) {
  1437. spin_lock(&sc->txbuflock);
  1438. list_move_tail(&bf->list, &sc->txbuf);
  1439. sc->txbuf_len++;
  1440. txq->txq_len--;
  1441. spin_unlock(&sc->txbuflock);
  1442. }
  1443. }
  1444. spin_unlock(&txq->lock);
  1445. if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
  1446. ieee80211_wake_queue(sc->hw, txq->qnum);
  1447. }
  1448. static void
  1449. ath5k_tasklet_tx(unsigned long data)
  1450. {
  1451. int i;
  1452. struct ath5k_softc *sc = (void *)data;
  1453. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1454. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1455. ath5k_tx_processq(sc, &sc->txqs[i]);
  1456. }
  1457. /*****************\
  1458. * Beacon handling *
  1459. \*****************/
  1460. /*
  1461. * Setup the beacon frame for transmit.
  1462. */
  1463. static int
  1464. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1465. {
  1466. struct sk_buff *skb = bf->skb;
  1467. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1468. struct ath5k_hw *ah = sc->ah;
  1469. struct ath5k_desc *ds;
  1470. int ret = 0;
  1471. u8 antenna;
  1472. u32 flags;
  1473. const int padsize = 0;
  1474. bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
  1475. DMA_TO_DEVICE);
  1476. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1477. "skbaddr %llx\n", skb, skb->data, skb->len,
  1478. (unsigned long long)bf->skbaddr);
  1479. if (dma_mapping_error(sc->dev, bf->skbaddr)) {
  1480. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1481. return -EIO;
  1482. }
  1483. ds = bf->desc;
  1484. antenna = ah->ah_tx_ant;
  1485. flags = AR5K_TXDESC_NOACK;
  1486. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1487. ds->ds_link = bf->daddr; /* self-linked */
  1488. flags |= AR5K_TXDESC_VEOL;
  1489. } else
  1490. ds->ds_link = 0;
  1491. /*
  1492. * If we use multiple antennas on AP and use
  1493. * the Sectored AP scenario, switch antenna every
  1494. * 4 beacons to make sure everybody hears our AP.
  1495. * When a client tries to associate, hw will keep
  1496. * track of the tx antenna to be used for this client
  1497. * automaticaly, based on ACKed packets.
  1498. *
  1499. * Note: AP still listens and transmits RTS on the
  1500. * default antenna which is supposed to be an omni.
  1501. *
  1502. * Note2: On sectored scenarios it's possible to have
  1503. * multiple antennas (1 omni -- the default -- and 14
  1504. * sectors), so if we choose to actually support this
  1505. * mode, we need to allow the user to set how many antennas
  1506. * we have and tweak the code below to send beacons
  1507. * on all of them.
  1508. */
  1509. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1510. antenna = sc->bsent & 4 ? 2 : 1;
  1511. /* FIXME: If we are in g mode and rate is a CCK rate
  1512. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1513. * from tx power (value is in dB units already) */
  1514. ds->ds_data = bf->skbaddr;
  1515. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1516. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1517. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1518. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1519. 1, AR5K_TXKEYIX_INVALID,
  1520. antenna, flags, 0, 0);
  1521. if (ret)
  1522. goto err_unmap;
  1523. return 0;
  1524. err_unmap:
  1525. dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
  1526. return ret;
  1527. }
  1528. /*
  1529. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  1530. * this is called only once at config_bss time, for AP we do it every
  1531. * SWBA interrupt so that the TIM will reflect buffered frames.
  1532. *
  1533. * Called with the beacon lock.
  1534. */
  1535. int
  1536. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1537. {
  1538. int ret;
  1539. struct ath5k_softc *sc = hw->priv;
  1540. struct ath5k_vif *avf = (void *)vif->drv_priv;
  1541. struct sk_buff *skb;
  1542. if (WARN_ON(!vif)) {
  1543. ret = -EINVAL;
  1544. goto out;
  1545. }
  1546. skb = ieee80211_beacon_get(hw, vif);
  1547. if (!skb) {
  1548. ret = -ENOMEM;
  1549. goto out;
  1550. }
  1551. ath5k_txbuf_free_skb(sc, avf->bbuf);
  1552. avf->bbuf->skb = skb;
  1553. ret = ath5k_beacon_setup(sc, avf->bbuf);
  1554. if (ret)
  1555. avf->bbuf->skb = NULL;
  1556. out:
  1557. return ret;
  1558. }
  1559. /*
  1560. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1561. * frame contents are done as needed and the slot time is
  1562. * also adjusted based on current state.
  1563. *
  1564. * This is called from software irq context (beacontq tasklets)
  1565. * or user context from ath5k_beacon_config.
  1566. */
  1567. static void
  1568. ath5k_beacon_send(struct ath5k_softc *sc)
  1569. {
  1570. struct ath5k_hw *ah = sc->ah;
  1571. struct ieee80211_vif *vif;
  1572. struct ath5k_vif *avf;
  1573. struct ath5k_buf *bf;
  1574. struct sk_buff *skb;
  1575. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1576. /*
  1577. * Check if the previous beacon has gone out. If
  1578. * not, don't don't try to post another: skip this
  1579. * period and wait for the next. Missed beacons
  1580. * indicate a problem and should not occur. If we
  1581. * miss too many consecutive beacons reset the device.
  1582. */
  1583. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1584. sc->bmisscount++;
  1585. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1586. "missed %u consecutive beacons\n", sc->bmisscount);
  1587. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1588. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1589. "stuck beacon time (%u missed)\n",
  1590. sc->bmisscount);
  1591. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1592. "stuck beacon, resetting\n");
  1593. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1594. }
  1595. return;
  1596. }
  1597. if (unlikely(sc->bmisscount != 0)) {
  1598. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1599. "resume beacon xmit after %u misses\n",
  1600. sc->bmisscount);
  1601. sc->bmisscount = 0;
  1602. }
  1603. if ((sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) ||
  1604. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1605. u64 tsf = ath5k_hw_get_tsf64(ah);
  1606. u32 tsftu = TSF_TO_TU(tsf);
  1607. int slot = ((tsftu % sc->bintval) * ATH_BCBUF) / sc->bintval;
  1608. vif = sc->bslot[(slot + 1) % ATH_BCBUF];
  1609. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1610. "tsf %llx tsftu %x intval %u slot %u vif %p\n",
  1611. (unsigned long long)tsf, tsftu, sc->bintval, slot, vif);
  1612. } else /* only one interface */
  1613. vif = sc->bslot[0];
  1614. if (!vif)
  1615. return;
  1616. avf = (void *)vif->drv_priv;
  1617. bf = avf->bbuf;
  1618. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1619. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1620. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1621. return;
  1622. }
  1623. /*
  1624. * Stop any current dma and put the new frame on the queue.
  1625. * This should never fail since we check above that no frames
  1626. * are still pending on the queue.
  1627. */
  1628. if (unlikely(ath5k_hw_stop_beacon_queue(ah, sc->bhalq))) {
  1629. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1630. /* NB: hw still stops DMA, so proceed */
  1631. }
  1632. /* refresh the beacon for AP or MESH mode */
  1633. if (sc->opmode == NL80211_IFTYPE_AP ||
  1634. sc->opmode == NL80211_IFTYPE_MESH_POINT)
  1635. ath5k_beacon_update(sc->hw, vif);
  1636. trace_ath5k_tx(sc, bf->skb, &sc->txqs[sc->bhalq]);
  1637. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1638. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1639. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1640. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1641. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  1642. while (skb) {
  1643. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  1644. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  1645. }
  1646. sc->bsent++;
  1647. }
  1648. /**
  1649. * ath5k_beacon_update_timers - update beacon timers
  1650. *
  1651. * @sc: struct ath5k_softc pointer we are operating on
  1652. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1653. * beacon timer update based on the current HW TSF.
  1654. *
  1655. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1656. * of a received beacon or the current local hardware TSF and write it to the
  1657. * beacon timer registers.
  1658. *
  1659. * This is called in a variety of situations, e.g. when a beacon is received,
  1660. * when a TSF update has been detected, but also when an new IBSS is created or
  1661. * when we otherwise know we have to update the timers, but we keep it in this
  1662. * function to have it all together in one place.
  1663. */
  1664. void
  1665. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1666. {
  1667. struct ath5k_hw *ah = sc->ah;
  1668. u32 nexttbtt, intval, hw_tu, bc_tu;
  1669. u64 hw_tsf;
  1670. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1671. if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
  1672. intval /= ATH_BCBUF; /* staggered multi-bss beacons */
  1673. if (intval < 15)
  1674. ATH5K_WARN(sc, "intval %u is too low, min 15\n",
  1675. intval);
  1676. }
  1677. if (WARN_ON(!intval))
  1678. return;
  1679. /* beacon TSF converted to TU */
  1680. bc_tu = TSF_TO_TU(bc_tsf);
  1681. /* current TSF converted to TU */
  1682. hw_tsf = ath5k_hw_get_tsf64(ah);
  1683. hw_tu = TSF_TO_TU(hw_tsf);
  1684. #define FUDGE AR5K_TUNE_SW_BEACON_RESP + 3
  1685. /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
  1686. * Since we later substract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
  1687. * configuration we need to make sure it is bigger than that. */
  1688. if (bc_tsf == -1) {
  1689. /*
  1690. * no beacons received, called internally.
  1691. * just need to refresh timers based on HW TSF.
  1692. */
  1693. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1694. } else if (bc_tsf == 0) {
  1695. /*
  1696. * no beacon received, probably called by ath5k_reset_tsf().
  1697. * reset TSF to start with 0.
  1698. */
  1699. nexttbtt = intval;
  1700. intval |= AR5K_BEACON_RESET_TSF;
  1701. } else if (bc_tsf > hw_tsf) {
  1702. /*
  1703. * beacon received, SW merge happend but HW TSF not yet updated.
  1704. * not possible to reconfigure timers yet, but next time we
  1705. * receive a beacon with the same BSSID, the hardware will
  1706. * automatically update the TSF and then we need to reconfigure
  1707. * the timers.
  1708. */
  1709. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1710. "need to wait for HW TSF sync\n");
  1711. return;
  1712. } else {
  1713. /*
  1714. * most important case for beacon synchronization between STA.
  1715. *
  1716. * beacon received and HW TSF has been already updated by HW.
  1717. * update next TBTT based on the TSF of the beacon, but make
  1718. * sure it is ahead of our local TSF timer.
  1719. */
  1720. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1721. }
  1722. #undef FUDGE
  1723. sc->nexttbtt = nexttbtt;
  1724. intval |= AR5K_BEACON_ENA;
  1725. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1726. /*
  1727. * debugging output last in order to preserve the time critical aspect
  1728. * of this function
  1729. */
  1730. if (bc_tsf == -1)
  1731. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1732. "reconfigured timers based on HW TSF\n");
  1733. else if (bc_tsf == 0)
  1734. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1735. "reset HW TSF and timers\n");
  1736. else
  1737. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1738. "updated timers based on beacon TSF\n");
  1739. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1740. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1741. (unsigned long long) bc_tsf,
  1742. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1743. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1744. intval & AR5K_BEACON_PERIOD,
  1745. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1746. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1747. }
  1748. /**
  1749. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1750. *
  1751. * @sc: struct ath5k_softc pointer we are operating on
  1752. *
  1753. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1754. * interrupts to detect TSF updates only.
  1755. */
  1756. void
  1757. ath5k_beacon_config(struct ath5k_softc *sc)
  1758. {
  1759. struct ath5k_hw *ah = sc->ah;
  1760. unsigned long flags;
  1761. spin_lock_irqsave(&sc->block, flags);
  1762. sc->bmisscount = 0;
  1763. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1764. if (sc->enable_beacon) {
  1765. /*
  1766. * In IBSS mode we use a self-linked tx descriptor and let the
  1767. * hardware send the beacons automatically. We have to load it
  1768. * only once here.
  1769. * We use the SWBA interrupt only to keep track of the beacon
  1770. * timers in order to detect automatic TSF updates.
  1771. */
  1772. ath5k_beaconq_config(sc);
  1773. sc->imask |= AR5K_INT_SWBA;
  1774. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1775. if (ath5k_hw_hasveol(ah))
  1776. ath5k_beacon_send(sc);
  1777. } else
  1778. ath5k_beacon_update_timers(sc, -1);
  1779. } else {
  1780. ath5k_hw_stop_beacon_queue(sc->ah, sc->bhalq);
  1781. }
  1782. ath5k_hw_set_imr(ah, sc->imask);
  1783. mmiowb();
  1784. spin_unlock_irqrestore(&sc->block, flags);
  1785. }
  1786. static void ath5k_tasklet_beacon(unsigned long data)
  1787. {
  1788. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1789. /*
  1790. * Software beacon alert--time to send a beacon.
  1791. *
  1792. * In IBSS mode we use this interrupt just to
  1793. * keep track of the next TBTT (target beacon
  1794. * transmission time) in order to detect wether
  1795. * automatic TSF updates happened.
  1796. */
  1797. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1798. /* XXX: only if VEOL suppported */
  1799. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  1800. sc->nexttbtt += sc->bintval;
  1801. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1802. "SWBA nexttbtt: %x hw_tu: %x "
  1803. "TSF: %llx\n",
  1804. sc->nexttbtt,
  1805. TSF_TO_TU(tsf),
  1806. (unsigned long long) tsf);
  1807. } else {
  1808. spin_lock(&sc->block);
  1809. ath5k_beacon_send(sc);
  1810. spin_unlock(&sc->block);
  1811. }
  1812. }
  1813. /********************\
  1814. * Interrupt handling *
  1815. \********************/
  1816. static void
  1817. ath5k_intr_calibration_poll(struct ath5k_hw *ah)
  1818. {
  1819. if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
  1820. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
  1821. /* run ANI only when full calibration is not active */
  1822. ah->ah_cal_next_ani = jiffies +
  1823. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  1824. tasklet_schedule(&ah->ah_sc->ani_tasklet);
  1825. } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
  1826. ah->ah_cal_next_full = jiffies +
  1827. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  1828. tasklet_schedule(&ah->ah_sc->calib);
  1829. }
  1830. /* we could use SWI to generate enough interrupts to meet our
  1831. * calibration interval requirements, if necessary:
  1832. * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
  1833. }
  1834. irqreturn_t
  1835. ath5k_intr(int irq, void *dev_id)
  1836. {
  1837. struct ath5k_softc *sc = dev_id;
  1838. struct ath5k_hw *ah = sc->ah;
  1839. enum ath5k_int status;
  1840. unsigned int counter = 1000;
  1841. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  1842. ((ath5k_get_bus_type(ah) != ATH_AHB) &&
  1843. !ath5k_hw_is_intr_pending(ah))))
  1844. return IRQ_NONE;
  1845. do {
  1846. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  1847. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  1848. status, sc->imask);
  1849. if (unlikely(status & AR5K_INT_FATAL)) {
  1850. /*
  1851. * Fatal errors are unrecoverable.
  1852. * Typically these are caused by DMA errors.
  1853. */
  1854. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1855. "fatal int, resetting\n");
  1856. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1857. } else if (unlikely(status & AR5K_INT_RXORN)) {
  1858. /*
  1859. * Receive buffers are full. Either the bus is busy or
  1860. * the CPU is not fast enough to process all received
  1861. * frames.
  1862. * Older chipsets need a reset to come out of this
  1863. * condition, but we treat it as RX for newer chips.
  1864. * We don't know exactly which versions need a reset -
  1865. * this guess is copied from the HAL.
  1866. */
  1867. sc->stats.rxorn_intr++;
  1868. if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
  1869. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1870. "rx overrun, resetting\n");
  1871. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1872. }
  1873. else
  1874. tasklet_schedule(&sc->rxtq);
  1875. } else {
  1876. if (status & AR5K_INT_SWBA) {
  1877. tasklet_hi_schedule(&sc->beacontq);
  1878. }
  1879. if (status & AR5K_INT_RXEOL) {
  1880. /*
  1881. * NB: the hardware should re-read the link when
  1882. * RXE bit is written, but it doesn't work at
  1883. * least on older hardware revs.
  1884. */
  1885. sc->stats.rxeol_intr++;
  1886. }
  1887. if (status & AR5K_INT_TXURN) {
  1888. /* bump tx trigger level */
  1889. ath5k_hw_update_tx_triglevel(ah, true);
  1890. }
  1891. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  1892. tasklet_schedule(&sc->rxtq);
  1893. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  1894. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  1895. tasklet_schedule(&sc->txtq);
  1896. if (status & AR5K_INT_BMISS) {
  1897. /* TODO */
  1898. }
  1899. if (status & AR5K_INT_MIB) {
  1900. sc->stats.mib_intr++;
  1901. ath5k_hw_update_mib_counters(ah);
  1902. ath5k_ani_mib_intr(ah);
  1903. }
  1904. if (status & AR5K_INT_GPIO)
  1905. tasklet_schedule(&sc->rf_kill.toggleq);
  1906. }
  1907. if (ath5k_get_bus_type(ah) == ATH_AHB)
  1908. break;
  1909. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  1910. if (unlikely(!counter))
  1911. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  1912. ath5k_intr_calibration_poll(ah);
  1913. return IRQ_HANDLED;
  1914. }
  1915. /*
  1916. * Periodically recalibrate the PHY to account
  1917. * for temperature/environment changes.
  1918. */
  1919. static void
  1920. ath5k_tasklet_calibrate(unsigned long data)
  1921. {
  1922. struct ath5k_softc *sc = (void *)data;
  1923. struct ath5k_hw *ah = sc->ah;
  1924. /* Only full calibration for now */
  1925. ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
  1926. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  1927. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  1928. sc->curchan->hw_value);
  1929. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  1930. /*
  1931. * Rfgain is out of bounds, reset the chip
  1932. * to load new gain values.
  1933. */
  1934. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  1935. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1936. }
  1937. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  1938. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  1939. ieee80211_frequency_to_channel(
  1940. sc->curchan->center_freq));
  1941. /* Noise floor calibration interrupts rx/tx path while I/Q calibration
  1942. * doesn't.
  1943. * TODO: We should stop TX here, so that it doesn't interfere.
  1944. * Note that stopping the queues is not enough to stop TX! */
  1945. if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
  1946. ah->ah_cal_next_nf = jiffies +
  1947. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
  1948. ath5k_hw_update_noise_floor(ah);
  1949. }
  1950. ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
  1951. }
  1952. static void
  1953. ath5k_tasklet_ani(unsigned long data)
  1954. {
  1955. struct ath5k_softc *sc = (void *)data;
  1956. struct ath5k_hw *ah = sc->ah;
  1957. ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
  1958. ath5k_ani_calibration(ah);
  1959. ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
  1960. }
  1961. static void
  1962. ath5k_tx_complete_poll_work(struct work_struct *work)
  1963. {
  1964. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  1965. tx_complete_work.work);
  1966. struct ath5k_txq *txq;
  1967. int i;
  1968. bool needreset = false;
  1969. mutex_lock(&sc->lock);
  1970. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
  1971. if (sc->txqs[i].setup) {
  1972. txq = &sc->txqs[i];
  1973. spin_lock_bh(&txq->lock);
  1974. if (txq->txq_len > 1) {
  1975. if (txq->txq_poll_mark) {
  1976. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT,
  1977. "TX queue stuck %d\n",
  1978. txq->qnum);
  1979. needreset = true;
  1980. txq->txq_stuck++;
  1981. spin_unlock_bh(&txq->lock);
  1982. break;
  1983. } else {
  1984. txq->txq_poll_mark = true;
  1985. }
  1986. }
  1987. spin_unlock_bh(&txq->lock);
  1988. }
  1989. }
  1990. if (needreset) {
  1991. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1992. "TX queues stuck, resetting\n");
  1993. ath5k_reset(sc, NULL, true);
  1994. }
  1995. mutex_unlock(&sc->lock);
  1996. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  1997. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  1998. }
  1999. /*************************\
  2000. * Initialization routines *
  2001. \*************************/
  2002. int
  2003. ath5k_init_softc(struct ath5k_softc *sc, const struct ath_bus_ops *bus_ops)
  2004. {
  2005. struct ieee80211_hw *hw = sc->hw;
  2006. struct ath_common *common;
  2007. int ret;
  2008. int csz;
  2009. /* Initialize driver private data */
  2010. SET_IEEE80211_DEV(hw, sc->dev);
  2011. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  2012. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2013. IEEE80211_HW_SIGNAL_DBM |
  2014. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2015. hw->wiphy->interface_modes =
  2016. BIT(NL80211_IFTYPE_AP) |
  2017. BIT(NL80211_IFTYPE_STATION) |
  2018. BIT(NL80211_IFTYPE_ADHOC) |
  2019. BIT(NL80211_IFTYPE_MESH_POINT);
  2020. /* both antennas can be configured as RX or TX */
  2021. hw->wiphy->available_antennas_tx = 0x3;
  2022. hw->wiphy->available_antennas_rx = 0x3;
  2023. hw->extra_tx_headroom = 2;
  2024. hw->channel_change_time = 5000;
  2025. /*
  2026. * Mark the device as detached to avoid processing
  2027. * interrupts until setup is complete.
  2028. */
  2029. __set_bit(ATH_STAT_INVALID, sc->status);
  2030. sc->opmode = NL80211_IFTYPE_STATION;
  2031. sc->bintval = 1000;
  2032. mutex_init(&sc->lock);
  2033. spin_lock_init(&sc->rxbuflock);
  2034. spin_lock_init(&sc->txbuflock);
  2035. spin_lock_init(&sc->block);
  2036. /* Setup interrupt handler */
  2037. ret = request_irq(sc->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  2038. if (ret) {
  2039. ATH5K_ERR(sc, "request_irq failed\n");
  2040. goto err;
  2041. }
  2042. /* If we passed the test, malloc an ath5k_hw struct */
  2043. sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
  2044. if (!sc->ah) {
  2045. ret = -ENOMEM;
  2046. ATH5K_ERR(sc, "out of memory\n");
  2047. goto err_irq;
  2048. }
  2049. sc->ah->ah_sc = sc;
  2050. sc->ah->ah_iobase = sc->iobase;
  2051. common = ath5k_hw_common(sc->ah);
  2052. common->ops = &ath5k_common_ops;
  2053. common->bus_ops = bus_ops;
  2054. common->ah = sc->ah;
  2055. common->hw = hw;
  2056. common->priv = sc;
  2057. /*
  2058. * Cache line size is used to size and align various
  2059. * structures used to communicate with the hardware.
  2060. */
  2061. ath5k_read_cachesize(common, &csz);
  2062. common->cachelsz = csz << 2; /* convert to bytes */
  2063. spin_lock_init(&common->cc_lock);
  2064. /* Initialize device */
  2065. ret = ath5k_hw_init(sc);
  2066. if (ret)
  2067. goto err_free_ah;
  2068. /* set up multi-rate retry capabilities */
  2069. if (sc->ah->ah_version == AR5K_AR5212) {
  2070. hw->max_rates = 4;
  2071. hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
  2072. AR5K_INIT_RETRY_LONG);
  2073. }
  2074. hw->vif_data_size = sizeof(struct ath5k_vif);
  2075. /* Finish private driver data initialization */
  2076. ret = ath5k_init(hw);
  2077. if (ret)
  2078. goto err_ah;
  2079. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  2080. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  2081. sc->ah->ah_mac_srev,
  2082. sc->ah->ah_phy_revision);
  2083. if (!sc->ah->ah_single_chip) {
  2084. /* Single chip radio (!RF5111) */
  2085. if (sc->ah->ah_radio_5ghz_revision &&
  2086. !sc->ah->ah_radio_2ghz_revision) {
  2087. /* No 5GHz support -> report 2GHz radio */
  2088. if (!test_bit(AR5K_MODE_11A,
  2089. sc->ah->ah_capabilities.cap_mode)) {
  2090. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  2091. ath5k_chip_name(AR5K_VERSION_RAD,
  2092. sc->ah->ah_radio_5ghz_revision),
  2093. sc->ah->ah_radio_5ghz_revision);
  2094. /* No 2GHz support (5110 and some
  2095. * 5Ghz only cards) -> report 5Ghz radio */
  2096. } else if (!test_bit(AR5K_MODE_11B,
  2097. sc->ah->ah_capabilities.cap_mode)) {
  2098. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  2099. ath5k_chip_name(AR5K_VERSION_RAD,
  2100. sc->ah->ah_radio_5ghz_revision),
  2101. sc->ah->ah_radio_5ghz_revision);
  2102. /* Multiband radio */
  2103. } else {
  2104. ATH5K_INFO(sc, "RF%s multiband radio found"
  2105. " (0x%x)\n",
  2106. ath5k_chip_name(AR5K_VERSION_RAD,
  2107. sc->ah->ah_radio_5ghz_revision),
  2108. sc->ah->ah_radio_5ghz_revision);
  2109. }
  2110. }
  2111. /* Multi chip radio (RF5111 - RF2111) ->
  2112. * report both 2GHz/5GHz radios */
  2113. else if (sc->ah->ah_radio_5ghz_revision &&
  2114. sc->ah->ah_radio_2ghz_revision){
  2115. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  2116. ath5k_chip_name(AR5K_VERSION_RAD,
  2117. sc->ah->ah_radio_5ghz_revision),
  2118. sc->ah->ah_radio_5ghz_revision);
  2119. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  2120. ath5k_chip_name(AR5K_VERSION_RAD,
  2121. sc->ah->ah_radio_2ghz_revision),
  2122. sc->ah->ah_radio_2ghz_revision);
  2123. }
  2124. }
  2125. ath5k_debug_init_device(sc);
  2126. /* ready to process interrupts */
  2127. __clear_bit(ATH_STAT_INVALID, sc->status);
  2128. return 0;
  2129. err_ah:
  2130. ath5k_hw_deinit(sc->ah);
  2131. err_free_ah:
  2132. kfree(sc->ah);
  2133. err_irq:
  2134. free_irq(sc->irq, sc);
  2135. err:
  2136. return ret;
  2137. }
  2138. static int
  2139. ath5k_stop_locked(struct ath5k_softc *sc)
  2140. {
  2141. struct ath5k_hw *ah = sc->ah;
  2142. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2143. test_bit(ATH_STAT_INVALID, sc->status));
  2144. /*
  2145. * Shutdown the hardware and driver:
  2146. * stop output from above
  2147. * disable interrupts
  2148. * turn off timers
  2149. * turn off the radio
  2150. * clear transmit machinery
  2151. * clear receive machinery
  2152. * drain and release tx queues
  2153. * reclaim beacon resources
  2154. * power down hardware
  2155. *
  2156. * Note that some of this work is not possible if the
  2157. * hardware is gone (invalid).
  2158. */
  2159. ieee80211_stop_queues(sc->hw);
  2160. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2161. ath5k_led_off(sc);
  2162. ath5k_hw_set_imr(ah, 0);
  2163. synchronize_irq(sc->irq);
  2164. ath5k_rx_stop(sc);
  2165. ath5k_hw_dma_stop(ah);
  2166. ath5k_drain_tx_buffs(sc);
  2167. ath5k_hw_phy_disable(ah);
  2168. }
  2169. return 0;
  2170. }
  2171. int
  2172. ath5k_init_hw(struct ath5k_softc *sc)
  2173. {
  2174. struct ath5k_hw *ah = sc->ah;
  2175. struct ath_common *common = ath5k_hw_common(ah);
  2176. int ret, i;
  2177. mutex_lock(&sc->lock);
  2178. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2179. /*
  2180. * Stop anything previously setup. This is safe
  2181. * no matter this is the first time through or not.
  2182. */
  2183. ath5k_stop_locked(sc);
  2184. /*
  2185. * The basic interface to setting the hardware in a good
  2186. * state is ``reset''. On return the hardware is known to
  2187. * be powered up and with interrupts disabled. This must
  2188. * be followed by initialization of the appropriate bits
  2189. * and then setup of the interrupt mask.
  2190. */
  2191. sc->curchan = sc->hw->conf.channel;
  2192. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2193. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2194. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
  2195. ret = ath5k_reset(sc, NULL, false);
  2196. if (ret)
  2197. goto done;
  2198. ath5k_rfkill_hw_start(ah);
  2199. /*
  2200. * Reset the key cache since some parts do not reset the
  2201. * contents on initial power up or resume from suspend.
  2202. */
  2203. for (i = 0; i < common->keymax; i++)
  2204. ath_hw_keyreset(common, (u16) i);
  2205. /* Use higher rates for acks instead of base
  2206. * rate */
  2207. ah->ah_ack_bitrate_high = true;
  2208. for (i = 0; i < ARRAY_SIZE(sc->bslot); i++)
  2209. sc->bslot[i] = NULL;
  2210. ret = 0;
  2211. done:
  2212. mmiowb();
  2213. mutex_unlock(&sc->lock);
  2214. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  2215. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2216. return ret;
  2217. }
  2218. static void stop_tasklets(struct ath5k_softc *sc)
  2219. {
  2220. tasklet_kill(&sc->rxtq);
  2221. tasklet_kill(&sc->txtq);
  2222. tasklet_kill(&sc->calib);
  2223. tasklet_kill(&sc->beacontq);
  2224. tasklet_kill(&sc->ani_tasklet);
  2225. }
  2226. /*
  2227. * Stop the device, grabbing the top-level lock to protect
  2228. * against concurrent entry through ath5k_init (which can happen
  2229. * if another thread does a system call and the thread doing the
  2230. * stop is preempted).
  2231. */
  2232. int
  2233. ath5k_stop_hw(struct ath5k_softc *sc)
  2234. {
  2235. int ret;
  2236. mutex_lock(&sc->lock);
  2237. ret = ath5k_stop_locked(sc);
  2238. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2239. /*
  2240. * Don't set the card in full sleep mode!
  2241. *
  2242. * a) When the device is in this state it must be carefully
  2243. * woken up or references to registers in the PCI clock
  2244. * domain may freeze the bus (and system). This varies
  2245. * by chip and is mostly an issue with newer parts
  2246. * (madwifi sources mentioned srev >= 0x78) that go to
  2247. * sleep more quickly.
  2248. *
  2249. * b) On older chips full sleep results a weird behaviour
  2250. * during wakeup. I tested various cards with srev < 0x78
  2251. * and they don't wake up after module reload, a second
  2252. * module reload is needed to bring the card up again.
  2253. *
  2254. * Until we figure out what's going on don't enable
  2255. * full chip reset on any chip (this is what Legacy HAL
  2256. * and Sam's HAL do anyway). Instead Perform a full reset
  2257. * on the device (same as initial state after attach) and
  2258. * leave it idle (keep MAC/BB on warm reset) */
  2259. ret = ath5k_hw_on_hold(sc->ah);
  2260. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2261. "putting device to sleep\n");
  2262. }
  2263. mmiowb();
  2264. mutex_unlock(&sc->lock);
  2265. stop_tasklets(sc);
  2266. cancel_delayed_work_sync(&sc->tx_complete_work);
  2267. ath5k_rfkill_hw_stop(sc->ah);
  2268. return ret;
  2269. }
  2270. /*
  2271. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2272. * and change to the given channel.
  2273. *
  2274. * This should be called with sc->lock.
  2275. */
  2276. static int
  2277. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
  2278. bool skip_pcu)
  2279. {
  2280. struct ath5k_hw *ah = sc->ah;
  2281. struct ath_common *common = ath5k_hw_common(ah);
  2282. int ret, ani_mode;
  2283. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2284. ath5k_hw_set_imr(ah, 0);
  2285. synchronize_irq(sc->irq);
  2286. stop_tasklets(sc);
  2287. /* Save ani mode and disable ANI durring
  2288. * reset. If we don't we might get false
  2289. * PHY error interrupts. */
  2290. ani_mode = ah->ah_sc->ani_state.ani_mode;
  2291. ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
  2292. /* We are going to empty hw queues
  2293. * so we should also free any remaining
  2294. * tx buffers */
  2295. ath5k_drain_tx_buffs(sc);
  2296. if (chan)
  2297. sc->curchan = chan;
  2298. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL,
  2299. skip_pcu);
  2300. if (ret) {
  2301. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2302. goto err;
  2303. }
  2304. ret = ath5k_rx_start(sc);
  2305. if (ret) {
  2306. ATH5K_ERR(sc, "can't start recv logic\n");
  2307. goto err;
  2308. }
  2309. ath5k_ani_init(ah, ani_mode);
  2310. ah->ah_cal_next_full = jiffies;
  2311. ah->ah_cal_next_ani = jiffies;
  2312. ah->ah_cal_next_nf = jiffies;
  2313. ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
  2314. /* clear survey data and cycle counters */
  2315. memset(&sc->survey, 0, sizeof(sc->survey));
  2316. spin_lock_bh(&common->cc_lock);
  2317. ath_hw_cycle_counters_update(common);
  2318. memset(&common->cc_survey, 0, sizeof(common->cc_survey));
  2319. memset(&common->cc_ani, 0, sizeof(common->cc_ani));
  2320. spin_unlock_bh(&common->cc_lock);
  2321. /*
  2322. * Change channels and update the h/w rate map if we're switching;
  2323. * e.g. 11a to 11b/g.
  2324. *
  2325. * We may be doing a reset in response to an ioctl that changes the
  2326. * channel so update any state that might change as a result.
  2327. *
  2328. * XXX needed?
  2329. */
  2330. /* ath5k_chan_change(sc, c); */
  2331. ath5k_beacon_config(sc);
  2332. /* intrs are enabled by ath5k_beacon_config */
  2333. ieee80211_wake_queues(sc->hw);
  2334. return 0;
  2335. err:
  2336. return ret;
  2337. }
  2338. static void ath5k_reset_work(struct work_struct *work)
  2339. {
  2340. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  2341. reset_work);
  2342. mutex_lock(&sc->lock);
  2343. ath5k_reset(sc, NULL, true);
  2344. mutex_unlock(&sc->lock);
  2345. }
  2346. static int
  2347. ath5k_init(struct ieee80211_hw *hw)
  2348. {
  2349. struct ath5k_softc *sc = hw->priv;
  2350. struct ath5k_hw *ah = sc->ah;
  2351. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  2352. struct ath5k_txq *txq;
  2353. u8 mac[ETH_ALEN] = {};
  2354. int ret;
  2355. /*
  2356. * Check if the MAC has multi-rate retry support.
  2357. * We do this by trying to setup a fake extended
  2358. * descriptor. MACs that don't have support will
  2359. * return false w/o doing anything. MACs that do
  2360. * support it will return true w/o doing anything.
  2361. */
  2362. ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  2363. if (ret < 0)
  2364. goto err;
  2365. if (ret > 0)
  2366. __set_bit(ATH_STAT_MRRETRY, sc->status);
  2367. /*
  2368. * Collect the channel list. The 802.11 layer
  2369. * is resposible for filtering this list based
  2370. * on settings like the phy mode and regulatory
  2371. * domain restrictions.
  2372. */
  2373. ret = ath5k_setup_bands(hw);
  2374. if (ret) {
  2375. ATH5K_ERR(sc, "can't get channels\n");
  2376. goto err;
  2377. }
  2378. /*
  2379. * Allocate tx+rx descriptors and populate the lists.
  2380. */
  2381. ret = ath5k_desc_alloc(sc);
  2382. if (ret) {
  2383. ATH5K_ERR(sc, "can't allocate descriptors\n");
  2384. goto err;
  2385. }
  2386. /*
  2387. * Allocate hardware transmit queues: one queue for
  2388. * beacon frames and one data queue for each QoS
  2389. * priority. Note that hw functions handle resetting
  2390. * these queues at the needed time.
  2391. */
  2392. ret = ath5k_beaconq_setup(ah);
  2393. if (ret < 0) {
  2394. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  2395. goto err_desc;
  2396. }
  2397. sc->bhalq = ret;
  2398. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  2399. if (IS_ERR(sc->cabq)) {
  2400. ATH5K_ERR(sc, "can't setup cab queue\n");
  2401. ret = PTR_ERR(sc->cabq);
  2402. goto err_bhal;
  2403. }
  2404. /* 5211 and 5212 usually support 10 queues but we better rely on the
  2405. * capability information */
  2406. if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
  2407. /* This order matches mac80211's queue priority, so we can
  2408. * directly use the mac80211 queue number without any mapping */
  2409. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
  2410. if (IS_ERR(txq)) {
  2411. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2412. ret = PTR_ERR(txq);
  2413. goto err_queues;
  2414. }
  2415. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
  2416. if (IS_ERR(txq)) {
  2417. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2418. ret = PTR_ERR(txq);
  2419. goto err_queues;
  2420. }
  2421. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2422. if (IS_ERR(txq)) {
  2423. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2424. ret = PTR_ERR(txq);
  2425. goto err_queues;
  2426. }
  2427. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  2428. if (IS_ERR(txq)) {
  2429. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2430. ret = PTR_ERR(txq);
  2431. goto err_queues;
  2432. }
  2433. hw->queues = 4;
  2434. } else {
  2435. /* older hardware (5210) can only support one data queue */
  2436. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2437. if (IS_ERR(txq)) {
  2438. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2439. ret = PTR_ERR(txq);
  2440. goto err_queues;
  2441. }
  2442. hw->queues = 1;
  2443. }
  2444. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  2445. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  2446. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  2447. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  2448. tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
  2449. INIT_WORK(&sc->reset_work, ath5k_reset_work);
  2450. INIT_DELAYED_WORK(&sc->tx_complete_work, ath5k_tx_complete_poll_work);
  2451. ret = ath5k_eeprom_read_mac(ah, mac);
  2452. if (ret) {
  2453. ATH5K_ERR(sc, "unable to read address from EEPROM\n");
  2454. goto err_queues;
  2455. }
  2456. SET_IEEE80211_PERM_ADDR(hw, mac);
  2457. memcpy(&sc->lladdr, mac, ETH_ALEN);
  2458. /* All MAC address bits matter for ACKs */
  2459. ath5k_update_bssid_mask_and_opmode(sc, NULL);
  2460. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  2461. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  2462. if (ret) {
  2463. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  2464. goto err_queues;
  2465. }
  2466. ret = ieee80211_register_hw(hw);
  2467. if (ret) {
  2468. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  2469. goto err_queues;
  2470. }
  2471. if (!ath_is_world_regd(regulatory))
  2472. regulatory_hint(hw->wiphy, regulatory->alpha2);
  2473. ath5k_init_leds(sc);
  2474. ath5k_sysfs_register(sc);
  2475. return 0;
  2476. err_queues:
  2477. ath5k_txq_release(sc);
  2478. err_bhal:
  2479. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  2480. err_desc:
  2481. ath5k_desc_free(sc);
  2482. err:
  2483. return ret;
  2484. }
  2485. void
  2486. ath5k_deinit_softc(struct ath5k_softc *sc)
  2487. {
  2488. struct ieee80211_hw *hw = sc->hw;
  2489. /*
  2490. * NB: the order of these is important:
  2491. * o call the 802.11 layer before detaching ath5k_hw to
  2492. * ensure callbacks into the driver to delete global
  2493. * key cache entries can be handled
  2494. * o reclaim the tx queue data structures after calling
  2495. * the 802.11 layer as we'll get called back to reclaim
  2496. * node state and potentially want to use them
  2497. * o to cleanup the tx queues the hal is called, so detach
  2498. * it last
  2499. * XXX: ??? detach ath5k_hw ???
  2500. * Other than that, it's straightforward...
  2501. */
  2502. ath5k_debug_finish_device(sc);
  2503. ieee80211_unregister_hw(hw);
  2504. ath5k_desc_free(sc);
  2505. ath5k_txq_release(sc);
  2506. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  2507. ath5k_unregister_leds(sc);
  2508. ath5k_sysfs_unregister(sc);
  2509. /*
  2510. * NB: can't reclaim these until after ieee80211_ifdetach
  2511. * returns because we'll get called back to reclaim node
  2512. * state and potentially want to use them.
  2513. */
  2514. ath5k_hw_deinit(sc->ah);
  2515. free_irq(sc->irq, sc);
  2516. }
  2517. bool
  2518. ath_any_vif_assoc(struct ath5k_softc *sc)
  2519. {
  2520. struct ath5k_vif_iter_data iter_data;
  2521. iter_data.hw_macaddr = NULL;
  2522. iter_data.any_assoc = false;
  2523. iter_data.need_set_hw_addr = false;
  2524. iter_data.found_active = true;
  2525. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath5k_vif_iter,
  2526. &iter_data);
  2527. return iter_data.any_assoc;
  2528. }
  2529. void
  2530. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2531. {
  2532. struct ath5k_softc *sc = hw->priv;
  2533. struct ath5k_hw *ah = sc->ah;
  2534. u32 rfilt;
  2535. rfilt = ath5k_hw_get_rx_filter(ah);
  2536. if (enable)
  2537. rfilt |= AR5K_RX_FILTER_BEACON;
  2538. else
  2539. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2540. ath5k_hw_set_rx_filter(ah, rfilt);
  2541. sc->filter_flags = rfilt;
  2542. }