vmxnet3_drv.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <net/ip6_checksum.h>
  27. #include "vmxnet3_int.h"
  28. char vmxnet3_driver_name[] = "vmxnet3";
  29. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  30. /*
  31. * PCI Device ID Table
  32. * Last entry must be all 0s
  33. */
  34. static DEFINE_PCI_DEVICE_TABLE(vmxnet3_pciid_table) = {
  35. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  36. {0}
  37. };
  38. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  39. static atomic_t devices_found;
  40. #define VMXNET3_MAX_DEVICES 10
  41. static int enable_mq = 1;
  42. static int irq_share_mode;
  43. static void
  44. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  45. /*
  46. * Enable/Disable the given intr
  47. */
  48. static void
  49. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  50. {
  51. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  52. }
  53. static void
  54. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  55. {
  56. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  57. }
  58. /*
  59. * Enable/Disable all intrs used by the device
  60. */
  61. static void
  62. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  63. {
  64. int i;
  65. for (i = 0; i < adapter->intr.num_intrs; i++)
  66. vmxnet3_enable_intr(adapter, i);
  67. adapter->shared->devRead.intrConf.intrCtrl &=
  68. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  69. }
  70. static void
  71. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  72. {
  73. int i;
  74. adapter->shared->devRead.intrConf.intrCtrl |=
  75. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  76. for (i = 0; i < adapter->intr.num_intrs; i++)
  77. vmxnet3_disable_intr(adapter, i);
  78. }
  79. static void
  80. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  81. {
  82. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  83. }
  84. static bool
  85. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  86. {
  87. return tq->stopped;
  88. }
  89. static void
  90. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  91. {
  92. tq->stopped = false;
  93. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  94. }
  95. static void
  96. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  97. {
  98. tq->stopped = false;
  99. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  100. }
  101. static void
  102. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  103. {
  104. tq->stopped = true;
  105. tq->num_stop++;
  106. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  107. }
  108. /*
  109. * Check the link state. This may start or stop the tx queue.
  110. */
  111. static void
  112. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  113. {
  114. u32 ret;
  115. int i;
  116. unsigned long flags;
  117. spin_lock_irqsave(&adapter->cmd_lock, flags);
  118. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  119. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  120. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  121. adapter->link_speed = ret >> 16;
  122. if (ret & 1) { /* Link is up. */
  123. printk(KERN_INFO "%s: NIC Link is Up %d Mbps\n",
  124. adapter->netdev->name, adapter->link_speed);
  125. if (!netif_carrier_ok(adapter->netdev))
  126. netif_carrier_on(adapter->netdev);
  127. if (affectTxQueue) {
  128. for (i = 0; i < adapter->num_tx_queues; i++)
  129. vmxnet3_tq_start(&adapter->tx_queue[i],
  130. adapter);
  131. }
  132. } else {
  133. printk(KERN_INFO "%s: NIC Link is Down\n",
  134. adapter->netdev->name);
  135. if (netif_carrier_ok(adapter->netdev))
  136. netif_carrier_off(adapter->netdev);
  137. if (affectTxQueue) {
  138. for (i = 0; i < adapter->num_tx_queues; i++)
  139. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  140. }
  141. }
  142. }
  143. static void
  144. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  145. {
  146. int i;
  147. u32 events = le32_to_cpu(adapter->shared->ecr);
  148. if (!events)
  149. return;
  150. vmxnet3_ack_events(adapter, events);
  151. /* Check if link state has changed */
  152. if (events & VMXNET3_ECR_LINK)
  153. vmxnet3_check_link(adapter, true);
  154. /* Check if there is an error on xmit/recv queues */
  155. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  156. spin_lock(&adapter->cmd_lock);
  157. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  158. VMXNET3_CMD_GET_QUEUE_STATUS);
  159. spin_unlock(&adapter->cmd_lock);
  160. for (i = 0; i < adapter->num_tx_queues; i++)
  161. if (adapter->tqd_start[i].status.stopped)
  162. dev_err(&adapter->netdev->dev,
  163. "%s: tq[%d] error 0x%x\n",
  164. adapter->netdev->name, i, le32_to_cpu(
  165. adapter->tqd_start[i].status.error));
  166. for (i = 0; i < adapter->num_rx_queues; i++)
  167. if (adapter->rqd_start[i].status.stopped)
  168. dev_err(&adapter->netdev->dev,
  169. "%s: rq[%d] error 0x%x\n",
  170. adapter->netdev->name, i,
  171. adapter->rqd_start[i].status.error);
  172. schedule_work(&adapter->work);
  173. }
  174. }
  175. #ifdef __BIG_ENDIAN_BITFIELD
  176. /*
  177. * The device expects the bitfields in shared structures to be written in
  178. * little endian. When CPU is big endian, the following routines are used to
  179. * correctly read and write into ABI.
  180. * The general technique used here is : double word bitfields are defined in
  181. * opposite order for big endian architecture. Then before reading them in
  182. * driver the complete double word is translated using le32_to_cpu. Similarly
  183. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  184. * double words into required format.
  185. * In order to avoid touching bits in shared structure more than once, temporary
  186. * descriptors are used. These are passed as srcDesc to following functions.
  187. */
  188. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  189. struct Vmxnet3_RxDesc *dstDesc)
  190. {
  191. u32 *src = (u32 *)srcDesc + 2;
  192. u32 *dst = (u32 *)dstDesc + 2;
  193. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  194. *dst = le32_to_cpu(*src);
  195. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  196. }
  197. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  198. struct Vmxnet3_TxDesc *dstDesc)
  199. {
  200. int i;
  201. u32 *src = (u32 *)(srcDesc + 1);
  202. u32 *dst = (u32 *)(dstDesc + 1);
  203. /* Working backwards so that the gen bit is set at the end. */
  204. for (i = 2; i > 0; i--) {
  205. src--;
  206. dst--;
  207. *dst = cpu_to_le32(*src);
  208. }
  209. }
  210. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  211. struct Vmxnet3_RxCompDesc *dstDesc)
  212. {
  213. int i = 0;
  214. u32 *src = (u32 *)srcDesc;
  215. u32 *dst = (u32 *)dstDesc;
  216. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  217. *dst = le32_to_cpu(*src);
  218. src++;
  219. dst++;
  220. }
  221. }
  222. /* Used to read bitfield values from double words. */
  223. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  224. {
  225. u32 temp = le32_to_cpu(*bitfield);
  226. u32 mask = ((1 << size) - 1) << pos;
  227. temp &= mask;
  228. temp >>= pos;
  229. return temp;
  230. }
  231. #endif /* __BIG_ENDIAN_BITFIELD */
  232. #ifdef __BIG_ENDIAN_BITFIELD
  233. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  234. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  235. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  236. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  237. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  238. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  239. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  240. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  241. VMXNET3_TCD_GEN_SIZE)
  242. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  243. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  244. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  245. (dstrcd) = (tmp); \
  246. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  247. } while (0)
  248. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  249. (dstrxd) = (tmp); \
  250. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  251. } while (0)
  252. #else
  253. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  254. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  255. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  256. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  257. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  258. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  259. #endif /* __BIG_ENDIAN_BITFIELD */
  260. static void
  261. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  262. struct pci_dev *pdev)
  263. {
  264. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  265. pci_unmap_single(pdev, tbi->dma_addr, tbi->len,
  266. PCI_DMA_TODEVICE);
  267. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  268. pci_unmap_page(pdev, tbi->dma_addr, tbi->len,
  269. PCI_DMA_TODEVICE);
  270. else
  271. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  272. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  273. }
  274. static int
  275. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  276. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  277. {
  278. struct sk_buff *skb;
  279. int entries = 0;
  280. /* no out of order completion */
  281. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  282. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  283. skb = tq->buf_info[eop_idx].skb;
  284. BUG_ON(skb == NULL);
  285. tq->buf_info[eop_idx].skb = NULL;
  286. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  287. while (tq->tx_ring.next2comp != eop_idx) {
  288. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  289. pdev);
  290. /* update next2comp w/o tx_lock. Since we are marking more,
  291. * instead of less, tx ring entries avail, the worst case is
  292. * that the tx routine incorrectly re-queues a pkt due to
  293. * insufficient tx ring entries.
  294. */
  295. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  296. entries++;
  297. }
  298. dev_kfree_skb_any(skb);
  299. return entries;
  300. }
  301. static int
  302. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  303. struct vmxnet3_adapter *adapter)
  304. {
  305. int completed = 0;
  306. union Vmxnet3_GenericDesc *gdesc;
  307. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  308. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  309. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  310. &gdesc->tcd), tq, adapter->pdev,
  311. adapter);
  312. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  313. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  314. }
  315. if (completed) {
  316. spin_lock(&tq->tx_lock);
  317. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  318. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  319. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  320. netif_carrier_ok(adapter->netdev))) {
  321. vmxnet3_tq_wake(tq, adapter);
  322. }
  323. spin_unlock(&tq->tx_lock);
  324. }
  325. return completed;
  326. }
  327. static void
  328. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  329. struct vmxnet3_adapter *adapter)
  330. {
  331. int i;
  332. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  333. struct vmxnet3_tx_buf_info *tbi;
  334. union Vmxnet3_GenericDesc *gdesc;
  335. tbi = tq->buf_info + tq->tx_ring.next2comp;
  336. gdesc = tq->tx_ring.base + tq->tx_ring.next2comp;
  337. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  338. if (tbi->skb) {
  339. dev_kfree_skb_any(tbi->skb);
  340. tbi->skb = NULL;
  341. }
  342. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  343. }
  344. /* sanity check, verify all buffers are indeed unmapped and freed */
  345. for (i = 0; i < tq->tx_ring.size; i++) {
  346. BUG_ON(tq->buf_info[i].skb != NULL ||
  347. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  348. }
  349. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  350. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  351. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  352. tq->comp_ring.next2proc = 0;
  353. }
  354. static void
  355. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  356. struct vmxnet3_adapter *adapter)
  357. {
  358. if (tq->tx_ring.base) {
  359. pci_free_consistent(adapter->pdev, tq->tx_ring.size *
  360. sizeof(struct Vmxnet3_TxDesc),
  361. tq->tx_ring.base, tq->tx_ring.basePA);
  362. tq->tx_ring.base = NULL;
  363. }
  364. if (tq->data_ring.base) {
  365. pci_free_consistent(adapter->pdev, tq->data_ring.size *
  366. sizeof(struct Vmxnet3_TxDataDesc),
  367. tq->data_ring.base, tq->data_ring.basePA);
  368. tq->data_ring.base = NULL;
  369. }
  370. if (tq->comp_ring.base) {
  371. pci_free_consistent(adapter->pdev, tq->comp_ring.size *
  372. sizeof(struct Vmxnet3_TxCompDesc),
  373. tq->comp_ring.base, tq->comp_ring.basePA);
  374. tq->comp_ring.base = NULL;
  375. }
  376. kfree(tq->buf_info);
  377. tq->buf_info = NULL;
  378. }
  379. /* Destroy all tx queues */
  380. void
  381. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  382. {
  383. int i;
  384. for (i = 0; i < adapter->num_tx_queues; i++)
  385. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  386. }
  387. static void
  388. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  389. struct vmxnet3_adapter *adapter)
  390. {
  391. int i;
  392. /* reset the tx ring contents to 0 and reset the tx ring states */
  393. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  394. sizeof(struct Vmxnet3_TxDesc));
  395. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  396. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  397. memset(tq->data_ring.base, 0, tq->data_ring.size *
  398. sizeof(struct Vmxnet3_TxDataDesc));
  399. /* reset the tx comp ring contents to 0 and reset comp ring states */
  400. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  401. sizeof(struct Vmxnet3_TxCompDesc));
  402. tq->comp_ring.next2proc = 0;
  403. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  404. /* reset the bookkeeping data */
  405. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  406. for (i = 0; i < tq->tx_ring.size; i++)
  407. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  408. /* stats are not reset */
  409. }
  410. static int
  411. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  412. struct vmxnet3_adapter *adapter)
  413. {
  414. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  415. tq->comp_ring.base || tq->buf_info);
  416. tq->tx_ring.base = pci_alloc_consistent(adapter->pdev, tq->tx_ring.size
  417. * sizeof(struct Vmxnet3_TxDesc),
  418. &tq->tx_ring.basePA);
  419. if (!tq->tx_ring.base) {
  420. printk(KERN_ERR "%s: failed to allocate tx ring\n",
  421. adapter->netdev->name);
  422. goto err;
  423. }
  424. tq->data_ring.base = pci_alloc_consistent(adapter->pdev,
  425. tq->data_ring.size *
  426. sizeof(struct Vmxnet3_TxDataDesc),
  427. &tq->data_ring.basePA);
  428. if (!tq->data_ring.base) {
  429. printk(KERN_ERR "%s: failed to allocate data ring\n",
  430. adapter->netdev->name);
  431. goto err;
  432. }
  433. tq->comp_ring.base = pci_alloc_consistent(adapter->pdev,
  434. tq->comp_ring.size *
  435. sizeof(struct Vmxnet3_TxCompDesc),
  436. &tq->comp_ring.basePA);
  437. if (!tq->comp_ring.base) {
  438. printk(KERN_ERR "%s: failed to allocate tx comp ring\n",
  439. adapter->netdev->name);
  440. goto err;
  441. }
  442. tq->buf_info = kcalloc(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  443. GFP_KERNEL);
  444. if (!tq->buf_info) {
  445. printk(KERN_ERR "%s: failed to allocate tx bufinfo\n",
  446. adapter->netdev->name);
  447. goto err;
  448. }
  449. return 0;
  450. err:
  451. vmxnet3_tq_destroy(tq, adapter);
  452. return -ENOMEM;
  453. }
  454. static void
  455. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  456. {
  457. int i;
  458. for (i = 0; i < adapter->num_tx_queues; i++)
  459. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  460. }
  461. /*
  462. * starting from ring->next2fill, allocate rx buffers for the given ring
  463. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  464. * are allocated or allocation fails
  465. */
  466. static int
  467. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  468. int num_to_alloc, struct vmxnet3_adapter *adapter)
  469. {
  470. int num_allocated = 0;
  471. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  472. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  473. u32 val;
  474. while (num_allocated < num_to_alloc) {
  475. struct vmxnet3_rx_buf_info *rbi;
  476. union Vmxnet3_GenericDesc *gd;
  477. rbi = rbi_base + ring->next2fill;
  478. gd = ring->base + ring->next2fill;
  479. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  480. if (rbi->skb == NULL) {
  481. rbi->skb = dev_alloc_skb(rbi->len +
  482. NET_IP_ALIGN);
  483. if (unlikely(rbi->skb == NULL)) {
  484. rq->stats.rx_buf_alloc_failure++;
  485. break;
  486. }
  487. rbi->skb->dev = adapter->netdev;
  488. skb_reserve(rbi->skb, NET_IP_ALIGN);
  489. rbi->dma_addr = pci_map_single(adapter->pdev,
  490. rbi->skb->data, rbi->len,
  491. PCI_DMA_FROMDEVICE);
  492. } else {
  493. /* rx buffer skipped by the device */
  494. }
  495. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  496. } else {
  497. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  498. rbi->len != PAGE_SIZE);
  499. if (rbi->page == NULL) {
  500. rbi->page = alloc_page(GFP_ATOMIC);
  501. if (unlikely(rbi->page == NULL)) {
  502. rq->stats.rx_buf_alloc_failure++;
  503. break;
  504. }
  505. rbi->dma_addr = pci_map_page(adapter->pdev,
  506. rbi->page, 0, PAGE_SIZE,
  507. PCI_DMA_FROMDEVICE);
  508. } else {
  509. /* rx buffers skipped by the device */
  510. }
  511. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  512. }
  513. BUG_ON(rbi->dma_addr == 0);
  514. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  515. gd->dword[2] = cpu_to_le32((ring->gen << VMXNET3_RXD_GEN_SHIFT)
  516. | val | rbi->len);
  517. num_allocated++;
  518. vmxnet3_cmd_ring_adv_next2fill(ring);
  519. }
  520. rq->uncommitted[ring_idx] += num_allocated;
  521. dev_dbg(&adapter->netdev->dev,
  522. "alloc_rx_buf: %d allocated, next2fill %u, next2comp "
  523. "%u, uncommited %u\n", num_allocated, ring->next2fill,
  524. ring->next2comp, rq->uncommitted[ring_idx]);
  525. /* so that the device can distinguish a full ring and an empty ring */
  526. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  527. return num_allocated;
  528. }
  529. static void
  530. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  531. struct vmxnet3_rx_buf_info *rbi)
  532. {
  533. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  534. skb_shinfo(skb)->nr_frags;
  535. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  536. frag->page = rbi->page;
  537. frag->page_offset = 0;
  538. frag->size = rcd->len;
  539. skb->data_len += frag->size;
  540. skb_shinfo(skb)->nr_frags++;
  541. }
  542. static void
  543. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  544. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  545. struct vmxnet3_adapter *adapter)
  546. {
  547. u32 dw2, len;
  548. unsigned long buf_offset;
  549. int i;
  550. union Vmxnet3_GenericDesc *gdesc;
  551. struct vmxnet3_tx_buf_info *tbi = NULL;
  552. BUG_ON(ctx->copy_size > skb_headlen(skb));
  553. /* use the previous gen bit for the SOP desc */
  554. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  555. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  556. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  557. /* no need to map the buffer if headers are copied */
  558. if (ctx->copy_size) {
  559. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  560. tq->tx_ring.next2fill *
  561. sizeof(struct Vmxnet3_TxDataDesc));
  562. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  563. ctx->sop_txd->dword[3] = 0;
  564. tbi = tq->buf_info + tq->tx_ring.next2fill;
  565. tbi->map_type = VMXNET3_MAP_NONE;
  566. dev_dbg(&adapter->netdev->dev,
  567. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  568. tq->tx_ring.next2fill,
  569. le64_to_cpu(ctx->sop_txd->txd.addr),
  570. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  571. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  572. /* use the right gen for non-SOP desc */
  573. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  574. }
  575. /* linear part can use multiple tx desc if it's big */
  576. len = skb_headlen(skb) - ctx->copy_size;
  577. buf_offset = ctx->copy_size;
  578. while (len) {
  579. u32 buf_size;
  580. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  581. buf_size = len;
  582. dw2 |= len;
  583. } else {
  584. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  585. /* spec says that for TxDesc.len, 0 == 2^14 */
  586. }
  587. tbi = tq->buf_info + tq->tx_ring.next2fill;
  588. tbi->map_type = VMXNET3_MAP_SINGLE;
  589. tbi->dma_addr = pci_map_single(adapter->pdev,
  590. skb->data + buf_offset, buf_size,
  591. PCI_DMA_TODEVICE);
  592. tbi->len = buf_size;
  593. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  594. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  595. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  596. gdesc->dword[2] = cpu_to_le32(dw2);
  597. gdesc->dword[3] = 0;
  598. dev_dbg(&adapter->netdev->dev,
  599. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  600. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  601. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  602. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  603. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  604. len -= buf_size;
  605. buf_offset += buf_size;
  606. }
  607. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  608. struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  609. tbi = tq->buf_info + tq->tx_ring.next2fill;
  610. tbi->map_type = VMXNET3_MAP_PAGE;
  611. tbi->dma_addr = pci_map_page(adapter->pdev, frag->page,
  612. frag->page_offset, frag->size,
  613. PCI_DMA_TODEVICE);
  614. tbi->len = frag->size;
  615. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  616. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  617. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  618. gdesc->dword[2] = cpu_to_le32(dw2 | frag->size);
  619. gdesc->dword[3] = 0;
  620. dev_dbg(&adapter->netdev->dev,
  621. "txd[%u]: 0x%llu %u %u\n",
  622. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  623. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  624. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  625. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  626. }
  627. ctx->eop_txd = gdesc;
  628. /* set the last buf_info for the pkt */
  629. tbi->skb = skb;
  630. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  631. }
  632. /* Init all tx queues */
  633. static void
  634. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  635. {
  636. int i;
  637. for (i = 0; i < adapter->num_tx_queues; i++)
  638. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  639. }
  640. /*
  641. * parse and copy relevant protocol headers:
  642. * For a tso pkt, relevant headers are L2/3/4 including options
  643. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  644. * if it's a TCP/UDP pkt
  645. *
  646. * Returns:
  647. * -1: error happens during parsing
  648. * 0: protocol headers parsed, but too big to be copied
  649. * 1: protocol headers parsed and copied
  650. *
  651. * Other effects:
  652. * 1. related *ctx fields are updated.
  653. * 2. ctx->copy_size is # of bytes copied
  654. * 3. the portion copied is guaranteed to be in the linear part
  655. *
  656. */
  657. static int
  658. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  659. struct vmxnet3_tx_ctx *ctx,
  660. struct vmxnet3_adapter *adapter)
  661. {
  662. struct Vmxnet3_TxDataDesc *tdd;
  663. if (ctx->mss) { /* TSO */
  664. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  665. ctx->l4_hdr_size = ((struct tcphdr *)
  666. skb_transport_header(skb))->doff * 4;
  667. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  668. } else {
  669. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  670. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  671. if (ctx->ipv4) {
  672. struct iphdr *iph = (struct iphdr *)
  673. skb_network_header(skb);
  674. if (iph->protocol == IPPROTO_TCP)
  675. ctx->l4_hdr_size = ((struct tcphdr *)
  676. skb_transport_header(skb))->doff * 4;
  677. else if (iph->protocol == IPPROTO_UDP)
  678. /*
  679. * Use tcp header size so that bytes to
  680. * be copied are more than required by
  681. * the device.
  682. */
  683. ctx->l4_hdr_size =
  684. sizeof(struct tcphdr);
  685. else
  686. ctx->l4_hdr_size = 0;
  687. } else {
  688. /* for simplicity, don't copy L4 headers */
  689. ctx->l4_hdr_size = 0;
  690. }
  691. ctx->copy_size = ctx->eth_ip_hdr_size +
  692. ctx->l4_hdr_size;
  693. } else {
  694. ctx->eth_ip_hdr_size = 0;
  695. ctx->l4_hdr_size = 0;
  696. /* copy as much as allowed */
  697. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  698. , skb_headlen(skb));
  699. }
  700. /* make sure headers are accessible directly */
  701. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  702. goto err;
  703. }
  704. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  705. tq->stats.oversized_hdr++;
  706. ctx->copy_size = 0;
  707. return 0;
  708. }
  709. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  710. memcpy(tdd->data, skb->data, ctx->copy_size);
  711. dev_dbg(&adapter->netdev->dev,
  712. "copy %u bytes to dataRing[%u]\n",
  713. ctx->copy_size, tq->tx_ring.next2fill);
  714. return 1;
  715. err:
  716. return -1;
  717. }
  718. static void
  719. vmxnet3_prepare_tso(struct sk_buff *skb,
  720. struct vmxnet3_tx_ctx *ctx)
  721. {
  722. struct tcphdr *tcph = (struct tcphdr *)skb_transport_header(skb);
  723. if (ctx->ipv4) {
  724. struct iphdr *iph = (struct iphdr *)skb_network_header(skb);
  725. iph->check = 0;
  726. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  727. IPPROTO_TCP, 0);
  728. } else {
  729. struct ipv6hdr *iph = (struct ipv6hdr *)skb_network_header(skb);
  730. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  731. IPPROTO_TCP, 0);
  732. }
  733. }
  734. /*
  735. * Transmits a pkt thru a given tq
  736. * Returns:
  737. * NETDEV_TX_OK: descriptors are setup successfully
  738. * NETDEV_TX_OK: error occured, the pkt is dropped
  739. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  740. *
  741. * Side-effects:
  742. * 1. tx ring may be changed
  743. * 2. tq stats may be updated accordingly
  744. * 3. shared->txNumDeferred may be updated
  745. */
  746. static int
  747. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  748. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  749. {
  750. int ret;
  751. u32 count;
  752. unsigned long flags;
  753. struct vmxnet3_tx_ctx ctx;
  754. union Vmxnet3_GenericDesc *gdesc;
  755. #ifdef __BIG_ENDIAN_BITFIELD
  756. /* Use temporary descriptor to avoid touching bits multiple times */
  757. union Vmxnet3_GenericDesc tempTxDesc;
  758. #endif
  759. /* conservatively estimate # of descriptors to use */
  760. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) +
  761. skb_shinfo(skb)->nr_frags + 1;
  762. ctx.ipv4 = (skb->protocol == cpu_to_be16(ETH_P_IP));
  763. ctx.mss = skb_shinfo(skb)->gso_size;
  764. if (ctx.mss) {
  765. if (skb_header_cloned(skb)) {
  766. if (unlikely(pskb_expand_head(skb, 0, 0,
  767. GFP_ATOMIC) != 0)) {
  768. tq->stats.drop_tso++;
  769. goto drop_pkt;
  770. }
  771. tq->stats.copy_skb_header++;
  772. }
  773. vmxnet3_prepare_tso(skb, &ctx);
  774. } else {
  775. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  776. /* non-tso pkts must not use more than
  777. * VMXNET3_MAX_TXD_PER_PKT entries
  778. */
  779. if (skb_linearize(skb) != 0) {
  780. tq->stats.drop_too_many_frags++;
  781. goto drop_pkt;
  782. }
  783. tq->stats.linearized++;
  784. /* recalculate the # of descriptors to use */
  785. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  786. }
  787. }
  788. spin_lock_irqsave(&tq->tx_lock, flags);
  789. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  790. tq->stats.tx_ring_full++;
  791. dev_dbg(&adapter->netdev->dev,
  792. "tx queue stopped on %s, next2comp %u"
  793. " next2fill %u\n", adapter->netdev->name,
  794. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  795. vmxnet3_tq_stop(tq, adapter);
  796. spin_unlock_irqrestore(&tq->tx_lock, flags);
  797. return NETDEV_TX_BUSY;
  798. }
  799. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  800. if (ret >= 0) {
  801. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  802. /* hdrs parsed, check against other limits */
  803. if (ctx.mss) {
  804. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  805. VMXNET3_MAX_TX_BUF_SIZE)) {
  806. goto hdr_too_big;
  807. }
  808. } else {
  809. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  810. if (unlikely(ctx.eth_ip_hdr_size +
  811. skb->csum_offset >
  812. VMXNET3_MAX_CSUM_OFFSET)) {
  813. goto hdr_too_big;
  814. }
  815. }
  816. }
  817. } else {
  818. tq->stats.drop_hdr_inspect_err++;
  819. goto unlock_drop_pkt;
  820. }
  821. /* fill tx descs related to addr & len */
  822. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  823. /* setup the EOP desc */
  824. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  825. /* setup the SOP desc */
  826. #ifdef __BIG_ENDIAN_BITFIELD
  827. gdesc = &tempTxDesc;
  828. gdesc->dword[2] = ctx.sop_txd->dword[2];
  829. gdesc->dword[3] = ctx.sop_txd->dword[3];
  830. #else
  831. gdesc = ctx.sop_txd;
  832. #endif
  833. if (ctx.mss) {
  834. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  835. gdesc->txd.om = VMXNET3_OM_TSO;
  836. gdesc->txd.msscof = ctx.mss;
  837. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  838. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  839. } else {
  840. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  841. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  842. gdesc->txd.om = VMXNET3_OM_CSUM;
  843. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  844. skb->csum_offset;
  845. } else {
  846. gdesc->txd.om = 0;
  847. gdesc->txd.msscof = 0;
  848. }
  849. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  850. }
  851. if (vlan_tx_tag_present(skb)) {
  852. gdesc->txd.ti = 1;
  853. gdesc->txd.tci = vlan_tx_tag_get(skb);
  854. }
  855. /* finally flips the GEN bit of the SOP desc. */
  856. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  857. VMXNET3_TXD_GEN);
  858. #ifdef __BIG_ENDIAN_BITFIELD
  859. /* Finished updating in bitfields of Tx Desc, so write them in original
  860. * place.
  861. */
  862. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  863. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  864. gdesc = ctx.sop_txd;
  865. #endif
  866. dev_dbg(&adapter->netdev->dev,
  867. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  868. (u32)((union Vmxnet3_GenericDesc *)ctx.sop_txd -
  869. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  870. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  871. spin_unlock_irqrestore(&tq->tx_lock, flags);
  872. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  873. le32_to_cpu(tq->shared->txThreshold)) {
  874. tq->shared->txNumDeferred = 0;
  875. VMXNET3_WRITE_BAR0_REG(adapter,
  876. VMXNET3_REG_TXPROD + tq->qid * 8,
  877. tq->tx_ring.next2fill);
  878. }
  879. return NETDEV_TX_OK;
  880. hdr_too_big:
  881. tq->stats.drop_oversized_hdr++;
  882. unlock_drop_pkt:
  883. spin_unlock_irqrestore(&tq->tx_lock, flags);
  884. drop_pkt:
  885. tq->stats.drop_total++;
  886. dev_kfree_skb(skb);
  887. return NETDEV_TX_OK;
  888. }
  889. static netdev_tx_t
  890. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  891. {
  892. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  893. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  894. return vmxnet3_tq_xmit(skb,
  895. &adapter->tx_queue[skb->queue_mapping],
  896. adapter, netdev);
  897. }
  898. static void
  899. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  900. struct sk_buff *skb,
  901. union Vmxnet3_GenericDesc *gdesc)
  902. {
  903. if (!gdesc->rcd.cnc && adapter->rxcsum) {
  904. /* typical case: TCP/UDP over IP and both csums are correct */
  905. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  906. VMXNET3_RCD_CSUM_OK) {
  907. skb->ip_summed = CHECKSUM_UNNECESSARY;
  908. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  909. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  910. BUG_ON(gdesc->rcd.frg);
  911. } else {
  912. if (gdesc->rcd.csum) {
  913. skb->csum = htons(gdesc->rcd.csum);
  914. skb->ip_summed = CHECKSUM_PARTIAL;
  915. } else {
  916. skb_checksum_none_assert(skb);
  917. }
  918. }
  919. } else {
  920. skb_checksum_none_assert(skb);
  921. }
  922. }
  923. static void
  924. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  925. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  926. {
  927. rq->stats.drop_err++;
  928. if (!rcd->fcs)
  929. rq->stats.drop_fcs++;
  930. rq->stats.drop_total++;
  931. /*
  932. * We do not unmap and chain the rx buffer to the skb.
  933. * We basically pretend this buffer is not used and will be recycled
  934. * by vmxnet3_rq_alloc_rx_buf()
  935. */
  936. /*
  937. * ctx->skb may be NULL if this is the first and the only one
  938. * desc for the pkt
  939. */
  940. if (ctx->skb)
  941. dev_kfree_skb_irq(ctx->skb);
  942. ctx->skb = NULL;
  943. }
  944. static int
  945. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  946. struct vmxnet3_adapter *adapter, int quota)
  947. {
  948. static const u32 rxprod_reg[2] = {
  949. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  950. };
  951. u32 num_rxd = 0;
  952. struct Vmxnet3_RxCompDesc *rcd;
  953. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  954. #ifdef __BIG_ENDIAN_BITFIELD
  955. struct Vmxnet3_RxDesc rxCmdDesc;
  956. struct Vmxnet3_RxCompDesc rxComp;
  957. #endif
  958. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  959. &rxComp);
  960. while (rcd->gen == rq->comp_ring.gen) {
  961. struct vmxnet3_rx_buf_info *rbi;
  962. struct sk_buff *skb;
  963. int num_to_alloc;
  964. struct Vmxnet3_RxDesc *rxd;
  965. u32 idx, ring_idx;
  966. if (num_rxd >= quota) {
  967. /* we may stop even before we see the EOP desc of
  968. * the current pkt
  969. */
  970. break;
  971. }
  972. num_rxd++;
  973. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2);
  974. idx = rcd->rxdIdx;
  975. ring_idx = rcd->rqID < adapter->num_rx_queues ? 0 : 1;
  976. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  977. &rxCmdDesc);
  978. rbi = rq->buf_info[ring_idx] + idx;
  979. BUG_ON(rxd->addr != rbi->dma_addr ||
  980. rxd->len != rbi->len);
  981. if (unlikely(rcd->eop && rcd->err)) {
  982. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  983. goto rcd_done;
  984. }
  985. if (rcd->sop) { /* first buf of the pkt */
  986. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  987. rcd->rqID != rq->qid);
  988. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  989. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  990. if (unlikely(rcd->len == 0)) {
  991. /* Pretend the rx buffer is skipped. */
  992. BUG_ON(!(rcd->sop && rcd->eop));
  993. dev_dbg(&adapter->netdev->dev,
  994. "rxRing[%u][%u] 0 length\n",
  995. ring_idx, idx);
  996. goto rcd_done;
  997. }
  998. ctx->skb = rbi->skb;
  999. rbi->skb = NULL;
  1000. pci_unmap_single(adapter->pdev, rbi->dma_addr, rbi->len,
  1001. PCI_DMA_FROMDEVICE);
  1002. skb_put(ctx->skb, rcd->len);
  1003. } else {
  1004. BUG_ON(ctx->skb == NULL);
  1005. /* non SOP buffer must be type 1 in most cases */
  1006. if (rbi->buf_type == VMXNET3_RX_BUF_PAGE) {
  1007. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1008. if (rcd->len) {
  1009. pci_unmap_page(adapter->pdev,
  1010. rbi->dma_addr, rbi->len,
  1011. PCI_DMA_FROMDEVICE);
  1012. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1013. rbi->page = NULL;
  1014. }
  1015. } else {
  1016. /*
  1017. * The only time a non-SOP buffer is type 0 is
  1018. * when it's EOP and error flag is raised, which
  1019. * has already been handled.
  1020. */
  1021. BUG_ON(true);
  1022. }
  1023. }
  1024. skb = ctx->skb;
  1025. if (rcd->eop) {
  1026. skb->len += skb->data_len;
  1027. skb->truesize += skb->data_len;
  1028. vmxnet3_rx_csum(adapter, skb,
  1029. (union Vmxnet3_GenericDesc *)rcd);
  1030. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1031. if (unlikely(adapter->vlan_grp && rcd->ts)) {
  1032. vlan_hwaccel_receive_skb(skb,
  1033. adapter->vlan_grp, rcd->tci);
  1034. } else {
  1035. netif_receive_skb(skb);
  1036. }
  1037. ctx->skb = NULL;
  1038. }
  1039. rcd_done:
  1040. /* device may skip some rx descs */
  1041. rq->rx_ring[ring_idx].next2comp = idx;
  1042. VMXNET3_INC_RING_IDX_ONLY(rq->rx_ring[ring_idx].next2comp,
  1043. rq->rx_ring[ring_idx].size);
  1044. /* refill rx buffers frequently to avoid starving the h/w */
  1045. num_to_alloc = vmxnet3_cmd_ring_desc_avail(rq->rx_ring +
  1046. ring_idx);
  1047. if (unlikely(num_to_alloc > VMXNET3_RX_ALLOC_THRESHOLD(rq,
  1048. ring_idx, adapter))) {
  1049. vmxnet3_rq_alloc_rx_buf(rq, ring_idx, num_to_alloc,
  1050. adapter);
  1051. /* if needed, update the register */
  1052. if (unlikely(rq->shared->updateRxProd)) {
  1053. VMXNET3_WRITE_BAR0_REG(adapter,
  1054. rxprod_reg[ring_idx] + rq->qid * 8,
  1055. rq->rx_ring[ring_idx].next2fill);
  1056. rq->uncommitted[ring_idx] = 0;
  1057. }
  1058. }
  1059. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1060. vmxnet3_getRxComp(rcd,
  1061. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1062. }
  1063. return num_rxd;
  1064. }
  1065. static void
  1066. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1067. struct vmxnet3_adapter *adapter)
  1068. {
  1069. u32 i, ring_idx;
  1070. struct Vmxnet3_RxDesc *rxd;
  1071. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1072. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1073. #ifdef __BIG_ENDIAN_BITFIELD
  1074. struct Vmxnet3_RxDesc rxDesc;
  1075. #endif
  1076. vmxnet3_getRxDesc(rxd,
  1077. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1078. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1079. rq->buf_info[ring_idx][i].skb) {
  1080. pci_unmap_single(adapter->pdev, rxd->addr,
  1081. rxd->len, PCI_DMA_FROMDEVICE);
  1082. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1083. rq->buf_info[ring_idx][i].skb = NULL;
  1084. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1085. rq->buf_info[ring_idx][i].page) {
  1086. pci_unmap_page(adapter->pdev, rxd->addr,
  1087. rxd->len, PCI_DMA_FROMDEVICE);
  1088. put_page(rq->buf_info[ring_idx][i].page);
  1089. rq->buf_info[ring_idx][i].page = NULL;
  1090. }
  1091. }
  1092. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1093. rq->rx_ring[ring_idx].next2fill =
  1094. rq->rx_ring[ring_idx].next2comp = 0;
  1095. rq->uncommitted[ring_idx] = 0;
  1096. }
  1097. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1098. rq->comp_ring.next2proc = 0;
  1099. }
  1100. static void
  1101. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1102. {
  1103. int i;
  1104. for (i = 0; i < adapter->num_rx_queues; i++)
  1105. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1106. }
  1107. void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1108. struct vmxnet3_adapter *adapter)
  1109. {
  1110. int i;
  1111. int j;
  1112. /* all rx buffers must have already been freed */
  1113. for (i = 0; i < 2; i++) {
  1114. if (rq->buf_info[i]) {
  1115. for (j = 0; j < rq->rx_ring[i].size; j++)
  1116. BUG_ON(rq->buf_info[i][j].page != NULL);
  1117. }
  1118. }
  1119. kfree(rq->buf_info[0]);
  1120. for (i = 0; i < 2; i++) {
  1121. if (rq->rx_ring[i].base) {
  1122. pci_free_consistent(adapter->pdev, rq->rx_ring[i].size
  1123. * sizeof(struct Vmxnet3_RxDesc),
  1124. rq->rx_ring[i].base,
  1125. rq->rx_ring[i].basePA);
  1126. rq->rx_ring[i].base = NULL;
  1127. }
  1128. rq->buf_info[i] = NULL;
  1129. }
  1130. if (rq->comp_ring.base) {
  1131. pci_free_consistent(adapter->pdev, rq->comp_ring.size *
  1132. sizeof(struct Vmxnet3_RxCompDesc),
  1133. rq->comp_ring.base, rq->comp_ring.basePA);
  1134. rq->comp_ring.base = NULL;
  1135. }
  1136. }
  1137. static int
  1138. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1139. struct vmxnet3_adapter *adapter)
  1140. {
  1141. int i;
  1142. /* initialize buf_info */
  1143. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1144. /* 1st buf for a pkt is skbuff */
  1145. if (i % adapter->rx_buf_per_pkt == 0) {
  1146. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1147. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1148. } else { /* subsequent bufs for a pkt is frag */
  1149. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1150. rq->buf_info[0][i].len = PAGE_SIZE;
  1151. }
  1152. }
  1153. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1154. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1155. rq->buf_info[1][i].len = PAGE_SIZE;
  1156. }
  1157. /* reset internal state and allocate buffers for both rings */
  1158. for (i = 0; i < 2; i++) {
  1159. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1160. rq->uncommitted[i] = 0;
  1161. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1162. sizeof(struct Vmxnet3_RxDesc));
  1163. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1164. }
  1165. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1166. adapter) == 0) {
  1167. /* at least has 1 rx buffer for the 1st ring */
  1168. return -ENOMEM;
  1169. }
  1170. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1171. /* reset the comp ring */
  1172. rq->comp_ring.next2proc = 0;
  1173. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1174. sizeof(struct Vmxnet3_RxCompDesc));
  1175. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1176. /* reset rxctx */
  1177. rq->rx_ctx.skb = NULL;
  1178. /* stats are not reset */
  1179. return 0;
  1180. }
  1181. static int
  1182. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1183. {
  1184. int i, err = 0;
  1185. for (i = 0; i < adapter->num_rx_queues; i++) {
  1186. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1187. if (unlikely(err)) {
  1188. dev_err(&adapter->netdev->dev, "%s: failed to "
  1189. "initialize rx queue%i\n",
  1190. adapter->netdev->name, i);
  1191. break;
  1192. }
  1193. }
  1194. return err;
  1195. }
  1196. static int
  1197. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1198. {
  1199. int i;
  1200. size_t sz;
  1201. struct vmxnet3_rx_buf_info *bi;
  1202. for (i = 0; i < 2; i++) {
  1203. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1204. rq->rx_ring[i].base = pci_alloc_consistent(adapter->pdev, sz,
  1205. &rq->rx_ring[i].basePA);
  1206. if (!rq->rx_ring[i].base) {
  1207. printk(KERN_ERR "%s: failed to allocate rx ring %d\n",
  1208. adapter->netdev->name, i);
  1209. goto err;
  1210. }
  1211. }
  1212. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1213. rq->comp_ring.base = pci_alloc_consistent(adapter->pdev, sz,
  1214. &rq->comp_ring.basePA);
  1215. if (!rq->comp_ring.base) {
  1216. printk(KERN_ERR "%s: failed to allocate rx comp ring\n",
  1217. adapter->netdev->name);
  1218. goto err;
  1219. }
  1220. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1221. rq->rx_ring[1].size);
  1222. bi = kzalloc(sz, GFP_KERNEL);
  1223. if (!bi) {
  1224. printk(KERN_ERR "%s: failed to allocate rx bufinfo\n",
  1225. adapter->netdev->name);
  1226. goto err;
  1227. }
  1228. rq->buf_info[0] = bi;
  1229. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1230. return 0;
  1231. err:
  1232. vmxnet3_rq_destroy(rq, adapter);
  1233. return -ENOMEM;
  1234. }
  1235. static int
  1236. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1237. {
  1238. int i, err = 0;
  1239. for (i = 0; i < adapter->num_rx_queues; i++) {
  1240. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1241. if (unlikely(err)) {
  1242. dev_err(&adapter->netdev->dev,
  1243. "%s: failed to create rx queue%i\n",
  1244. adapter->netdev->name, i);
  1245. goto err_out;
  1246. }
  1247. }
  1248. return err;
  1249. err_out:
  1250. vmxnet3_rq_destroy_all(adapter);
  1251. return err;
  1252. }
  1253. /* Multiple queue aware polling function for tx and rx */
  1254. static int
  1255. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1256. {
  1257. int rcd_done = 0, i;
  1258. if (unlikely(adapter->shared->ecr))
  1259. vmxnet3_process_events(adapter);
  1260. for (i = 0; i < adapter->num_tx_queues; i++)
  1261. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1262. for (i = 0; i < adapter->num_rx_queues; i++)
  1263. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1264. adapter, budget);
  1265. return rcd_done;
  1266. }
  1267. static int
  1268. vmxnet3_poll(struct napi_struct *napi, int budget)
  1269. {
  1270. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1271. struct vmxnet3_rx_queue, napi);
  1272. int rxd_done;
  1273. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1274. if (rxd_done < budget) {
  1275. napi_complete(napi);
  1276. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1277. }
  1278. return rxd_done;
  1279. }
  1280. /*
  1281. * NAPI polling function for MSI-X mode with multiple Rx queues
  1282. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1283. */
  1284. static int
  1285. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1286. {
  1287. struct vmxnet3_rx_queue *rq = container_of(napi,
  1288. struct vmxnet3_rx_queue, napi);
  1289. struct vmxnet3_adapter *adapter = rq->adapter;
  1290. int rxd_done;
  1291. /* When sharing interrupt with corresponding tx queue, process
  1292. * tx completions in that queue as well
  1293. */
  1294. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1295. struct vmxnet3_tx_queue *tq =
  1296. &adapter->tx_queue[rq - adapter->rx_queue];
  1297. vmxnet3_tq_tx_complete(tq, adapter);
  1298. }
  1299. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1300. if (rxd_done < budget) {
  1301. napi_complete(napi);
  1302. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1303. }
  1304. return rxd_done;
  1305. }
  1306. #ifdef CONFIG_PCI_MSI
  1307. /*
  1308. * Handle completion interrupts on tx queues
  1309. * Returns whether or not the intr is handled
  1310. */
  1311. static irqreturn_t
  1312. vmxnet3_msix_tx(int irq, void *data)
  1313. {
  1314. struct vmxnet3_tx_queue *tq = data;
  1315. struct vmxnet3_adapter *adapter = tq->adapter;
  1316. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1317. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1318. /* Handle the case where only one irq is allocate for all tx queues */
  1319. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1320. int i;
  1321. for (i = 0; i < adapter->num_tx_queues; i++) {
  1322. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1323. vmxnet3_tq_tx_complete(txq, adapter);
  1324. }
  1325. } else {
  1326. vmxnet3_tq_tx_complete(tq, adapter);
  1327. }
  1328. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1329. return IRQ_HANDLED;
  1330. }
  1331. /*
  1332. * Handle completion interrupts on rx queues. Returns whether or not the
  1333. * intr is handled
  1334. */
  1335. static irqreturn_t
  1336. vmxnet3_msix_rx(int irq, void *data)
  1337. {
  1338. struct vmxnet3_rx_queue *rq = data;
  1339. struct vmxnet3_adapter *adapter = rq->adapter;
  1340. /* disable intr if needed */
  1341. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1342. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1343. napi_schedule(&rq->napi);
  1344. return IRQ_HANDLED;
  1345. }
  1346. /*
  1347. *----------------------------------------------------------------------------
  1348. *
  1349. * vmxnet3_msix_event --
  1350. *
  1351. * vmxnet3 msix event intr handler
  1352. *
  1353. * Result:
  1354. * whether or not the intr is handled
  1355. *
  1356. *----------------------------------------------------------------------------
  1357. */
  1358. static irqreturn_t
  1359. vmxnet3_msix_event(int irq, void *data)
  1360. {
  1361. struct net_device *dev = data;
  1362. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1363. /* disable intr if needed */
  1364. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1365. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1366. if (adapter->shared->ecr)
  1367. vmxnet3_process_events(adapter);
  1368. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1369. return IRQ_HANDLED;
  1370. }
  1371. #endif /* CONFIG_PCI_MSI */
  1372. /* Interrupt handler for vmxnet3 */
  1373. static irqreturn_t
  1374. vmxnet3_intr(int irq, void *dev_id)
  1375. {
  1376. struct net_device *dev = dev_id;
  1377. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1378. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1379. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1380. if (unlikely(icr == 0))
  1381. /* not ours */
  1382. return IRQ_NONE;
  1383. }
  1384. /* disable intr if needed */
  1385. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1386. vmxnet3_disable_all_intrs(adapter);
  1387. napi_schedule(&adapter->rx_queue[0].napi);
  1388. return IRQ_HANDLED;
  1389. }
  1390. #ifdef CONFIG_NET_POLL_CONTROLLER
  1391. /* netpoll callback. */
  1392. static void
  1393. vmxnet3_netpoll(struct net_device *netdev)
  1394. {
  1395. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1396. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1397. vmxnet3_disable_all_intrs(adapter);
  1398. vmxnet3_do_poll(adapter, adapter->rx_queue[0].rx_ring[0].size);
  1399. vmxnet3_enable_all_intrs(adapter);
  1400. }
  1401. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1402. static int
  1403. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1404. {
  1405. struct vmxnet3_intr *intr = &adapter->intr;
  1406. int err = 0, i;
  1407. int vector = 0;
  1408. #ifdef CONFIG_PCI_MSI
  1409. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1410. for (i = 0; i < adapter->num_tx_queues; i++) {
  1411. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1412. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1413. adapter->netdev->name, vector);
  1414. err = request_irq(
  1415. intr->msix_entries[vector].vector,
  1416. vmxnet3_msix_tx, 0,
  1417. adapter->tx_queue[i].name,
  1418. &adapter->tx_queue[i]);
  1419. } else {
  1420. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1421. adapter->netdev->name, vector);
  1422. }
  1423. if (err) {
  1424. dev_err(&adapter->netdev->dev,
  1425. "Failed to request irq for MSIX, %s, "
  1426. "error %d\n",
  1427. adapter->tx_queue[i].name, err);
  1428. return err;
  1429. }
  1430. /* Handle the case where only 1 MSIx was allocated for
  1431. * all tx queues */
  1432. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1433. for (; i < adapter->num_tx_queues; i++)
  1434. adapter->tx_queue[i].comp_ring.intr_idx
  1435. = vector;
  1436. vector++;
  1437. break;
  1438. } else {
  1439. adapter->tx_queue[i].comp_ring.intr_idx
  1440. = vector++;
  1441. }
  1442. }
  1443. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1444. vector = 0;
  1445. for (i = 0; i < adapter->num_rx_queues; i++) {
  1446. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1447. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1448. adapter->netdev->name, vector);
  1449. else
  1450. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1451. adapter->netdev->name, vector);
  1452. err = request_irq(intr->msix_entries[vector].vector,
  1453. vmxnet3_msix_rx, 0,
  1454. adapter->rx_queue[i].name,
  1455. &(adapter->rx_queue[i]));
  1456. if (err) {
  1457. printk(KERN_ERR "Failed to request irq for MSIX"
  1458. ", %s, error %d\n",
  1459. adapter->rx_queue[i].name, err);
  1460. return err;
  1461. }
  1462. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1463. }
  1464. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1465. adapter->netdev->name, vector);
  1466. err = request_irq(intr->msix_entries[vector].vector,
  1467. vmxnet3_msix_event, 0,
  1468. intr->event_msi_vector_name, adapter->netdev);
  1469. intr->event_intr_idx = vector;
  1470. } else if (intr->type == VMXNET3_IT_MSI) {
  1471. adapter->num_rx_queues = 1;
  1472. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1473. adapter->netdev->name, adapter->netdev);
  1474. } else {
  1475. #endif
  1476. adapter->num_rx_queues = 1;
  1477. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1478. IRQF_SHARED, adapter->netdev->name,
  1479. adapter->netdev);
  1480. #ifdef CONFIG_PCI_MSI
  1481. }
  1482. #endif
  1483. intr->num_intrs = vector + 1;
  1484. if (err) {
  1485. printk(KERN_ERR "Failed to request irq %s (intr type:%d), error"
  1486. ":%d\n", adapter->netdev->name, intr->type, err);
  1487. } else {
  1488. /* Number of rx queues will not change after this */
  1489. for (i = 0; i < adapter->num_rx_queues; i++) {
  1490. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1491. rq->qid = i;
  1492. rq->qid2 = i + adapter->num_rx_queues;
  1493. }
  1494. /* init our intr settings */
  1495. for (i = 0; i < intr->num_intrs; i++)
  1496. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1497. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1498. adapter->intr.event_intr_idx = 0;
  1499. for (i = 0; i < adapter->num_tx_queues; i++)
  1500. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1501. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1502. }
  1503. printk(KERN_INFO "%s: intr type %u, mode %u, %u vectors "
  1504. "allocated\n", adapter->netdev->name, intr->type,
  1505. intr->mask_mode, intr->num_intrs);
  1506. }
  1507. return err;
  1508. }
  1509. static void
  1510. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1511. {
  1512. struct vmxnet3_intr *intr = &adapter->intr;
  1513. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1514. switch (intr->type) {
  1515. #ifdef CONFIG_PCI_MSI
  1516. case VMXNET3_IT_MSIX:
  1517. {
  1518. int i, vector = 0;
  1519. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1520. for (i = 0; i < adapter->num_tx_queues; i++) {
  1521. free_irq(intr->msix_entries[vector++].vector,
  1522. &(adapter->tx_queue[i]));
  1523. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1524. break;
  1525. }
  1526. }
  1527. for (i = 0; i < adapter->num_rx_queues; i++) {
  1528. free_irq(intr->msix_entries[vector++].vector,
  1529. &(adapter->rx_queue[i]));
  1530. }
  1531. free_irq(intr->msix_entries[vector].vector,
  1532. adapter->netdev);
  1533. BUG_ON(vector >= intr->num_intrs);
  1534. break;
  1535. }
  1536. #endif
  1537. case VMXNET3_IT_MSI:
  1538. free_irq(adapter->pdev->irq, adapter->netdev);
  1539. break;
  1540. case VMXNET3_IT_INTX:
  1541. free_irq(adapter->pdev->irq, adapter->netdev);
  1542. break;
  1543. default:
  1544. BUG_ON(true);
  1545. }
  1546. }
  1547. static void
  1548. vmxnet3_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1549. {
  1550. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1551. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1552. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1553. unsigned long flags;
  1554. if (grp) {
  1555. /* add vlan rx stripping. */
  1556. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX) {
  1557. int i;
  1558. adapter->vlan_grp = grp;
  1559. /*
  1560. * Clear entire vfTable; then enable untagged pkts.
  1561. * Note: setting one entry in vfTable to non-zero turns
  1562. * on VLAN rx filtering.
  1563. */
  1564. for (i = 0; i < VMXNET3_VFT_SIZE; i++)
  1565. vfTable[i] = 0;
  1566. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1567. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1568. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1569. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1570. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1571. } else {
  1572. printk(KERN_ERR "%s: vlan_rx_register when device has "
  1573. "no NETIF_F_HW_VLAN_RX\n", netdev->name);
  1574. }
  1575. } else {
  1576. /* remove vlan rx stripping. */
  1577. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1578. adapter->vlan_grp = NULL;
  1579. if (devRead->misc.uptFeatures & UPT1_F_RXVLAN) {
  1580. int i;
  1581. for (i = 0; i < VMXNET3_VFT_SIZE; i++) {
  1582. /* clear entire vfTable; this also disables
  1583. * VLAN rx filtering
  1584. */
  1585. vfTable[i] = 0;
  1586. }
  1587. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1588. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1589. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1590. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1591. }
  1592. }
  1593. }
  1594. static void
  1595. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1596. {
  1597. if (adapter->vlan_grp) {
  1598. u16 vid;
  1599. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1600. bool activeVlan = false;
  1601. for (vid = 0; vid < VLAN_N_VID; vid++) {
  1602. if (vlan_group_get_device(adapter->vlan_grp, vid)) {
  1603. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1604. activeVlan = true;
  1605. }
  1606. }
  1607. if (activeVlan) {
  1608. /* continue to allow untagged pkts */
  1609. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1610. }
  1611. }
  1612. }
  1613. static void
  1614. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1615. {
  1616. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1617. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1618. unsigned long flags;
  1619. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1620. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1621. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1622. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1623. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1624. }
  1625. static void
  1626. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1627. {
  1628. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1629. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1630. unsigned long flags;
  1631. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1632. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1633. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1634. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1635. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1636. }
  1637. static u8 *
  1638. vmxnet3_copy_mc(struct net_device *netdev)
  1639. {
  1640. u8 *buf = NULL;
  1641. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1642. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1643. if (sz <= 0xffff) {
  1644. /* We may be called with BH disabled */
  1645. buf = kmalloc(sz, GFP_ATOMIC);
  1646. if (buf) {
  1647. struct netdev_hw_addr *ha;
  1648. int i = 0;
  1649. netdev_for_each_mc_addr(ha, netdev)
  1650. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1651. ETH_ALEN);
  1652. }
  1653. }
  1654. return buf;
  1655. }
  1656. static void
  1657. vmxnet3_set_mc(struct net_device *netdev)
  1658. {
  1659. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1660. unsigned long flags;
  1661. struct Vmxnet3_RxFilterConf *rxConf =
  1662. &adapter->shared->devRead.rxFilterConf;
  1663. u8 *new_table = NULL;
  1664. u32 new_mode = VMXNET3_RXM_UCAST;
  1665. if (netdev->flags & IFF_PROMISC)
  1666. new_mode |= VMXNET3_RXM_PROMISC;
  1667. if (netdev->flags & IFF_BROADCAST)
  1668. new_mode |= VMXNET3_RXM_BCAST;
  1669. if (netdev->flags & IFF_ALLMULTI)
  1670. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1671. else
  1672. if (!netdev_mc_empty(netdev)) {
  1673. new_table = vmxnet3_copy_mc(netdev);
  1674. if (new_table) {
  1675. new_mode |= VMXNET3_RXM_MCAST;
  1676. rxConf->mfTableLen = cpu_to_le16(
  1677. netdev_mc_count(netdev) * ETH_ALEN);
  1678. rxConf->mfTablePA = cpu_to_le64(virt_to_phys(
  1679. new_table));
  1680. } else {
  1681. printk(KERN_INFO "%s: failed to copy mcast list"
  1682. ", setting ALL_MULTI\n", netdev->name);
  1683. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1684. }
  1685. }
  1686. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1687. rxConf->mfTableLen = 0;
  1688. rxConf->mfTablePA = 0;
  1689. }
  1690. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1691. if (new_mode != rxConf->rxMode) {
  1692. rxConf->rxMode = cpu_to_le32(new_mode);
  1693. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1694. VMXNET3_CMD_UPDATE_RX_MODE);
  1695. }
  1696. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1697. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1698. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1699. kfree(new_table);
  1700. }
  1701. void
  1702. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1703. {
  1704. int i;
  1705. for (i = 0; i < adapter->num_rx_queues; i++)
  1706. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1707. }
  1708. /*
  1709. * Set up driver_shared based on settings in adapter.
  1710. */
  1711. static void
  1712. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1713. {
  1714. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1715. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1716. struct Vmxnet3_TxQueueConf *tqc;
  1717. struct Vmxnet3_RxQueueConf *rqc;
  1718. int i;
  1719. memset(shared, 0, sizeof(*shared));
  1720. /* driver settings */
  1721. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1722. devRead->misc.driverInfo.version = cpu_to_le32(
  1723. VMXNET3_DRIVER_VERSION_NUM);
  1724. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1725. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1726. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1727. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1728. *((u32 *)&devRead->misc.driverInfo.gos));
  1729. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1730. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1731. devRead->misc.ddPA = cpu_to_le64(virt_to_phys(adapter));
  1732. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1733. /* set up feature flags */
  1734. if (adapter->rxcsum)
  1735. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  1736. if (adapter->lro) {
  1737. devRead->misc.uptFeatures |= UPT1_F_LRO;
  1738. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1739. }
  1740. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX)
  1741. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  1742. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1743. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1744. devRead->misc.queueDescLen = cpu_to_le32(
  1745. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  1746. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  1747. /* tx queue settings */
  1748. devRead->misc.numTxQueues = adapter->num_tx_queues;
  1749. for (i = 0; i < adapter->num_tx_queues; i++) {
  1750. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  1751. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  1752. tqc = &adapter->tqd_start[i].conf;
  1753. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  1754. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  1755. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  1756. tqc->ddPA = cpu_to_le64(virt_to_phys(tq->buf_info));
  1757. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  1758. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  1759. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  1760. tqc->ddLen = cpu_to_le32(
  1761. sizeof(struct vmxnet3_tx_buf_info) *
  1762. tqc->txRingSize);
  1763. tqc->intrIdx = tq->comp_ring.intr_idx;
  1764. }
  1765. /* rx queue settings */
  1766. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1767. for (i = 0; i < adapter->num_rx_queues; i++) {
  1768. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1769. rqc = &adapter->rqd_start[i].conf;
  1770. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  1771. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  1772. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  1773. rqc->ddPA = cpu_to_le64(virt_to_phys(
  1774. rq->buf_info));
  1775. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  1776. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  1777. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  1778. rqc->ddLen = cpu_to_le32(
  1779. sizeof(struct vmxnet3_rx_buf_info) *
  1780. (rqc->rxRingSize[0] +
  1781. rqc->rxRingSize[1]));
  1782. rqc->intrIdx = rq->comp_ring.intr_idx;
  1783. }
  1784. #ifdef VMXNET3_RSS
  1785. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  1786. if (adapter->rss) {
  1787. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  1788. devRead->misc.uptFeatures |= UPT1_F_RSS;
  1789. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1790. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  1791. UPT1_RSS_HASH_TYPE_IPV4 |
  1792. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  1793. UPT1_RSS_HASH_TYPE_IPV6;
  1794. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  1795. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  1796. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  1797. get_random_bytes(&rssConf->hashKey[0], rssConf->hashKeySize);
  1798. for (i = 0; i < rssConf->indTableSize; i++)
  1799. rssConf->indTable[i] = i % adapter->num_rx_queues;
  1800. devRead->rssConfDesc.confVer = 1;
  1801. devRead->rssConfDesc.confLen = sizeof(*rssConf);
  1802. devRead->rssConfDesc.confPA = virt_to_phys(rssConf);
  1803. }
  1804. #endif /* VMXNET3_RSS */
  1805. /* intr settings */
  1806. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1807. VMXNET3_IMM_AUTO;
  1808. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1809. for (i = 0; i < adapter->intr.num_intrs; i++)
  1810. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1811. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1812. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  1813. /* rx filter settings */
  1814. devRead->rxFilterConf.rxMode = 0;
  1815. vmxnet3_restore_vlan(adapter);
  1816. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  1817. /* the rest are already zeroed */
  1818. }
  1819. int
  1820. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1821. {
  1822. int err, i;
  1823. u32 ret;
  1824. unsigned long flags;
  1825. dev_dbg(&adapter->netdev->dev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  1826. " ring sizes %u %u %u\n", adapter->netdev->name,
  1827. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  1828. adapter->tx_queue[0].tx_ring.size,
  1829. adapter->rx_queue[0].rx_ring[0].size,
  1830. adapter->rx_queue[0].rx_ring[1].size);
  1831. vmxnet3_tq_init_all(adapter);
  1832. err = vmxnet3_rq_init_all(adapter);
  1833. if (err) {
  1834. printk(KERN_ERR "Failed to init rx queue for %s: error %d\n",
  1835. adapter->netdev->name, err);
  1836. goto rq_err;
  1837. }
  1838. err = vmxnet3_request_irqs(adapter);
  1839. if (err) {
  1840. printk(KERN_ERR "Failed to setup irq for %s: error %d\n",
  1841. adapter->netdev->name, err);
  1842. goto irq_err;
  1843. }
  1844. vmxnet3_setup_driver_shared(adapter);
  1845. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1846. adapter->shared_pa));
  1847. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1848. adapter->shared_pa));
  1849. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1850. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1851. VMXNET3_CMD_ACTIVATE_DEV);
  1852. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1853. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1854. if (ret != 0) {
  1855. printk(KERN_ERR "Failed to activate dev %s: error %u\n",
  1856. adapter->netdev->name, ret);
  1857. err = -EINVAL;
  1858. goto activate_err;
  1859. }
  1860. for (i = 0; i < adapter->num_rx_queues; i++) {
  1861. VMXNET3_WRITE_BAR0_REG(adapter,
  1862. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  1863. adapter->rx_queue[i].rx_ring[0].next2fill);
  1864. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  1865. (i * VMXNET3_REG_ALIGN)),
  1866. adapter->rx_queue[i].rx_ring[1].next2fill);
  1867. }
  1868. /* Apply the rx filter settins last. */
  1869. vmxnet3_set_mc(adapter->netdev);
  1870. /*
  1871. * Check link state when first activating device. It will start the
  1872. * tx queue if the link is up.
  1873. */
  1874. vmxnet3_check_link(adapter, true);
  1875. for (i = 0; i < adapter->num_rx_queues; i++)
  1876. napi_enable(&adapter->rx_queue[i].napi);
  1877. vmxnet3_enable_all_intrs(adapter);
  1878. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1879. return 0;
  1880. activate_err:
  1881. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1882. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1883. vmxnet3_free_irqs(adapter);
  1884. irq_err:
  1885. rq_err:
  1886. /* free up buffers we allocated */
  1887. vmxnet3_rq_cleanup_all(adapter);
  1888. return err;
  1889. }
  1890. void
  1891. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1892. {
  1893. unsigned long flags;
  1894. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1895. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1896. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1897. }
  1898. int
  1899. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1900. {
  1901. int i;
  1902. unsigned long flags;
  1903. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1904. return 0;
  1905. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1906. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1907. VMXNET3_CMD_QUIESCE_DEV);
  1908. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1909. vmxnet3_disable_all_intrs(adapter);
  1910. for (i = 0; i < adapter->num_rx_queues; i++)
  1911. napi_disable(&adapter->rx_queue[i].napi);
  1912. netif_tx_disable(adapter->netdev);
  1913. adapter->link_speed = 0;
  1914. netif_carrier_off(adapter->netdev);
  1915. vmxnet3_tq_cleanup_all(adapter);
  1916. vmxnet3_rq_cleanup_all(adapter);
  1917. vmxnet3_free_irqs(adapter);
  1918. return 0;
  1919. }
  1920. static void
  1921. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1922. {
  1923. u32 tmp;
  1924. tmp = *(u32 *)mac;
  1925. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1926. tmp = (mac[5] << 8) | mac[4];
  1927. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1928. }
  1929. static int
  1930. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1931. {
  1932. struct sockaddr *addr = p;
  1933. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1934. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1935. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1936. return 0;
  1937. }
  1938. /* ==================== initialization and cleanup routines ============ */
  1939. static int
  1940. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1941. {
  1942. int err;
  1943. unsigned long mmio_start, mmio_len;
  1944. struct pci_dev *pdev = adapter->pdev;
  1945. err = pci_enable_device(pdev);
  1946. if (err) {
  1947. printk(KERN_ERR "Failed to enable adapter %s: error %d\n",
  1948. pci_name(pdev), err);
  1949. return err;
  1950. }
  1951. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  1952. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  1953. printk(KERN_ERR "pci_set_consistent_dma_mask failed "
  1954. "for adapter %s\n", pci_name(pdev));
  1955. err = -EIO;
  1956. goto err_set_mask;
  1957. }
  1958. *dma64 = true;
  1959. } else {
  1960. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  1961. printk(KERN_ERR "pci_set_dma_mask failed for adapter "
  1962. "%s\n", pci_name(pdev));
  1963. err = -EIO;
  1964. goto err_set_mask;
  1965. }
  1966. *dma64 = false;
  1967. }
  1968. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  1969. vmxnet3_driver_name);
  1970. if (err) {
  1971. printk(KERN_ERR "Failed to request region for adapter %s: "
  1972. "error %d\n", pci_name(pdev), err);
  1973. goto err_set_mask;
  1974. }
  1975. pci_set_master(pdev);
  1976. mmio_start = pci_resource_start(pdev, 0);
  1977. mmio_len = pci_resource_len(pdev, 0);
  1978. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  1979. if (!adapter->hw_addr0) {
  1980. printk(KERN_ERR "Failed to map bar0 for adapter %s\n",
  1981. pci_name(pdev));
  1982. err = -EIO;
  1983. goto err_ioremap;
  1984. }
  1985. mmio_start = pci_resource_start(pdev, 1);
  1986. mmio_len = pci_resource_len(pdev, 1);
  1987. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  1988. if (!adapter->hw_addr1) {
  1989. printk(KERN_ERR "Failed to map bar1 for adapter %s\n",
  1990. pci_name(pdev));
  1991. err = -EIO;
  1992. goto err_bar1;
  1993. }
  1994. return 0;
  1995. err_bar1:
  1996. iounmap(adapter->hw_addr0);
  1997. err_ioremap:
  1998. pci_release_selected_regions(pdev, (1 << 2) - 1);
  1999. err_set_mask:
  2000. pci_disable_device(pdev);
  2001. return err;
  2002. }
  2003. static void
  2004. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2005. {
  2006. BUG_ON(!adapter->pdev);
  2007. iounmap(adapter->hw_addr0);
  2008. iounmap(adapter->hw_addr1);
  2009. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2010. pci_disable_device(adapter->pdev);
  2011. }
  2012. static void
  2013. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2014. {
  2015. size_t sz, i, ring0_size, ring1_size, comp_size;
  2016. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2017. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2018. VMXNET3_MAX_ETH_HDR_SIZE) {
  2019. adapter->skb_buf_size = adapter->netdev->mtu +
  2020. VMXNET3_MAX_ETH_HDR_SIZE;
  2021. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2022. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2023. adapter->rx_buf_per_pkt = 1;
  2024. } else {
  2025. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2026. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2027. VMXNET3_MAX_ETH_HDR_SIZE;
  2028. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2029. }
  2030. /*
  2031. * for simplicity, force the ring0 size to be a multiple of
  2032. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2033. */
  2034. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2035. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2036. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2037. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2038. sz * sz);
  2039. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2040. comp_size = ring0_size + ring1_size;
  2041. for (i = 0; i < adapter->num_rx_queues; i++) {
  2042. rq = &adapter->rx_queue[i];
  2043. rq->rx_ring[0].size = ring0_size;
  2044. rq->rx_ring[1].size = ring1_size;
  2045. rq->comp_ring.size = comp_size;
  2046. }
  2047. }
  2048. int
  2049. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2050. u32 rx_ring_size, u32 rx_ring2_size)
  2051. {
  2052. int err = 0, i;
  2053. for (i = 0; i < adapter->num_tx_queues; i++) {
  2054. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2055. tq->tx_ring.size = tx_ring_size;
  2056. tq->data_ring.size = tx_ring_size;
  2057. tq->comp_ring.size = tx_ring_size;
  2058. tq->shared = &adapter->tqd_start[i].ctrl;
  2059. tq->stopped = true;
  2060. tq->adapter = adapter;
  2061. tq->qid = i;
  2062. err = vmxnet3_tq_create(tq, adapter);
  2063. /*
  2064. * Too late to change num_tx_queues. We cannot do away with
  2065. * lesser number of queues than what we asked for
  2066. */
  2067. if (err)
  2068. goto queue_err;
  2069. }
  2070. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2071. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2072. vmxnet3_adjust_rx_ring_size(adapter);
  2073. for (i = 0; i < adapter->num_rx_queues; i++) {
  2074. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2075. /* qid and qid2 for rx queues will be assigned later when num
  2076. * of rx queues is finalized after allocating intrs */
  2077. rq->shared = &adapter->rqd_start[i].ctrl;
  2078. rq->adapter = adapter;
  2079. err = vmxnet3_rq_create(rq, adapter);
  2080. if (err) {
  2081. if (i == 0) {
  2082. printk(KERN_ERR "Could not allocate any rx"
  2083. "queues. Aborting.\n");
  2084. goto queue_err;
  2085. } else {
  2086. printk(KERN_INFO "Number of rx queues changed "
  2087. "to : %d.\n", i);
  2088. adapter->num_rx_queues = i;
  2089. err = 0;
  2090. break;
  2091. }
  2092. }
  2093. }
  2094. return err;
  2095. queue_err:
  2096. vmxnet3_tq_destroy_all(adapter);
  2097. return err;
  2098. }
  2099. static int
  2100. vmxnet3_open(struct net_device *netdev)
  2101. {
  2102. struct vmxnet3_adapter *adapter;
  2103. int err, i;
  2104. adapter = netdev_priv(netdev);
  2105. for (i = 0; i < adapter->num_tx_queues; i++)
  2106. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2107. err = vmxnet3_create_queues(adapter, VMXNET3_DEF_TX_RING_SIZE,
  2108. VMXNET3_DEF_RX_RING_SIZE,
  2109. VMXNET3_DEF_RX_RING_SIZE);
  2110. if (err)
  2111. goto queue_err;
  2112. err = vmxnet3_activate_dev(adapter);
  2113. if (err)
  2114. goto activate_err;
  2115. return 0;
  2116. activate_err:
  2117. vmxnet3_rq_destroy_all(adapter);
  2118. vmxnet3_tq_destroy_all(adapter);
  2119. queue_err:
  2120. return err;
  2121. }
  2122. static int
  2123. vmxnet3_close(struct net_device *netdev)
  2124. {
  2125. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2126. /*
  2127. * Reset_work may be in the middle of resetting the device, wait for its
  2128. * completion.
  2129. */
  2130. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2131. msleep(1);
  2132. vmxnet3_quiesce_dev(adapter);
  2133. vmxnet3_rq_destroy_all(adapter);
  2134. vmxnet3_tq_destroy_all(adapter);
  2135. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2136. return 0;
  2137. }
  2138. void
  2139. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2140. {
  2141. int i;
  2142. /*
  2143. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2144. * vmxnet3_close() will deadlock.
  2145. */
  2146. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2147. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2148. for (i = 0; i < adapter->num_rx_queues; i++)
  2149. napi_enable(&adapter->rx_queue[i].napi);
  2150. dev_close(adapter->netdev);
  2151. }
  2152. static int
  2153. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2154. {
  2155. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2156. int err = 0;
  2157. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2158. return -EINVAL;
  2159. if (new_mtu > 1500 && !adapter->jumbo_frame)
  2160. return -EINVAL;
  2161. netdev->mtu = new_mtu;
  2162. /*
  2163. * Reset_work may be in the middle of resetting the device, wait for its
  2164. * completion.
  2165. */
  2166. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2167. msleep(1);
  2168. if (netif_running(netdev)) {
  2169. vmxnet3_quiesce_dev(adapter);
  2170. vmxnet3_reset_dev(adapter);
  2171. /* we need to re-create the rx queue based on the new mtu */
  2172. vmxnet3_rq_destroy_all(adapter);
  2173. vmxnet3_adjust_rx_ring_size(adapter);
  2174. err = vmxnet3_rq_create_all(adapter);
  2175. if (err) {
  2176. printk(KERN_ERR "%s: failed to re-create rx queues,"
  2177. " error %d. Closing it.\n", netdev->name, err);
  2178. goto out;
  2179. }
  2180. err = vmxnet3_activate_dev(adapter);
  2181. if (err) {
  2182. printk(KERN_ERR "%s: failed to re-activate, error %d. "
  2183. "Closing it\n", netdev->name, err);
  2184. goto out;
  2185. }
  2186. }
  2187. out:
  2188. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2189. if (err)
  2190. vmxnet3_force_close(adapter);
  2191. return err;
  2192. }
  2193. static void
  2194. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2195. {
  2196. struct net_device *netdev = adapter->netdev;
  2197. netdev->features = NETIF_F_SG |
  2198. NETIF_F_HW_CSUM |
  2199. NETIF_F_HW_VLAN_TX |
  2200. NETIF_F_HW_VLAN_RX |
  2201. NETIF_F_HW_VLAN_FILTER |
  2202. NETIF_F_TSO |
  2203. NETIF_F_TSO6 |
  2204. NETIF_F_LRO;
  2205. printk(KERN_INFO "features: sg csum vlan jf tso tsoIPv6 lro");
  2206. adapter->rxcsum = true;
  2207. adapter->jumbo_frame = true;
  2208. adapter->lro = true;
  2209. if (dma64) {
  2210. netdev->features |= NETIF_F_HIGHDMA;
  2211. printk(" highDMA");
  2212. }
  2213. netdev->vlan_features = netdev->features;
  2214. printk("\n");
  2215. }
  2216. static void
  2217. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2218. {
  2219. u32 tmp;
  2220. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2221. *(u32 *)mac = tmp;
  2222. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2223. mac[4] = tmp & 0xff;
  2224. mac[5] = (tmp >> 8) & 0xff;
  2225. }
  2226. #ifdef CONFIG_PCI_MSI
  2227. /*
  2228. * Enable MSIx vectors.
  2229. * Returns :
  2230. * 0 on successful enabling of required vectors,
  2231. * VMXNET3_LINUX_MIN_MSIX_VECT when only minumum number of vectors required
  2232. * could be enabled.
  2233. * number of vectors which can be enabled otherwise (this number is smaller
  2234. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2235. */
  2236. static int
  2237. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter,
  2238. int vectors)
  2239. {
  2240. int err = 0, vector_threshold;
  2241. vector_threshold = VMXNET3_LINUX_MIN_MSIX_VECT;
  2242. while (vectors >= vector_threshold) {
  2243. err = pci_enable_msix(adapter->pdev, adapter->intr.msix_entries,
  2244. vectors);
  2245. if (!err) {
  2246. adapter->intr.num_intrs = vectors;
  2247. return 0;
  2248. } else if (err < 0) {
  2249. printk(KERN_ERR "Failed to enable MSI-X for %s, error"
  2250. " %d\n", adapter->netdev->name, err);
  2251. vectors = 0;
  2252. } else if (err < vector_threshold) {
  2253. break;
  2254. } else {
  2255. /* If fails to enable required number of MSI-x vectors
  2256. * try enabling minimum number of vectors required.
  2257. */
  2258. vectors = vector_threshold;
  2259. printk(KERN_ERR "Failed to enable %d MSI-X for %s, try"
  2260. " %d instead\n", vectors, adapter->netdev->name,
  2261. vector_threshold);
  2262. }
  2263. }
  2264. printk(KERN_INFO "Number of MSI-X interrupts which can be allocatedi"
  2265. " are lower than min threshold required.\n");
  2266. return err;
  2267. }
  2268. #endif /* CONFIG_PCI_MSI */
  2269. static void
  2270. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2271. {
  2272. u32 cfg;
  2273. /* intr settings */
  2274. spin_lock(&adapter->cmd_lock);
  2275. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2276. VMXNET3_CMD_GET_CONF_INTR);
  2277. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2278. spin_unlock(&adapter->cmd_lock);
  2279. adapter->intr.type = cfg & 0x3;
  2280. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2281. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2282. adapter->intr.type = VMXNET3_IT_MSIX;
  2283. }
  2284. #ifdef CONFIG_PCI_MSI
  2285. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2286. int vector, err = 0;
  2287. adapter->intr.num_intrs = (adapter->share_intr ==
  2288. VMXNET3_INTR_TXSHARE) ? 1 :
  2289. adapter->num_tx_queues;
  2290. adapter->intr.num_intrs += (adapter->share_intr ==
  2291. VMXNET3_INTR_BUDDYSHARE) ? 0 :
  2292. adapter->num_rx_queues;
  2293. adapter->intr.num_intrs += 1; /* for link event */
  2294. adapter->intr.num_intrs = (adapter->intr.num_intrs >
  2295. VMXNET3_LINUX_MIN_MSIX_VECT
  2296. ? adapter->intr.num_intrs :
  2297. VMXNET3_LINUX_MIN_MSIX_VECT);
  2298. for (vector = 0; vector < adapter->intr.num_intrs; vector++)
  2299. adapter->intr.msix_entries[vector].entry = vector;
  2300. err = vmxnet3_acquire_msix_vectors(adapter,
  2301. adapter->intr.num_intrs);
  2302. /* If we cannot allocate one MSIx vector per queue
  2303. * then limit the number of rx queues to 1
  2304. */
  2305. if (err == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2306. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2307. || adapter->num_rx_queues != 1) {
  2308. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2309. printk(KERN_ERR "Number of rx queues : 1\n");
  2310. adapter->num_rx_queues = 1;
  2311. adapter->intr.num_intrs =
  2312. VMXNET3_LINUX_MIN_MSIX_VECT;
  2313. }
  2314. return;
  2315. }
  2316. if (!err)
  2317. return;
  2318. /* If we cannot allocate MSIx vectors use only one rx queue */
  2319. printk(KERN_INFO "Failed to enable MSI-X for %s, error %d."
  2320. "#rx queues : 1, try MSI\n", adapter->netdev->name, err);
  2321. adapter->intr.type = VMXNET3_IT_MSI;
  2322. }
  2323. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2324. int err;
  2325. err = pci_enable_msi(adapter->pdev);
  2326. if (!err) {
  2327. adapter->num_rx_queues = 1;
  2328. adapter->intr.num_intrs = 1;
  2329. return;
  2330. }
  2331. }
  2332. #endif /* CONFIG_PCI_MSI */
  2333. adapter->num_rx_queues = 1;
  2334. printk(KERN_INFO "Using INTx interrupt, #Rx queues: 1.\n");
  2335. adapter->intr.type = VMXNET3_IT_INTX;
  2336. /* INT-X related setting */
  2337. adapter->intr.num_intrs = 1;
  2338. }
  2339. static void
  2340. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2341. {
  2342. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2343. pci_disable_msix(adapter->pdev);
  2344. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2345. pci_disable_msi(adapter->pdev);
  2346. else
  2347. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2348. }
  2349. static void
  2350. vmxnet3_tx_timeout(struct net_device *netdev)
  2351. {
  2352. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2353. adapter->tx_timeout_count++;
  2354. printk(KERN_ERR "%s: tx hang\n", adapter->netdev->name);
  2355. schedule_work(&adapter->work);
  2356. netif_wake_queue(adapter->netdev);
  2357. }
  2358. static void
  2359. vmxnet3_reset_work(struct work_struct *data)
  2360. {
  2361. struct vmxnet3_adapter *adapter;
  2362. adapter = container_of(data, struct vmxnet3_adapter, work);
  2363. /* if another thread is resetting the device, no need to proceed */
  2364. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2365. return;
  2366. /* if the device is closed, we must leave it alone */
  2367. rtnl_lock();
  2368. if (netif_running(adapter->netdev)) {
  2369. printk(KERN_INFO "%s: resetting\n", adapter->netdev->name);
  2370. vmxnet3_quiesce_dev(adapter);
  2371. vmxnet3_reset_dev(adapter);
  2372. vmxnet3_activate_dev(adapter);
  2373. } else {
  2374. printk(KERN_INFO "%s: already closed\n", adapter->netdev->name);
  2375. }
  2376. rtnl_unlock();
  2377. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2378. }
  2379. static int __devinit
  2380. vmxnet3_probe_device(struct pci_dev *pdev,
  2381. const struct pci_device_id *id)
  2382. {
  2383. static const struct net_device_ops vmxnet3_netdev_ops = {
  2384. .ndo_open = vmxnet3_open,
  2385. .ndo_stop = vmxnet3_close,
  2386. .ndo_start_xmit = vmxnet3_xmit_frame,
  2387. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2388. .ndo_change_mtu = vmxnet3_change_mtu,
  2389. .ndo_get_stats = vmxnet3_get_stats,
  2390. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2391. .ndo_set_multicast_list = vmxnet3_set_mc,
  2392. .ndo_vlan_rx_register = vmxnet3_vlan_rx_register,
  2393. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2394. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2395. #ifdef CONFIG_NET_POLL_CONTROLLER
  2396. .ndo_poll_controller = vmxnet3_netpoll,
  2397. #endif
  2398. };
  2399. int err;
  2400. bool dma64 = false; /* stupid gcc */
  2401. u32 ver;
  2402. struct net_device *netdev;
  2403. struct vmxnet3_adapter *adapter;
  2404. u8 mac[ETH_ALEN];
  2405. int size;
  2406. int num_tx_queues;
  2407. int num_rx_queues;
  2408. #ifdef VMXNET3_RSS
  2409. if (enable_mq)
  2410. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2411. (int)num_online_cpus());
  2412. else
  2413. #endif
  2414. num_rx_queues = 1;
  2415. if (enable_mq)
  2416. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2417. (int)num_online_cpus());
  2418. else
  2419. num_tx_queues = 1;
  2420. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2421. max(num_tx_queues, num_rx_queues));
  2422. printk(KERN_INFO "# of Tx queues : %d, # of Rx queues : %d\n",
  2423. num_tx_queues, num_rx_queues);
  2424. if (!netdev) {
  2425. printk(KERN_ERR "Failed to alloc ethernet device for adapter "
  2426. "%s\n", pci_name(pdev));
  2427. return -ENOMEM;
  2428. }
  2429. pci_set_drvdata(pdev, netdev);
  2430. adapter = netdev_priv(netdev);
  2431. adapter->netdev = netdev;
  2432. adapter->pdev = pdev;
  2433. spin_lock_init(&adapter->cmd_lock);
  2434. adapter->shared = pci_alloc_consistent(adapter->pdev,
  2435. sizeof(struct Vmxnet3_DriverShared),
  2436. &adapter->shared_pa);
  2437. if (!adapter->shared) {
  2438. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2439. pci_name(pdev));
  2440. err = -ENOMEM;
  2441. goto err_alloc_shared;
  2442. }
  2443. adapter->num_rx_queues = num_rx_queues;
  2444. adapter->num_tx_queues = num_tx_queues;
  2445. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2446. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2447. adapter->tqd_start = pci_alloc_consistent(adapter->pdev, size,
  2448. &adapter->queue_desc_pa);
  2449. if (!adapter->tqd_start) {
  2450. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2451. pci_name(pdev));
  2452. err = -ENOMEM;
  2453. goto err_alloc_queue_desc;
  2454. }
  2455. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2456. adapter->num_tx_queues);
  2457. adapter->pm_conf = kmalloc(sizeof(struct Vmxnet3_PMConf), GFP_KERNEL);
  2458. if (adapter->pm_conf == NULL) {
  2459. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2460. pci_name(pdev));
  2461. err = -ENOMEM;
  2462. goto err_alloc_pm;
  2463. }
  2464. #ifdef VMXNET3_RSS
  2465. adapter->rss_conf = kmalloc(sizeof(struct UPT1_RSSConf), GFP_KERNEL);
  2466. if (adapter->rss_conf == NULL) {
  2467. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2468. pci_name(pdev));
  2469. err = -ENOMEM;
  2470. goto err_alloc_rss;
  2471. }
  2472. #endif /* VMXNET3_RSS */
  2473. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2474. if (err < 0)
  2475. goto err_alloc_pci;
  2476. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2477. if (ver & 1) {
  2478. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2479. } else {
  2480. printk(KERN_ERR "Incompatible h/w version (0x%x) for adapter"
  2481. " %s\n", ver, pci_name(pdev));
  2482. err = -EBUSY;
  2483. goto err_ver;
  2484. }
  2485. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2486. if (ver & 1) {
  2487. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2488. } else {
  2489. printk(KERN_ERR "Incompatible upt version (0x%x) for "
  2490. "adapter %s\n", ver, pci_name(pdev));
  2491. err = -EBUSY;
  2492. goto err_ver;
  2493. }
  2494. vmxnet3_declare_features(adapter, dma64);
  2495. adapter->dev_number = atomic_read(&devices_found);
  2496. adapter->share_intr = irq_share_mode;
  2497. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE &&
  2498. adapter->num_tx_queues != adapter->num_rx_queues)
  2499. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2500. vmxnet3_alloc_intr_resources(adapter);
  2501. #ifdef VMXNET3_RSS
  2502. if (adapter->num_rx_queues > 1 &&
  2503. adapter->intr.type == VMXNET3_IT_MSIX) {
  2504. adapter->rss = true;
  2505. printk(KERN_INFO "RSS is enabled.\n");
  2506. } else {
  2507. adapter->rss = false;
  2508. }
  2509. #endif
  2510. vmxnet3_read_mac_addr(adapter, mac);
  2511. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2512. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2513. vmxnet3_set_ethtool_ops(netdev);
  2514. netdev->watchdog_timeo = 5 * HZ;
  2515. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2516. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2517. int i;
  2518. for (i = 0; i < adapter->num_rx_queues; i++) {
  2519. netif_napi_add(adapter->netdev,
  2520. &adapter->rx_queue[i].napi,
  2521. vmxnet3_poll_rx_only, 64);
  2522. }
  2523. } else {
  2524. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2525. vmxnet3_poll, 64);
  2526. }
  2527. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2528. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2529. SET_NETDEV_DEV(netdev, &pdev->dev);
  2530. err = register_netdev(netdev);
  2531. if (err) {
  2532. printk(KERN_ERR "Failed to register adapter %s\n",
  2533. pci_name(pdev));
  2534. goto err_register;
  2535. }
  2536. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2537. vmxnet3_check_link(adapter, false);
  2538. atomic_inc(&devices_found);
  2539. return 0;
  2540. err_register:
  2541. vmxnet3_free_intr_resources(adapter);
  2542. err_ver:
  2543. vmxnet3_free_pci_resources(adapter);
  2544. err_alloc_pci:
  2545. #ifdef VMXNET3_RSS
  2546. kfree(adapter->rss_conf);
  2547. err_alloc_rss:
  2548. #endif
  2549. kfree(adapter->pm_conf);
  2550. err_alloc_pm:
  2551. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2552. adapter->queue_desc_pa);
  2553. err_alloc_queue_desc:
  2554. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2555. adapter->shared, adapter->shared_pa);
  2556. err_alloc_shared:
  2557. pci_set_drvdata(pdev, NULL);
  2558. free_netdev(netdev);
  2559. return err;
  2560. }
  2561. static void __devexit
  2562. vmxnet3_remove_device(struct pci_dev *pdev)
  2563. {
  2564. struct net_device *netdev = pci_get_drvdata(pdev);
  2565. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2566. int size = 0;
  2567. int num_rx_queues;
  2568. #ifdef VMXNET3_RSS
  2569. if (enable_mq)
  2570. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2571. (int)num_online_cpus());
  2572. else
  2573. #endif
  2574. num_rx_queues = 1;
  2575. cancel_work_sync(&adapter->work);
  2576. unregister_netdev(netdev);
  2577. vmxnet3_free_intr_resources(adapter);
  2578. vmxnet3_free_pci_resources(adapter);
  2579. #ifdef VMXNET3_RSS
  2580. kfree(adapter->rss_conf);
  2581. #endif
  2582. kfree(adapter->pm_conf);
  2583. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2584. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2585. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2586. adapter->queue_desc_pa);
  2587. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2588. adapter->shared, adapter->shared_pa);
  2589. free_netdev(netdev);
  2590. }
  2591. #ifdef CONFIG_PM
  2592. static int
  2593. vmxnet3_suspend(struct device *device)
  2594. {
  2595. struct pci_dev *pdev = to_pci_dev(device);
  2596. struct net_device *netdev = pci_get_drvdata(pdev);
  2597. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2598. struct Vmxnet3_PMConf *pmConf;
  2599. struct ethhdr *ehdr;
  2600. struct arphdr *ahdr;
  2601. u8 *arpreq;
  2602. struct in_device *in_dev;
  2603. struct in_ifaddr *ifa;
  2604. unsigned long flags;
  2605. int i = 0;
  2606. if (!netif_running(netdev))
  2607. return 0;
  2608. for (i = 0; i < adapter->num_rx_queues; i++)
  2609. napi_disable(&adapter->rx_queue[i].napi);
  2610. vmxnet3_disable_all_intrs(adapter);
  2611. vmxnet3_free_irqs(adapter);
  2612. vmxnet3_free_intr_resources(adapter);
  2613. netif_device_detach(netdev);
  2614. netif_tx_stop_all_queues(netdev);
  2615. /* Create wake-up filters. */
  2616. pmConf = adapter->pm_conf;
  2617. memset(pmConf, 0, sizeof(*pmConf));
  2618. if (adapter->wol & WAKE_UCAST) {
  2619. pmConf->filters[i].patternSize = ETH_ALEN;
  2620. pmConf->filters[i].maskSize = 1;
  2621. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2622. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2623. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2624. i++;
  2625. }
  2626. if (adapter->wol & WAKE_ARP) {
  2627. in_dev = in_dev_get(netdev);
  2628. if (!in_dev)
  2629. goto skip_arp;
  2630. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2631. if (!ifa)
  2632. goto skip_arp;
  2633. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2634. sizeof(struct arphdr) + /* ARP header */
  2635. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2636. 2 * sizeof(u32); /*2 IPv4 addresses */
  2637. pmConf->filters[i].maskSize =
  2638. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2639. /* ETH_P_ARP in Ethernet header. */
  2640. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2641. ehdr->h_proto = htons(ETH_P_ARP);
  2642. /* ARPOP_REQUEST in ARP header. */
  2643. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2644. ahdr->ar_op = htons(ARPOP_REQUEST);
  2645. arpreq = (u8 *)(ahdr + 1);
  2646. /* The Unicast IPv4 address in 'tip' field. */
  2647. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2648. *(u32 *)arpreq = ifa->ifa_address;
  2649. /* The mask for the relevant bits. */
  2650. pmConf->filters[i].mask[0] = 0x00;
  2651. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2652. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2653. pmConf->filters[i].mask[3] = 0x00;
  2654. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2655. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2656. in_dev_put(in_dev);
  2657. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2658. i++;
  2659. }
  2660. skip_arp:
  2661. if (adapter->wol & WAKE_MAGIC)
  2662. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  2663. pmConf->numFilters = i;
  2664. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2665. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2666. *pmConf));
  2667. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2668. pmConf));
  2669. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2670. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2671. VMXNET3_CMD_UPDATE_PMCFG);
  2672. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2673. pci_save_state(pdev);
  2674. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2675. adapter->wol);
  2676. pci_disable_device(pdev);
  2677. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2678. return 0;
  2679. }
  2680. static int
  2681. vmxnet3_resume(struct device *device)
  2682. {
  2683. int err, i = 0;
  2684. unsigned long flags;
  2685. struct pci_dev *pdev = to_pci_dev(device);
  2686. struct net_device *netdev = pci_get_drvdata(pdev);
  2687. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2688. struct Vmxnet3_PMConf *pmConf;
  2689. if (!netif_running(netdev))
  2690. return 0;
  2691. /* Destroy wake-up filters. */
  2692. pmConf = adapter->pm_conf;
  2693. memset(pmConf, 0, sizeof(*pmConf));
  2694. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2695. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2696. *pmConf));
  2697. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2698. pmConf));
  2699. netif_device_attach(netdev);
  2700. pci_set_power_state(pdev, PCI_D0);
  2701. pci_restore_state(pdev);
  2702. err = pci_enable_device_mem(pdev);
  2703. if (err != 0)
  2704. return err;
  2705. pci_enable_wake(pdev, PCI_D0, 0);
  2706. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2707. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2708. VMXNET3_CMD_UPDATE_PMCFG);
  2709. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2710. vmxnet3_alloc_intr_resources(adapter);
  2711. vmxnet3_request_irqs(adapter);
  2712. for (i = 0; i < adapter->num_rx_queues; i++)
  2713. napi_enable(&adapter->rx_queue[i].napi);
  2714. vmxnet3_enable_all_intrs(adapter);
  2715. return 0;
  2716. }
  2717. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2718. .suspend = vmxnet3_suspend,
  2719. .resume = vmxnet3_resume,
  2720. };
  2721. #endif
  2722. static struct pci_driver vmxnet3_driver = {
  2723. .name = vmxnet3_driver_name,
  2724. .id_table = vmxnet3_pciid_table,
  2725. .probe = vmxnet3_probe_device,
  2726. .remove = __devexit_p(vmxnet3_remove_device),
  2727. #ifdef CONFIG_PM
  2728. .driver.pm = &vmxnet3_pm_ops,
  2729. #endif
  2730. };
  2731. static int __init
  2732. vmxnet3_init_module(void)
  2733. {
  2734. printk(KERN_INFO "%s - version %s\n", VMXNET3_DRIVER_DESC,
  2735. VMXNET3_DRIVER_VERSION_REPORT);
  2736. return pci_register_driver(&vmxnet3_driver);
  2737. }
  2738. module_init(vmxnet3_init_module);
  2739. static void
  2740. vmxnet3_exit_module(void)
  2741. {
  2742. pci_unregister_driver(&vmxnet3_driver);
  2743. }
  2744. module_exit(vmxnet3_exit_module);
  2745. MODULE_AUTHOR("VMware, Inc.");
  2746. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2747. MODULE_LICENSE("GPL v2");
  2748. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);