smsc75xx.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2010 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/crc32.h>
  29. #include <linux/usb/usbnet.h>
  30. #include <linux/slab.h>
  31. #include "smsc75xx.h"
  32. #define SMSC_CHIPNAME "smsc75xx"
  33. #define SMSC_DRIVER_VERSION "1.0.0"
  34. #define HS_USB_PKT_SIZE (512)
  35. #define FS_USB_PKT_SIZE (64)
  36. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  37. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  38. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  39. #define MAX_SINGLE_PACKET_SIZE (9000)
  40. #define LAN75XX_EEPROM_MAGIC (0x7500)
  41. #define EEPROM_MAC_OFFSET (0x01)
  42. #define DEFAULT_TX_CSUM_ENABLE (true)
  43. #define DEFAULT_RX_CSUM_ENABLE (true)
  44. #define DEFAULT_TSO_ENABLE (true)
  45. #define SMSC75XX_INTERNAL_PHY_ID (1)
  46. #define SMSC75XX_TX_OVERHEAD (8)
  47. #define MAX_RX_FIFO_SIZE (20 * 1024)
  48. #define MAX_TX_FIFO_SIZE (12 * 1024)
  49. #define USB_VENDOR_ID_SMSC (0x0424)
  50. #define USB_PRODUCT_ID_LAN7500 (0x7500)
  51. #define USB_PRODUCT_ID_LAN7505 (0x7505)
  52. #define check_warn(ret, fmt, args...) \
  53. ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
  54. #define check_warn_return(ret, fmt, args...) \
  55. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
  56. #define check_warn_goto_done(ret, fmt, args...) \
  57. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
  58. struct smsc75xx_priv {
  59. struct usbnet *dev;
  60. u32 rfe_ctl;
  61. u32 multicast_hash_table[DP_SEL_VHF_HASH_LEN];
  62. bool use_rx_csum;
  63. struct mutex dataport_mutex;
  64. spinlock_t rfe_ctl_lock;
  65. struct work_struct set_multicast;
  66. };
  67. struct usb_context {
  68. struct usb_ctrlrequest req;
  69. struct usbnet *dev;
  70. };
  71. static int turbo_mode = true;
  72. module_param(turbo_mode, bool, 0644);
  73. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  74. static int __must_check smsc75xx_read_reg(struct usbnet *dev, u32 index,
  75. u32 *data)
  76. {
  77. u32 *buf = kmalloc(4, GFP_KERNEL);
  78. int ret;
  79. BUG_ON(!dev);
  80. if (!buf)
  81. return -ENOMEM;
  82. ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0),
  83. USB_VENDOR_REQUEST_READ_REGISTER,
  84. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  85. 00, index, buf, 4, USB_CTRL_GET_TIMEOUT);
  86. if (unlikely(ret < 0))
  87. netdev_warn(dev->net,
  88. "Failed to read register index 0x%08x", index);
  89. le32_to_cpus(buf);
  90. *data = *buf;
  91. kfree(buf);
  92. return ret;
  93. }
  94. static int __must_check smsc75xx_write_reg(struct usbnet *dev, u32 index,
  95. u32 data)
  96. {
  97. u32 *buf = kmalloc(4, GFP_KERNEL);
  98. int ret;
  99. BUG_ON(!dev);
  100. if (!buf)
  101. return -ENOMEM;
  102. *buf = data;
  103. cpu_to_le32s(buf);
  104. ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  105. USB_VENDOR_REQUEST_WRITE_REGISTER,
  106. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  107. 00, index, buf, 4, USB_CTRL_SET_TIMEOUT);
  108. if (unlikely(ret < 0))
  109. netdev_warn(dev->net,
  110. "Failed to write register index 0x%08x", index);
  111. kfree(buf);
  112. return ret;
  113. }
  114. /* Loop until the read is completed with timeout
  115. * called with phy_mutex held */
  116. static int smsc75xx_phy_wait_not_busy(struct usbnet *dev)
  117. {
  118. unsigned long start_time = jiffies;
  119. u32 val;
  120. int ret;
  121. do {
  122. ret = smsc75xx_read_reg(dev, MII_ACCESS, &val);
  123. check_warn_return(ret, "Error reading MII_ACCESS");
  124. if (!(val & MII_ACCESS_BUSY))
  125. return 0;
  126. } while (!time_after(jiffies, start_time + HZ));
  127. return -EIO;
  128. }
  129. static int smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  130. {
  131. struct usbnet *dev = netdev_priv(netdev);
  132. u32 val, addr;
  133. int ret;
  134. mutex_lock(&dev->phy_mutex);
  135. /* confirm MII not busy */
  136. ret = smsc75xx_phy_wait_not_busy(dev);
  137. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_read");
  138. /* set the address, index & direction (read from PHY) */
  139. phy_id &= dev->mii.phy_id_mask;
  140. idx &= dev->mii.reg_num_mask;
  141. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  142. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  143. | MII_ACCESS_READ;
  144. ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
  145. check_warn_goto_done(ret, "Error writing MII_ACCESS");
  146. ret = smsc75xx_phy_wait_not_busy(dev);
  147. check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx);
  148. ret = smsc75xx_read_reg(dev, MII_DATA, &val);
  149. check_warn_goto_done(ret, "Error reading MII_DATA");
  150. ret = (u16)(val & 0xFFFF);
  151. done:
  152. mutex_unlock(&dev->phy_mutex);
  153. return ret;
  154. }
  155. static void smsc75xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  156. int regval)
  157. {
  158. struct usbnet *dev = netdev_priv(netdev);
  159. u32 val, addr;
  160. int ret;
  161. mutex_lock(&dev->phy_mutex);
  162. /* confirm MII not busy */
  163. ret = smsc75xx_phy_wait_not_busy(dev);
  164. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_write");
  165. val = regval;
  166. ret = smsc75xx_write_reg(dev, MII_DATA, val);
  167. check_warn_goto_done(ret, "Error writing MII_DATA");
  168. /* set the address, index & direction (write to PHY) */
  169. phy_id &= dev->mii.phy_id_mask;
  170. idx &= dev->mii.reg_num_mask;
  171. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  172. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  173. | MII_ACCESS_WRITE;
  174. ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
  175. check_warn_goto_done(ret, "Error writing MII_ACCESS");
  176. ret = smsc75xx_phy_wait_not_busy(dev);
  177. check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx);
  178. done:
  179. mutex_unlock(&dev->phy_mutex);
  180. }
  181. static int smsc75xx_wait_eeprom(struct usbnet *dev)
  182. {
  183. unsigned long start_time = jiffies;
  184. u32 val;
  185. int ret;
  186. do {
  187. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  188. check_warn_return(ret, "Error reading E2P_CMD");
  189. if (!(val & E2P_CMD_BUSY) || (val & E2P_CMD_TIMEOUT))
  190. break;
  191. udelay(40);
  192. } while (!time_after(jiffies, start_time + HZ));
  193. if (val & (E2P_CMD_TIMEOUT | E2P_CMD_BUSY)) {
  194. netdev_warn(dev->net, "EEPROM read operation timeout");
  195. return -EIO;
  196. }
  197. return 0;
  198. }
  199. static int smsc75xx_eeprom_confirm_not_busy(struct usbnet *dev)
  200. {
  201. unsigned long start_time = jiffies;
  202. u32 val;
  203. int ret;
  204. do {
  205. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  206. check_warn_return(ret, "Error reading E2P_CMD");
  207. if (!(val & E2P_CMD_BUSY))
  208. return 0;
  209. udelay(40);
  210. } while (!time_after(jiffies, start_time + HZ));
  211. netdev_warn(dev->net, "EEPROM is busy");
  212. return -EIO;
  213. }
  214. static int smsc75xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  215. u8 *data)
  216. {
  217. u32 val;
  218. int i, ret;
  219. BUG_ON(!dev);
  220. BUG_ON(!data);
  221. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  222. if (ret)
  223. return ret;
  224. for (i = 0; i < length; i++) {
  225. val = E2P_CMD_BUSY | E2P_CMD_READ | (offset & E2P_CMD_ADDR);
  226. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  227. check_warn_return(ret, "Error writing E2P_CMD");
  228. ret = smsc75xx_wait_eeprom(dev);
  229. if (ret < 0)
  230. return ret;
  231. ret = smsc75xx_read_reg(dev, E2P_DATA, &val);
  232. check_warn_return(ret, "Error reading E2P_DATA");
  233. data[i] = val & 0xFF;
  234. offset++;
  235. }
  236. return 0;
  237. }
  238. static int smsc75xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  239. u8 *data)
  240. {
  241. u32 val;
  242. int i, ret;
  243. BUG_ON(!dev);
  244. BUG_ON(!data);
  245. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  246. if (ret)
  247. return ret;
  248. /* Issue write/erase enable command */
  249. val = E2P_CMD_BUSY | E2P_CMD_EWEN;
  250. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  251. check_warn_return(ret, "Error writing E2P_CMD");
  252. ret = smsc75xx_wait_eeprom(dev);
  253. if (ret < 0)
  254. return ret;
  255. for (i = 0; i < length; i++) {
  256. /* Fill data register */
  257. val = data[i];
  258. ret = smsc75xx_write_reg(dev, E2P_DATA, val);
  259. check_warn_return(ret, "Error writing E2P_DATA");
  260. /* Send "write" command */
  261. val = E2P_CMD_BUSY | E2P_CMD_WRITE | (offset & E2P_CMD_ADDR);
  262. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  263. check_warn_return(ret, "Error writing E2P_CMD");
  264. ret = smsc75xx_wait_eeprom(dev);
  265. if (ret < 0)
  266. return ret;
  267. offset++;
  268. }
  269. return 0;
  270. }
  271. static int smsc75xx_dataport_wait_not_busy(struct usbnet *dev)
  272. {
  273. int i, ret;
  274. for (i = 0; i < 100; i++) {
  275. u32 dp_sel;
  276. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  277. check_warn_return(ret, "Error reading DP_SEL");
  278. if (dp_sel & DP_SEL_DPRDY)
  279. return 0;
  280. udelay(40);
  281. }
  282. netdev_warn(dev->net, "smsc75xx_dataport_wait_not_busy timed out");
  283. return -EIO;
  284. }
  285. static int smsc75xx_dataport_write(struct usbnet *dev, u32 ram_select, u32 addr,
  286. u32 length, u32 *buf)
  287. {
  288. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  289. u32 dp_sel;
  290. int i, ret;
  291. mutex_lock(&pdata->dataport_mutex);
  292. ret = smsc75xx_dataport_wait_not_busy(dev);
  293. check_warn_goto_done(ret, "smsc75xx_dataport_write busy on entry");
  294. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  295. check_warn_goto_done(ret, "Error reading DP_SEL");
  296. dp_sel &= ~DP_SEL_RSEL;
  297. dp_sel |= ram_select;
  298. ret = smsc75xx_write_reg(dev, DP_SEL, dp_sel);
  299. check_warn_goto_done(ret, "Error writing DP_SEL");
  300. for (i = 0; i < length; i++) {
  301. ret = smsc75xx_write_reg(dev, DP_ADDR, addr + i);
  302. check_warn_goto_done(ret, "Error writing DP_ADDR");
  303. ret = smsc75xx_write_reg(dev, DP_DATA, buf[i]);
  304. check_warn_goto_done(ret, "Error writing DP_DATA");
  305. ret = smsc75xx_write_reg(dev, DP_CMD, DP_CMD_WRITE);
  306. check_warn_goto_done(ret, "Error writing DP_CMD");
  307. ret = smsc75xx_dataport_wait_not_busy(dev);
  308. check_warn_goto_done(ret, "smsc75xx_dataport_write timeout");
  309. }
  310. done:
  311. mutex_unlock(&pdata->dataport_mutex);
  312. return ret;
  313. }
  314. /* returns hash bit number for given MAC address */
  315. static u32 smsc75xx_hash(char addr[ETH_ALEN])
  316. {
  317. return (ether_crc(ETH_ALEN, addr) >> 23) & 0x1ff;
  318. }
  319. static void smsc75xx_deferred_multicast_write(struct work_struct *param)
  320. {
  321. struct smsc75xx_priv *pdata =
  322. container_of(param, struct smsc75xx_priv, set_multicast);
  323. struct usbnet *dev = pdata->dev;
  324. int ret;
  325. netif_dbg(dev, drv, dev->net, "deferred multicast write 0x%08x",
  326. pdata->rfe_ctl);
  327. smsc75xx_dataport_write(dev, DP_SEL_VHF, DP_SEL_VHF_VLAN_LEN,
  328. DP_SEL_VHF_HASH_LEN, pdata->multicast_hash_table);
  329. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  330. check_warn(ret, "Error writing RFE_CRL");
  331. }
  332. static void smsc75xx_set_multicast(struct net_device *netdev)
  333. {
  334. struct usbnet *dev = netdev_priv(netdev);
  335. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  336. unsigned long flags;
  337. int i;
  338. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  339. pdata->rfe_ctl &=
  340. ~(RFE_CTL_AU | RFE_CTL_AM | RFE_CTL_DPF | RFE_CTL_MHF);
  341. pdata->rfe_ctl |= RFE_CTL_AB;
  342. for (i = 0; i < DP_SEL_VHF_HASH_LEN; i++)
  343. pdata->multicast_hash_table[i] = 0;
  344. if (dev->net->flags & IFF_PROMISC) {
  345. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled");
  346. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_AU;
  347. } else if (dev->net->flags & IFF_ALLMULTI) {
  348. netif_dbg(dev, drv, dev->net, "receive all multicast enabled");
  349. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_DPF;
  350. } else if (!netdev_mc_empty(dev->net)) {
  351. struct netdev_hw_addr *ha;
  352. netif_dbg(dev, drv, dev->net, "receive multicast hash filter");
  353. pdata->rfe_ctl |= RFE_CTL_MHF | RFE_CTL_DPF;
  354. netdev_for_each_mc_addr(ha, netdev) {
  355. u32 bitnum = smsc75xx_hash(ha->addr);
  356. pdata->multicast_hash_table[bitnum / 32] |=
  357. (1 << (bitnum % 32));
  358. }
  359. } else {
  360. netif_dbg(dev, drv, dev->net, "receive own packets only");
  361. pdata->rfe_ctl |= RFE_CTL_DPF;
  362. }
  363. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  364. /* defer register writes to a sleepable context */
  365. schedule_work(&pdata->set_multicast);
  366. }
  367. static int smsc75xx_update_flowcontrol(struct usbnet *dev, u8 duplex,
  368. u16 lcladv, u16 rmtadv)
  369. {
  370. u32 flow = 0, fct_flow = 0;
  371. int ret;
  372. if (duplex == DUPLEX_FULL) {
  373. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  374. if (cap & FLOW_CTRL_TX) {
  375. flow = (FLOW_TX_FCEN | 0xFFFF);
  376. /* set fct_flow thresholds to 20% and 80% */
  377. fct_flow = (8 << 8) | 32;
  378. }
  379. if (cap & FLOW_CTRL_RX)
  380. flow |= FLOW_RX_FCEN;
  381. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s",
  382. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  383. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  384. } else {
  385. netif_dbg(dev, link, dev->net, "half duplex");
  386. }
  387. ret = smsc75xx_write_reg(dev, FLOW, flow);
  388. check_warn_return(ret, "Error writing FLOW");
  389. ret = smsc75xx_write_reg(dev, FCT_FLOW, fct_flow);
  390. check_warn_return(ret, "Error writing FCT_FLOW");
  391. return 0;
  392. }
  393. static int smsc75xx_link_reset(struct usbnet *dev)
  394. {
  395. struct mii_if_info *mii = &dev->mii;
  396. struct ethtool_cmd ecmd;
  397. u16 lcladv, rmtadv;
  398. int ret;
  399. /* clear interrupt status */
  400. ret = smsc75xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  401. check_warn_return(ret, "Error reading PHY_INT_SRC");
  402. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  403. check_warn_return(ret, "Error writing INT_STS");
  404. mii_check_media(mii, 1, 1);
  405. mii_ethtool_gset(&dev->mii, &ecmd);
  406. lcladv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  407. rmtadv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  408. netif_dbg(dev, link, dev->net, "speed: %d duplex: %d lcladv: %04x"
  409. " rmtadv: %04x", ecmd.speed, ecmd.duplex, lcladv, rmtadv);
  410. return smsc75xx_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  411. }
  412. static void smsc75xx_status(struct usbnet *dev, struct urb *urb)
  413. {
  414. u32 intdata;
  415. if (urb->actual_length != 4) {
  416. netdev_warn(dev->net,
  417. "unexpected urb length %d", urb->actual_length);
  418. return;
  419. }
  420. memcpy(&intdata, urb->transfer_buffer, 4);
  421. le32_to_cpus(&intdata);
  422. netif_dbg(dev, link, dev->net, "intdata: 0x%08X", intdata);
  423. if (intdata & INT_ENP_PHY_INT)
  424. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  425. else
  426. netdev_warn(dev->net,
  427. "unexpected interrupt, intdata=0x%08X", intdata);
  428. }
  429. /* Enable or disable Rx checksum offload engine */
  430. static int smsc75xx_set_rx_csum_offload(struct usbnet *dev)
  431. {
  432. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  433. unsigned long flags;
  434. int ret;
  435. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  436. if (pdata->use_rx_csum)
  437. pdata->rfe_ctl |= RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM;
  438. else
  439. pdata->rfe_ctl &= ~(RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM);
  440. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  441. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  442. check_warn_return(ret, "Error writing RFE_CTL");
  443. return 0;
  444. }
  445. static int smsc75xx_ethtool_get_eeprom_len(struct net_device *net)
  446. {
  447. return MAX_EEPROM_SIZE;
  448. }
  449. static int smsc75xx_ethtool_get_eeprom(struct net_device *netdev,
  450. struct ethtool_eeprom *ee, u8 *data)
  451. {
  452. struct usbnet *dev = netdev_priv(netdev);
  453. ee->magic = LAN75XX_EEPROM_MAGIC;
  454. return smsc75xx_read_eeprom(dev, ee->offset, ee->len, data);
  455. }
  456. static int smsc75xx_ethtool_set_eeprom(struct net_device *netdev,
  457. struct ethtool_eeprom *ee, u8 *data)
  458. {
  459. struct usbnet *dev = netdev_priv(netdev);
  460. if (ee->magic != LAN75XX_EEPROM_MAGIC) {
  461. netdev_warn(dev->net,
  462. "EEPROM: magic value mismatch: 0x%x", ee->magic);
  463. return -EINVAL;
  464. }
  465. return smsc75xx_write_eeprom(dev, ee->offset, ee->len, data);
  466. }
  467. static u32 smsc75xx_ethtool_get_rx_csum(struct net_device *netdev)
  468. {
  469. struct usbnet *dev = netdev_priv(netdev);
  470. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  471. return pdata->use_rx_csum;
  472. }
  473. static int smsc75xx_ethtool_set_rx_csum(struct net_device *netdev, u32 val)
  474. {
  475. struct usbnet *dev = netdev_priv(netdev);
  476. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  477. pdata->use_rx_csum = !!val;
  478. return smsc75xx_set_rx_csum_offload(dev);
  479. }
  480. static int smsc75xx_ethtool_set_tso(struct net_device *netdev, u32 data)
  481. {
  482. if (data)
  483. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  484. else
  485. netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  486. return 0;
  487. }
  488. static const struct ethtool_ops smsc75xx_ethtool_ops = {
  489. .get_link = usbnet_get_link,
  490. .nway_reset = usbnet_nway_reset,
  491. .get_drvinfo = usbnet_get_drvinfo,
  492. .get_msglevel = usbnet_get_msglevel,
  493. .set_msglevel = usbnet_set_msglevel,
  494. .get_settings = usbnet_get_settings,
  495. .set_settings = usbnet_set_settings,
  496. .get_eeprom_len = smsc75xx_ethtool_get_eeprom_len,
  497. .get_eeprom = smsc75xx_ethtool_get_eeprom,
  498. .set_eeprom = smsc75xx_ethtool_set_eeprom,
  499. .get_tx_csum = ethtool_op_get_tx_csum,
  500. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  501. .get_rx_csum = smsc75xx_ethtool_get_rx_csum,
  502. .set_rx_csum = smsc75xx_ethtool_set_rx_csum,
  503. .get_tso = ethtool_op_get_tso,
  504. .set_tso = smsc75xx_ethtool_set_tso,
  505. };
  506. static int smsc75xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  507. {
  508. struct usbnet *dev = netdev_priv(netdev);
  509. if (!netif_running(netdev))
  510. return -EINVAL;
  511. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  512. }
  513. static void smsc75xx_init_mac_address(struct usbnet *dev)
  514. {
  515. /* try reading mac address from EEPROM */
  516. if (smsc75xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  517. dev->net->dev_addr) == 0) {
  518. if (is_valid_ether_addr(dev->net->dev_addr)) {
  519. /* eeprom values are valid so use them */
  520. netif_dbg(dev, ifup, dev->net,
  521. "MAC address read from EEPROM");
  522. return;
  523. }
  524. }
  525. /* no eeprom, or eeprom values are invalid. generate random MAC */
  526. random_ether_addr(dev->net->dev_addr);
  527. netif_dbg(dev, ifup, dev->net, "MAC address set to random_ether_addr");
  528. }
  529. static int smsc75xx_set_mac_address(struct usbnet *dev)
  530. {
  531. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  532. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  533. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  534. int ret = smsc75xx_write_reg(dev, RX_ADDRH, addr_hi);
  535. check_warn_return(ret, "Failed to write RX_ADDRH: %d", ret);
  536. ret = smsc75xx_write_reg(dev, RX_ADDRL, addr_lo);
  537. check_warn_return(ret, "Failed to write RX_ADDRL: %d", ret);
  538. addr_hi |= ADDR_FILTX_FB_VALID;
  539. ret = smsc75xx_write_reg(dev, ADDR_FILTX, addr_hi);
  540. check_warn_return(ret, "Failed to write ADDR_FILTX: %d", ret);
  541. ret = smsc75xx_write_reg(dev, ADDR_FILTX + 4, addr_lo);
  542. check_warn_return(ret, "Failed to write ADDR_FILTX+4: %d", ret);
  543. return 0;
  544. }
  545. static int smsc75xx_phy_initialize(struct usbnet *dev)
  546. {
  547. int bmcr, timeout = 0;
  548. /* Initialize MII structure */
  549. dev->mii.dev = dev->net;
  550. dev->mii.mdio_read = smsc75xx_mdio_read;
  551. dev->mii.mdio_write = smsc75xx_mdio_write;
  552. dev->mii.phy_id_mask = 0x1f;
  553. dev->mii.reg_num_mask = 0x1f;
  554. dev->mii.phy_id = SMSC75XX_INTERNAL_PHY_ID;
  555. /* reset phy and wait for reset to complete */
  556. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  557. do {
  558. msleep(10);
  559. bmcr = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  560. check_warn_return(bmcr, "Error reading MII_BMCR");
  561. timeout++;
  562. } while ((bmcr & MII_BMCR) && (timeout < 100));
  563. if (timeout >= 100) {
  564. netdev_warn(dev->net, "timeout on PHY Reset");
  565. return -EIO;
  566. }
  567. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  568. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  569. ADVERTISE_PAUSE_ASYM);
  570. /* read to clear */
  571. smsc75xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  572. check_warn_return(bmcr, "Error reading PHY_INT_SRC");
  573. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  574. PHY_INT_MASK_DEFAULT);
  575. mii_nway_restart(&dev->mii);
  576. netif_dbg(dev, ifup, dev->net, "phy initialised successfully");
  577. return 0;
  578. }
  579. static int smsc75xx_set_rx_max_frame_length(struct usbnet *dev, int size)
  580. {
  581. int ret = 0;
  582. u32 buf;
  583. bool rxenabled;
  584. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  585. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  586. rxenabled = ((buf & MAC_RX_RXEN) != 0);
  587. if (rxenabled) {
  588. buf &= ~MAC_RX_RXEN;
  589. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  590. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  591. }
  592. /* add 4 to size for FCS */
  593. buf &= ~MAC_RX_MAX_SIZE;
  594. buf |= (((size + 4) << MAC_RX_MAX_SIZE_SHIFT) & MAC_RX_MAX_SIZE);
  595. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  596. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  597. if (rxenabled) {
  598. buf |= MAC_RX_RXEN;
  599. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  600. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  601. }
  602. return 0;
  603. }
  604. static int smsc75xx_change_mtu(struct net_device *netdev, int new_mtu)
  605. {
  606. struct usbnet *dev = netdev_priv(netdev);
  607. int ret = smsc75xx_set_rx_max_frame_length(dev, new_mtu);
  608. check_warn_return(ret, "Failed to set mac rx frame length");
  609. return usbnet_change_mtu(netdev, new_mtu);
  610. }
  611. static int smsc75xx_reset(struct usbnet *dev)
  612. {
  613. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  614. u32 buf;
  615. int ret = 0, timeout;
  616. netif_dbg(dev, ifup, dev->net, "entering smsc75xx_reset");
  617. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  618. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  619. buf |= HW_CFG_LRST;
  620. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  621. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  622. timeout = 0;
  623. do {
  624. msleep(10);
  625. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  626. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  627. timeout++;
  628. } while ((buf & HW_CFG_LRST) && (timeout < 100));
  629. if (timeout >= 100) {
  630. netdev_warn(dev->net, "timeout on completion of Lite Reset");
  631. return -EIO;
  632. }
  633. netif_dbg(dev, ifup, dev->net, "Lite reset complete, resetting PHY");
  634. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  635. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  636. buf |= PMT_CTL_PHY_RST;
  637. ret = smsc75xx_write_reg(dev, PMT_CTL, buf);
  638. check_warn_return(ret, "Failed to write PMT_CTL: %d", ret);
  639. timeout = 0;
  640. do {
  641. msleep(10);
  642. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  643. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  644. timeout++;
  645. } while ((buf & PMT_CTL_PHY_RST) && (timeout < 100));
  646. if (timeout >= 100) {
  647. netdev_warn(dev->net, "timeout waiting for PHY Reset");
  648. return -EIO;
  649. }
  650. netif_dbg(dev, ifup, dev->net, "PHY reset complete");
  651. smsc75xx_init_mac_address(dev);
  652. ret = smsc75xx_set_mac_address(dev);
  653. check_warn_return(ret, "Failed to set mac address");
  654. netif_dbg(dev, ifup, dev->net, "MAC Address: %pM", dev->net->dev_addr);
  655. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  656. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  657. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x", buf);
  658. buf |= HW_CFG_BIR;
  659. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  660. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  661. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  662. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  663. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG after "
  664. "writing HW_CFG_BIR: 0x%08x", buf);
  665. if (!turbo_mode) {
  666. buf = 0;
  667. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  668. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  669. buf = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  670. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  671. } else {
  672. buf = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  673. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  674. }
  675. netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld",
  676. (ulong)dev->rx_urb_size);
  677. ret = smsc75xx_write_reg(dev, BURST_CAP, buf);
  678. check_warn_return(ret, "Failed to write BURST_CAP: %d", ret);
  679. ret = smsc75xx_read_reg(dev, BURST_CAP, &buf);
  680. check_warn_return(ret, "Failed to read BURST_CAP: %d", ret);
  681. netif_dbg(dev, ifup, dev->net,
  682. "Read Value from BURST_CAP after writing: 0x%08x", buf);
  683. ret = smsc75xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  684. check_warn_return(ret, "Failed to write BULK_IN_DLY: %d", ret);
  685. ret = smsc75xx_read_reg(dev, BULK_IN_DLY, &buf);
  686. check_warn_return(ret, "Failed to read BULK_IN_DLY: %d", ret);
  687. netif_dbg(dev, ifup, dev->net,
  688. "Read Value from BULK_IN_DLY after writing: 0x%08x", buf);
  689. if (turbo_mode) {
  690. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  691. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  692. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
  693. buf |= (HW_CFG_MEF | HW_CFG_BCE);
  694. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  695. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  696. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  697. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  698. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
  699. }
  700. /* set FIFO sizes */
  701. buf = (MAX_RX_FIFO_SIZE - 512) / 512;
  702. ret = smsc75xx_write_reg(dev, FCT_RX_FIFO_END, buf);
  703. check_warn_return(ret, "Failed to write FCT_RX_FIFO_END: %d", ret);
  704. netif_dbg(dev, ifup, dev->net, "FCT_RX_FIFO_END set to 0x%08x", buf);
  705. buf = (MAX_TX_FIFO_SIZE - 512) / 512;
  706. ret = smsc75xx_write_reg(dev, FCT_TX_FIFO_END, buf);
  707. check_warn_return(ret, "Failed to write FCT_TX_FIFO_END: %d", ret);
  708. netif_dbg(dev, ifup, dev->net, "FCT_TX_FIFO_END set to 0x%08x", buf);
  709. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  710. check_warn_return(ret, "Failed to write INT_STS: %d", ret);
  711. ret = smsc75xx_read_reg(dev, ID_REV, &buf);
  712. check_warn_return(ret, "Failed to read ID_REV: %d", ret);
  713. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x", buf);
  714. /* Configure GPIO pins as LED outputs */
  715. ret = smsc75xx_read_reg(dev, LED_GPIO_CFG, &buf);
  716. check_warn_return(ret, "Failed to read LED_GPIO_CFG: %d", ret);
  717. buf &= ~(LED_GPIO_CFG_LED2_FUN_SEL | LED_GPIO_CFG_LED10_FUN_SEL);
  718. buf |= LED_GPIO_CFG_LEDGPIO_EN | LED_GPIO_CFG_LED2_FUN_SEL;
  719. ret = smsc75xx_write_reg(dev, LED_GPIO_CFG, buf);
  720. check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d", ret);
  721. ret = smsc75xx_write_reg(dev, FLOW, 0);
  722. check_warn_return(ret, "Failed to write FLOW: %d", ret);
  723. ret = smsc75xx_write_reg(dev, FCT_FLOW, 0);
  724. check_warn_return(ret, "Failed to write FCT_FLOW: %d", ret);
  725. /* Don't need rfe_ctl_lock during initialisation */
  726. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  727. check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
  728. pdata->rfe_ctl |= RFE_CTL_AB | RFE_CTL_DPF;
  729. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  730. check_warn_return(ret, "Failed to write RFE_CTL: %d", ret);
  731. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  732. check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
  733. netif_dbg(dev, ifup, dev->net, "RFE_CTL set to 0x%08x", pdata->rfe_ctl);
  734. /* Enable or disable checksum offload engines */
  735. ethtool_op_set_tx_hw_csum(dev->net, DEFAULT_TX_CSUM_ENABLE);
  736. ret = smsc75xx_set_rx_csum_offload(dev);
  737. check_warn_return(ret, "Failed to set rx csum offload: %d", ret);
  738. smsc75xx_ethtool_set_tso(dev->net, DEFAULT_TSO_ENABLE);
  739. smsc75xx_set_multicast(dev->net);
  740. ret = smsc75xx_phy_initialize(dev);
  741. check_warn_return(ret, "Failed to initialize PHY: %d", ret);
  742. ret = smsc75xx_read_reg(dev, INT_EP_CTL, &buf);
  743. check_warn_return(ret, "Failed to read INT_EP_CTL: %d", ret);
  744. /* enable PHY interrupts */
  745. buf |= INT_ENP_PHY_INT;
  746. ret = smsc75xx_write_reg(dev, INT_EP_CTL, buf);
  747. check_warn_return(ret, "Failed to write INT_EP_CTL: %d", ret);
  748. ret = smsc75xx_read_reg(dev, MAC_TX, &buf);
  749. check_warn_return(ret, "Failed to read MAC_TX: %d", ret);
  750. buf |= MAC_TX_TXEN;
  751. ret = smsc75xx_write_reg(dev, MAC_TX, buf);
  752. check_warn_return(ret, "Failed to write MAC_TX: %d", ret);
  753. netif_dbg(dev, ifup, dev->net, "MAC_TX set to 0x%08x", buf);
  754. ret = smsc75xx_read_reg(dev, FCT_TX_CTL, &buf);
  755. check_warn_return(ret, "Failed to read FCT_TX_CTL: %d", ret);
  756. buf |= FCT_TX_CTL_EN;
  757. ret = smsc75xx_write_reg(dev, FCT_TX_CTL, buf);
  758. check_warn_return(ret, "Failed to write FCT_TX_CTL: %d", ret);
  759. netif_dbg(dev, ifup, dev->net, "FCT_TX_CTL set to 0x%08x", buf);
  760. ret = smsc75xx_set_rx_max_frame_length(dev, 1514);
  761. check_warn_return(ret, "Failed to set max rx frame length");
  762. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  763. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  764. buf |= MAC_RX_RXEN;
  765. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  766. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  767. netif_dbg(dev, ifup, dev->net, "MAC_RX set to 0x%08x", buf);
  768. ret = smsc75xx_read_reg(dev, FCT_RX_CTL, &buf);
  769. check_warn_return(ret, "Failed to read FCT_RX_CTL: %d", ret);
  770. buf |= FCT_RX_CTL_EN;
  771. ret = smsc75xx_write_reg(dev, FCT_RX_CTL, buf);
  772. check_warn_return(ret, "Failed to write FCT_RX_CTL: %d", ret);
  773. netif_dbg(dev, ifup, dev->net, "FCT_RX_CTL set to 0x%08x", buf);
  774. netif_dbg(dev, ifup, dev->net, "smsc75xx_reset, return 0");
  775. return 0;
  776. }
  777. static const struct net_device_ops smsc75xx_netdev_ops = {
  778. .ndo_open = usbnet_open,
  779. .ndo_stop = usbnet_stop,
  780. .ndo_start_xmit = usbnet_start_xmit,
  781. .ndo_tx_timeout = usbnet_tx_timeout,
  782. .ndo_change_mtu = smsc75xx_change_mtu,
  783. .ndo_set_mac_address = eth_mac_addr,
  784. .ndo_validate_addr = eth_validate_addr,
  785. .ndo_do_ioctl = smsc75xx_ioctl,
  786. .ndo_set_multicast_list = smsc75xx_set_multicast,
  787. };
  788. static int smsc75xx_bind(struct usbnet *dev, struct usb_interface *intf)
  789. {
  790. struct smsc75xx_priv *pdata = NULL;
  791. int ret;
  792. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  793. ret = usbnet_get_endpoints(dev, intf);
  794. check_warn_return(ret, "usbnet_get_endpoints failed: %d", ret);
  795. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc75xx_priv),
  796. GFP_KERNEL);
  797. pdata = (struct smsc75xx_priv *)(dev->data[0]);
  798. if (!pdata) {
  799. netdev_warn(dev->net, "Unable to allocate smsc75xx_priv");
  800. return -ENOMEM;
  801. }
  802. pdata->dev = dev;
  803. spin_lock_init(&pdata->rfe_ctl_lock);
  804. mutex_init(&pdata->dataport_mutex);
  805. INIT_WORK(&pdata->set_multicast, smsc75xx_deferred_multicast_write);
  806. pdata->use_rx_csum = DEFAULT_RX_CSUM_ENABLE;
  807. /* We have to advertise SG otherwise TSO cannot be enabled */
  808. dev->net->features |= NETIF_F_SG;
  809. /* Init all registers */
  810. ret = smsc75xx_reset(dev);
  811. dev->net->netdev_ops = &smsc75xx_netdev_ops;
  812. dev->net->ethtool_ops = &smsc75xx_ethtool_ops;
  813. dev->net->flags |= IFF_MULTICAST;
  814. dev->net->hard_header_len += SMSC75XX_TX_OVERHEAD;
  815. return 0;
  816. }
  817. static void smsc75xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  818. {
  819. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  820. if (pdata) {
  821. netif_dbg(dev, ifdown, dev->net, "free pdata");
  822. kfree(pdata);
  823. pdata = NULL;
  824. dev->data[0] = 0;
  825. }
  826. }
  827. static void smsc75xx_rx_csum_offload(struct sk_buff *skb, u32 rx_cmd_a,
  828. u32 rx_cmd_b)
  829. {
  830. if (unlikely(rx_cmd_a & RX_CMD_A_LCSM)) {
  831. skb->ip_summed = CHECKSUM_NONE;
  832. } else {
  833. skb->csum = ntohs((u16)(rx_cmd_b >> RX_CMD_B_CSUM_SHIFT));
  834. skb->ip_summed = CHECKSUM_COMPLETE;
  835. }
  836. }
  837. static int smsc75xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  838. {
  839. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  840. while (skb->len > 0) {
  841. u32 rx_cmd_a, rx_cmd_b, align_count, size;
  842. struct sk_buff *ax_skb;
  843. unsigned char *packet;
  844. memcpy(&rx_cmd_a, skb->data, sizeof(rx_cmd_a));
  845. le32_to_cpus(&rx_cmd_a);
  846. skb_pull(skb, 4);
  847. memcpy(&rx_cmd_b, skb->data, sizeof(rx_cmd_b));
  848. le32_to_cpus(&rx_cmd_b);
  849. skb_pull(skb, 4 + NET_IP_ALIGN);
  850. packet = skb->data;
  851. /* get the packet length */
  852. size = (rx_cmd_a & RX_CMD_A_LEN) - NET_IP_ALIGN;
  853. align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
  854. if (unlikely(rx_cmd_a & RX_CMD_A_RED)) {
  855. netif_dbg(dev, rx_err, dev->net,
  856. "Error rx_cmd_a=0x%08x", rx_cmd_a);
  857. dev->net->stats.rx_errors++;
  858. dev->net->stats.rx_dropped++;
  859. if (rx_cmd_a & RX_CMD_A_FCS)
  860. dev->net->stats.rx_crc_errors++;
  861. else if (rx_cmd_a & (RX_CMD_A_LONG | RX_CMD_A_RUNT))
  862. dev->net->stats.rx_frame_errors++;
  863. } else {
  864. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  865. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  866. netif_dbg(dev, rx_err, dev->net,
  867. "size err rx_cmd_a=0x%08x", rx_cmd_a);
  868. return 0;
  869. }
  870. /* last frame in this batch */
  871. if (skb->len == size) {
  872. if (pdata->use_rx_csum)
  873. smsc75xx_rx_csum_offload(skb, rx_cmd_a,
  874. rx_cmd_b);
  875. else
  876. skb->ip_summed = CHECKSUM_NONE;
  877. skb_trim(skb, skb->len - 4); /* remove fcs */
  878. skb->truesize = size + sizeof(struct sk_buff);
  879. return 1;
  880. }
  881. ax_skb = skb_clone(skb, GFP_ATOMIC);
  882. if (unlikely(!ax_skb)) {
  883. netdev_warn(dev->net, "Error allocating skb");
  884. return 0;
  885. }
  886. ax_skb->len = size;
  887. ax_skb->data = packet;
  888. skb_set_tail_pointer(ax_skb, size);
  889. if (pdata->use_rx_csum)
  890. smsc75xx_rx_csum_offload(ax_skb, rx_cmd_a,
  891. rx_cmd_b);
  892. else
  893. ax_skb->ip_summed = CHECKSUM_NONE;
  894. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  895. ax_skb->truesize = size + sizeof(struct sk_buff);
  896. usbnet_skb_return(dev, ax_skb);
  897. }
  898. skb_pull(skb, size);
  899. /* padding bytes before the next frame starts */
  900. if (skb->len)
  901. skb_pull(skb, align_count);
  902. }
  903. if (unlikely(skb->len < 0)) {
  904. netdev_warn(dev->net, "invalid rx length<0 %d", skb->len);
  905. return 0;
  906. }
  907. return 1;
  908. }
  909. static struct sk_buff *smsc75xx_tx_fixup(struct usbnet *dev,
  910. struct sk_buff *skb, gfp_t flags)
  911. {
  912. u32 tx_cmd_a, tx_cmd_b;
  913. skb_linearize(skb);
  914. if (skb_headroom(skb) < SMSC75XX_TX_OVERHEAD) {
  915. struct sk_buff *skb2 =
  916. skb_copy_expand(skb, SMSC75XX_TX_OVERHEAD, 0, flags);
  917. dev_kfree_skb_any(skb);
  918. skb = skb2;
  919. if (!skb)
  920. return NULL;
  921. }
  922. tx_cmd_a = (u32)(skb->len & TX_CMD_A_LEN) | TX_CMD_A_FCS;
  923. if (skb->ip_summed == CHECKSUM_PARTIAL)
  924. tx_cmd_a |= TX_CMD_A_IPE | TX_CMD_A_TPE;
  925. if (skb_is_gso(skb)) {
  926. u16 mss = max(skb_shinfo(skb)->gso_size, TX_MSS_MIN);
  927. tx_cmd_b = (mss << TX_CMD_B_MSS_SHIFT) & TX_CMD_B_MSS;
  928. tx_cmd_a |= TX_CMD_A_LSO;
  929. } else {
  930. tx_cmd_b = 0;
  931. }
  932. skb_push(skb, 4);
  933. cpu_to_le32s(&tx_cmd_b);
  934. memcpy(skb->data, &tx_cmd_b, 4);
  935. skb_push(skb, 4);
  936. cpu_to_le32s(&tx_cmd_a);
  937. memcpy(skb->data, &tx_cmd_a, 4);
  938. return skb;
  939. }
  940. static const struct driver_info smsc75xx_info = {
  941. .description = "smsc75xx USB 2.0 Gigabit Ethernet",
  942. .bind = smsc75xx_bind,
  943. .unbind = smsc75xx_unbind,
  944. .link_reset = smsc75xx_link_reset,
  945. .reset = smsc75xx_reset,
  946. .rx_fixup = smsc75xx_rx_fixup,
  947. .tx_fixup = smsc75xx_tx_fixup,
  948. .status = smsc75xx_status,
  949. .flags = FLAG_ETHER | FLAG_SEND_ZLP,
  950. };
  951. static const struct usb_device_id products[] = {
  952. {
  953. /* SMSC7500 USB Gigabit Ethernet Device */
  954. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7500),
  955. .driver_info = (unsigned long) &smsc75xx_info,
  956. },
  957. {
  958. /* SMSC7500 USB Gigabit Ethernet Device */
  959. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7505),
  960. .driver_info = (unsigned long) &smsc75xx_info,
  961. },
  962. { }, /* END */
  963. };
  964. MODULE_DEVICE_TABLE(usb, products);
  965. static struct usb_driver smsc75xx_driver = {
  966. .name = SMSC_CHIPNAME,
  967. .id_table = products,
  968. .probe = usbnet_probe,
  969. .suspend = usbnet_suspend,
  970. .resume = usbnet_resume,
  971. .disconnect = usbnet_disconnect,
  972. };
  973. static int __init smsc75xx_init(void)
  974. {
  975. return usb_register(&smsc75xx_driver);
  976. }
  977. module_init(smsc75xx_init);
  978. static void __exit smsc75xx_exit(void)
  979. {
  980. usb_deregister(&smsc75xx_driver);
  981. }
  982. module_exit(smsc75xx_exit);
  983. MODULE_AUTHOR("Nancy Lin");
  984. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@smsc.com>");
  985. MODULE_DESCRIPTION("SMSC75XX USB 2.0 Gigabit Ethernet Devices");
  986. MODULE_LICENSE("GPL");