tg3.c 403 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/ip.h>
  39. #include <linux/tcp.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/firmware.h>
  44. #include <net/checksum.h>
  45. #include <net/ip.h>
  46. #include <asm/system.h>
  47. #include <asm/io.h>
  48. #include <asm/byteorder.h>
  49. #include <asm/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. #define DRV_MODULE_NAME "tg3"
  58. #define TG3_MAJ_NUM 3
  59. #define TG3_MIN_NUM 117
  60. #define DRV_MODULE_VERSION \
  61. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  62. #define DRV_MODULE_RELDATE "January 25, 2011"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_STD_RING_SIZE(tp) \
  88. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  89. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  90. RX_STD_MAX_SIZE_5717 : 512)
  91. #define TG3_DEF_RX_RING_PENDING 200
  92. #define TG3_RX_JMB_RING_SIZE(tp) \
  93. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  94. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  95. 1024 : 256)
  96. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  97. #define TG3_RSS_INDIR_TBL_SIZE 128
  98. /* Do not place this n-ring entries value into the tp struct itself,
  99. * we really want to expose these constants to GCC so that modulo et
  100. * al. operations are done with shifts and masks instead of with
  101. * hw multiply/modulo instructions. Another solution would be to
  102. * replace things like '% foo' with '& (foo - 1)'.
  103. */
  104. #define TG3_TX_RING_SIZE 512
  105. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  106. #define TG3_RX_STD_RING_BYTES(tp) \
  107. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  108. #define TG3_RX_JMB_RING_BYTES(tp) \
  109. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  110. #define TG3_RX_RCB_RING_BYTES(tp) \
  111. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  112. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  113. TG3_TX_RING_SIZE)
  114. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  115. #define TG3_DMA_BYTE_ENAB 64
  116. #define TG3_RX_STD_DMA_SZ 1536
  117. #define TG3_RX_JMB_DMA_SZ 9046
  118. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  119. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  120. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  121. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  122. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  123. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  124. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  125. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  126. * that are at least dword aligned when used in PCIX mode. The driver
  127. * works around this bug by double copying the packet. This workaround
  128. * is built into the normal double copy length check for efficiency.
  129. *
  130. * However, the double copy is only necessary on those architectures
  131. * where unaligned memory accesses are inefficient. For those architectures
  132. * where unaligned memory accesses incur little penalty, we can reintegrate
  133. * the 5701 in the normal rx path. Doing so saves a device structure
  134. * dereference by hardcoding the double copy threshold in place.
  135. */
  136. #define TG3_RX_COPY_THRESHOLD 256
  137. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  138. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  139. #else
  140. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  141. #endif
  142. /* minimum number of free TX descriptors required to wake up TX process */
  143. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  144. #define TG3_RAW_IP_ALIGN 2
  145. /* number of ETHTOOL_GSTATS u64's */
  146. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  147. #define TG3_NUM_TEST 6
  148. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  149. #define FIRMWARE_TG3 "tigon/tg3.bin"
  150. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  151. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  152. static char version[] __devinitdata =
  153. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  154. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  155. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  156. MODULE_LICENSE("GPL");
  157. MODULE_VERSION(DRV_MODULE_VERSION);
  158. MODULE_FIRMWARE(FIRMWARE_TG3);
  159. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  160. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  161. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  162. module_param(tg3_debug, int, 0);
  163. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  164. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  244. {}
  245. };
  246. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  247. static const struct {
  248. const char string[ETH_GSTRING_LEN];
  249. } ethtool_stats_keys[TG3_NUM_STATS] = {
  250. { "rx_octets" },
  251. { "rx_fragments" },
  252. { "rx_ucast_packets" },
  253. { "rx_mcast_packets" },
  254. { "rx_bcast_packets" },
  255. { "rx_fcs_errors" },
  256. { "rx_align_errors" },
  257. { "rx_xon_pause_rcvd" },
  258. { "rx_xoff_pause_rcvd" },
  259. { "rx_mac_ctrl_rcvd" },
  260. { "rx_xoff_entered" },
  261. { "rx_frame_too_long_errors" },
  262. { "rx_jabbers" },
  263. { "rx_undersize_packets" },
  264. { "rx_in_length_errors" },
  265. { "rx_out_length_errors" },
  266. { "rx_64_or_less_octet_packets" },
  267. { "rx_65_to_127_octet_packets" },
  268. { "rx_128_to_255_octet_packets" },
  269. { "rx_256_to_511_octet_packets" },
  270. { "rx_512_to_1023_octet_packets" },
  271. { "rx_1024_to_1522_octet_packets" },
  272. { "rx_1523_to_2047_octet_packets" },
  273. { "rx_2048_to_4095_octet_packets" },
  274. { "rx_4096_to_8191_octet_packets" },
  275. { "rx_8192_to_9022_octet_packets" },
  276. { "tx_octets" },
  277. { "tx_collisions" },
  278. { "tx_xon_sent" },
  279. { "tx_xoff_sent" },
  280. { "tx_flow_control" },
  281. { "tx_mac_errors" },
  282. { "tx_single_collisions" },
  283. { "tx_mult_collisions" },
  284. { "tx_deferred" },
  285. { "tx_excessive_collisions" },
  286. { "tx_late_collisions" },
  287. { "tx_collide_2times" },
  288. { "tx_collide_3times" },
  289. { "tx_collide_4times" },
  290. { "tx_collide_5times" },
  291. { "tx_collide_6times" },
  292. { "tx_collide_7times" },
  293. { "tx_collide_8times" },
  294. { "tx_collide_9times" },
  295. { "tx_collide_10times" },
  296. { "tx_collide_11times" },
  297. { "tx_collide_12times" },
  298. { "tx_collide_13times" },
  299. { "tx_collide_14times" },
  300. { "tx_collide_15times" },
  301. { "tx_ucast_packets" },
  302. { "tx_mcast_packets" },
  303. { "tx_bcast_packets" },
  304. { "tx_carrier_sense_errors" },
  305. { "tx_discards" },
  306. { "tx_errors" },
  307. { "dma_writeq_full" },
  308. { "dma_write_prioq_full" },
  309. { "rxbds_empty" },
  310. { "rx_discards" },
  311. { "rx_errors" },
  312. { "rx_threshold_hit" },
  313. { "dma_readq_full" },
  314. { "dma_read_prioq_full" },
  315. { "tx_comp_queue_full" },
  316. { "ring_set_send_prod_index" },
  317. { "ring_status_update" },
  318. { "nic_irqs" },
  319. { "nic_avoided_irqs" },
  320. { "nic_tx_threshold_hit" }
  321. };
  322. static const struct {
  323. const char string[ETH_GSTRING_LEN];
  324. } ethtool_test_keys[TG3_NUM_TEST] = {
  325. { "nvram test (online) " },
  326. { "link test (online) " },
  327. { "register test (offline)" },
  328. { "memory test (offline)" },
  329. { "loopback test (offline)" },
  330. { "interrupt test (offline)" },
  331. };
  332. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  333. {
  334. writel(val, tp->regs + off);
  335. }
  336. static u32 tg3_read32(struct tg3 *tp, u32 off)
  337. {
  338. return readl(tp->regs + off);
  339. }
  340. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  341. {
  342. writel(val, tp->aperegs + off);
  343. }
  344. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  345. {
  346. return readl(tp->aperegs + off);
  347. }
  348. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  349. {
  350. unsigned long flags;
  351. spin_lock_irqsave(&tp->indirect_lock, flags);
  352. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  353. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  354. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  355. }
  356. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  357. {
  358. writel(val, tp->regs + off);
  359. readl(tp->regs + off);
  360. }
  361. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  362. {
  363. unsigned long flags;
  364. u32 val;
  365. spin_lock_irqsave(&tp->indirect_lock, flags);
  366. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  367. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  368. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  369. return val;
  370. }
  371. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  372. {
  373. unsigned long flags;
  374. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  375. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  376. TG3_64BIT_REG_LOW, val);
  377. return;
  378. }
  379. if (off == TG3_RX_STD_PROD_IDX_REG) {
  380. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  381. TG3_64BIT_REG_LOW, val);
  382. return;
  383. }
  384. spin_lock_irqsave(&tp->indirect_lock, flags);
  385. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  386. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  387. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  388. /* In indirect mode when disabling interrupts, we also need
  389. * to clear the interrupt bit in the GRC local ctrl register.
  390. */
  391. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  392. (val == 0x1)) {
  393. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  394. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  395. }
  396. }
  397. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  398. {
  399. unsigned long flags;
  400. u32 val;
  401. spin_lock_irqsave(&tp->indirect_lock, flags);
  402. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  403. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  404. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  405. return val;
  406. }
  407. /* usec_wait specifies the wait time in usec when writing to certain registers
  408. * where it is unsafe to read back the register without some delay.
  409. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  410. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  411. */
  412. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  413. {
  414. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  415. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  416. /* Non-posted methods */
  417. tp->write32(tp, off, val);
  418. else {
  419. /* Posted method */
  420. tg3_write32(tp, off, val);
  421. if (usec_wait)
  422. udelay(usec_wait);
  423. tp->read32(tp, off);
  424. }
  425. /* Wait again after the read for the posted method to guarantee that
  426. * the wait time is met.
  427. */
  428. if (usec_wait)
  429. udelay(usec_wait);
  430. }
  431. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  432. {
  433. tp->write32_mbox(tp, off, val);
  434. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  435. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  436. tp->read32_mbox(tp, off);
  437. }
  438. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  439. {
  440. void __iomem *mbox = tp->regs + off;
  441. writel(val, mbox);
  442. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  443. writel(val, mbox);
  444. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  445. readl(mbox);
  446. }
  447. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  448. {
  449. return readl(tp->regs + off + GRCMBOX_BASE);
  450. }
  451. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  452. {
  453. writel(val, tp->regs + off + GRCMBOX_BASE);
  454. }
  455. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  456. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  457. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  458. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  459. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  460. #define tw32(reg, val) tp->write32(tp, reg, val)
  461. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  462. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  463. #define tr32(reg) tp->read32(tp, reg)
  464. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  465. {
  466. unsigned long flags;
  467. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  468. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  469. return;
  470. spin_lock_irqsave(&tp->indirect_lock, flags);
  471. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  472. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  473. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  474. /* Always leave this as zero. */
  475. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  476. } else {
  477. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  478. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  479. /* Always leave this as zero. */
  480. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  481. }
  482. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  483. }
  484. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  485. {
  486. unsigned long flags;
  487. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  488. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  489. *val = 0;
  490. return;
  491. }
  492. spin_lock_irqsave(&tp->indirect_lock, flags);
  493. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  494. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  495. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  496. /* Always leave this as zero. */
  497. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  498. } else {
  499. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  500. *val = tr32(TG3PCI_MEM_WIN_DATA);
  501. /* Always leave this as zero. */
  502. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  503. }
  504. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  505. }
  506. static void tg3_ape_lock_init(struct tg3 *tp)
  507. {
  508. int i;
  509. u32 regbase;
  510. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  511. regbase = TG3_APE_LOCK_GRANT;
  512. else
  513. regbase = TG3_APE_PER_LOCK_GRANT;
  514. /* Make sure the driver hasn't any stale locks. */
  515. for (i = 0; i < 8; i++)
  516. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  517. }
  518. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  519. {
  520. int i, off;
  521. int ret = 0;
  522. u32 status, req, gnt;
  523. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  524. return 0;
  525. switch (locknum) {
  526. case TG3_APE_LOCK_GRC:
  527. case TG3_APE_LOCK_MEM:
  528. break;
  529. default:
  530. return -EINVAL;
  531. }
  532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  533. req = TG3_APE_LOCK_REQ;
  534. gnt = TG3_APE_LOCK_GRANT;
  535. } else {
  536. req = TG3_APE_PER_LOCK_REQ;
  537. gnt = TG3_APE_PER_LOCK_GRANT;
  538. }
  539. off = 4 * locknum;
  540. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  541. /* Wait for up to 1 millisecond to acquire lock. */
  542. for (i = 0; i < 100; i++) {
  543. status = tg3_ape_read32(tp, gnt + off);
  544. if (status == APE_LOCK_GRANT_DRIVER)
  545. break;
  546. udelay(10);
  547. }
  548. if (status != APE_LOCK_GRANT_DRIVER) {
  549. /* Revoke the lock request. */
  550. tg3_ape_write32(tp, gnt + off,
  551. APE_LOCK_GRANT_DRIVER);
  552. ret = -EBUSY;
  553. }
  554. return ret;
  555. }
  556. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  557. {
  558. u32 gnt;
  559. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  560. return;
  561. switch (locknum) {
  562. case TG3_APE_LOCK_GRC:
  563. case TG3_APE_LOCK_MEM:
  564. break;
  565. default:
  566. return;
  567. }
  568. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  569. gnt = TG3_APE_LOCK_GRANT;
  570. else
  571. gnt = TG3_APE_PER_LOCK_GRANT;
  572. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  573. }
  574. static void tg3_disable_ints(struct tg3 *tp)
  575. {
  576. int i;
  577. tw32(TG3PCI_MISC_HOST_CTRL,
  578. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  579. for (i = 0; i < tp->irq_max; i++)
  580. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  581. }
  582. static void tg3_enable_ints(struct tg3 *tp)
  583. {
  584. int i;
  585. tp->irq_sync = 0;
  586. wmb();
  587. tw32(TG3PCI_MISC_HOST_CTRL,
  588. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  589. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  590. for (i = 0; i < tp->irq_cnt; i++) {
  591. struct tg3_napi *tnapi = &tp->napi[i];
  592. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  593. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  594. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  595. tp->coal_now |= tnapi->coal_now;
  596. }
  597. /* Force an initial interrupt */
  598. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  599. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  600. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  601. else
  602. tw32(HOSTCC_MODE, tp->coal_now);
  603. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  604. }
  605. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  606. {
  607. struct tg3 *tp = tnapi->tp;
  608. struct tg3_hw_status *sblk = tnapi->hw_status;
  609. unsigned int work_exists = 0;
  610. /* check for phy events */
  611. if (!(tp->tg3_flags &
  612. (TG3_FLAG_USE_LINKCHG_REG |
  613. TG3_FLAG_POLL_SERDES))) {
  614. if (sblk->status & SD_STATUS_LINK_CHG)
  615. work_exists = 1;
  616. }
  617. /* check for RX/TX work to do */
  618. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  619. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  620. work_exists = 1;
  621. return work_exists;
  622. }
  623. /* tg3_int_reenable
  624. * similar to tg3_enable_ints, but it accurately determines whether there
  625. * is new work pending and can return without flushing the PIO write
  626. * which reenables interrupts
  627. */
  628. static void tg3_int_reenable(struct tg3_napi *tnapi)
  629. {
  630. struct tg3 *tp = tnapi->tp;
  631. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  632. mmiowb();
  633. /* When doing tagged status, this work check is unnecessary.
  634. * The last_tag we write above tells the chip which piece of
  635. * work we've completed.
  636. */
  637. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  638. tg3_has_work(tnapi))
  639. tw32(HOSTCC_MODE, tp->coalesce_mode |
  640. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  641. }
  642. static void tg3_switch_clocks(struct tg3 *tp)
  643. {
  644. u32 clock_ctrl;
  645. u32 orig_clock_ctrl;
  646. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  647. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  648. return;
  649. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  650. orig_clock_ctrl = clock_ctrl;
  651. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  652. CLOCK_CTRL_CLKRUN_OENABLE |
  653. 0x1f);
  654. tp->pci_clock_ctrl = clock_ctrl;
  655. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  656. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  657. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  658. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  659. }
  660. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  661. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  662. clock_ctrl |
  663. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  664. 40);
  665. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  666. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  667. 40);
  668. }
  669. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  670. }
  671. #define PHY_BUSY_LOOPS 5000
  672. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  673. {
  674. u32 frame_val;
  675. unsigned int loops;
  676. int ret;
  677. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  678. tw32_f(MAC_MI_MODE,
  679. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  680. udelay(80);
  681. }
  682. *val = 0x0;
  683. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  684. MI_COM_PHY_ADDR_MASK);
  685. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  686. MI_COM_REG_ADDR_MASK);
  687. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  688. tw32_f(MAC_MI_COM, frame_val);
  689. loops = PHY_BUSY_LOOPS;
  690. while (loops != 0) {
  691. udelay(10);
  692. frame_val = tr32(MAC_MI_COM);
  693. if ((frame_val & MI_COM_BUSY) == 0) {
  694. udelay(5);
  695. frame_val = tr32(MAC_MI_COM);
  696. break;
  697. }
  698. loops -= 1;
  699. }
  700. ret = -EBUSY;
  701. if (loops != 0) {
  702. *val = frame_val & MI_COM_DATA_MASK;
  703. ret = 0;
  704. }
  705. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  706. tw32_f(MAC_MI_MODE, tp->mi_mode);
  707. udelay(80);
  708. }
  709. return ret;
  710. }
  711. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  712. {
  713. u32 frame_val;
  714. unsigned int loops;
  715. int ret;
  716. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  717. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  718. return 0;
  719. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  720. tw32_f(MAC_MI_MODE,
  721. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  722. udelay(80);
  723. }
  724. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  725. MI_COM_PHY_ADDR_MASK);
  726. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  727. MI_COM_REG_ADDR_MASK);
  728. frame_val |= (val & MI_COM_DATA_MASK);
  729. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  730. tw32_f(MAC_MI_COM, frame_val);
  731. loops = PHY_BUSY_LOOPS;
  732. while (loops != 0) {
  733. udelay(10);
  734. frame_val = tr32(MAC_MI_COM);
  735. if ((frame_val & MI_COM_BUSY) == 0) {
  736. udelay(5);
  737. frame_val = tr32(MAC_MI_COM);
  738. break;
  739. }
  740. loops -= 1;
  741. }
  742. ret = -EBUSY;
  743. if (loops != 0)
  744. ret = 0;
  745. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  746. tw32_f(MAC_MI_MODE, tp->mi_mode);
  747. udelay(80);
  748. }
  749. return ret;
  750. }
  751. static int tg3_bmcr_reset(struct tg3 *tp)
  752. {
  753. u32 phy_control;
  754. int limit, err;
  755. /* OK, reset it, and poll the BMCR_RESET bit until it
  756. * clears or we time out.
  757. */
  758. phy_control = BMCR_RESET;
  759. err = tg3_writephy(tp, MII_BMCR, phy_control);
  760. if (err != 0)
  761. return -EBUSY;
  762. limit = 5000;
  763. while (limit--) {
  764. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  765. if (err != 0)
  766. return -EBUSY;
  767. if ((phy_control & BMCR_RESET) == 0) {
  768. udelay(40);
  769. break;
  770. }
  771. udelay(10);
  772. }
  773. if (limit < 0)
  774. return -EBUSY;
  775. return 0;
  776. }
  777. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  778. {
  779. struct tg3 *tp = bp->priv;
  780. u32 val;
  781. spin_lock_bh(&tp->lock);
  782. if (tg3_readphy(tp, reg, &val))
  783. val = -EIO;
  784. spin_unlock_bh(&tp->lock);
  785. return val;
  786. }
  787. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  788. {
  789. struct tg3 *tp = bp->priv;
  790. u32 ret = 0;
  791. spin_lock_bh(&tp->lock);
  792. if (tg3_writephy(tp, reg, val))
  793. ret = -EIO;
  794. spin_unlock_bh(&tp->lock);
  795. return ret;
  796. }
  797. static int tg3_mdio_reset(struct mii_bus *bp)
  798. {
  799. return 0;
  800. }
  801. static void tg3_mdio_config_5785(struct tg3 *tp)
  802. {
  803. u32 val;
  804. struct phy_device *phydev;
  805. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  806. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  807. case PHY_ID_BCM50610:
  808. case PHY_ID_BCM50610M:
  809. val = MAC_PHYCFG2_50610_LED_MODES;
  810. break;
  811. case PHY_ID_BCMAC131:
  812. val = MAC_PHYCFG2_AC131_LED_MODES;
  813. break;
  814. case PHY_ID_RTL8211C:
  815. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  816. break;
  817. case PHY_ID_RTL8201E:
  818. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  819. break;
  820. default:
  821. return;
  822. }
  823. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  824. tw32(MAC_PHYCFG2, val);
  825. val = tr32(MAC_PHYCFG1);
  826. val &= ~(MAC_PHYCFG1_RGMII_INT |
  827. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  828. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  829. tw32(MAC_PHYCFG1, val);
  830. return;
  831. }
  832. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  833. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  834. MAC_PHYCFG2_FMODE_MASK_MASK |
  835. MAC_PHYCFG2_GMODE_MASK_MASK |
  836. MAC_PHYCFG2_ACT_MASK_MASK |
  837. MAC_PHYCFG2_QUAL_MASK_MASK |
  838. MAC_PHYCFG2_INBAND_ENABLE;
  839. tw32(MAC_PHYCFG2, val);
  840. val = tr32(MAC_PHYCFG1);
  841. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  842. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  843. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  844. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  845. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  846. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  847. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  848. }
  849. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  850. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  851. tw32(MAC_PHYCFG1, val);
  852. val = tr32(MAC_EXT_RGMII_MODE);
  853. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  854. MAC_RGMII_MODE_RX_QUALITY |
  855. MAC_RGMII_MODE_RX_ACTIVITY |
  856. MAC_RGMII_MODE_RX_ENG_DET |
  857. MAC_RGMII_MODE_TX_ENABLE |
  858. MAC_RGMII_MODE_TX_LOWPWR |
  859. MAC_RGMII_MODE_TX_RESET);
  860. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  861. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  862. val |= MAC_RGMII_MODE_RX_INT_B |
  863. MAC_RGMII_MODE_RX_QUALITY |
  864. MAC_RGMII_MODE_RX_ACTIVITY |
  865. MAC_RGMII_MODE_RX_ENG_DET;
  866. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  867. val |= MAC_RGMII_MODE_TX_ENABLE |
  868. MAC_RGMII_MODE_TX_LOWPWR |
  869. MAC_RGMII_MODE_TX_RESET;
  870. }
  871. tw32(MAC_EXT_RGMII_MODE, val);
  872. }
  873. static void tg3_mdio_start(struct tg3 *tp)
  874. {
  875. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  876. tw32_f(MAC_MI_MODE, tp->mi_mode);
  877. udelay(80);
  878. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  879. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  880. tg3_mdio_config_5785(tp);
  881. }
  882. static int tg3_mdio_init(struct tg3 *tp)
  883. {
  884. int i;
  885. u32 reg;
  886. struct phy_device *phydev;
  887. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  888. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  889. u32 is_serdes;
  890. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  891. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  892. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  893. else
  894. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  895. TG3_CPMU_PHY_STRAP_IS_SERDES;
  896. if (is_serdes)
  897. tp->phy_addr += 7;
  898. } else
  899. tp->phy_addr = TG3_PHY_MII_ADDR;
  900. tg3_mdio_start(tp);
  901. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  902. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  903. return 0;
  904. tp->mdio_bus = mdiobus_alloc();
  905. if (tp->mdio_bus == NULL)
  906. return -ENOMEM;
  907. tp->mdio_bus->name = "tg3 mdio bus";
  908. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  909. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  910. tp->mdio_bus->priv = tp;
  911. tp->mdio_bus->parent = &tp->pdev->dev;
  912. tp->mdio_bus->read = &tg3_mdio_read;
  913. tp->mdio_bus->write = &tg3_mdio_write;
  914. tp->mdio_bus->reset = &tg3_mdio_reset;
  915. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  916. tp->mdio_bus->irq = &tp->mdio_irq[0];
  917. for (i = 0; i < PHY_MAX_ADDR; i++)
  918. tp->mdio_bus->irq[i] = PHY_POLL;
  919. /* The bus registration will look for all the PHYs on the mdio bus.
  920. * Unfortunately, it does not ensure the PHY is powered up before
  921. * accessing the PHY ID registers. A chip reset is the
  922. * quickest way to bring the device back to an operational state..
  923. */
  924. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  925. tg3_bmcr_reset(tp);
  926. i = mdiobus_register(tp->mdio_bus);
  927. if (i) {
  928. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  929. mdiobus_free(tp->mdio_bus);
  930. return i;
  931. }
  932. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  933. if (!phydev || !phydev->drv) {
  934. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  935. mdiobus_unregister(tp->mdio_bus);
  936. mdiobus_free(tp->mdio_bus);
  937. return -ENODEV;
  938. }
  939. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  940. case PHY_ID_BCM57780:
  941. phydev->interface = PHY_INTERFACE_MODE_GMII;
  942. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  943. break;
  944. case PHY_ID_BCM50610:
  945. case PHY_ID_BCM50610M:
  946. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  947. PHY_BRCM_RX_REFCLK_UNUSED |
  948. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  949. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  950. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  951. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  952. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  953. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  954. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  955. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  956. /* fallthru */
  957. case PHY_ID_RTL8211C:
  958. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  959. break;
  960. case PHY_ID_RTL8201E:
  961. case PHY_ID_BCMAC131:
  962. phydev->interface = PHY_INTERFACE_MODE_MII;
  963. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  964. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  965. break;
  966. }
  967. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  968. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  969. tg3_mdio_config_5785(tp);
  970. return 0;
  971. }
  972. static void tg3_mdio_fini(struct tg3 *tp)
  973. {
  974. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  975. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  976. mdiobus_unregister(tp->mdio_bus);
  977. mdiobus_free(tp->mdio_bus);
  978. }
  979. }
  980. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  981. {
  982. int err;
  983. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  984. if (err)
  985. goto done;
  986. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  987. if (err)
  988. goto done;
  989. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  990. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  991. if (err)
  992. goto done;
  993. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  994. done:
  995. return err;
  996. }
  997. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  998. {
  999. int err;
  1000. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1001. if (err)
  1002. goto done;
  1003. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1004. if (err)
  1005. goto done;
  1006. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1007. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1008. if (err)
  1009. goto done;
  1010. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1011. done:
  1012. return err;
  1013. }
  1014. /* tp->lock is held. */
  1015. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1016. {
  1017. u32 val;
  1018. val = tr32(GRC_RX_CPU_EVENT);
  1019. val |= GRC_RX_CPU_DRIVER_EVENT;
  1020. tw32_f(GRC_RX_CPU_EVENT, val);
  1021. tp->last_event_jiffies = jiffies;
  1022. }
  1023. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1024. /* tp->lock is held. */
  1025. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1026. {
  1027. int i;
  1028. unsigned int delay_cnt;
  1029. long time_remain;
  1030. /* If enough time has passed, no wait is necessary. */
  1031. time_remain = (long)(tp->last_event_jiffies + 1 +
  1032. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1033. (long)jiffies;
  1034. if (time_remain < 0)
  1035. return;
  1036. /* Check if we can shorten the wait time. */
  1037. delay_cnt = jiffies_to_usecs(time_remain);
  1038. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1039. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1040. delay_cnt = (delay_cnt >> 3) + 1;
  1041. for (i = 0; i < delay_cnt; i++) {
  1042. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1043. break;
  1044. udelay(8);
  1045. }
  1046. }
  1047. /* tp->lock is held. */
  1048. static void tg3_ump_link_report(struct tg3 *tp)
  1049. {
  1050. u32 reg;
  1051. u32 val;
  1052. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1053. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1054. return;
  1055. tg3_wait_for_event_ack(tp);
  1056. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1057. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1058. val = 0;
  1059. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1060. val = reg << 16;
  1061. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1062. val |= (reg & 0xffff);
  1063. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1064. val = 0;
  1065. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1066. val = reg << 16;
  1067. if (!tg3_readphy(tp, MII_LPA, &reg))
  1068. val |= (reg & 0xffff);
  1069. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1070. val = 0;
  1071. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1072. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1073. val = reg << 16;
  1074. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1075. val |= (reg & 0xffff);
  1076. }
  1077. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1078. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1079. val = reg << 16;
  1080. else
  1081. val = 0;
  1082. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1083. tg3_generate_fw_event(tp);
  1084. }
  1085. static void tg3_link_report(struct tg3 *tp)
  1086. {
  1087. if (!netif_carrier_ok(tp->dev)) {
  1088. netif_info(tp, link, tp->dev, "Link is down\n");
  1089. tg3_ump_link_report(tp);
  1090. } else if (netif_msg_link(tp)) {
  1091. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1092. (tp->link_config.active_speed == SPEED_1000 ?
  1093. 1000 :
  1094. (tp->link_config.active_speed == SPEED_100 ?
  1095. 100 : 10)),
  1096. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1097. "full" : "half"));
  1098. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1099. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1100. "on" : "off",
  1101. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1102. "on" : "off");
  1103. tg3_ump_link_report(tp);
  1104. }
  1105. }
  1106. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1107. {
  1108. u16 miireg;
  1109. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1110. miireg = ADVERTISE_PAUSE_CAP;
  1111. else if (flow_ctrl & FLOW_CTRL_TX)
  1112. miireg = ADVERTISE_PAUSE_ASYM;
  1113. else if (flow_ctrl & FLOW_CTRL_RX)
  1114. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1115. else
  1116. miireg = 0;
  1117. return miireg;
  1118. }
  1119. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1120. {
  1121. u16 miireg;
  1122. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1123. miireg = ADVERTISE_1000XPAUSE;
  1124. else if (flow_ctrl & FLOW_CTRL_TX)
  1125. miireg = ADVERTISE_1000XPSE_ASYM;
  1126. else if (flow_ctrl & FLOW_CTRL_RX)
  1127. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1128. else
  1129. miireg = 0;
  1130. return miireg;
  1131. }
  1132. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1133. {
  1134. u8 cap = 0;
  1135. if (lcladv & ADVERTISE_1000XPAUSE) {
  1136. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1137. if (rmtadv & LPA_1000XPAUSE)
  1138. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1139. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1140. cap = FLOW_CTRL_RX;
  1141. } else {
  1142. if (rmtadv & LPA_1000XPAUSE)
  1143. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1144. }
  1145. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1146. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1147. cap = FLOW_CTRL_TX;
  1148. }
  1149. return cap;
  1150. }
  1151. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1152. {
  1153. u8 autoneg;
  1154. u8 flowctrl = 0;
  1155. u32 old_rx_mode = tp->rx_mode;
  1156. u32 old_tx_mode = tp->tx_mode;
  1157. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1158. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1159. else
  1160. autoneg = tp->link_config.autoneg;
  1161. if (autoneg == AUTONEG_ENABLE &&
  1162. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1163. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1164. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1165. else
  1166. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1167. } else
  1168. flowctrl = tp->link_config.flowctrl;
  1169. tp->link_config.active_flowctrl = flowctrl;
  1170. if (flowctrl & FLOW_CTRL_RX)
  1171. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1172. else
  1173. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1174. if (old_rx_mode != tp->rx_mode)
  1175. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1176. if (flowctrl & FLOW_CTRL_TX)
  1177. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1178. else
  1179. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1180. if (old_tx_mode != tp->tx_mode)
  1181. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1182. }
  1183. static void tg3_adjust_link(struct net_device *dev)
  1184. {
  1185. u8 oldflowctrl, linkmesg = 0;
  1186. u32 mac_mode, lcl_adv, rmt_adv;
  1187. struct tg3 *tp = netdev_priv(dev);
  1188. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1189. spin_lock_bh(&tp->lock);
  1190. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1191. MAC_MODE_HALF_DUPLEX);
  1192. oldflowctrl = tp->link_config.active_flowctrl;
  1193. if (phydev->link) {
  1194. lcl_adv = 0;
  1195. rmt_adv = 0;
  1196. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1197. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1198. else if (phydev->speed == SPEED_1000 ||
  1199. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1200. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1201. else
  1202. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1203. if (phydev->duplex == DUPLEX_HALF)
  1204. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1205. else {
  1206. lcl_adv = tg3_advert_flowctrl_1000T(
  1207. tp->link_config.flowctrl);
  1208. if (phydev->pause)
  1209. rmt_adv = LPA_PAUSE_CAP;
  1210. if (phydev->asym_pause)
  1211. rmt_adv |= LPA_PAUSE_ASYM;
  1212. }
  1213. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1214. } else
  1215. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1216. if (mac_mode != tp->mac_mode) {
  1217. tp->mac_mode = mac_mode;
  1218. tw32_f(MAC_MODE, tp->mac_mode);
  1219. udelay(40);
  1220. }
  1221. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1222. if (phydev->speed == SPEED_10)
  1223. tw32(MAC_MI_STAT,
  1224. MAC_MI_STAT_10MBPS_MODE |
  1225. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1226. else
  1227. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1228. }
  1229. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1230. tw32(MAC_TX_LENGTHS,
  1231. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1232. (6 << TX_LENGTHS_IPG_SHIFT) |
  1233. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1234. else
  1235. tw32(MAC_TX_LENGTHS,
  1236. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1237. (6 << TX_LENGTHS_IPG_SHIFT) |
  1238. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1239. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1240. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1241. phydev->speed != tp->link_config.active_speed ||
  1242. phydev->duplex != tp->link_config.active_duplex ||
  1243. oldflowctrl != tp->link_config.active_flowctrl)
  1244. linkmesg = 1;
  1245. tp->link_config.active_speed = phydev->speed;
  1246. tp->link_config.active_duplex = phydev->duplex;
  1247. spin_unlock_bh(&tp->lock);
  1248. if (linkmesg)
  1249. tg3_link_report(tp);
  1250. }
  1251. static int tg3_phy_init(struct tg3 *tp)
  1252. {
  1253. struct phy_device *phydev;
  1254. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1255. return 0;
  1256. /* Bring the PHY back to a known state. */
  1257. tg3_bmcr_reset(tp);
  1258. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1259. /* Attach the MAC to the PHY. */
  1260. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1261. phydev->dev_flags, phydev->interface);
  1262. if (IS_ERR(phydev)) {
  1263. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1264. return PTR_ERR(phydev);
  1265. }
  1266. /* Mask with MAC supported features. */
  1267. switch (phydev->interface) {
  1268. case PHY_INTERFACE_MODE_GMII:
  1269. case PHY_INTERFACE_MODE_RGMII:
  1270. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1271. phydev->supported &= (PHY_GBIT_FEATURES |
  1272. SUPPORTED_Pause |
  1273. SUPPORTED_Asym_Pause);
  1274. break;
  1275. }
  1276. /* fallthru */
  1277. case PHY_INTERFACE_MODE_MII:
  1278. phydev->supported &= (PHY_BASIC_FEATURES |
  1279. SUPPORTED_Pause |
  1280. SUPPORTED_Asym_Pause);
  1281. break;
  1282. default:
  1283. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1284. return -EINVAL;
  1285. }
  1286. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1287. phydev->advertising = phydev->supported;
  1288. return 0;
  1289. }
  1290. static void tg3_phy_start(struct tg3 *tp)
  1291. {
  1292. struct phy_device *phydev;
  1293. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1294. return;
  1295. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1296. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1297. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1298. phydev->speed = tp->link_config.orig_speed;
  1299. phydev->duplex = tp->link_config.orig_duplex;
  1300. phydev->autoneg = tp->link_config.orig_autoneg;
  1301. phydev->advertising = tp->link_config.orig_advertising;
  1302. }
  1303. phy_start(phydev);
  1304. phy_start_aneg(phydev);
  1305. }
  1306. static void tg3_phy_stop(struct tg3 *tp)
  1307. {
  1308. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1309. return;
  1310. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1311. }
  1312. static void tg3_phy_fini(struct tg3 *tp)
  1313. {
  1314. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1315. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1316. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1317. }
  1318. }
  1319. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1320. {
  1321. int err;
  1322. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1323. if (!err)
  1324. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1325. return err;
  1326. }
  1327. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1328. {
  1329. int err;
  1330. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1331. if (!err)
  1332. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1333. return err;
  1334. }
  1335. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1336. {
  1337. u32 phytest;
  1338. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1339. u32 phy;
  1340. tg3_writephy(tp, MII_TG3_FET_TEST,
  1341. phytest | MII_TG3_FET_SHADOW_EN);
  1342. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1343. if (enable)
  1344. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1345. else
  1346. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1347. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1348. }
  1349. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1350. }
  1351. }
  1352. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1353. {
  1354. u32 reg;
  1355. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1356. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1357. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1358. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1359. return;
  1360. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1361. tg3_phy_fet_toggle_apd(tp, enable);
  1362. return;
  1363. }
  1364. reg = MII_TG3_MISC_SHDW_WREN |
  1365. MII_TG3_MISC_SHDW_SCR5_SEL |
  1366. MII_TG3_MISC_SHDW_SCR5_LPED |
  1367. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1368. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1369. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1370. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1371. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1372. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1373. reg = MII_TG3_MISC_SHDW_WREN |
  1374. MII_TG3_MISC_SHDW_APD_SEL |
  1375. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1376. if (enable)
  1377. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1378. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1379. }
  1380. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1381. {
  1382. u32 phy;
  1383. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1384. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1385. return;
  1386. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1387. u32 ephy;
  1388. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1389. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1390. tg3_writephy(tp, MII_TG3_FET_TEST,
  1391. ephy | MII_TG3_FET_SHADOW_EN);
  1392. if (!tg3_readphy(tp, reg, &phy)) {
  1393. if (enable)
  1394. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1395. else
  1396. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1397. tg3_writephy(tp, reg, phy);
  1398. }
  1399. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1400. }
  1401. } else {
  1402. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1403. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1404. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1405. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1406. if (enable)
  1407. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1408. else
  1409. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1410. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1411. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1412. }
  1413. }
  1414. }
  1415. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1416. {
  1417. u32 val;
  1418. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1419. return;
  1420. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1421. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1422. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1423. (val | (1 << 15) | (1 << 4)));
  1424. }
  1425. static void tg3_phy_apply_otp(struct tg3 *tp)
  1426. {
  1427. u32 otp, phy;
  1428. if (!tp->phy_otp)
  1429. return;
  1430. otp = tp->phy_otp;
  1431. /* Enable SM_DSP clock and tx 6dB coding. */
  1432. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1433. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1434. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1435. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1436. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1437. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1438. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1439. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1440. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1441. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1442. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1443. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1444. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1445. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1446. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1447. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1448. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1449. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1450. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1451. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1452. /* Turn off SM_DSP clock. */
  1453. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1454. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1455. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1456. }
  1457. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1458. {
  1459. u32 val;
  1460. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1461. return;
  1462. tp->setlpicnt = 0;
  1463. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1464. current_link_up == 1 &&
  1465. tp->link_config.active_duplex == DUPLEX_FULL &&
  1466. (tp->link_config.active_speed == SPEED_100 ||
  1467. tp->link_config.active_speed == SPEED_1000)) {
  1468. u32 eeectl;
  1469. if (tp->link_config.active_speed == SPEED_1000)
  1470. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1471. else
  1472. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1473. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1474. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1475. TG3_CL45_D7_EEERES_STAT, &val);
  1476. switch (val) {
  1477. case TG3_CL45_D7_EEERES_STAT_LP_1000T:
  1478. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  1479. case ASIC_REV_5717:
  1480. case ASIC_REV_5719:
  1481. case ASIC_REV_57765:
  1482. /* Enable SM_DSP clock and tx 6dB coding. */
  1483. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1484. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1485. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1486. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1487. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1488. /* Turn off SM_DSP clock. */
  1489. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1490. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1491. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1492. }
  1493. /* Fallthrough */
  1494. case TG3_CL45_D7_EEERES_STAT_LP_100TX:
  1495. tp->setlpicnt = 2;
  1496. }
  1497. }
  1498. if (!tp->setlpicnt) {
  1499. val = tr32(TG3_CPMU_EEE_MODE);
  1500. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1501. }
  1502. }
  1503. static int tg3_wait_macro_done(struct tg3 *tp)
  1504. {
  1505. int limit = 100;
  1506. while (limit--) {
  1507. u32 tmp32;
  1508. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1509. if ((tmp32 & 0x1000) == 0)
  1510. break;
  1511. }
  1512. }
  1513. if (limit < 0)
  1514. return -EBUSY;
  1515. return 0;
  1516. }
  1517. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1518. {
  1519. static const u32 test_pat[4][6] = {
  1520. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1521. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1522. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1523. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1524. };
  1525. int chan;
  1526. for (chan = 0; chan < 4; chan++) {
  1527. int i;
  1528. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1529. (chan * 0x2000) | 0x0200);
  1530. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1531. for (i = 0; i < 6; i++)
  1532. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1533. test_pat[chan][i]);
  1534. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1535. if (tg3_wait_macro_done(tp)) {
  1536. *resetp = 1;
  1537. return -EBUSY;
  1538. }
  1539. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1540. (chan * 0x2000) | 0x0200);
  1541. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1542. if (tg3_wait_macro_done(tp)) {
  1543. *resetp = 1;
  1544. return -EBUSY;
  1545. }
  1546. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1547. if (tg3_wait_macro_done(tp)) {
  1548. *resetp = 1;
  1549. return -EBUSY;
  1550. }
  1551. for (i = 0; i < 6; i += 2) {
  1552. u32 low, high;
  1553. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1554. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1555. tg3_wait_macro_done(tp)) {
  1556. *resetp = 1;
  1557. return -EBUSY;
  1558. }
  1559. low &= 0x7fff;
  1560. high &= 0x000f;
  1561. if (low != test_pat[chan][i] ||
  1562. high != test_pat[chan][i+1]) {
  1563. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1564. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1565. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1566. return -EBUSY;
  1567. }
  1568. }
  1569. }
  1570. return 0;
  1571. }
  1572. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1573. {
  1574. int chan;
  1575. for (chan = 0; chan < 4; chan++) {
  1576. int i;
  1577. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1578. (chan * 0x2000) | 0x0200);
  1579. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1580. for (i = 0; i < 6; i++)
  1581. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1582. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1583. if (tg3_wait_macro_done(tp))
  1584. return -EBUSY;
  1585. }
  1586. return 0;
  1587. }
  1588. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1589. {
  1590. u32 reg32, phy9_orig;
  1591. int retries, do_phy_reset, err;
  1592. retries = 10;
  1593. do_phy_reset = 1;
  1594. do {
  1595. if (do_phy_reset) {
  1596. err = tg3_bmcr_reset(tp);
  1597. if (err)
  1598. return err;
  1599. do_phy_reset = 0;
  1600. }
  1601. /* Disable transmitter and interrupt. */
  1602. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1603. continue;
  1604. reg32 |= 0x3000;
  1605. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1606. /* Set full-duplex, 1000 mbps. */
  1607. tg3_writephy(tp, MII_BMCR,
  1608. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1609. /* Set to master mode. */
  1610. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1611. continue;
  1612. tg3_writephy(tp, MII_TG3_CTRL,
  1613. (MII_TG3_CTRL_AS_MASTER |
  1614. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1615. /* Enable SM_DSP_CLOCK and 6dB. */
  1616. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1617. /* Block the PHY control access. */
  1618. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1619. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1620. if (!err)
  1621. break;
  1622. } while (--retries);
  1623. err = tg3_phy_reset_chanpat(tp);
  1624. if (err)
  1625. return err;
  1626. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1627. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1628. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1630. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1631. /* Set Extended packet length bit for jumbo frames */
  1632. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1633. } else {
  1634. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1635. }
  1636. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1637. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1638. reg32 &= ~0x3000;
  1639. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1640. } else if (!err)
  1641. err = -EBUSY;
  1642. return err;
  1643. }
  1644. /* This will reset the tigon3 PHY if there is no valid
  1645. * link unless the FORCE argument is non-zero.
  1646. */
  1647. static int tg3_phy_reset(struct tg3 *tp)
  1648. {
  1649. u32 val, cpmuctrl;
  1650. int err;
  1651. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1652. val = tr32(GRC_MISC_CFG);
  1653. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1654. udelay(40);
  1655. }
  1656. err = tg3_readphy(tp, MII_BMSR, &val);
  1657. err |= tg3_readphy(tp, MII_BMSR, &val);
  1658. if (err != 0)
  1659. return -EBUSY;
  1660. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1661. netif_carrier_off(tp->dev);
  1662. tg3_link_report(tp);
  1663. }
  1664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1665. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1666. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1667. err = tg3_phy_reset_5703_4_5(tp);
  1668. if (err)
  1669. return err;
  1670. goto out;
  1671. }
  1672. cpmuctrl = 0;
  1673. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1674. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1675. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1676. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1677. tw32(TG3_CPMU_CTRL,
  1678. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1679. }
  1680. err = tg3_bmcr_reset(tp);
  1681. if (err)
  1682. return err;
  1683. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1684. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1685. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1686. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1687. }
  1688. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1689. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1690. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1691. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1692. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1693. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1694. udelay(40);
  1695. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1696. }
  1697. }
  1698. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1699. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1700. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1701. return 0;
  1702. tg3_phy_apply_otp(tp);
  1703. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1704. tg3_phy_toggle_apd(tp, true);
  1705. else
  1706. tg3_phy_toggle_apd(tp, false);
  1707. out:
  1708. if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
  1709. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1710. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1711. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1712. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1713. }
  1714. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1715. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1716. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1717. }
  1718. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1719. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1720. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1721. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1722. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1723. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1724. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1725. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1726. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1727. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1728. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1729. tg3_writephy(tp, MII_TG3_TEST1,
  1730. MII_TG3_TEST1_TRIM_EN | 0x4);
  1731. } else
  1732. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1733. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1734. }
  1735. /* Set Extended packet length bit (bit 14) on all chips that */
  1736. /* support jumbo frames */
  1737. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1738. /* Cannot do read-modify-write on 5401 */
  1739. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1740. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1741. /* Set bit 14 with read-modify-write to preserve other bits */
  1742. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1743. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1744. tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
  1745. }
  1746. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1747. * jumbo frames transmission.
  1748. */
  1749. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1750. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1751. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1752. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1753. }
  1754. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1755. /* adjust output voltage */
  1756. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1757. }
  1758. tg3_phy_toggle_automdix(tp, 1);
  1759. tg3_phy_set_wirespeed(tp);
  1760. return 0;
  1761. }
  1762. static void tg3_frob_aux_power(struct tg3 *tp)
  1763. {
  1764. bool need_vaux = false;
  1765. /* The GPIOs do something completely different on 57765. */
  1766. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1767. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1769. return;
  1770. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1771. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1772. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) &&
  1773. tp->pdev_peer != tp->pdev) {
  1774. struct net_device *dev_peer;
  1775. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1776. /* remove_one() may have been run on the peer. */
  1777. if (dev_peer) {
  1778. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1779. if (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  1780. return;
  1781. if ((tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
  1782. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1783. need_vaux = true;
  1784. }
  1785. }
  1786. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
  1787. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1788. need_vaux = true;
  1789. if (need_vaux) {
  1790. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1791. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1792. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1793. (GRC_LCLCTRL_GPIO_OE0 |
  1794. GRC_LCLCTRL_GPIO_OE1 |
  1795. GRC_LCLCTRL_GPIO_OE2 |
  1796. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1797. GRC_LCLCTRL_GPIO_OUTPUT1),
  1798. 100);
  1799. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1800. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1801. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1802. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1803. GRC_LCLCTRL_GPIO_OE1 |
  1804. GRC_LCLCTRL_GPIO_OE2 |
  1805. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1806. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1807. tp->grc_local_ctrl;
  1808. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1809. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1810. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1811. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1812. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1813. } else {
  1814. u32 no_gpio2;
  1815. u32 grc_local_ctrl = 0;
  1816. /* Workaround to prevent overdrawing Amps. */
  1817. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1818. ASIC_REV_5714) {
  1819. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1820. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1821. grc_local_ctrl, 100);
  1822. }
  1823. /* On 5753 and variants, GPIO2 cannot be used. */
  1824. no_gpio2 = tp->nic_sram_data_cfg &
  1825. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1826. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1827. GRC_LCLCTRL_GPIO_OE1 |
  1828. GRC_LCLCTRL_GPIO_OE2 |
  1829. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1830. GRC_LCLCTRL_GPIO_OUTPUT2;
  1831. if (no_gpio2) {
  1832. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1833. GRC_LCLCTRL_GPIO_OUTPUT2);
  1834. }
  1835. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1836. grc_local_ctrl, 100);
  1837. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1838. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1839. grc_local_ctrl, 100);
  1840. if (!no_gpio2) {
  1841. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1842. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1843. grc_local_ctrl, 100);
  1844. }
  1845. }
  1846. } else {
  1847. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1848. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1849. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1850. (GRC_LCLCTRL_GPIO_OE1 |
  1851. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1852. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1853. GRC_LCLCTRL_GPIO_OE1, 100);
  1854. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1855. (GRC_LCLCTRL_GPIO_OE1 |
  1856. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1857. }
  1858. }
  1859. }
  1860. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1861. {
  1862. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1863. return 1;
  1864. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1865. if (speed != SPEED_10)
  1866. return 1;
  1867. } else if (speed == SPEED_10)
  1868. return 1;
  1869. return 0;
  1870. }
  1871. static int tg3_setup_phy(struct tg3 *, int);
  1872. #define RESET_KIND_SHUTDOWN 0
  1873. #define RESET_KIND_INIT 1
  1874. #define RESET_KIND_SUSPEND 2
  1875. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1876. static int tg3_halt_cpu(struct tg3 *, u32);
  1877. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1878. {
  1879. u32 val;
  1880. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1882. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1883. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1884. sg_dig_ctrl |=
  1885. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1886. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1887. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1888. }
  1889. return;
  1890. }
  1891. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1892. tg3_bmcr_reset(tp);
  1893. val = tr32(GRC_MISC_CFG);
  1894. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1895. udelay(40);
  1896. return;
  1897. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1898. u32 phytest;
  1899. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1900. u32 phy;
  1901. tg3_writephy(tp, MII_ADVERTISE, 0);
  1902. tg3_writephy(tp, MII_BMCR,
  1903. BMCR_ANENABLE | BMCR_ANRESTART);
  1904. tg3_writephy(tp, MII_TG3_FET_TEST,
  1905. phytest | MII_TG3_FET_SHADOW_EN);
  1906. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1907. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1908. tg3_writephy(tp,
  1909. MII_TG3_FET_SHDW_AUXMODE4,
  1910. phy);
  1911. }
  1912. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1913. }
  1914. return;
  1915. } else if (do_low_power) {
  1916. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1917. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1918. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1919. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1920. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1921. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1922. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1923. }
  1924. /* The PHY should not be powered down on some chips because
  1925. * of bugs.
  1926. */
  1927. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1928. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1929. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1930. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1931. return;
  1932. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1933. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1934. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1935. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1936. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1937. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1938. }
  1939. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1940. }
  1941. /* tp->lock is held. */
  1942. static int tg3_nvram_lock(struct tg3 *tp)
  1943. {
  1944. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1945. int i;
  1946. if (tp->nvram_lock_cnt == 0) {
  1947. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1948. for (i = 0; i < 8000; i++) {
  1949. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1950. break;
  1951. udelay(20);
  1952. }
  1953. if (i == 8000) {
  1954. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1955. return -ENODEV;
  1956. }
  1957. }
  1958. tp->nvram_lock_cnt++;
  1959. }
  1960. return 0;
  1961. }
  1962. /* tp->lock is held. */
  1963. static void tg3_nvram_unlock(struct tg3 *tp)
  1964. {
  1965. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1966. if (tp->nvram_lock_cnt > 0)
  1967. tp->nvram_lock_cnt--;
  1968. if (tp->nvram_lock_cnt == 0)
  1969. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1970. }
  1971. }
  1972. /* tp->lock is held. */
  1973. static void tg3_enable_nvram_access(struct tg3 *tp)
  1974. {
  1975. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1976. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1977. u32 nvaccess = tr32(NVRAM_ACCESS);
  1978. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1979. }
  1980. }
  1981. /* tp->lock is held. */
  1982. static void tg3_disable_nvram_access(struct tg3 *tp)
  1983. {
  1984. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1985. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1986. u32 nvaccess = tr32(NVRAM_ACCESS);
  1987. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1988. }
  1989. }
  1990. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1991. u32 offset, u32 *val)
  1992. {
  1993. u32 tmp;
  1994. int i;
  1995. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1996. return -EINVAL;
  1997. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1998. EEPROM_ADDR_DEVID_MASK |
  1999. EEPROM_ADDR_READ);
  2000. tw32(GRC_EEPROM_ADDR,
  2001. tmp |
  2002. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2003. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2004. EEPROM_ADDR_ADDR_MASK) |
  2005. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2006. for (i = 0; i < 1000; i++) {
  2007. tmp = tr32(GRC_EEPROM_ADDR);
  2008. if (tmp & EEPROM_ADDR_COMPLETE)
  2009. break;
  2010. msleep(1);
  2011. }
  2012. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2013. return -EBUSY;
  2014. tmp = tr32(GRC_EEPROM_DATA);
  2015. /*
  2016. * The data will always be opposite the native endian
  2017. * format. Perform a blind byteswap to compensate.
  2018. */
  2019. *val = swab32(tmp);
  2020. return 0;
  2021. }
  2022. #define NVRAM_CMD_TIMEOUT 10000
  2023. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2024. {
  2025. int i;
  2026. tw32(NVRAM_CMD, nvram_cmd);
  2027. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2028. udelay(10);
  2029. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2030. udelay(10);
  2031. break;
  2032. }
  2033. }
  2034. if (i == NVRAM_CMD_TIMEOUT)
  2035. return -EBUSY;
  2036. return 0;
  2037. }
  2038. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2039. {
  2040. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2041. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2042. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2043. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2044. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2045. addr = ((addr / tp->nvram_pagesize) <<
  2046. ATMEL_AT45DB0X1B_PAGE_POS) +
  2047. (addr % tp->nvram_pagesize);
  2048. return addr;
  2049. }
  2050. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2051. {
  2052. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2053. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2054. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2055. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2056. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2057. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2058. tp->nvram_pagesize) +
  2059. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2060. return addr;
  2061. }
  2062. /* NOTE: Data read in from NVRAM is byteswapped according to
  2063. * the byteswapping settings for all other register accesses.
  2064. * tg3 devices are BE devices, so on a BE machine, the data
  2065. * returned will be exactly as it is seen in NVRAM. On a LE
  2066. * machine, the 32-bit value will be byteswapped.
  2067. */
  2068. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2069. {
  2070. int ret;
  2071. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2072. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2073. offset = tg3_nvram_phys_addr(tp, offset);
  2074. if (offset > NVRAM_ADDR_MSK)
  2075. return -EINVAL;
  2076. ret = tg3_nvram_lock(tp);
  2077. if (ret)
  2078. return ret;
  2079. tg3_enable_nvram_access(tp);
  2080. tw32(NVRAM_ADDR, offset);
  2081. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2082. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2083. if (ret == 0)
  2084. *val = tr32(NVRAM_RDDATA);
  2085. tg3_disable_nvram_access(tp);
  2086. tg3_nvram_unlock(tp);
  2087. return ret;
  2088. }
  2089. /* Ensures NVRAM data is in bytestream format. */
  2090. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2091. {
  2092. u32 v;
  2093. int res = tg3_nvram_read(tp, offset, &v);
  2094. if (!res)
  2095. *val = cpu_to_be32(v);
  2096. return res;
  2097. }
  2098. /* tp->lock is held. */
  2099. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2100. {
  2101. u32 addr_high, addr_low;
  2102. int i;
  2103. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2104. tp->dev->dev_addr[1]);
  2105. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2106. (tp->dev->dev_addr[3] << 16) |
  2107. (tp->dev->dev_addr[4] << 8) |
  2108. (tp->dev->dev_addr[5] << 0));
  2109. for (i = 0; i < 4; i++) {
  2110. if (i == 1 && skip_mac_1)
  2111. continue;
  2112. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2113. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2114. }
  2115. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2116. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2117. for (i = 0; i < 12; i++) {
  2118. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2119. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2120. }
  2121. }
  2122. addr_high = (tp->dev->dev_addr[0] +
  2123. tp->dev->dev_addr[1] +
  2124. tp->dev->dev_addr[2] +
  2125. tp->dev->dev_addr[3] +
  2126. tp->dev->dev_addr[4] +
  2127. tp->dev->dev_addr[5]) &
  2128. TX_BACKOFF_SEED_MASK;
  2129. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2130. }
  2131. static void tg3_enable_register_access(struct tg3 *tp)
  2132. {
  2133. /*
  2134. * Make sure register accesses (indirect or otherwise) will function
  2135. * correctly.
  2136. */
  2137. pci_write_config_dword(tp->pdev,
  2138. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2139. }
  2140. static int tg3_power_up(struct tg3 *tp)
  2141. {
  2142. tg3_enable_register_access(tp);
  2143. pci_set_power_state(tp->pdev, PCI_D0);
  2144. /* Switch out of Vaux if it is a NIC */
  2145. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2146. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2147. return 0;
  2148. }
  2149. static int tg3_power_down_prepare(struct tg3 *tp)
  2150. {
  2151. u32 misc_host_ctrl;
  2152. bool device_should_wake, do_low_power;
  2153. tg3_enable_register_access(tp);
  2154. /* Restore the CLKREQ setting. */
  2155. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2156. u16 lnkctl;
  2157. pci_read_config_word(tp->pdev,
  2158. tp->pcie_cap + PCI_EXP_LNKCTL,
  2159. &lnkctl);
  2160. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2161. pci_write_config_word(tp->pdev,
  2162. tp->pcie_cap + PCI_EXP_LNKCTL,
  2163. lnkctl);
  2164. }
  2165. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2166. tw32(TG3PCI_MISC_HOST_CTRL,
  2167. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2168. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2169. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2170. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2171. do_low_power = false;
  2172. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2173. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2174. struct phy_device *phydev;
  2175. u32 phyid, advertising;
  2176. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2177. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2178. tp->link_config.orig_speed = phydev->speed;
  2179. tp->link_config.orig_duplex = phydev->duplex;
  2180. tp->link_config.orig_autoneg = phydev->autoneg;
  2181. tp->link_config.orig_advertising = phydev->advertising;
  2182. advertising = ADVERTISED_TP |
  2183. ADVERTISED_Pause |
  2184. ADVERTISED_Autoneg |
  2185. ADVERTISED_10baseT_Half;
  2186. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2187. device_should_wake) {
  2188. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2189. advertising |=
  2190. ADVERTISED_100baseT_Half |
  2191. ADVERTISED_100baseT_Full |
  2192. ADVERTISED_10baseT_Full;
  2193. else
  2194. advertising |= ADVERTISED_10baseT_Full;
  2195. }
  2196. phydev->advertising = advertising;
  2197. phy_start_aneg(phydev);
  2198. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2199. if (phyid != PHY_ID_BCMAC131) {
  2200. phyid &= PHY_BCM_OUI_MASK;
  2201. if (phyid == PHY_BCM_OUI_1 ||
  2202. phyid == PHY_BCM_OUI_2 ||
  2203. phyid == PHY_BCM_OUI_3)
  2204. do_low_power = true;
  2205. }
  2206. }
  2207. } else {
  2208. do_low_power = true;
  2209. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2210. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2211. tp->link_config.orig_speed = tp->link_config.speed;
  2212. tp->link_config.orig_duplex = tp->link_config.duplex;
  2213. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2214. }
  2215. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2216. tp->link_config.speed = SPEED_10;
  2217. tp->link_config.duplex = DUPLEX_HALF;
  2218. tp->link_config.autoneg = AUTONEG_ENABLE;
  2219. tg3_setup_phy(tp, 0);
  2220. }
  2221. }
  2222. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2223. u32 val;
  2224. val = tr32(GRC_VCPU_EXT_CTRL);
  2225. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2226. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2227. int i;
  2228. u32 val;
  2229. for (i = 0; i < 200; i++) {
  2230. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2231. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2232. break;
  2233. msleep(1);
  2234. }
  2235. }
  2236. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2237. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2238. WOL_DRV_STATE_SHUTDOWN |
  2239. WOL_DRV_WOL |
  2240. WOL_SET_MAGIC_PKT);
  2241. if (device_should_wake) {
  2242. u32 mac_mode;
  2243. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2244. if (do_low_power) {
  2245. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2246. udelay(40);
  2247. }
  2248. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2249. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2250. else
  2251. mac_mode = MAC_MODE_PORT_MODE_MII;
  2252. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2253. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2254. ASIC_REV_5700) {
  2255. u32 speed = (tp->tg3_flags &
  2256. TG3_FLAG_WOL_SPEED_100MB) ?
  2257. SPEED_100 : SPEED_10;
  2258. if (tg3_5700_link_polarity(tp, speed))
  2259. mac_mode |= MAC_MODE_LINK_POLARITY;
  2260. else
  2261. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2262. }
  2263. } else {
  2264. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2265. }
  2266. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2267. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2268. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2269. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2270. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2271. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2272. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2273. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2274. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  2275. mac_mode |= MAC_MODE_APE_TX_EN |
  2276. MAC_MODE_APE_RX_EN |
  2277. MAC_MODE_TDE_ENABLE;
  2278. tw32_f(MAC_MODE, mac_mode);
  2279. udelay(100);
  2280. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2281. udelay(10);
  2282. }
  2283. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2284. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2285. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2286. u32 base_val;
  2287. base_val = tp->pci_clock_ctrl;
  2288. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2289. CLOCK_CTRL_TXCLK_DISABLE);
  2290. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2291. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2292. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2293. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2294. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2295. /* do nothing */
  2296. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2297. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2298. u32 newbits1, newbits2;
  2299. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2300. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2301. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2302. CLOCK_CTRL_TXCLK_DISABLE |
  2303. CLOCK_CTRL_ALTCLK);
  2304. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2305. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2306. newbits1 = CLOCK_CTRL_625_CORE;
  2307. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2308. } else {
  2309. newbits1 = CLOCK_CTRL_ALTCLK;
  2310. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2311. }
  2312. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2313. 40);
  2314. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2315. 40);
  2316. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2317. u32 newbits3;
  2318. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2319. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2320. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2321. CLOCK_CTRL_TXCLK_DISABLE |
  2322. CLOCK_CTRL_44MHZ_CORE);
  2323. } else {
  2324. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2325. }
  2326. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2327. tp->pci_clock_ctrl | newbits3, 40);
  2328. }
  2329. }
  2330. if (!(device_should_wake) &&
  2331. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2332. tg3_power_down_phy(tp, do_low_power);
  2333. tg3_frob_aux_power(tp);
  2334. /* Workaround for unstable PLL clock */
  2335. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2336. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2337. u32 val = tr32(0x7d00);
  2338. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2339. tw32(0x7d00, val);
  2340. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2341. int err;
  2342. err = tg3_nvram_lock(tp);
  2343. tg3_halt_cpu(tp, RX_CPU_BASE);
  2344. if (!err)
  2345. tg3_nvram_unlock(tp);
  2346. }
  2347. }
  2348. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2349. return 0;
  2350. }
  2351. static void tg3_power_down(struct tg3 *tp)
  2352. {
  2353. tg3_power_down_prepare(tp);
  2354. pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2355. pci_set_power_state(tp->pdev, PCI_D3hot);
  2356. }
  2357. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2358. {
  2359. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2360. case MII_TG3_AUX_STAT_10HALF:
  2361. *speed = SPEED_10;
  2362. *duplex = DUPLEX_HALF;
  2363. break;
  2364. case MII_TG3_AUX_STAT_10FULL:
  2365. *speed = SPEED_10;
  2366. *duplex = DUPLEX_FULL;
  2367. break;
  2368. case MII_TG3_AUX_STAT_100HALF:
  2369. *speed = SPEED_100;
  2370. *duplex = DUPLEX_HALF;
  2371. break;
  2372. case MII_TG3_AUX_STAT_100FULL:
  2373. *speed = SPEED_100;
  2374. *duplex = DUPLEX_FULL;
  2375. break;
  2376. case MII_TG3_AUX_STAT_1000HALF:
  2377. *speed = SPEED_1000;
  2378. *duplex = DUPLEX_HALF;
  2379. break;
  2380. case MII_TG3_AUX_STAT_1000FULL:
  2381. *speed = SPEED_1000;
  2382. *duplex = DUPLEX_FULL;
  2383. break;
  2384. default:
  2385. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2386. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2387. SPEED_10;
  2388. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2389. DUPLEX_HALF;
  2390. break;
  2391. }
  2392. *speed = SPEED_INVALID;
  2393. *duplex = DUPLEX_INVALID;
  2394. break;
  2395. }
  2396. }
  2397. static void tg3_phy_copper_begin(struct tg3 *tp)
  2398. {
  2399. u32 new_adv;
  2400. int i;
  2401. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2402. /* Entering low power mode. Disable gigabit and
  2403. * 100baseT advertisements.
  2404. */
  2405. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2406. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2407. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2408. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2409. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2410. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2411. } else if (tp->link_config.speed == SPEED_INVALID) {
  2412. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2413. tp->link_config.advertising &=
  2414. ~(ADVERTISED_1000baseT_Half |
  2415. ADVERTISED_1000baseT_Full);
  2416. new_adv = ADVERTISE_CSMA;
  2417. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2418. new_adv |= ADVERTISE_10HALF;
  2419. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2420. new_adv |= ADVERTISE_10FULL;
  2421. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2422. new_adv |= ADVERTISE_100HALF;
  2423. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2424. new_adv |= ADVERTISE_100FULL;
  2425. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2426. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2427. if (tp->link_config.advertising &
  2428. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2429. new_adv = 0;
  2430. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2431. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2432. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2433. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2434. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2435. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2436. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2437. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2438. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2439. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2440. } else {
  2441. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2442. }
  2443. } else {
  2444. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2445. new_adv |= ADVERTISE_CSMA;
  2446. /* Asking for a specific link mode. */
  2447. if (tp->link_config.speed == SPEED_1000) {
  2448. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2449. if (tp->link_config.duplex == DUPLEX_FULL)
  2450. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2451. else
  2452. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2453. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2454. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2455. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2456. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2457. } else {
  2458. if (tp->link_config.speed == SPEED_100) {
  2459. if (tp->link_config.duplex == DUPLEX_FULL)
  2460. new_adv |= ADVERTISE_100FULL;
  2461. else
  2462. new_adv |= ADVERTISE_100HALF;
  2463. } else {
  2464. if (tp->link_config.duplex == DUPLEX_FULL)
  2465. new_adv |= ADVERTISE_10FULL;
  2466. else
  2467. new_adv |= ADVERTISE_10HALF;
  2468. }
  2469. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2470. new_adv = 0;
  2471. }
  2472. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2473. }
  2474. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2475. u32 val;
  2476. tw32(TG3_CPMU_EEE_MODE,
  2477. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2478. /* Enable SM_DSP clock and tx 6dB coding. */
  2479. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2480. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  2481. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2482. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2483. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2484. case ASIC_REV_5717:
  2485. case ASIC_REV_57765:
  2486. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2487. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2488. MII_TG3_DSP_CH34TP2_HIBW01);
  2489. /* Fall through */
  2490. case ASIC_REV_5719:
  2491. val = MII_TG3_DSP_TAP26_ALNOKO |
  2492. MII_TG3_DSP_TAP26_RMRXSTO |
  2493. MII_TG3_DSP_TAP26_OPCSINPT;
  2494. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2495. }
  2496. val = 0;
  2497. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2498. /* Advertise 100-BaseTX EEE ability */
  2499. if (tp->link_config.advertising &
  2500. ADVERTISED_100baseT_Full)
  2501. val |= MDIO_AN_EEE_ADV_100TX;
  2502. /* Advertise 1000-BaseT EEE ability */
  2503. if (tp->link_config.advertising &
  2504. ADVERTISED_1000baseT_Full)
  2505. val |= MDIO_AN_EEE_ADV_1000T;
  2506. }
  2507. tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2508. /* Turn off SM_DSP clock. */
  2509. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2510. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2511. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2512. }
  2513. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2514. tp->link_config.speed != SPEED_INVALID) {
  2515. u32 bmcr, orig_bmcr;
  2516. tp->link_config.active_speed = tp->link_config.speed;
  2517. tp->link_config.active_duplex = tp->link_config.duplex;
  2518. bmcr = 0;
  2519. switch (tp->link_config.speed) {
  2520. default:
  2521. case SPEED_10:
  2522. break;
  2523. case SPEED_100:
  2524. bmcr |= BMCR_SPEED100;
  2525. break;
  2526. case SPEED_1000:
  2527. bmcr |= TG3_BMCR_SPEED1000;
  2528. break;
  2529. }
  2530. if (tp->link_config.duplex == DUPLEX_FULL)
  2531. bmcr |= BMCR_FULLDPLX;
  2532. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2533. (bmcr != orig_bmcr)) {
  2534. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2535. for (i = 0; i < 1500; i++) {
  2536. u32 tmp;
  2537. udelay(10);
  2538. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2539. tg3_readphy(tp, MII_BMSR, &tmp))
  2540. continue;
  2541. if (!(tmp & BMSR_LSTATUS)) {
  2542. udelay(40);
  2543. break;
  2544. }
  2545. }
  2546. tg3_writephy(tp, MII_BMCR, bmcr);
  2547. udelay(40);
  2548. }
  2549. } else {
  2550. tg3_writephy(tp, MII_BMCR,
  2551. BMCR_ANENABLE | BMCR_ANRESTART);
  2552. }
  2553. }
  2554. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2555. {
  2556. int err;
  2557. /* Turn off tap power management. */
  2558. /* Set Extended packet length bit */
  2559. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2560. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2561. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2562. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2563. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2564. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2565. udelay(40);
  2566. return err;
  2567. }
  2568. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2569. {
  2570. u32 adv_reg, all_mask = 0;
  2571. if (mask & ADVERTISED_10baseT_Half)
  2572. all_mask |= ADVERTISE_10HALF;
  2573. if (mask & ADVERTISED_10baseT_Full)
  2574. all_mask |= ADVERTISE_10FULL;
  2575. if (mask & ADVERTISED_100baseT_Half)
  2576. all_mask |= ADVERTISE_100HALF;
  2577. if (mask & ADVERTISED_100baseT_Full)
  2578. all_mask |= ADVERTISE_100FULL;
  2579. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2580. return 0;
  2581. if ((adv_reg & all_mask) != all_mask)
  2582. return 0;
  2583. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2584. u32 tg3_ctrl;
  2585. all_mask = 0;
  2586. if (mask & ADVERTISED_1000baseT_Half)
  2587. all_mask |= ADVERTISE_1000HALF;
  2588. if (mask & ADVERTISED_1000baseT_Full)
  2589. all_mask |= ADVERTISE_1000FULL;
  2590. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2591. return 0;
  2592. if ((tg3_ctrl & all_mask) != all_mask)
  2593. return 0;
  2594. }
  2595. return 1;
  2596. }
  2597. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2598. {
  2599. u32 curadv, reqadv;
  2600. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2601. return 1;
  2602. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2603. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2604. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2605. if (curadv != reqadv)
  2606. return 0;
  2607. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2608. tg3_readphy(tp, MII_LPA, rmtadv);
  2609. } else {
  2610. /* Reprogram the advertisement register, even if it
  2611. * does not affect the current link. If the link
  2612. * gets renegotiated in the future, we can save an
  2613. * additional renegotiation cycle by advertising
  2614. * it correctly in the first place.
  2615. */
  2616. if (curadv != reqadv) {
  2617. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2618. ADVERTISE_PAUSE_ASYM);
  2619. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2620. }
  2621. }
  2622. return 1;
  2623. }
  2624. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2625. {
  2626. int current_link_up;
  2627. u32 bmsr, val;
  2628. u32 lcl_adv, rmt_adv;
  2629. u16 current_speed;
  2630. u8 current_duplex;
  2631. int i, err;
  2632. tw32(MAC_EVENT, 0);
  2633. tw32_f(MAC_STATUS,
  2634. (MAC_STATUS_SYNC_CHANGED |
  2635. MAC_STATUS_CFG_CHANGED |
  2636. MAC_STATUS_MI_COMPLETION |
  2637. MAC_STATUS_LNKSTATE_CHANGED));
  2638. udelay(40);
  2639. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2640. tw32_f(MAC_MI_MODE,
  2641. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2642. udelay(80);
  2643. }
  2644. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2645. /* Some third-party PHYs need to be reset on link going
  2646. * down.
  2647. */
  2648. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2649. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2650. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2651. netif_carrier_ok(tp->dev)) {
  2652. tg3_readphy(tp, MII_BMSR, &bmsr);
  2653. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2654. !(bmsr & BMSR_LSTATUS))
  2655. force_reset = 1;
  2656. }
  2657. if (force_reset)
  2658. tg3_phy_reset(tp);
  2659. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2660. tg3_readphy(tp, MII_BMSR, &bmsr);
  2661. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2662. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2663. bmsr = 0;
  2664. if (!(bmsr & BMSR_LSTATUS)) {
  2665. err = tg3_init_5401phy_dsp(tp);
  2666. if (err)
  2667. return err;
  2668. tg3_readphy(tp, MII_BMSR, &bmsr);
  2669. for (i = 0; i < 1000; i++) {
  2670. udelay(10);
  2671. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2672. (bmsr & BMSR_LSTATUS)) {
  2673. udelay(40);
  2674. break;
  2675. }
  2676. }
  2677. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2678. TG3_PHY_REV_BCM5401_B0 &&
  2679. !(bmsr & BMSR_LSTATUS) &&
  2680. tp->link_config.active_speed == SPEED_1000) {
  2681. err = tg3_phy_reset(tp);
  2682. if (!err)
  2683. err = tg3_init_5401phy_dsp(tp);
  2684. if (err)
  2685. return err;
  2686. }
  2687. }
  2688. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2689. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2690. /* 5701 {A0,B0} CRC bug workaround */
  2691. tg3_writephy(tp, 0x15, 0x0a75);
  2692. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2693. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2694. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2695. }
  2696. /* Clear pending interrupts... */
  2697. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2698. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2699. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2700. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2701. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2702. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2703. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2704. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2705. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2706. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2707. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2708. else
  2709. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2710. }
  2711. current_link_up = 0;
  2712. current_speed = SPEED_INVALID;
  2713. current_duplex = DUPLEX_INVALID;
  2714. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2715. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2716. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2717. if (!(val & (1 << 10))) {
  2718. val |= (1 << 10);
  2719. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2720. goto relink;
  2721. }
  2722. }
  2723. bmsr = 0;
  2724. for (i = 0; i < 100; i++) {
  2725. tg3_readphy(tp, MII_BMSR, &bmsr);
  2726. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2727. (bmsr & BMSR_LSTATUS))
  2728. break;
  2729. udelay(40);
  2730. }
  2731. if (bmsr & BMSR_LSTATUS) {
  2732. u32 aux_stat, bmcr;
  2733. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2734. for (i = 0; i < 2000; i++) {
  2735. udelay(10);
  2736. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2737. aux_stat)
  2738. break;
  2739. }
  2740. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2741. &current_speed,
  2742. &current_duplex);
  2743. bmcr = 0;
  2744. for (i = 0; i < 200; i++) {
  2745. tg3_readphy(tp, MII_BMCR, &bmcr);
  2746. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2747. continue;
  2748. if (bmcr && bmcr != 0x7fff)
  2749. break;
  2750. udelay(10);
  2751. }
  2752. lcl_adv = 0;
  2753. rmt_adv = 0;
  2754. tp->link_config.active_speed = current_speed;
  2755. tp->link_config.active_duplex = current_duplex;
  2756. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2757. if ((bmcr & BMCR_ANENABLE) &&
  2758. tg3_copper_is_advertising_all(tp,
  2759. tp->link_config.advertising)) {
  2760. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2761. &rmt_adv))
  2762. current_link_up = 1;
  2763. }
  2764. } else {
  2765. if (!(bmcr & BMCR_ANENABLE) &&
  2766. tp->link_config.speed == current_speed &&
  2767. tp->link_config.duplex == current_duplex &&
  2768. tp->link_config.flowctrl ==
  2769. tp->link_config.active_flowctrl) {
  2770. current_link_up = 1;
  2771. }
  2772. }
  2773. if (current_link_up == 1 &&
  2774. tp->link_config.active_duplex == DUPLEX_FULL)
  2775. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2776. }
  2777. relink:
  2778. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2779. tg3_phy_copper_begin(tp);
  2780. tg3_readphy(tp, MII_BMSR, &bmsr);
  2781. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2782. (bmsr & BMSR_LSTATUS))
  2783. current_link_up = 1;
  2784. }
  2785. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2786. if (current_link_up == 1) {
  2787. if (tp->link_config.active_speed == SPEED_100 ||
  2788. tp->link_config.active_speed == SPEED_10)
  2789. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2790. else
  2791. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2792. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2793. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2794. else
  2795. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2796. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2797. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2798. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2800. if (current_link_up == 1 &&
  2801. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2802. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2803. else
  2804. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2805. }
  2806. /* ??? Without this setting Netgear GA302T PHY does not
  2807. * ??? send/receive packets...
  2808. */
  2809. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2810. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2811. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2812. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2813. udelay(80);
  2814. }
  2815. tw32_f(MAC_MODE, tp->mac_mode);
  2816. udelay(40);
  2817. tg3_phy_eee_adjust(tp, current_link_up);
  2818. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2819. /* Polled via timer. */
  2820. tw32_f(MAC_EVENT, 0);
  2821. } else {
  2822. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2823. }
  2824. udelay(40);
  2825. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2826. current_link_up == 1 &&
  2827. tp->link_config.active_speed == SPEED_1000 &&
  2828. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2829. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2830. udelay(120);
  2831. tw32_f(MAC_STATUS,
  2832. (MAC_STATUS_SYNC_CHANGED |
  2833. MAC_STATUS_CFG_CHANGED));
  2834. udelay(40);
  2835. tg3_write_mem(tp,
  2836. NIC_SRAM_FIRMWARE_MBOX,
  2837. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2838. }
  2839. /* Prevent send BD corruption. */
  2840. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2841. u16 oldlnkctl, newlnkctl;
  2842. pci_read_config_word(tp->pdev,
  2843. tp->pcie_cap + PCI_EXP_LNKCTL,
  2844. &oldlnkctl);
  2845. if (tp->link_config.active_speed == SPEED_100 ||
  2846. tp->link_config.active_speed == SPEED_10)
  2847. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2848. else
  2849. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2850. if (newlnkctl != oldlnkctl)
  2851. pci_write_config_word(tp->pdev,
  2852. tp->pcie_cap + PCI_EXP_LNKCTL,
  2853. newlnkctl);
  2854. }
  2855. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2856. if (current_link_up)
  2857. netif_carrier_on(tp->dev);
  2858. else
  2859. netif_carrier_off(tp->dev);
  2860. tg3_link_report(tp);
  2861. }
  2862. return 0;
  2863. }
  2864. struct tg3_fiber_aneginfo {
  2865. int state;
  2866. #define ANEG_STATE_UNKNOWN 0
  2867. #define ANEG_STATE_AN_ENABLE 1
  2868. #define ANEG_STATE_RESTART_INIT 2
  2869. #define ANEG_STATE_RESTART 3
  2870. #define ANEG_STATE_DISABLE_LINK_OK 4
  2871. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2872. #define ANEG_STATE_ABILITY_DETECT 6
  2873. #define ANEG_STATE_ACK_DETECT_INIT 7
  2874. #define ANEG_STATE_ACK_DETECT 8
  2875. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2876. #define ANEG_STATE_COMPLETE_ACK 10
  2877. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2878. #define ANEG_STATE_IDLE_DETECT 12
  2879. #define ANEG_STATE_LINK_OK 13
  2880. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2881. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2882. u32 flags;
  2883. #define MR_AN_ENABLE 0x00000001
  2884. #define MR_RESTART_AN 0x00000002
  2885. #define MR_AN_COMPLETE 0x00000004
  2886. #define MR_PAGE_RX 0x00000008
  2887. #define MR_NP_LOADED 0x00000010
  2888. #define MR_TOGGLE_TX 0x00000020
  2889. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2890. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2891. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2892. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2893. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2894. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2895. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2896. #define MR_TOGGLE_RX 0x00002000
  2897. #define MR_NP_RX 0x00004000
  2898. #define MR_LINK_OK 0x80000000
  2899. unsigned long link_time, cur_time;
  2900. u32 ability_match_cfg;
  2901. int ability_match_count;
  2902. char ability_match, idle_match, ack_match;
  2903. u32 txconfig, rxconfig;
  2904. #define ANEG_CFG_NP 0x00000080
  2905. #define ANEG_CFG_ACK 0x00000040
  2906. #define ANEG_CFG_RF2 0x00000020
  2907. #define ANEG_CFG_RF1 0x00000010
  2908. #define ANEG_CFG_PS2 0x00000001
  2909. #define ANEG_CFG_PS1 0x00008000
  2910. #define ANEG_CFG_HD 0x00004000
  2911. #define ANEG_CFG_FD 0x00002000
  2912. #define ANEG_CFG_INVAL 0x00001f06
  2913. };
  2914. #define ANEG_OK 0
  2915. #define ANEG_DONE 1
  2916. #define ANEG_TIMER_ENAB 2
  2917. #define ANEG_FAILED -1
  2918. #define ANEG_STATE_SETTLE_TIME 10000
  2919. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2920. struct tg3_fiber_aneginfo *ap)
  2921. {
  2922. u16 flowctrl;
  2923. unsigned long delta;
  2924. u32 rx_cfg_reg;
  2925. int ret;
  2926. if (ap->state == ANEG_STATE_UNKNOWN) {
  2927. ap->rxconfig = 0;
  2928. ap->link_time = 0;
  2929. ap->cur_time = 0;
  2930. ap->ability_match_cfg = 0;
  2931. ap->ability_match_count = 0;
  2932. ap->ability_match = 0;
  2933. ap->idle_match = 0;
  2934. ap->ack_match = 0;
  2935. }
  2936. ap->cur_time++;
  2937. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2938. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2939. if (rx_cfg_reg != ap->ability_match_cfg) {
  2940. ap->ability_match_cfg = rx_cfg_reg;
  2941. ap->ability_match = 0;
  2942. ap->ability_match_count = 0;
  2943. } else {
  2944. if (++ap->ability_match_count > 1) {
  2945. ap->ability_match = 1;
  2946. ap->ability_match_cfg = rx_cfg_reg;
  2947. }
  2948. }
  2949. if (rx_cfg_reg & ANEG_CFG_ACK)
  2950. ap->ack_match = 1;
  2951. else
  2952. ap->ack_match = 0;
  2953. ap->idle_match = 0;
  2954. } else {
  2955. ap->idle_match = 1;
  2956. ap->ability_match_cfg = 0;
  2957. ap->ability_match_count = 0;
  2958. ap->ability_match = 0;
  2959. ap->ack_match = 0;
  2960. rx_cfg_reg = 0;
  2961. }
  2962. ap->rxconfig = rx_cfg_reg;
  2963. ret = ANEG_OK;
  2964. switch (ap->state) {
  2965. case ANEG_STATE_UNKNOWN:
  2966. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2967. ap->state = ANEG_STATE_AN_ENABLE;
  2968. /* fallthru */
  2969. case ANEG_STATE_AN_ENABLE:
  2970. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2971. if (ap->flags & MR_AN_ENABLE) {
  2972. ap->link_time = 0;
  2973. ap->cur_time = 0;
  2974. ap->ability_match_cfg = 0;
  2975. ap->ability_match_count = 0;
  2976. ap->ability_match = 0;
  2977. ap->idle_match = 0;
  2978. ap->ack_match = 0;
  2979. ap->state = ANEG_STATE_RESTART_INIT;
  2980. } else {
  2981. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2982. }
  2983. break;
  2984. case ANEG_STATE_RESTART_INIT:
  2985. ap->link_time = ap->cur_time;
  2986. ap->flags &= ~(MR_NP_LOADED);
  2987. ap->txconfig = 0;
  2988. tw32(MAC_TX_AUTO_NEG, 0);
  2989. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2990. tw32_f(MAC_MODE, tp->mac_mode);
  2991. udelay(40);
  2992. ret = ANEG_TIMER_ENAB;
  2993. ap->state = ANEG_STATE_RESTART;
  2994. /* fallthru */
  2995. case ANEG_STATE_RESTART:
  2996. delta = ap->cur_time - ap->link_time;
  2997. if (delta > ANEG_STATE_SETTLE_TIME)
  2998. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2999. else
  3000. ret = ANEG_TIMER_ENAB;
  3001. break;
  3002. case ANEG_STATE_DISABLE_LINK_OK:
  3003. ret = ANEG_DONE;
  3004. break;
  3005. case ANEG_STATE_ABILITY_DETECT_INIT:
  3006. ap->flags &= ~(MR_TOGGLE_TX);
  3007. ap->txconfig = ANEG_CFG_FD;
  3008. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3009. if (flowctrl & ADVERTISE_1000XPAUSE)
  3010. ap->txconfig |= ANEG_CFG_PS1;
  3011. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3012. ap->txconfig |= ANEG_CFG_PS2;
  3013. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3014. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3015. tw32_f(MAC_MODE, tp->mac_mode);
  3016. udelay(40);
  3017. ap->state = ANEG_STATE_ABILITY_DETECT;
  3018. break;
  3019. case ANEG_STATE_ABILITY_DETECT:
  3020. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3021. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3022. break;
  3023. case ANEG_STATE_ACK_DETECT_INIT:
  3024. ap->txconfig |= ANEG_CFG_ACK;
  3025. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3026. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3027. tw32_f(MAC_MODE, tp->mac_mode);
  3028. udelay(40);
  3029. ap->state = ANEG_STATE_ACK_DETECT;
  3030. /* fallthru */
  3031. case ANEG_STATE_ACK_DETECT:
  3032. if (ap->ack_match != 0) {
  3033. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3034. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3035. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3036. } else {
  3037. ap->state = ANEG_STATE_AN_ENABLE;
  3038. }
  3039. } else if (ap->ability_match != 0 &&
  3040. ap->rxconfig == 0) {
  3041. ap->state = ANEG_STATE_AN_ENABLE;
  3042. }
  3043. break;
  3044. case ANEG_STATE_COMPLETE_ACK_INIT:
  3045. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3046. ret = ANEG_FAILED;
  3047. break;
  3048. }
  3049. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3050. MR_LP_ADV_HALF_DUPLEX |
  3051. MR_LP_ADV_SYM_PAUSE |
  3052. MR_LP_ADV_ASYM_PAUSE |
  3053. MR_LP_ADV_REMOTE_FAULT1 |
  3054. MR_LP_ADV_REMOTE_FAULT2 |
  3055. MR_LP_ADV_NEXT_PAGE |
  3056. MR_TOGGLE_RX |
  3057. MR_NP_RX);
  3058. if (ap->rxconfig & ANEG_CFG_FD)
  3059. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3060. if (ap->rxconfig & ANEG_CFG_HD)
  3061. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3062. if (ap->rxconfig & ANEG_CFG_PS1)
  3063. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3064. if (ap->rxconfig & ANEG_CFG_PS2)
  3065. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3066. if (ap->rxconfig & ANEG_CFG_RF1)
  3067. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3068. if (ap->rxconfig & ANEG_CFG_RF2)
  3069. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3070. if (ap->rxconfig & ANEG_CFG_NP)
  3071. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3072. ap->link_time = ap->cur_time;
  3073. ap->flags ^= (MR_TOGGLE_TX);
  3074. if (ap->rxconfig & 0x0008)
  3075. ap->flags |= MR_TOGGLE_RX;
  3076. if (ap->rxconfig & ANEG_CFG_NP)
  3077. ap->flags |= MR_NP_RX;
  3078. ap->flags |= MR_PAGE_RX;
  3079. ap->state = ANEG_STATE_COMPLETE_ACK;
  3080. ret = ANEG_TIMER_ENAB;
  3081. break;
  3082. case ANEG_STATE_COMPLETE_ACK:
  3083. if (ap->ability_match != 0 &&
  3084. ap->rxconfig == 0) {
  3085. ap->state = ANEG_STATE_AN_ENABLE;
  3086. break;
  3087. }
  3088. delta = ap->cur_time - ap->link_time;
  3089. if (delta > ANEG_STATE_SETTLE_TIME) {
  3090. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3091. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3092. } else {
  3093. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3094. !(ap->flags & MR_NP_RX)) {
  3095. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3096. } else {
  3097. ret = ANEG_FAILED;
  3098. }
  3099. }
  3100. }
  3101. break;
  3102. case ANEG_STATE_IDLE_DETECT_INIT:
  3103. ap->link_time = ap->cur_time;
  3104. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3105. tw32_f(MAC_MODE, tp->mac_mode);
  3106. udelay(40);
  3107. ap->state = ANEG_STATE_IDLE_DETECT;
  3108. ret = ANEG_TIMER_ENAB;
  3109. break;
  3110. case ANEG_STATE_IDLE_DETECT:
  3111. if (ap->ability_match != 0 &&
  3112. ap->rxconfig == 0) {
  3113. ap->state = ANEG_STATE_AN_ENABLE;
  3114. break;
  3115. }
  3116. delta = ap->cur_time - ap->link_time;
  3117. if (delta > ANEG_STATE_SETTLE_TIME) {
  3118. /* XXX another gem from the Broadcom driver :( */
  3119. ap->state = ANEG_STATE_LINK_OK;
  3120. }
  3121. break;
  3122. case ANEG_STATE_LINK_OK:
  3123. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3124. ret = ANEG_DONE;
  3125. break;
  3126. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3127. /* ??? unimplemented */
  3128. break;
  3129. case ANEG_STATE_NEXT_PAGE_WAIT:
  3130. /* ??? unimplemented */
  3131. break;
  3132. default:
  3133. ret = ANEG_FAILED;
  3134. break;
  3135. }
  3136. return ret;
  3137. }
  3138. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3139. {
  3140. int res = 0;
  3141. struct tg3_fiber_aneginfo aninfo;
  3142. int status = ANEG_FAILED;
  3143. unsigned int tick;
  3144. u32 tmp;
  3145. tw32_f(MAC_TX_AUTO_NEG, 0);
  3146. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3147. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3148. udelay(40);
  3149. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3150. udelay(40);
  3151. memset(&aninfo, 0, sizeof(aninfo));
  3152. aninfo.flags |= MR_AN_ENABLE;
  3153. aninfo.state = ANEG_STATE_UNKNOWN;
  3154. aninfo.cur_time = 0;
  3155. tick = 0;
  3156. while (++tick < 195000) {
  3157. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3158. if (status == ANEG_DONE || status == ANEG_FAILED)
  3159. break;
  3160. udelay(1);
  3161. }
  3162. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3163. tw32_f(MAC_MODE, tp->mac_mode);
  3164. udelay(40);
  3165. *txflags = aninfo.txconfig;
  3166. *rxflags = aninfo.flags;
  3167. if (status == ANEG_DONE &&
  3168. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3169. MR_LP_ADV_FULL_DUPLEX)))
  3170. res = 1;
  3171. return res;
  3172. }
  3173. static void tg3_init_bcm8002(struct tg3 *tp)
  3174. {
  3175. u32 mac_status = tr32(MAC_STATUS);
  3176. int i;
  3177. /* Reset when initting first time or we have a link. */
  3178. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3179. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3180. return;
  3181. /* Set PLL lock range. */
  3182. tg3_writephy(tp, 0x16, 0x8007);
  3183. /* SW reset */
  3184. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3185. /* Wait for reset to complete. */
  3186. /* XXX schedule_timeout() ... */
  3187. for (i = 0; i < 500; i++)
  3188. udelay(10);
  3189. /* Config mode; select PMA/Ch 1 regs. */
  3190. tg3_writephy(tp, 0x10, 0x8411);
  3191. /* Enable auto-lock and comdet, select txclk for tx. */
  3192. tg3_writephy(tp, 0x11, 0x0a10);
  3193. tg3_writephy(tp, 0x18, 0x00a0);
  3194. tg3_writephy(tp, 0x16, 0x41ff);
  3195. /* Assert and deassert POR. */
  3196. tg3_writephy(tp, 0x13, 0x0400);
  3197. udelay(40);
  3198. tg3_writephy(tp, 0x13, 0x0000);
  3199. tg3_writephy(tp, 0x11, 0x0a50);
  3200. udelay(40);
  3201. tg3_writephy(tp, 0x11, 0x0a10);
  3202. /* Wait for signal to stabilize */
  3203. /* XXX schedule_timeout() ... */
  3204. for (i = 0; i < 15000; i++)
  3205. udelay(10);
  3206. /* Deselect the channel register so we can read the PHYID
  3207. * later.
  3208. */
  3209. tg3_writephy(tp, 0x10, 0x8011);
  3210. }
  3211. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3212. {
  3213. u16 flowctrl;
  3214. u32 sg_dig_ctrl, sg_dig_status;
  3215. u32 serdes_cfg, expected_sg_dig_ctrl;
  3216. int workaround, port_a;
  3217. int current_link_up;
  3218. serdes_cfg = 0;
  3219. expected_sg_dig_ctrl = 0;
  3220. workaround = 0;
  3221. port_a = 1;
  3222. current_link_up = 0;
  3223. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3224. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3225. workaround = 1;
  3226. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3227. port_a = 0;
  3228. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3229. /* preserve bits 20-23 for voltage regulator */
  3230. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3231. }
  3232. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3233. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3234. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3235. if (workaround) {
  3236. u32 val = serdes_cfg;
  3237. if (port_a)
  3238. val |= 0xc010000;
  3239. else
  3240. val |= 0x4010000;
  3241. tw32_f(MAC_SERDES_CFG, val);
  3242. }
  3243. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3244. }
  3245. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3246. tg3_setup_flow_control(tp, 0, 0);
  3247. current_link_up = 1;
  3248. }
  3249. goto out;
  3250. }
  3251. /* Want auto-negotiation. */
  3252. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3253. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3254. if (flowctrl & ADVERTISE_1000XPAUSE)
  3255. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3256. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3257. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3258. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3259. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3260. tp->serdes_counter &&
  3261. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3262. MAC_STATUS_RCVD_CFG)) ==
  3263. MAC_STATUS_PCS_SYNCED)) {
  3264. tp->serdes_counter--;
  3265. current_link_up = 1;
  3266. goto out;
  3267. }
  3268. restart_autoneg:
  3269. if (workaround)
  3270. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3271. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3272. udelay(5);
  3273. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3274. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3275. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3276. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3277. MAC_STATUS_SIGNAL_DET)) {
  3278. sg_dig_status = tr32(SG_DIG_STATUS);
  3279. mac_status = tr32(MAC_STATUS);
  3280. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3281. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3282. u32 local_adv = 0, remote_adv = 0;
  3283. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3284. local_adv |= ADVERTISE_1000XPAUSE;
  3285. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3286. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3287. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3288. remote_adv |= LPA_1000XPAUSE;
  3289. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3290. remote_adv |= LPA_1000XPAUSE_ASYM;
  3291. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3292. current_link_up = 1;
  3293. tp->serdes_counter = 0;
  3294. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3295. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3296. if (tp->serdes_counter)
  3297. tp->serdes_counter--;
  3298. else {
  3299. if (workaround) {
  3300. u32 val = serdes_cfg;
  3301. if (port_a)
  3302. val |= 0xc010000;
  3303. else
  3304. val |= 0x4010000;
  3305. tw32_f(MAC_SERDES_CFG, val);
  3306. }
  3307. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3308. udelay(40);
  3309. /* Link parallel detection - link is up */
  3310. /* only if we have PCS_SYNC and not */
  3311. /* receiving config code words */
  3312. mac_status = tr32(MAC_STATUS);
  3313. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3314. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3315. tg3_setup_flow_control(tp, 0, 0);
  3316. current_link_up = 1;
  3317. tp->phy_flags |=
  3318. TG3_PHYFLG_PARALLEL_DETECT;
  3319. tp->serdes_counter =
  3320. SERDES_PARALLEL_DET_TIMEOUT;
  3321. } else
  3322. goto restart_autoneg;
  3323. }
  3324. }
  3325. } else {
  3326. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3327. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3328. }
  3329. out:
  3330. return current_link_up;
  3331. }
  3332. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3333. {
  3334. int current_link_up = 0;
  3335. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3336. goto out;
  3337. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3338. u32 txflags, rxflags;
  3339. int i;
  3340. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3341. u32 local_adv = 0, remote_adv = 0;
  3342. if (txflags & ANEG_CFG_PS1)
  3343. local_adv |= ADVERTISE_1000XPAUSE;
  3344. if (txflags & ANEG_CFG_PS2)
  3345. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3346. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3347. remote_adv |= LPA_1000XPAUSE;
  3348. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3349. remote_adv |= LPA_1000XPAUSE_ASYM;
  3350. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3351. current_link_up = 1;
  3352. }
  3353. for (i = 0; i < 30; i++) {
  3354. udelay(20);
  3355. tw32_f(MAC_STATUS,
  3356. (MAC_STATUS_SYNC_CHANGED |
  3357. MAC_STATUS_CFG_CHANGED));
  3358. udelay(40);
  3359. if ((tr32(MAC_STATUS) &
  3360. (MAC_STATUS_SYNC_CHANGED |
  3361. MAC_STATUS_CFG_CHANGED)) == 0)
  3362. break;
  3363. }
  3364. mac_status = tr32(MAC_STATUS);
  3365. if (current_link_up == 0 &&
  3366. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3367. !(mac_status & MAC_STATUS_RCVD_CFG))
  3368. current_link_up = 1;
  3369. } else {
  3370. tg3_setup_flow_control(tp, 0, 0);
  3371. /* Forcing 1000FD link up. */
  3372. current_link_up = 1;
  3373. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3374. udelay(40);
  3375. tw32_f(MAC_MODE, tp->mac_mode);
  3376. udelay(40);
  3377. }
  3378. out:
  3379. return current_link_up;
  3380. }
  3381. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3382. {
  3383. u32 orig_pause_cfg;
  3384. u16 orig_active_speed;
  3385. u8 orig_active_duplex;
  3386. u32 mac_status;
  3387. int current_link_up;
  3388. int i;
  3389. orig_pause_cfg = tp->link_config.active_flowctrl;
  3390. orig_active_speed = tp->link_config.active_speed;
  3391. orig_active_duplex = tp->link_config.active_duplex;
  3392. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3393. netif_carrier_ok(tp->dev) &&
  3394. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3395. mac_status = tr32(MAC_STATUS);
  3396. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3397. MAC_STATUS_SIGNAL_DET |
  3398. MAC_STATUS_CFG_CHANGED |
  3399. MAC_STATUS_RCVD_CFG);
  3400. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3401. MAC_STATUS_SIGNAL_DET)) {
  3402. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3403. MAC_STATUS_CFG_CHANGED));
  3404. return 0;
  3405. }
  3406. }
  3407. tw32_f(MAC_TX_AUTO_NEG, 0);
  3408. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3409. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3410. tw32_f(MAC_MODE, tp->mac_mode);
  3411. udelay(40);
  3412. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3413. tg3_init_bcm8002(tp);
  3414. /* Enable link change event even when serdes polling. */
  3415. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3416. udelay(40);
  3417. current_link_up = 0;
  3418. mac_status = tr32(MAC_STATUS);
  3419. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3420. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3421. else
  3422. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3423. tp->napi[0].hw_status->status =
  3424. (SD_STATUS_UPDATED |
  3425. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3426. for (i = 0; i < 100; i++) {
  3427. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3428. MAC_STATUS_CFG_CHANGED));
  3429. udelay(5);
  3430. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3431. MAC_STATUS_CFG_CHANGED |
  3432. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3433. break;
  3434. }
  3435. mac_status = tr32(MAC_STATUS);
  3436. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3437. current_link_up = 0;
  3438. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3439. tp->serdes_counter == 0) {
  3440. tw32_f(MAC_MODE, (tp->mac_mode |
  3441. MAC_MODE_SEND_CONFIGS));
  3442. udelay(1);
  3443. tw32_f(MAC_MODE, tp->mac_mode);
  3444. }
  3445. }
  3446. if (current_link_up == 1) {
  3447. tp->link_config.active_speed = SPEED_1000;
  3448. tp->link_config.active_duplex = DUPLEX_FULL;
  3449. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3450. LED_CTRL_LNKLED_OVERRIDE |
  3451. LED_CTRL_1000MBPS_ON));
  3452. } else {
  3453. tp->link_config.active_speed = SPEED_INVALID;
  3454. tp->link_config.active_duplex = DUPLEX_INVALID;
  3455. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3456. LED_CTRL_LNKLED_OVERRIDE |
  3457. LED_CTRL_TRAFFIC_OVERRIDE));
  3458. }
  3459. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3460. if (current_link_up)
  3461. netif_carrier_on(tp->dev);
  3462. else
  3463. netif_carrier_off(tp->dev);
  3464. tg3_link_report(tp);
  3465. } else {
  3466. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3467. if (orig_pause_cfg != now_pause_cfg ||
  3468. orig_active_speed != tp->link_config.active_speed ||
  3469. orig_active_duplex != tp->link_config.active_duplex)
  3470. tg3_link_report(tp);
  3471. }
  3472. return 0;
  3473. }
  3474. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3475. {
  3476. int current_link_up, err = 0;
  3477. u32 bmsr, bmcr;
  3478. u16 current_speed;
  3479. u8 current_duplex;
  3480. u32 local_adv, remote_adv;
  3481. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3482. tw32_f(MAC_MODE, tp->mac_mode);
  3483. udelay(40);
  3484. tw32(MAC_EVENT, 0);
  3485. tw32_f(MAC_STATUS,
  3486. (MAC_STATUS_SYNC_CHANGED |
  3487. MAC_STATUS_CFG_CHANGED |
  3488. MAC_STATUS_MI_COMPLETION |
  3489. MAC_STATUS_LNKSTATE_CHANGED));
  3490. udelay(40);
  3491. if (force_reset)
  3492. tg3_phy_reset(tp);
  3493. current_link_up = 0;
  3494. current_speed = SPEED_INVALID;
  3495. current_duplex = DUPLEX_INVALID;
  3496. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3497. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3498. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3499. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3500. bmsr |= BMSR_LSTATUS;
  3501. else
  3502. bmsr &= ~BMSR_LSTATUS;
  3503. }
  3504. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3505. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3506. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3507. /* do nothing, just check for link up at the end */
  3508. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3509. u32 adv, new_adv;
  3510. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3511. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3512. ADVERTISE_1000XPAUSE |
  3513. ADVERTISE_1000XPSE_ASYM |
  3514. ADVERTISE_SLCT);
  3515. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3516. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3517. new_adv |= ADVERTISE_1000XHALF;
  3518. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3519. new_adv |= ADVERTISE_1000XFULL;
  3520. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3521. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3522. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3523. tg3_writephy(tp, MII_BMCR, bmcr);
  3524. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3525. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3526. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3527. return err;
  3528. }
  3529. } else {
  3530. u32 new_bmcr;
  3531. bmcr &= ~BMCR_SPEED1000;
  3532. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3533. if (tp->link_config.duplex == DUPLEX_FULL)
  3534. new_bmcr |= BMCR_FULLDPLX;
  3535. if (new_bmcr != bmcr) {
  3536. /* BMCR_SPEED1000 is a reserved bit that needs
  3537. * to be set on write.
  3538. */
  3539. new_bmcr |= BMCR_SPEED1000;
  3540. /* Force a linkdown */
  3541. if (netif_carrier_ok(tp->dev)) {
  3542. u32 adv;
  3543. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3544. adv &= ~(ADVERTISE_1000XFULL |
  3545. ADVERTISE_1000XHALF |
  3546. ADVERTISE_SLCT);
  3547. tg3_writephy(tp, MII_ADVERTISE, adv);
  3548. tg3_writephy(tp, MII_BMCR, bmcr |
  3549. BMCR_ANRESTART |
  3550. BMCR_ANENABLE);
  3551. udelay(10);
  3552. netif_carrier_off(tp->dev);
  3553. }
  3554. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3555. bmcr = new_bmcr;
  3556. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3557. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3558. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3559. ASIC_REV_5714) {
  3560. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3561. bmsr |= BMSR_LSTATUS;
  3562. else
  3563. bmsr &= ~BMSR_LSTATUS;
  3564. }
  3565. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3566. }
  3567. }
  3568. if (bmsr & BMSR_LSTATUS) {
  3569. current_speed = SPEED_1000;
  3570. current_link_up = 1;
  3571. if (bmcr & BMCR_FULLDPLX)
  3572. current_duplex = DUPLEX_FULL;
  3573. else
  3574. current_duplex = DUPLEX_HALF;
  3575. local_adv = 0;
  3576. remote_adv = 0;
  3577. if (bmcr & BMCR_ANENABLE) {
  3578. u32 common;
  3579. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3580. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3581. common = local_adv & remote_adv;
  3582. if (common & (ADVERTISE_1000XHALF |
  3583. ADVERTISE_1000XFULL)) {
  3584. if (common & ADVERTISE_1000XFULL)
  3585. current_duplex = DUPLEX_FULL;
  3586. else
  3587. current_duplex = DUPLEX_HALF;
  3588. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3589. /* Link is up via parallel detect */
  3590. } else {
  3591. current_link_up = 0;
  3592. }
  3593. }
  3594. }
  3595. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3596. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3597. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3598. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3599. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3600. tw32_f(MAC_MODE, tp->mac_mode);
  3601. udelay(40);
  3602. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3603. tp->link_config.active_speed = current_speed;
  3604. tp->link_config.active_duplex = current_duplex;
  3605. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3606. if (current_link_up)
  3607. netif_carrier_on(tp->dev);
  3608. else {
  3609. netif_carrier_off(tp->dev);
  3610. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3611. }
  3612. tg3_link_report(tp);
  3613. }
  3614. return err;
  3615. }
  3616. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3617. {
  3618. if (tp->serdes_counter) {
  3619. /* Give autoneg time to complete. */
  3620. tp->serdes_counter--;
  3621. return;
  3622. }
  3623. if (!netif_carrier_ok(tp->dev) &&
  3624. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3625. u32 bmcr;
  3626. tg3_readphy(tp, MII_BMCR, &bmcr);
  3627. if (bmcr & BMCR_ANENABLE) {
  3628. u32 phy1, phy2;
  3629. /* Select shadow register 0x1f */
  3630. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3631. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3632. /* Select expansion interrupt status register */
  3633. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3634. MII_TG3_DSP_EXP1_INT_STAT);
  3635. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3636. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3637. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3638. /* We have signal detect and not receiving
  3639. * config code words, link is up by parallel
  3640. * detection.
  3641. */
  3642. bmcr &= ~BMCR_ANENABLE;
  3643. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3644. tg3_writephy(tp, MII_BMCR, bmcr);
  3645. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3646. }
  3647. }
  3648. } else if (netif_carrier_ok(tp->dev) &&
  3649. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3650. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3651. u32 phy2;
  3652. /* Select expansion interrupt status register */
  3653. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3654. MII_TG3_DSP_EXP1_INT_STAT);
  3655. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3656. if (phy2 & 0x20) {
  3657. u32 bmcr;
  3658. /* Config code words received, turn on autoneg. */
  3659. tg3_readphy(tp, MII_BMCR, &bmcr);
  3660. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3661. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3662. }
  3663. }
  3664. }
  3665. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3666. {
  3667. int err;
  3668. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3669. err = tg3_setup_fiber_phy(tp, force_reset);
  3670. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3671. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3672. else
  3673. err = tg3_setup_copper_phy(tp, force_reset);
  3674. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3675. u32 val, scale;
  3676. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3677. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3678. scale = 65;
  3679. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3680. scale = 6;
  3681. else
  3682. scale = 12;
  3683. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3684. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3685. tw32(GRC_MISC_CFG, val);
  3686. }
  3687. if (tp->link_config.active_speed == SPEED_1000 &&
  3688. tp->link_config.active_duplex == DUPLEX_HALF)
  3689. tw32(MAC_TX_LENGTHS,
  3690. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3691. (6 << TX_LENGTHS_IPG_SHIFT) |
  3692. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3693. else
  3694. tw32(MAC_TX_LENGTHS,
  3695. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3696. (6 << TX_LENGTHS_IPG_SHIFT) |
  3697. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3698. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3699. if (netif_carrier_ok(tp->dev)) {
  3700. tw32(HOSTCC_STAT_COAL_TICKS,
  3701. tp->coal.stats_block_coalesce_usecs);
  3702. } else {
  3703. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3704. }
  3705. }
  3706. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3707. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3708. if (!netif_carrier_ok(tp->dev))
  3709. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3710. tp->pwrmgmt_thresh;
  3711. else
  3712. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3713. tw32(PCIE_PWR_MGMT_THRESH, val);
  3714. }
  3715. return err;
  3716. }
  3717. static inline int tg3_irq_sync(struct tg3 *tp)
  3718. {
  3719. return tp->irq_sync;
  3720. }
  3721. /* This is called whenever we suspect that the system chipset is re-
  3722. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3723. * is bogus tx completions. We try to recover by setting the
  3724. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3725. * in the workqueue.
  3726. */
  3727. static void tg3_tx_recover(struct tg3 *tp)
  3728. {
  3729. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3730. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3731. netdev_warn(tp->dev,
  3732. "The system may be re-ordering memory-mapped I/O "
  3733. "cycles to the network device, attempting to recover. "
  3734. "Please report the problem to the driver maintainer "
  3735. "and include system chipset information.\n");
  3736. spin_lock(&tp->lock);
  3737. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3738. spin_unlock(&tp->lock);
  3739. }
  3740. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3741. {
  3742. /* Tell compiler to fetch tx indices from memory. */
  3743. barrier();
  3744. return tnapi->tx_pending -
  3745. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3746. }
  3747. /* Tigon3 never reports partial packet sends. So we do not
  3748. * need special logic to handle SKBs that have not had all
  3749. * of their frags sent yet, like SunGEM does.
  3750. */
  3751. static void tg3_tx(struct tg3_napi *tnapi)
  3752. {
  3753. struct tg3 *tp = tnapi->tp;
  3754. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3755. u32 sw_idx = tnapi->tx_cons;
  3756. struct netdev_queue *txq;
  3757. int index = tnapi - tp->napi;
  3758. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3759. index--;
  3760. txq = netdev_get_tx_queue(tp->dev, index);
  3761. while (sw_idx != hw_idx) {
  3762. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3763. struct sk_buff *skb = ri->skb;
  3764. int i, tx_bug = 0;
  3765. if (unlikely(skb == NULL)) {
  3766. tg3_tx_recover(tp);
  3767. return;
  3768. }
  3769. pci_unmap_single(tp->pdev,
  3770. dma_unmap_addr(ri, mapping),
  3771. skb_headlen(skb),
  3772. PCI_DMA_TODEVICE);
  3773. ri->skb = NULL;
  3774. sw_idx = NEXT_TX(sw_idx);
  3775. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3776. ri = &tnapi->tx_buffers[sw_idx];
  3777. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3778. tx_bug = 1;
  3779. pci_unmap_page(tp->pdev,
  3780. dma_unmap_addr(ri, mapping),
  3781. skb_shinfo(skb)->frags[i].size,
  3782. PCI_DMA_TODEVICE);
  3783. sw_idx = NEXT_TX(sw_idx);
  3784. }
  3785. dev_kfree_skb(skb);
  3786. if (unlikely(tx_bug)) {
  3787. tg3_tx_recover(tp);
  3788. return;
  3789. }
  3790. }
  3791. tnapi->tx_cons = sw_idx;
  3792. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3793. * before checking for netif_queue_stopped(). Without the
  3794. * memory barrier, there is a small possibility that tg3_start_xmit()
  3795. * will miss it and cause the queue to be stopped forever.
  3796. */
  3797. smp_mb();
  3798. if (unlikely(netif_tx_queue_stopped(txq) &&
  3799. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3800. __netif_tx_lock(txq, smp_processor_id());
  3801. if (netif_tx_queue_stopped(txq) &&
  3802. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3803. netif_tx_wake_queue(txq);
  3804. __netif_tx_unlock(txq);
  3805. }
  3806. }
  3807. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3808. {
  3809. if (!ri->skb)
  3810. return;
  3811. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3812. map_sz, PCI_DMA_FROMDEVICE);
  3813. dev_kfree_skb_any(ri->skb);
  3814. ri->skb = NULL;
  3815. }
  3816. /* Returns size of skb allocated or < 0 on error.
  3817. *
  3818. * We only need to fill in the address because the other members
  3819. * of the RX descriptor are invariant, see tg3_init_rings.
  3820. *
  3821. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3822. * posting buffers we only dirty the first cache line of the RX
  3823. * descriptor (containing the address). Whereas for the RX status
  3824. * buffers the cpu only reads the last cacheline of the RX descriptor
  3825. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3826. */
  3827. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3828. u32 opaque_key, u32 dest_idx_unmasked)
  3829. {
  3830. struct tg3_rx_buffer_desc *desc;
  3831. struct ring_info *map;
  3832. struct sk_buff *skb;
  3833. dma_addr_t mapping;
  3834. int skb_size, dest_idx;
  3835. switch (opaque_key) {
  3836. case RXD_OPAQUE_RING_STD:
  3837. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3838. desc = &tpr->rx_std[dest_idx];
  3839. map = &tpr->rx_std_buffers[dest_idx];
  3840. skb_size = tp->rx_pkt_map_sz;
  3841. break;
  3842. case RXD_OPAQUE_RING_JUMBO:
  3843. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3844. desc = &tpr->rx_jmb[dest_idx].std;
  3845. map = &tpr->rx_jmb_buffers[dest_idx];
  3846. skb_size = TG3_RX_JMB_MAP_SZ;
  3847. break;
  3848. default:
  3849. return -EINVAL;
  3850. }
  3851. /* Do not overwrite any of the map or rp information
  3852. * until we are sure we can commit to a new buffer.
  3853. *
  3854. * Callers depend upon this behavior and assume that
  3855. * we leave everything unchanged if we fail.
  3856. */
  3857. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3858. if (skb == NULL)
  3859. return -ENOMEM;
  3860. skb_reserve(skb, tp->rx_offset);
  3861. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3862. PCI_DMA_FROMDEVICE);
  3863. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3864. dev_kfree_skb(skb);
  3865. return -EIO;
  3866. }
  3867. map->skb = skb;
  3868. dma_unmap_addr_set(map, mapping, mapping);
  3869. desc->addr_hi = ((u64)mapping >> 32);
  3870. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3871. return skb_size;
  3872. }
  3873. /* We only need to move over in the address because the other
  3874. * members of the RX descriptor are invariant. See notes above
  3875. * tg3_alloc_rx_skb for full details.
  3876. */
  3877. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3878. struct tg3_rx_prodring_set *dpr,
  3879. u32 opaque_key, int src_idx,
  3880. u32 dest_idx_unmasked)
  3881. {
  3882. struct tg3 *tp = tnapi->tp;
  3883. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3884. struct ring_info *src_map, *dest_map;
  3885. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3886. int dest_idx;
  3887. switch (opaque_key) {
  3888. case RXD_OPAQUE_RING_STD:
  3889. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3890. dest_desc = &dpr->rx_std[dest_idx];
  3891. dest_map = &dpr->rx_std_buffers[dest_idx];
  3892. src_desc = &spr->rx_std[src_idx];
  3893. src_map = &spr->rx_std_buffers[src_idx];
  3894. break;
  3895. case RXD_OPAQUE_RING_JUMBO:
  3896. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3897. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3898. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3899. src_desc = &spr->rx_jmb[src_idx].std;
  3900. src_map = &spr->rx_jmb_buffers[src_idx];
  3901. break;
  3902. default:
  3903. return;
  3904. }
  3905. dest_map->skb = src_map->skb;
  3906. dma_unmap_addr_set(dest_map, mapping,
  3907. dma_unmap_addr(src_map, mapping));
  3908. dest_desc->addr_hi = src_desc->addr_hi;
  3909. dest_desc->addr_lo = src_desc->addr_lo;
  3910. /* Ensure that the update to the skb happens after the physical
  3911. * addresses have been transferred to the new BD location.
  3912. */
  3913. smp_wmb();
  3914. src_map->skb = NULL;
  3915. }
  3916. /* The RX ring scheme is composed of multiple rings which post fresh
  3917. * buffers to the chip, and one special ring the chip uses to report
  3918. * status back to the host.
  3919. *
  3920. * The special ring reports the status of received packets to the
  3921. * host. The chip does not write into the original descriptor the
  3922. * RX buffer was obtained from. The chip simply takes the original
  3923. * descriptor as provided by the host, updates the status and length
  3924. * field, then writes this into the next status ring entry.
  3925. *
  3926. * Each ring the host uses to post buffers to the chip is described
  3927. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3928. * it is first placed into the on-chip ram. When the packet's length
  3929. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3930. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3931. * which is within the range of the new packet's length is chosen.
  3932. *
  3933. * The "separate ring for rx status" scheme may sound queer, but it makes
  3934. * sense from a cache coherency perspective. If only the host writes
  3935. * to the buffer post rings, and only the chip writes to the rx status
  3936. * rings, then cache lines never move beyond shared-modified state.
  3937. * If both the host and chip were to write into the same ring, cache line
  3938. * eviction could occur since both entities want it in an exclusive state.
  3939. */
  3940. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3941. {
  3942. struct tg3 *tp = tnapi->tp;
  3943. u32 work_mask, rx_std_posted = 0;
  3944. u32 std_prod_idx, jmb_prod_idx;
  3945. u32 sw_idx = tnapi->rx_rcb_ptr;
  3946. u16 hw_idx;
  3947. int received;
  3948. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  3949. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3950. /*
  3951. * We need to order the read of hw_idx and the read of
  3952. * the opaque cookie.
  3953. */
  3954. rmb();
  3955. work_mask = 0;
  3956. received = 0;
  3957. std_prod_idx = tpr->rx_std_prod_idx;
  3958. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3959. while (sw_idx != hw_idx && budget > 0) {
  3960. struct ring_info *ri;
  3961. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3962. unsigned int len;
  3963. struct sk_buff *skb;
  3964. dma_addr_t dma_addr;
  3965. u32 opaque_key, desc_idx, *post_ptr;
  3966. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3967. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3968. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3969. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  3970. dma_addr = dma_unmap_addr(ri, mapping);
  3971. skb = ri->skb;
  3972. post_ptr = &std_prod_idx;
  3973. rx_std_posted++;
  3974. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3975. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  3976. dma_addr = dma_unmap_addr(ri, mapping);
  3977. skb = ri->skb;
  3978. post_ptr = &jmb_prod_idx;
  3979. } else
  3980. goto next_pkt_nopost;
  3981. work_mask |= opaque_key;
  3982. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3983. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3984. drop_it:
  3985. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3986. desc_idx, *post_ptr);
  3987. drop_it_no_recycle:
  3988. /* Other statistics kept track of by card. */
  3989. tp->rx_dropped++;
  3990. goto next_pkt;
  3991. }
  3992. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3993. ETH_FCS_LEN;
  3994. if (len > TG3_RX_COPY_THRESH(tp)) {
  3995. int skb_size;
  3996. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3997. *post_ptr);
  3998. if (skb_size < 0)
  3999. goto drop_it;
  4000. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4001. PCI_DMA_FROMDEVICE);
  4002. /* Ensure that the update to the skb happens
  4003. * after the usage of the old DMA mapping.
  4004. */
  4005. smp_wmb();
  4006. ri->skb = NULL;
  4007. skb_put(skb, len);
  4008. } else {
  4009. struct sk_buff *copy_skb;
  4010. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4011. desc_idx, *post_ptr);
  4012. copy_skb = netdev_alloc_skb(tp->dev, len +
  4013. TG3_RAW_IP_ALIGN);
  4014. if (copy_skb == NULL)
  4015. goto drop_it_no_recycle;
  4016. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4017. skb_put(copy_skb, len);
  4018. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4019. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4020. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4021. /* We'll reuse the original ring buffer. */
  4022. skb = copy_skb;
  4023. }
  4024. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  4025. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4026. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4027. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4028. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4029. else
  4030. skb_checksum_none_assert(skb);
  4031. skb->protocol = eth_type_trans(skb, tp->dev);
  4032. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4033. skb->protocol != htons(ETH_P_8021Q)) {
  4034. dev_kfree_skb(skb);
  4035. goto drop_it_no_recycle;
  4036. }
  4037. if (desc->type_flags & RXD_FLAG_VLAN &&
  4038. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4039. __vlan_hwaccel_put_tag(skb,
  4040. desc->err_vlan & RXD_VLAN_MASK);
  4041. napi_gro_receive(&tnapi->napi, skb);
  4042. received++;
  4043. budget--;
  4044. next_pkt:
  4045. (*post_ptr)++;
  4046. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4047. tpr->rx_std_prod_idx = std_prod_idx &
  4048. tp->rx_std_ring_mask;
  4049. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4050. tpr->rx_std_prod_idx);
  4051. work_mask &= ~RXD_OPAQUE_RING_STD;
  4052. rx_std_posted = 0;
  4053. }
  4054. next_pkt_nopost:
  4055. sw_idx++;
  4056. sw_idx &= tp->rx_ret_ring_mask;
  4057. /* Refresh hw_idx to see if there is new work */
  4058. if (sw_idx == hw_idx) {
  4059. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4060. rmb();
  4061. }
  4062. }
  4063. /* ACK the status ring. */
  4064. tnapi->rx_rcb_ptr = sw_idx;
  4065. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4066. /* Refill RX ring(s). */
  4067. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4068. if (work_mask & RXD_OPAQUE_RING_STD) {
  4069. tpr->rx_std_prod_idx = std_prod_idx &
  4070. tp->rx_std_ring_mask;
  4071. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4072. tpr->rx_std_prod_idx);
  4073. }
  4074. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4075. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4076. tp->rx_jmb_ring_mask;
  4077. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4078. tpr->rx_jmb_prod_idx);
  4079. }
  4080. mmiowb();
  4081. } else if (work_mask) {
  4082. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4083. * updated before the producer indices can be updated.
  4084. */
  4085. smp_wmb();
  4086. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4087. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4088. if (tnapi != &tp->napi[1])
  4089. napi_schedule(&tp->napi[1].napi);
  4090. }
  4091. return received;
  4092. }
  4093. static void tg3_poll_link(struct tg3 *tp)
  4094. {
  4095. /* handle link change and other phy events */
  4096. if (!(tp->tg3_flags &
  4097. (TG3_FLAG_USE_LINKCHG_REG |
  4098. TG3_FLAG_POLL_SERDES))) {
  4099. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4100. if (sblk->status & SD_STATUS_LINK_CHG) {
  4101. sblk->status = SD_STATUS_UPDATED |
  4102. (sblk->status & ~SD_STATUS_LINK_CHG);
  4103. spin_lock(&tp->lock);
  4104. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4105. tw32_f(MAC_STATUS,
  4106. (MAC_STATUS_SYNC_CHANGED |
  4107. MAC_STATUS_CFG_CHANGED |
  4108. MAC_STATUS_MI_COMPLETION |
  4109. MAC_STATUS_LNKSTATE_CHANGED));
  4110. udelay(40);
  4111. } else
  4112. tg3_setup_phy(tp, 0);
  4113. spin_unlock(&tp->lock);
  4114. }
  4115. }
  4116. }
  4117. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4118. struct tg3_rx_prodring_set *dpr,
  4119. struct tg3_rx_prodring_set *spr)
  4120. {
  4121. u32 si, di, cpycnt, src_prod_idx;
  4122. int i, err = 0;
  4123. while (1) {
  4124. src_prod_idx = spr->rx_std_prod_idx;
  4125. /* Make sure updates to the rx_std_buffers[] entries and the
  4126. * standard producer index are seen in the correct order.
  4127. */
  4128. smp_rmb();
  4129. if (spr->rx_std_cons_idx == src_prod_idx)
  4130. break;
  4131. if (spr->rx_std_cons_idx < src_prod_idx)
  4132. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4133. else
  4134. cpycnt = tp->rx_std_ring_mask + 1 -
  4135. spr->rx_std_cons_idx;
  4136. cpycnt = min(cpycnt,
  4137. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4138. si = spr->rx_std_cons_idx;
  4139. di = dpr->rx_std_prod_idx;
  4140. for (i = di; i < di + cpycnt; i++) {
  4141. if (dpr->rx_std_buffers[i].skb) {
  4142. cpycnt = i - di;
  4143. err = -ENOSPC;
  4144. break;
  4145. }
  4146. }
  4147. if (!cpycnt)
  4148. break;
  4149. /* Ensure that updates to the rx_std_buffers ring and the
  4150. * shadowed hardware producer ring from tg3_recycle_skb() are
  4151. * ordered correctly WRT the skb check above.
  4152. */
  4153. smp_rmb();
  4154. memcpy(&dpr->rx_std_buffers[di],
  4155. &spr->rx_std_buffers[si],
  4156. cpycnt * sizeof(struct ring_info));
  4157. for (i = 0; i < cpycnt; i++, di++, si++) {
  4158. struct tg3_rx_buffer_desc *sbd, *dbd;
  4159. sbd = &spr->rx_std[si];
  4160. dbd = &dpr->rx_std[di];
  4161. dbd->addr_hi = sbd->addr_hi;
  4162. dbd->addr_lo = sbd->addr_lo;
  4163. }
  4164. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4165. tp->rx_std_ring_mask;
  4166. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4167. tp->rx_std_ring_mask;
  4168. }
  4169. while (1) {
  4170. src_prod_idx = spr->rx_jmb_prod_idx;
  4171. /* Make sure updates to the rx_jmb_buffers[] entries and
  4172. * the jumbo producer index are seen in the correct order.
  4173. */
  4174. smp_rmb();
  4175. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4176. break;
  4177. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4178. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4179. else
  4180. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4181. spr->rx_jmb_cons_idx;
  4182. cpycnt = min(cpycnt,
  4183. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4184. si = spr->rx_jmb_cons_idx;
  4185. di = dpr->rx_jmb_prod_idx;
  4186. for (i = di; i < di + cpycnt; i++) {
  4187. if (dpr->rx_jmb_buffers[i].skb) {
  4188. cpycnt = i - di;
  4189. err = -ENOSPC;
  4190. break;
  4191. }
  4192. }
  4193. if (!cpycnt)
  4194. break;
  4195. /* Ensure that updates to the rx_jmb_buffers ring and the
  4196. * shadowed hardware producer ring from tg3_recycle_skb() are
  4197. * ordered correctly WRT the skb check above.
  4198. */
  4199. smp_rmb();
  4200. memcpy(&dpr->rx_jmb_buffers[di],
  4201. &spr->rx_jmb_buffers[si],
  4202. cpycnt * sizeof(struct ring_info));
  4203. for (i = 0; i < cpycnt; i++, di++, si++) {
  4204. struct tg3_rx_buffer_desc *sbd, *dbd;
  4205. sbd = &spr->rx_jmb[si].std;
  4206. dbd = &dpr->rx_jmb[di].std;
  4207. dbd->addr_hi = sbd->addr_hi;
  4208. dbd->addr_lo = sbd->addr_lo;
  4209. }
  4210. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4211. tp->rx_jmb_ring_mask;
  4212. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4213. tp->rx_jmb_ring_mask;
  4214. }
  4215. return err;
  4216. }
  4217. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4218. {
  4219. struct tg3 *tp = tnapi->tp;
  4220. /* run TX completion thread */
  4221. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4222. tg3_tx(tnapi);
  4223. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4224. return work_done;
  4225. }
  4226. /* run RX thread, within the bounds set by NAPI.
  4227. * All RX "locking" is done by ensuring outside
  4228. * code synchronizes with tg3->napi.poll()
  4229. */
  4230. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4231. work_done += tg3_rx(tnapi, budget - work_done);
  4232. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4233. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4234. int i, err = 0;
  4235. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4236. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4237. for (i = 1; i < tp->irq_cnt; i++)
  4238. err |= tg3_rx_prodring_xfer(tp, dpr,
  4239. &tp->napi[i].prodring);
  4240. wmb();
  4241. if (std_prod_idx != dpr->rx_std_prod_idx)
  4242. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4243. dpr->rx_std_prod_idx);
  4244. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4245. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4246. dpr->rx_jmb_prod_idx);
  4247. mmiowb();
  4248. if (err)
  4249. tw32_f(HOSTCC_MODE, tp->coal_now);
  4250. }
  4251. return work_done;
  4252. }
  4253. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4254. {
  4255. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4256. struct tg3 *tp = tnapi->tp;
  4257. int work_done = 0;
  4258. struct tg3_hw_status *sblk = tnapi->hw_status;
  4259. while (1) {
  4260. work_done = tg3_poll_work(tnapi, work_done, budget);
  4261. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4262. goto tx_recovery;
  4263. if (unlikely(work_done >= budget))
  4264. break;
  4265. /* tp->last_tag is used in tg3_int_reenable() below
  4266. * to tell the hw how much work has been processed,
  4267. * so we must read it before checking for more work.
  4268. */
  4269. tnapi->last_tag = sblk->status_tag;
  4270. tnapi->last_irq_tag = tnapi->last_tag;
  4271. rmb();
  4272. /* check for RX/TX work to do */
  4273. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4274. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4275. napi_complete(napi);
  4276. /* Reenable interrupts. */
  4277. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4278. mmiowb();
  4279. break;
  4280. }
  4281. }
  4282. return work_done;
  4283. tx_recovery:
  4284. /* work_done is guaranteed to be less than budget. */
  4285. napi_complete(napi);
  4286. schedule_work(&tp->reset_task);
  4287. return work_done;
  4288. }
  4289. static int tg3_poll(struct napi_struct *napi, int budget)
  4290. {
  4291. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4292. struct tg3 *tp = tnapi->tp;
  4293. int work_done = 0;
  4294. struct tg3_hw_status *sblk = tnapi->hw_status;
  4295. while (1) {
  4296. tg3_poll_link(tp);
  4297. work_done = tg3_poll_work(tnapi, work_done, budget);
  4298. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4299. goto tx_recovery;
  4300. if (unlikely(work_done >= budget))
  4301. break;
  4302. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4303. /* tp->last_tag is used in tg3_int_reenable() below
  4304. * to tell the hw how much work has been processed,
  4305. * so we must read it before checking for more work.
  4306. */
  4307. tnapi->last_tag = sblk->status_tag;
  4308. tnapi->last_irq_tag = tnapi->last_tag;
  4309. rmb();
  4310. } else
  4311. sblk->status &= ~SD_STATUS_UPDATED;
  4312. if (likely(!tg3_has_work(tnapi))) {
  4313. napi_complete(napi);
  4314. tg3_int_reenable(tnapi);
  4315. break;
  4316. }
  4317. }
  4318. return work_done;
  4319. tx_recovery:
  4320. /* work_done is guaranteed to be less than budget. */
  4321. napi_complete(napi);
  4322. schedule_work(&tp->reset_task);
  4323. return work_done;
  4324. }
  4325. static void tg3_napi_disable(struct tg3 *tp)
  4326. {
  4327. int i;
  4328. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4329. napi_disable(&tp->napi[i].napi);
  4330. }
  4331. static void tg3_napi_enable(struct tg3 *tp)
  4332. {
  4333. int i;
  4334. for (i = 0; i < tp->irq_cnt; i++)
  4335. napi_enable(&tp->napi[i].napi);
  4336. }
  4337. static void tg3_napi_init(struct tg3 *tp)
  4338. {
  4339. int i;
  4340. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4341. for (i = 1; i < tp->irq_cnt; i++)
  4342. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4343. }
  4344. static void tg3_napi_fini(struct tg3 *tp)
  4345. {
  4346. int i;
  4347. for (i = 0; i < tp->irq_cnt; i++)
  4348. netif_napi_del(&tp->napi[i].napi);
  4349. }
  4350. static inline void tg3_netif_stop(struct tg3 *tp)
  4351. {
  4352. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4353. tg3_napi_disable(tp);
  4354. netif_tx_disable(tp->dev);
  4355. }
  4356. static inline void tg3_netif_start(struct tg3 *tp)
  4357. {
  4358. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4359. * appropriate so long as all callers are assured to
  4360. * have free tx slots (such as after tg3_init_hw)
  4361. */
  4362. netif_tx_wake_all_queues(tp->dev);
  4363. tg3_napi_enable(tp);
  4364. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4365. tg3_enable_ints(tp);
  4366. }
  4367. static void tg3_irq_quiesce(struct tg3 *tp)
  4368. {
  4369. int i;
  4370. BUG_ON(tp->irq_sync);
  4371. tp->irq_sync = 1;
  4372. smp_mb();
  4373. for (i = 0; i < tp->irq_cnt; i++)
  4374. synchronize_irq(tp->napi[i].irq_vec);
  4375. }
  4376. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4377. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4378. * with as well. Most of the time, this is not necessary except when
  4379. * shutting down the device.
  4380. */
  4381. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4382. {
  4383. spin_lock_bh(&tp->lock);
  4384. if (irq_sync)
  4385. tg3_irq_quiesce(tp);
  4386. }
  4387. static inline void tg3_full_unlock(struct tg3 *tp)
  4388. {
  4389. spin_unlock_bh(&tp->lock);
  4390. }
  4391. /* One-shot MSI handler - Chip automatically disables interrupt
  4392. * after sending MSI so driver doesn't have to do it.
  4393. */
  4394. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4395. {
  4396. struct tg3_napi *tnapi = dev_id;
  4397. struct tg3 *tp = tnapi->tp;
  4398. prefetch(tnapi->hw_status);
  4399. if (tnapi->rx_rcb)
  4400. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4401. if (likely(!tg3_irq_sync(tp)))
  4402. napi_schedule(&tnapi->napi);
  4403. return IRQ_HANDLED;
  4404. }
  4405. /* MSI ISR - No need to check for interrupt sharing and no need to
  4406. * flush status block and interrupt mailbox. PCI ordering rules
  4407. * guarantee that MSI will arrive after the status block.
  4408. */
  4409. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4410. {
  4411. struct tg3_napi *tnapi = dev_id;
  4412. struct tg3 *tp = tnapi->tp;
  4413. prefetch(tnapi->hw_status);
  4414. if (tnapi->rx_rcb)
  4415. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4416. /*
  4417. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4418. * chip-internal interrupt pending events.
  4419. * Writing non-zero to intr-mbox-0 additional tells the
  4420. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4421. * event coalescing.
  4422. */
  4423. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4424. if (likely(!tg3_irq_sync(tp)))
  4425. napi_schedule(&tnapi->napi);
  4426. return IRQ_RETVAL(1);
  4427. }
  4428. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4429. {
  4430. struct tg3_napi *tnapi = dev_id;
  4431. struct tg3 *tp = tnapi->tp;
  4432. struct tg3_hw_status *sblk = tnapi->hw_status;
  4433. unsigned int handled = 1;
  4434. /* In INTx mode, it is possible for the interrupt to arrive at
  4435. * the CPU before the status block posted prior to the interrupt.
  4436. * Reading the PCI State register will confirm whether the
  4437. * interrupt is ours and will flush the status block.
  4438. */
  4439. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4440. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4441. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4442. handled = 0;
  4443. goto out;
  4444. }
  4445. }
  4446. /*
  4447. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4448. * chip-internal interrupt pending events.
  4449. * Writing non-zero to intr-mbox-0 additional tells the
  4450. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4451. * event coalescing.
  4452. *
  4453. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4454. * spurious interrupts. The flush impacts performance but
  4455. * excessive spurious interrupts can be worse in some cases.
  4456. */
  4457. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4458. if (tg3_irq_sync(tp))
  4459. goto out;
  4460. sblk->status &= ~SD_STATUS_UPDATED;
  4461. if (likely(tg3_has_work(tnapi))) {
  4462. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4463. napi_schedule(&tnapi->napi);
  4464. } else {
  4465. /* No work, shared interrupt perhaps? re-enable
  4466. * interrupts, and flush that PCI write
  4467. */
  4468. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4469. 0x00000000);
  4470. }
  4471. out:
  4472. return IRQ_RETVAL(handled);
  4473. }
  4474. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4475. {
  4476. struct tg3_napi *tnapi = dev_id;
  4477. struct tg3 *tp = tnapi->tp;
  4478. struct tg3_hw_status *sblk = tnapi->hw_status;
  4479. unsigned int handled = 1;
  4480. /* In INTx mode, it is possible for the interrupt to arrive at
  4481. * the CPU before the status block posted prior to the interrupt.
  4482. * Reading the PCI State register will confirm whether the
  4483. * interrupt is ours and will flush the status block.
  4484. */
  4485. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4486. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4487. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4488. handled = 0;
  4489. goto out;
  4490. }
  4491. }
  4492. /*
  4493. * writing any value to intr-mbox-0 clears PCI INTA# and
  4494. * chip-internal interrupt pending events.
  4495. * writing non-zero to intr-mbox-0 additional tells the
  4496. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4497. * event coalescing.
  4498. *
  4499. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4500. * spurious interrupts. The flush impacts performance but
  4501. * excessive spurious interrupts can be worse in some cases.
  4502. */
  4503. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4504. /*
  4505. * In a shared interrupt configuration, sometimes other devices'
  4506. * interrupts will scream. We record the current status tag here
  4507. * so that the above check can report that the screaming interrupts
  4508. * are unhandled. Eventually they will be silenced.
  4509. */
  4510. tnapi->last_irq_tag = sblk->status_tag;
  4511. if (tg3_irq_sync(tp))
  4512. goto out;
  4513. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4514. napi_schedule(&tnapi->napi);
  4515. out:
  4516. return IRQ_RETVAL(handled);
  4517. }
  4518. /* ISR for interrupt test */
  4519. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4520. {
  4521. struct tg3_napi *tnapi = dev_id;
  4522. struct tg3 *tp = tnapi->tp;
  4523. struct tg3_hw_status *sblk = tnapi->hw_status;
  4524. if ((sblk->status & SD_STATUS_UPDATED) ||
  4525. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4526. tg3_disable_ints(tp);
  4527. return IRQ_RETVAL(1);
  4528. }
  4529. return IRQ_RETVAL(0);
  4530. }
  4531. static int tg3_init_hw(struct tg3 *, int);
  4532. static int tg3_halt(struct tg3 *, int, int);
  4533. /* Restart hardware after configuration changes, self-test, etc.
  4534. * Invoked with tp->lock held.
  4535. */
  4536. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4537. __releases(tp->lock)
  4538. __acquires(tp->lock)
  4539. {
  4540. int err;
  4541. err = tg3_init_hw(tp, reset_phy);
  4542. if (err) {
  4543. netdev_err(tp->dev,
  4544. "Failed to re-initialize device, aborting\n");
  4545. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4546. tg3_full_unlock(tp);
  4547. del_timer_sync(&tp->timer);
  4548. tp->irq_sync = 0;
  4549. tg3_napi_enable(tp);
  4550. dev_close(tp->dev);
  4551. tg3_full_lock(tp, 0);
  4552. }
  4553. return err;
  4554. }
  4555. #ifdef CONFIG_NET_POLL_CONTROLLER
  4556. static void tg3_poll_controller(struct net_device *dev)
  4557. {
  4558. int i;
  4559. struct tg3 *tp = netdev_priv(dev);
  4560. for (i = 0; i < tp->irq_cnt; i++)
  4561. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4562. }
  4563. #endif
  4564. static void tg3_reset_task(struct work_struct *work)
  4565. {
  4566. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4567. int err;
  4568. unsigned int restart_timer;
  4569. tg3_full_lock(tp, 0);
  4570. if (!netif_running(tp->dev)) {
  4571. tg3_full_unlock(tp);
  4572. return;
  4573. }
  4574. tg3_full_unlock(tp);
  4575. tg3_phy_stop(tp);
  4576. tg3_netif_stop(tp);
  4577. tg3_full_lock(tp, 1);
  4578. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4579. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4580. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4581. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4582. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4583. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4584. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4585. }
  4586. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4587. err = tg3_init_hw(tp, 1);
  4588. if (err)
  4589. goto out;
  4590. tg3_netif_start(tp);
  4591. if (restart_timer)
  4592. mod_timer(&tp->timer, jiffies + 1);
  4593. out:
  4594. tg3_full_unlock(tp);
  4595. if (!err)
  4596. tg3_phy_start(tp);
  4597. }
  4598. static void tg3_dump_short_state(struct tg3 *tp)
  4599. {
  4600. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4601. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4602. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4603. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4604. }
  4605. static void tg3_tx_timeout(struct net_device *dev)
  4606. {
  4607. struct tg3 *tp = netdev_priv(dev);
  4608. if (netif_msg_tx_err(tp)) {
  4609. netdev_err(dev, "transmit timed out, resetting\n");
  4610. tg3_dump_short_state(tp);
  4611. }
  4612. schedule_work(&tp->reset_task);
  4613. }
  4614. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4615. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4616. {
  4617. u32 base = (u32) mapping & 0xffffffff;
  4618. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4619. }
  4620. /* Test for DMA addresses > 40-bit */
  4621. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4622. int len)
  4623. {
  4624. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4625. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4626. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4627. return 0;
  4628. #else
  4629. return 0;
  4630. #endif
  4631. }
  4632. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4633. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4634. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4635. struct sk_buff *skb, u32 last_plus_one,
  4636. u32 *start, u32 base_flags, u32 mss)
  4637. {
  4638. struct tg3 *tp = tnapi->tp;
  4639. struct sk_buff *new_skb;
  4640. dma_addr_t new_addr = 0;
  4641. u32 entry = *start;
  4642. int i, ret = 0;
  4643. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4644. new_skb = skb_copy(skb, GFP_ATOMIC);
  4645. else {
  4646. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4647. new_skb = skb_copy_expand(skb,
  4648. skb_headroom(skb) + more_headroom,
  4649. skb_tailroom(skb), GFP_ATOMIC);
  4650. }
  4651. if (!new_skb) {
  4652. ret = -1;
  4653. } else {
  4654. /* New SKB is guaranteed to be linear. */
  4655. entry = *start;
  4656. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4657. PCI_DMA_TODEVICE);
  4658. /* Make sure the mapping succeeded */
  4659. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4660. ret = -1;
  4661. dev_kfree_skb(new_skb);
  4662. new_skb = NULL;
  4663. /* Make sure new skb does not cross any 4G boundaries.
  4664. * Drop the packet if it does.
  4665. */
  4666. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4667. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4668. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4669. PCI_DMA_TODEVICE);
  4670. ret = -1;
  4671. dev_kfree_skb(new_skb);
  4672. new_skb = NULL;
  4673. } else {
  4674. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4675. base_flags, 1 | (mss << 1));
  4676. *start = NEXT_TX(entry);
  4677. }
  4678. }
  4679. /* Now clean up the sw ring entries. */
  4680. i = 0;
  4681. while (entry != last_plus_one) {
  4682. int len;
  4683. if (i == 0)
  4684. len = skb_headlen(skb);
  4685. else
  4686. len = skb_shinfo(skb)->frags[i-1].size;
  4687. pci_unmap_single(tp->pdev,
  4688. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4689. mapping),
  4690. len, PCI_DMA_TODEVICE);
  4691. if (i == 0) {
  4692. tnapi->tx_buffers[entry].skb = new_skb;
  4693. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4694. new_addr);
  4695. } else {
  4696. tnapi->tx_buffers[entry].skb = NULL;
  4697. }
  4698. entry = NEXT_TX(entry);
  4699. i++;
  4700. }
  4701. dev_kfree_skb(skb);
  4702. return ret;
  4703. }
  4704. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4705. dma_addr_t mapping, int len, u32 flags,
  4706. u32 mss_and_is_end)
  4707. {
  4708. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4709. int is_end = (mss_and_is_end & 0x1);
  4710. u32 mss = (mss_and_is_end >> 1);
  4711. u32 vlan_tag = 0;
  4712. if (is_end)
  4713. flags |= TXD_FLAG_END;
  4714. if (flags & TXD_FLAG_VLAN) {
  4715. vlan_tag = flags >> 16;
  4716. flags &= 0xffff;
  4717. }
  4718. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4719. txd->addr_hi = ((u64) mapping >> 32);
  4720. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4721. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4722. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4723. }
  4724. /* hard_start_xmit for devices that don't have any bugs and
  4725. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4726. */
  4727. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4728. struct net_device *dev)
  4729. {
  4730. struct tg3 *tp = netdev_priv(dev);
  4731. u32 len, entry, base_flags, mss;
  4732. dma_addr_t mapping;
  4733. struct tg3_napi *tnapi;
  4734. struct netdev_queue *txq;
  4735. unsigned int i, last;
  4736. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4737. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4738. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4739. tnapi++;
  4740. /* We are running in BH disabled context with netif_tx_lock
  4741. * and TX reclaim runs via tp->napi.poll inside of a software
  4742. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4743. * no IRQ context deadlocks to worry about either. Rejoice!
  4744. */
  4745. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4746. if (!netif_tx_queue_stopped(txq)) {
  4747. netif_tx_stop_queue(txq);
  4748. /* This is a hard error, log it. */
  4749. netdev_err(dev,
  4750. "BUG! Tx Ring full when queue awake!\n");
  4751. }
  4752. return NETDEV_TX_BUSY;
  4753. }
  4754. entry = tnapi->tx_prod;
  4755. base_flags = 0;
  4756. mss = skb_shinfo(skb)->gso_size;
  4757. if (mss) {
  4758. int tcp_opt_len, ip_tcp_len;
  4759. u32 hdrlen;
  4760. if (skb_header_cloned(skb) &&
  4761. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4762. dev_kfree_skb(skb);
  4763. goto out_unlock;
  4764. }
  4765. if (skb_is_gso_v6(skb)) {
  4766. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4767. } else {
  4768. struct iphdr *iph = ip_hdr(skb);
  4769. tcp_opt_len = tcp_optlen(skb);
  4770. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4771. iph->check = 0;
  4772. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4773. hdrlen = ip_tcp_len + tcp_opt_len;
  4774. }
  4775. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4776. mss |= (hdrlen & 0xc) << 12;
  4777. if (hdrlen & 0x10)
  4778. base_flags |= 0x00000010;
  4779. base_flags |= (hdrlen & 0x3e0) << 5;
  4780. } else
  4781. mss |= hdrlen << 9;
  4782. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4783. TXD_FLAG_CPU_POST_DMA);
  4784. tcp_hdr(skb)->check = 0;
  4785. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4786. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4787. }
  4788. if (vlan_tx_tag_present(skb))
  4789. base_flags |= (TXD_FLAG_VLAN |
  4790. (vlan_tx_tag_get(skb) << 16));
  4791. len = skb_headlen(skb);
  4792. /* Queue skb data, a.k.a. the main skb fragment. */
  4793. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4794. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4795. dev_kfree_skb(skb);
  4796. goto out_unlock;
  4797. }
  4798. tnapi->tx_buffers[entry].skb = skb;
  4799. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4800. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4801. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4802. base_flags |= TXD_FLAG_JMB_PKT;
  4803. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4804. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4805. entry = NEXT_TX(entry);
  4806. /* Now loop through additional data fragments, and queue them. */
  4807. if (skb_shinfo(skb)->nr_frags > 0) {
  4808. last = skb_shinfo(skb)->nr_frags - 1;
  4809. for (i = 0; i <= last; i++) {
  4810. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4811. len = frag->size;
  4812. mapping = pci_map_page(tp->pdev,
  4813. frag->page,
  4814. frag->page_offset,
  4815. len, PCI_DMA_TODEVICE);
  4816. if (pci_dma_mapping_error(tp->pdev, mapping))
  4817. goto dma_error;
  4818. tnapi->tx_buffers[entry].skb = NULL;
  4819. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4820. mapping);
  4821. tg3_set_txd(tnapi, entry, mapping, len,
  4822. base_flags, (i == last) | (mss << 1));
  4823. entry = NEXT_TX(entry);
  4824. }
  4825. }
  4826. /* Packets are ready, update Tx producer idx local and on card. */
  4827. tw32_tx_mbox(tnapi->prodmbox, entry);
  4828. tnapi->tx_prod = entry;
  4829. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4830. netif_tx_stop_queue(txq);
  4831. /* netif_tx_stop_queue() must be done before checking
  4832. * checking tx index in tg3_tx_avail() below, because in
  4833. * tg3_tx(), we update tx index before checking for
  4834. * netif_tx_queue_stopped().
  4835. */
  4836. smp_mb();
  4837. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4838. netif_tx_wake_queue(txq);
  4839. }
  4840. out_unlock:
  4841. mmiowb();
  4842. return NETDEV_TX_OK;
  4843. dma_error:
  4844. last = i;
  4845. entry = tnapi->tx_prod;
  4846. tnapi->tx_buffers[entry].skb = NULL;
  4847. pci_unmap_single(tp->pdev,
  4848. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4849. skb_headlen(skb),
  4850. PCI_DMA_TODEVICE);
  4851. for (i = 0; i <= last; i++) {
  4852. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4853. entry = NEXT_TX(entry);
  4854. pci_unmap_page(tp->pdev,
  4855. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4856. mapping),
  4857. frag->size, PCI_DMA_TODEVICE);
  4858. }
  4859. dev_kfree_skb(skb);
  4860. return NETDEV_TX_OK;
  4861. }
  4862. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4863. struct net_device *);
  4864. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4865. * TSO header is greater than 80 bytes.
  4866. */
  4867. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4868. {
  4869. struct sk_buff *segs, *nskb;
  4870. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4871. /* Estimate the number of fragments in the worst case */
  4872. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4873. netif_stop_queue(tp->dev);
  4874. /* netif_tx_stop_queue() must be done before checking
  4875. * checking tx index in tg3_tx_avail() below, because in
  4876. * tg3_tx(), we update tx index before checking for
  4877. * netif_tx_queue_stopped().
  4878. */
  4879. smp_mb();
  4880. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4881. return NETDEV_TX_BUSY;
  4882. netif_wake_queue(tp->dev);
  4883. }
  4884. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4885. if (IS_ERR(segs))
  4886. goto tg3_tso_bug_end;
  4887. do {
  4888. nskb = segs;
  4889. segs = segs->next;
  4890. nskb->next = NULL;
  4891. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4892. } while (segs);
  4893. tg3_tso_bug_end:
  4894. dev_kfree_skb(skb);
  4895. return NETDEV_TX_OK;
  4896. }
  4897. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4898. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4899. */
  4900. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4901. struct net_device *dev)
  4902. {
  4903. struct tg3 *tp = netdev_priv(dev);
  4904. u32 len, entry, base_flags, mss;
  4905. int would_hit_hwbug;
  4906. dma_addr_t mapping;
  4907. struct tg3_napi *tnapi;
  4908. struct netdev_queue *txq;
  4909. unsigned int i, last;
  4910. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4911. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4912. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4913. tnapi++;
  4914. /* We are running in BH disabled context with netif_tx_lock
  4915. * and TX reclaim runs via tp->napi.poll inside of a software
  4916. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4917. * no IRQ context deadlocks to worry about either. Rejoice!
  4918. */
  4919. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4920. if (!netif_tx_queue_stopped(txq)) {
  4921. netif_tx_stop_queue(txq);
  4922. /* This is a hard error, log it. */
  4923. netdev_err(dev,
  4924. "BUG! Tx Ring full when queue awake!\n");
  4925. }
  4926. return NETDEV_TX_BUSY;
  4927. }
  4928. entry = tnapi->tx_prod;
  4929. base_flags = 0;
  4930. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4931. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4932. mss = skb_shinfo(skb)->gso_size;
  4933. if (mss) {
  4934. struct iphdr *iph;
  4935. u32 tcp_opt_len, hdr_len;
  4936. if (skb_header_cloned(skb) &&
  4937. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4938. dev_kfree_skb(skb);
  4939. goto out_unlock;
  4940. }
  4941. iph = ip_hdr(skb);
  4942. tcp_opt_len = tcp_optlen(skb);
  4943. if (skb_is_gso_v6(skb)) {
  4944. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4945. } else {
  4946. u32 ip_tcp_len;
  4947. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4948. hdr_len = ip_tcp_len + tcp_opt_len;
  4949. iph->check = 0;
  4950. iph->tot_len = htons(mss + hdr_len);
  4951. }
  4952. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4953. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4954. return tg3_tso_bug(tp, skb);
  4955. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4956. TXD_FLAG_CPU_POST_DMA);
  4957. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4958. tcp_hdr(skb)->check = 0;
  4959. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4960. } else
  4961. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4962. iph->daddr, 0,
  4963. IPPROTO_TCP,
  4964. 0);
  4965. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4966. mss |= (hdr_len & 0xc) << 12;
  4967. if (hdr_len & 0x10)
  4968. base_flags |= 0x00000010;
  4969. base_flags |= (hdr_len & 0x3e0) << 5;
  4970. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4971. mss |= hdr_len << 9;
  4972. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4973. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4974. if (tcp_opt_len || iph->ihl > 5) {
  4975. int tsflags;
  4976. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4977. mss |= (tsflags << 11);
  4978. }
  4979. } else {
  4980. if (tcp_opt_len || iph->ihl > 5) {
  4981. int tsflags;
  4982. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4983. base_flags |= tsflags << 12;
  4984. }
  4985. }
  4986. }
  4987. if (vlan_tx_tag_present(skb))
  4988. base_flags |= (TXD_FLAG_VLAN |
  4989. (vlan_tx_tag_get(skb) << 16));
  4990. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4991. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4992. base_flags |= TXD_FLAG_JMB_PKT;
  4993. len = skb_headlen(skb);
  4994. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4995. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4996. dev_kfree_skb(skb);
  4997. goto out_unlock;
  4998. }
  4999. tnapi->tx_buffers[entry].skb = skb;
  5000. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5001. would_hit_hwbug = 0;
  5002. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  5003. would_hit_hwbug = 1;
  5004. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5005. tg3_4g_overflow_test(mapping, len))
  5006. would_hit_hwbug = 1;
  5007. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5008. tg3_40bit_overflow_test(tp, mapping, len))
  5009. would_hit_hwbug = 1;
  5010. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  5011. would_hit_hwbug = 1;
  5012. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5013. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5014. entry = NEXT_TX(entry);
  5015. /* Now loop through additional data fragments, and queue them. */
  5016. if (skb_shinfo(skb)->nr_frags > 0) {
  5017. last = skb_shinfo(skb)->nr_frags - 1;
  5018. for (i = 0; i <= last; i++) {
  5019. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5020. len = frag->size;
  5021. mapping = pci_map_page(tp->pdev,
  5022. frag->page,
  5023. frag->page_offset,
  5024. len, PCI_DMA_TODEVICE);
  5025. tnapi->tx_buffers[entry].skb = NULL;
  5026. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5027. mapping);
  5028. if (pci_dma_mapping_error(tp->pdev, mapping))
  5029. goto dma_error;
  5030. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  5031. len <= 8)
  5032. would_hit_hwbug = 1;
  5033. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5034. tg3_4g_overflow_test(mapping, len))
  5035. would_hit_hwbug = 1;
  5036. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5037. tg3_40bit_overflow_test(tp, mapping, len))
  5038. would_hit_hwbug = 1;
  5039. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5040. tg3_set_txd(tnapi, entry, mapping, len,
  5041. base_flags, (i == last)|(mss << 1));
  5042. else
  5043. tg3_set_txd(tnapi, entry, mapping, len,
  5044. base_flags, (i == last));
  5045. entry = NEXT_TX(entry);
  5046. }
  5047. }
  5048. if (would_hit_hwbug) {
  5049. u32 last_plus_one = entry;
  5050. u32 start;
  5051. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  5052. start &= (TG3_TX_RING_SIZE - 1);
  5053. /* If the workaround fails due to memory/mapping
  5054. * failure, silently drop this packet.
  5055. */
  5056. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  5057. &start, base_flags, mss))
  5058. goto out_unlock;
  5059. entry = start;
  5060. }
  5061. /* Packets are ready, update Tx producer idx local and on card. */
  5062. tw32_tx_mbox(tnapi->prodmbox, entry);
  5063. tnapi->tx_prod = entry;
  5064. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5065. netif_tx_stop_queue(txq);
  5066. /* netif_tx_stop_queue() must be done before checking
  5067. * checking tx index in tg3_tx_avail() below, because in
  5068. * tg3_tx(), we update tx index before checking for
  5069. * netif_tx_queue_stopped().
  5070. */
  5071. smp_mb();
  5072. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5073. netif_tx_wake_queue(txq);
  5074. }
  5075. out_unlock:
  5076. mmiowb();
  5077. return NETDEV_TX_OK;
  5078. dma_error:
  5079. last = i;
  5080. entry = tnapi->tx_prod;
  5081. tnapi->tx_buffers[entry].skb = NULL;
  5082. pci_unmap_single(tp->pdev,
  5083. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  5084. skb_headlen(skb),
  5085. PCI_DMA_TODEVICE);
  5086. for (i = 0; i <= last; i++) {
  5087. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5088. entry = NEXT_TX(entry);
  5089. pci_unmap_page(tp->pdev,
  5090. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5091. mapping),
  5092. frag->size, PCI_DMA_TODEVICE);
  5093. }
  5094. dev_kfree_skb(skb);
  5095. return NETDEV_TX_OK;
  5096. }
  5097. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5098. int new_mtu)
  5099. {
  5100. dev->mtu = new_mtu;
  5101. if (new_mtu > ETH_DATA_LEN) {
  5102. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5103. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5104. ethtool_op_set_tso(dev, 0);
  5105. } else {
  5106. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5107. }
  5108. } else {
  5109. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5110. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5111. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5112. }
  5113. }
  5114. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5115. {
  5116. struct tg3 *tp = netdev_priv(dev);
  5117. int err;
  5118. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5119. return -EINVAL;
  5120. if (!netif_running(dev)) {
  5121. /* We'll just catch it later when the
  5122. * device is up'd.
  5123. */
  5124. tg3_set_mtu(dev, tp, new_mtu);
  5125. return 0;
  5126. }
  5127. tg3_phy_stop(tp);
  5128. tg3_netif_stop(tp);
  5129. tg3_full_lock(tp, 1);
  5130. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5131. tg3_set_mtu(dev, tp, new_mtu);
  5132. err = tg3_restart_hw(tp, 0);
  5133. if (!err)
  5134. tg3_netif_start(tp);
  5135. tg3_full_unlock(tp);
  5136. if (!err)
  5137. tg3_phy_start(tp);
  5138. return err;
  5139. }
  5140. static void tg3_rx_prodring_free(struct tg3 *tp,
  5141. struct tg3_rx_prodring_set *tpr)
  5142. {
  5143. int i;
  5144. if (tpr != &tp->napi[0].prodring) {
  5145. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5146. i = (i + 1) & tp->rx_std_ring_mask)
  5147. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5148. tp->rx_pkt_map_sz);
  5149. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5150. for (i = tpr->rx_jmb_cons_idx;
  5151. i != tpr->rx_jmb_prod_idx;
  5152. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5153. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5154. TG3_RX_JMB_MAP_SZ);
  5155. }
  5156. }
  5157. return;
  5158. }
  5159. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5160. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5161. tp->rx_pkt_map_sz);
  5162. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5163. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5164. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5165. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5166. TG3_RX_JMB_MAP_SZ);
  5167. }
  5168. }
  5169. /* Initialize rx rings for packet processing.
  5170. *
  5171. * The chip has been shut down and the driver detached from
  5172. * the networking, so no interrupts or new tx packets will
  5173. * end up in the driver. tp->{tx,}lock are held and thus
  5174. * we may not sleep.
  5175. */
  5176. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5177. struct tg3_rx_prodring_set *tpr)
  5178. {
  5179. u32 i, rx_pkt_dma_sz;
  5180. tpr->rx_std_cons_idx = 0;
  5181. tpr->rx_std_prod_idx = 0;
  5182. tpr->rx_jmb_cons_idx = 0;
  5183. tpr->rx_jmb_prod_idx = 0;
  5184. if (tpr != &tp->napi[0].prodring) {
  5185. memset(&tpr->rx_std_buffers[0], 0,
  5186. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5187. if (tpr->rx_jmb_buffers)
  5188. memset(&tpr->rx_jmb_buffers[0], 0,
  5189. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5190. goto done;
  5191. }
  5192. /* Zero out all descriptors. */
  5193. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5194. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5195. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5196. tp->dev->mtu > ETH_DATA_LEN)
  5197. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5198. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5199. /* Initialize invariants of the rings, we only set this
  5200. * stuff once. This works because the card does not
  5201. * write into the rx buffer posting rings.
  5202. */
  5203. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5204. struct tg3_rx_buffer_desc *rxd;
  5205. rxd = &tpr->rx_std[i];
  5206. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5207. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5208. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5209. (i << RXD_OPAQUE_INDEX_SHIFT));
  5210. }
  5211. /* Now allocate fresh SKBs for each rx ring. */
  5212. for (i = 0; i < tp->rx_pending; i++) {
  5213. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5214. netdev_warn(tp->dev,
  5215. "Using a smaller RX standard ring. Only "
  5216. "%d out of %d buffers were allocated "
  5217. "successfully\n", i, tp->rx_pending);
  5218. if (i == 0)
  5219. goto initfail;
  5220. tp->rx_pending = i;
  5221. break;
  5222. }
  5223. }
  5224. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  5225. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5226. goto done;
  5227. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5228. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5229. goto done;
  5230. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5231. struct tg3_rx_buffer_desc *rxd;
  5232. rxd = &tpr->rx_jmb[i].std;
  5233. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5234. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5235. RXD_FLAG_JUMBO;
  5236. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5237. (i << RXD_OPAQUE_INDEX_SHIFT));
  5238. }
  5239. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5240. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5241. netdev_warn(tp->dev,
  5242. "Using a smaller RX jumbo ring. Only %d "
  5243. "out of %d buffers were allocated "
  5244. "successfully\n", i, tp->rx_jumbo_pending);
  5245. if (i == 0)
  5246. goto initfail;
  5247. tp->rx_jumbo_pending = i;
  5248. break;
  5249. }
  5250. }
  5251. done:
  5252. return 0;
  5253. initfail:
  5254. tg3_rx_prodring_free(tp, tpr);
  5255. return -ENOMEM;
  5256. }
  5257. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5258. struct tg3_rx_prodring_set *tpr)
  5259. {
  5260. kfree(tpr->rx_std_buffers);
  5261. tpr->rx_std_buffers = NULL;
  5262. kfree(tpr->rx_jmb_buffers);
  5263. tpr->rx_jmb_buffers = NULL;
  5264. if (tpr->rx_std) {
  5265. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5266. tpr->rx_std, tpr->rx_std_mapping);
  5267. tpr->rx_std = NULL;
  5268. }
  5269. if (tpr->rx_jmb) {
  5270. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5271. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5272. tpr->rx_jmb = NULL;
  5273. }
  5274. }
  5275. static int tg3_rx_prodring_init(struct tg3 *tp,
  5276. struct tg3_rx_prodring_set *tpr)
  5277. {
  5278. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5279. GFP_KERNEL);
  5280. if (!tpr->rx_std_buffers)
  5281. return -ENOMEM;
  5282. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5283. TG3_RX_STD_RING_BYTES(tp),
  5284. &tpr->rx_std_mapping,
  5285. GFP_KERNEL);
  5286. if (!tpr->rx_std)
  5287. goto err_out;
  5288. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5289. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5290. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5291. GFP_KERNEL);
  5292. if (!tpr->rx_jmb_buffers)
  5293. goto err_out;
  5294. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5295. TG3_RX_JMB_RING_BYTES(tp),
  5296. &tpr->rx_jmb_mapping,
  5297. GFP_KERNEL);
  5298. if (!tpr->rx_jmb)
  5299. goto err_out;
  5300. }
  5301. return 0;
  5302. err_out:
  5303. tg3_rx_prodring_fini(tp, tpr);
  5304. return -ENOMEM;
  5305. }
  5306. /* Free up pending packets in all rx/tx rings.
  5307. *
  5308. * The chip has been shut down and the driver detached from
  5309. * the networking, so no interrupts or new tx packets will
  5310. * end up in the driver. tp->{tx,}lock is not held and we are not
  5311. * in an interrupt context and thus may sleep.
  5312. */
  5313. static void tg3_free_rings(struct tg3 *tp)
  5314. {
  5315. int i, j;
  5316. for (j = 0; j < tp->irq_cnt; j++) {
  5317. struct tg3_napi *tnapi = &tp->napi[j];
  5318. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5319. if (!tnapi->tx_buffers)
  5320. continue;
  5321. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5322. struct ring_info *txp;
  5323. struct sk_buff *skb;
  5324. unsigned int k;
  5325. txp = &tnapi->tx_buffers[i];
  5326. skb = txp->skb;
  5327. if (skb == NULL) {
  5328. i++;
  5329. continue;
  5330. }
  5331. pci_unmap_single(tp->pdev,
  5332. dma_unmap_addr(txp, mapping),
  5333. skb_headlen(skb),
  5334. PCI_DMA_TODEVICE);
  5335. txp->skb = NULL;
  5336. i++;
  5337. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5338. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5339. pci_unmap_page(tp->pdev,
  5340. dma_unmap_addr(txp, mapping),
  5341. skb_shinfo(skb)->frags[k].size,
  5342. PCI_DMA_TODEVICE);
  5343. i++;
  5344. }
  5345. dev_kfree_skb_any(skb);
  5346. }
  5347. }
  5348. }
  5349. /* Initialize tx/rx rings for packet processing.
  5350. *
  5351. * The chip has been shut down and the driver detached from
  5352. * the networking, so no interrupts or new tx packets will
  5353. * end up in the driver. tp->{tx,}lock are held and thus
  5354. * we may not sleep.
  5355. */
  5356. static int tg3_init_rings(struct tg3 *tp)
  5357. {
  5358. int i;
  5359. /* Free up all the SKBs. */
  5360. tg3_free_rings(tp);
  5361. for (i = 0; i < tp->irq_cnt; i++) {
  5362. struct tg3_napi *tnapi = &tp->napi[i];
  5363. tnapi->last_tag = 0;
  5364. tnapi->last_irq_tag = 0;
  5365. tnapi->hw_status->status = 0;
  5366. tnapi->hw_status->status_tag = 0;
  5367. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5368. tnapi->tx_prod = 0;
  5369. tnapi->tx_cons = 0;
  5370. if (tnapi->tx_ring)
  5371. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5372. tnapi->rx_rcb_ptr = 0;
  5373. if (tnapi->rx_rcb)
  5374. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5375. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5376. tg3_free_rings(tp);
  5377. return -ENOMEM;
  5378. }
  5379. }
  5380. return 0;
  5381. }
  5382. /*
  5383. * Must not be invoked with interrupt sources disabled and
  5384. * the hardware shutdown down.
  5385. */
  5386. static void tg3_free_consistent(struct tg3 *tp)
  5387. {
  5388. int i;
  5389. for (i = 0; i < tp->irq_cnt; i++) {
  5390. struct tg3_napi *tnapi = &tp->napi[i];
  5391. if (tnapi->tx_ring) {
  5392. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5393. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5394. tnapi->tx_ring = NULL;
  5395. }
  5396. kfree(tnapi->tx_buffers);
  5397. tnapi->tx_buffers = NULL;
  5398. if (tnapi->rx_rcb) {
  5399. dma_free_coherent(&tp->pdev->dev,
  5400. TG3_RX_RCB_RING_BYTES(tp),
  5401. tnapi->rx_rcb,
  5402. tnapi->rx_rcb_mapping);
  5403. tnapi->rx_rcb = NULL;
  5404. }
  5405. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5406. if (tnapi->hw_status) {
  5407. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5408. tnapi->hw_status,
  5409. tnapi->status_mapping);
  5410. tnapi->hw_status = NULL;
  5411. }
  5412. }
  5413. if (tp->hw_stats) {
  5414. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5415. tp->hw_stats, tp->stats_mapping);
  5416. tp->hw_stats = NULL;
  5417. }
  5418. }
  5419. /*
  5420. * Must not be invoked with interrupt sources disabled and
  5421. * the hardware shutdown down. Can sleep.
  5422. */
  5423. static int tg3_alloc_consistent(struct tg3 *tp)
  5424. {
  5425. int i;
  5426. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5427. sizeof(struct tg3_hw_stats),
  5428. &tp->stats_mapping,
  5429. GFP_KERNEL);
  5430. if (!tp->hw_stats)
  5431. goto err_out;
  5432. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5433. for (i = 0; i < tp->irq_cnt; i++) {
  5434. struct tg3_napi *tnapi = &tp->napi[i];
  5435. struct tg3_hw_status *sblk;
  5436. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5437. TG3_HW_STATUS_SIZE,
  5438. &tnapi->status_mapping,
  5439. GFP_KERNEL);
  5440. if (!tnapi->hw_status)
  5441. goto err_out;
  5442. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5443. sblk = tnapi->hw_status;
  5444. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5445. goto err_out;
  5446. /* If multivector TSS is enabled, vector 0 does not handle
  5447. * tx interrupts. Don't allocate any resources for it.
  5448. */
  5449. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5450. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5451. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5452. TG3_TX_RING_SIZE,
  5453. GFP_KERNEL);
  5454. if (!tnapi->tx_buffers)
  5455. goto err_out;
  5456. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5457. TG3_TX_RING_BYTES,
  5458. &tnapi->tx_desc_mapping,
  5459. GFP_KERNEL);
  5460. if (!tnapi->tx_ring)
  5461. goto err_out;
  5462. }
  5463. /*
  5464. * When RSS is enabled, the status block format changes
  5465. * slightly. The "rx_jumbo_consumer", "reserved",
  5466. * and "rx_mini_consumer" members get mapped to the
  5467. * other three rx return ring producer indexes.
  5468. */
  5469. switch (i) {
  5470. default:
  5471. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5472. break;
  5473. case 2:
  5474. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5475. break;
  5476. case 3:
  5477. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5478. break;
  5479. case 4:
  5480. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5481. break;
  5482. }
  5483. /*
  5484. * If multivector RSS is enabled, vector 0 does not handle
  5485. * rx or tx interrupts. Don't allocate any resources for it.
  5486. */
  5487. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5488. continue;
  5489. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5490. TG3_RX_RCB_RING_BYTES(tp),
  5491. &tnapi->rx_rcb_mapping,
  5492. GFP_KERNEL);
  5493. if (!tnapi->rx_rcb)
  5494. goto err_out;
  5495. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5496. }
  5497. return 0;
  5498. err_out:
  5499. tg3_free_consistent(tp);
  5500. return -ENOMEM;
  5501. }
  5502. #define MAX_WAIT_CNT 1000
  5503. /* To stop a block, clear the enable bit and poll till it
  5504. * clears. tp->lock is held.
  5505. */
  5506. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5507. {
  5508. unsigned int i;
  5509. u32 val;
  5510. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5511. switch (ofs) {
  5512. case RCVLSC_MODE:
  5513. case DMAC_MODE:
  5514. case MBFREE_MODE:
  5515. case BUFMGR_MODE:
  5516. case MEMARB_MODE:
  5517. /* We can't enable/disable these bits of the
  5518. * 5705/5750, just say success.
  5519. */
  5520. return 0;
  5521. default:
  5522. break;
  5523. }
  5524. }
  5525. val = tr32(ofs);
  5526. val &= ~enable_bit;
  5527. tw32_f(ofs, val);
  5528. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5529. udelay(100);
  5530. val = tr32(ofs);
  5531. if ((val & enable_bit) == 0)
  5532. break;
  5533. }
  5534. if (i == MAX_WAIT_CNT && !silent) {
  5535. dev_err(&tp->pdev->dev,
  5536. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5537. ofs, enable_bit);
  5538. return -ENODEV;
  5539. }
  5540. return 0;
  5541. }
  5542. /* tp->lock is held. */
  5543. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5544. {
  5545. int i, err;
  5546. tg3_disable_ints(tp);
  5547. tp->rx_mode &= ~RX_MODE_ENABLE;
  5548. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5549. udelay(10);
  5550. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5551. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5552. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5553. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5554. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5555. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5556. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5557. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5558. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5559. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5560. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5561. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5562. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5563. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5564. tw32_f(MAC_MODE, tp->mac_mode);
  5565. udelay(40);
  5566. tp->tx_mode &= ~TX_MODE_ENABLE;
  5567. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5568. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5569. udelay(100);
  5570. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5571. break;
  5572. }
  5573. if (i >= MAX_WAIT_CNT) {
  5574. dev_err(&tp->pdev->dev,
  5575. "%s timed out, TX_MODE_ENABLE will not clear "
  5576. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5577. err |= -ENODEV;
  5578. }
  5579. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5580. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5581. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5582. tw32(FTQ_RESET, 0xffffffff);
  5583. tw32(FTQ_RESET, 0x00000000);
  5584. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5585. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5586. for (i = 0; i < tp->irq_cnt; i++) {
  5587. struct tg3_napi *tnapi = &tp->napi[i];
  5588. if (tnapi->hw_status)
  5589. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5590. }
  5591. if (tp->hw_stats)
  5592. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5593. return err;
  5594. }
  5595. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5596. {
  5597. int i;
  5598. u32 apedata;
  5599. /* NCSI does not support APE events */
  5600. if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
  5601. return;
  5602. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5603. if (apedata != APE_SEG_SIG_MAGIC)
  5604. return;
  5605. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5606. if (!(apedata & APE_FW_STATUS_READY))
  5607. return;
  5608. /* Wait for up to 1 millisecond for APE to service previous event. */
  5609. for (i = 0; i < 10; i++) {
  5610. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5611. return;
  5612. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5613. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5614. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5615. event | APE_EVENT_STATUS_EVENT_PENDING);
  5616. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5617. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5618. break;
  5619. udelay(100);
  5620. }
  5621. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5622. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5623. }
  5624. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5625. {
  5626. u32 event;
  5627. u32 apedata;
  5628. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5629. return;
  5630. switch (kind) {
  5631. case RESET_KIND_INIT:
  5632. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5633. APE_HOST_SEG_SIG_MAGIC);
  5634. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5635. APE_HOST_SEG_LEN_MAGIC);
  5636. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5637. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5638. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5639. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5640. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5641. APE_HOST_BEHAV_NO_PHYLOCK);
  5642. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5643. TG3_APE_HOST_DRVR_STATE_START);
  5644. event = APE_EVENT_STATUS_STATE_START;
  5645. break;
  5646. case RESET_KIND_SHUTDOWN:
  5647. /* With the interface we are currently using,
  5648. * APE does not track driver state. Wiping
  5649. * out the HOST SEGMENT SIGNATURE forces
  5650. * the APE to assume OS absent status.
  5651. */
  5652. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5653. if (device_may_wakeup(&tp->pdev->dev) &&
  5654. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  5655. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5656. TG3_APE_HOST_WOL_SPEED_AUTO);
  5657. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5658. } else
  5659. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5660. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5661. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5662. break;
  5663. case RESET_KIND_SUSPEND:
  5664. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5665. break;
  5666. default:
  5667. return;
  5668. }
  5669. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5670. tg3_ape_send_event(tp, event);
  5671. }
  5672. /* tp->lock is held. */
  5673. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5674. {
  5675. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5676. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5677. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5678. switch (kind) {
  5679. case RESET_KIND_INIT:
  5680. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5681. DRV_STATE_START);
  5682. break;
  5683. case RESET_KIND_SHUTDOWN:
  5684. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5685. DRV_STATE_UNLOAD);
  5686. break;
  5687. case RESET_KIND_SUSPEND:
  5688. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5689. DRV_STATE_SUSPEND);
  5690. break;
  5691. default:
  5692. break;
  5693. }
  5694. }
  5695. if (kind == RESET_KIND_INIT ||
  5696. kind == RESET_KIND_SUSPEND)
  5697. tg3_ape_driver_state_change(tp, kind);
  5698. }
  5699. /* tp->lock is held. */
  5700. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5701. {
  5702. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5703. switch (kind) {
  5704. case RESET_KIND_INIT:
  5705. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5706. DRV_STATE_START_DONE);
  5707. break;
  5708. case RESET_KIND_SHUTDOWN:
  5709. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5710. DRV_STATE_UNLOAD_DONE);
  5711. break;
  5712. default:
  5713. break;
  5714. }
  5715. }
  5716. if (kind == RESET_KIND_SHUTDOWN)
  5717. tg3_ape_driver_state_change(tp, kind);
  5718. }
  5719. /* tp->lock is held. */
  5720. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5721. {
  5722. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5723. switch (kind) {
  5724. case RESET_KIND_INIT:
  5725. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5726. DRV_STATE_START);
  5727. break;
  5728. case RESET_KIND_SHUTDOWN:
  5729. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5730. DRV_STATE_UNLOAD);
  5731. break;
  5732. case RESET_KIND_SUSPEND:
  5733. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5734. DRV_STATE_SUSPEND);
  5735. break;
  5736. default:
  5737. break;
  5738. }
  5739. }
  5740. }
  5741. static int tg3_poll_fw(struct tg3 *tp)
  5742. {
  5743. int i;
  5744. u32 val;
  5745. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5746. /* Wait up to 20ms for init done. */
  5747. for (i = 0; i < 200; i++) {
  5748. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5749. return 0;
  5750. udelay(100);
  5751. }
  5752. return -ENODEV;
  5753. }
  5754. /* Wait for firmware initialization to complete. */
  5755. for (i = 0; i < 100000; i++) {
  5756. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5757. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5758. break;
  5759. udelay(10);
  5760. }
  5761. /* Chip might not be fitted with firmware. Some Sun onboard
  5762. * parts are configured like that. So don't signal the timeout
  5763. * of the above loop as an error, but do report the lack of
  5764. * running firmware once.
  5765. */
  5766. if (i >= 100000 &&
  5767. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5768. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5769. netdev_info(tp->dev, "No firmware running\n");
  5770. }
  5771. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5772. /* The 57765 A0 needs a little more
  5773. * time to do some important work.
  5774. */
  5775. mdelay(10);
  5776. }
  5777. return 0;
  5778. }
  5779. /* Save PCI command register before chip reset */
  5780. static void tg3_save_pci_state(struct tg3 *tp)
  5781. {
  5782. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5783. }
  5784. /* Restore PCI state after chip reset */
  5785. static void tg3_restore_pci_state(struct tg3 *tp)
  5786. {
  5787. u32 val;
  5788. /* Re-enable indirect register accesses. */
  5789. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5790. tp->misc_host_ctrl);
  5791. /* Set MAX PCI retry to zero. */
  5792. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5793. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5794. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5795. val |= PCISTATE_RETRY_SAME_DMA;
  5796. /* Allow reads and writes to the APE register and memory space. */
  5797. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5798. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5799. PCISTATE_ALLOW_APE_SHMEM_WR |
  5800. PCISTATE_ALLOW_APE_PSPACE_WR;
  5801. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5802. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5803. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5804. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5805. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5806. else {
  5807. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5808. tp->pci_cacheline_sz);
  5809. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5810. tp->pci_lat_timer);
  5811. }
  5812. }
  5813. /* Make sure PCI-X relaxed ordering bit is clear. */
  5814. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5815. u16 pcix_cmd;
  5816. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5817. &pcix_cmd);
  5818. pcix_cmd &= ~PCI_X_CMD_ERO;
  5819. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5820. pcix_cmd);
  5821. }
  5822. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5823. /* Chip reset on 5780 will reset MSI enable bit,
  5824. * so need to restore it.
  5825. */
  5826. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5827. u16 ctrl;
  5828. pci_read_config_word(tp->pdev,
  5829. tp->msi_cap + PCI_MSI_FLAGS,
  5830. &ctrl);
  5831. pci_write_config_word(tp->pdev,
  5832. tp->msi_cap + PCI_MSI_FLAGS,
  5833. ctrl | PCI_MSI_FLAGS_ENABLE);
  5834. val = tr32(MSGINT_MODE);
  5835. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5836. }
  5837. }
  5838. }
  5839. static void tg3_stop_fw(struct tg3 *);
  5840. /* tp->lock is held. */
  5841. static int tg3_chip_reset(struct tg3 *tp)
  5842. {
  5843. u32 val;
  5844. void (*write_op)(struct tg3 *, u32, u32);
  5845. int i, err;
  5846. tg3_nvram_lock(tp);
  5847. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5848. /* No matching tg3_nvram_unlock() after this because
  5849. * chip reset below will undo the nvram lock.
  5850. */
  5851. tp->nvram_lock_cnt = 0;
  5852. /* GRC_MISC_CFG core clock reset will clear the memory
  5853. * enable bit in PCI register 4 and the MSI enable bit
  5854. * on some chips, so we save relevant registers here.
  5855. */
  5856. tg3_save_pci_state(tp);
  5857. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5858. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5859. tw32(GRC_FASTBOOT_PC, 0);
  5860. /*
  5861. * We must avoid the readl() that normally takes place.
  5862. * It locks machines, causes machine checks, and other
  5863. * fun things. So, temporarily disable the 5701
  5864. * hardware workaround, while we do the reset.
  5865. */
  5866. write_op = tp->write32;
  5867. if (write_op == tg3_write_flush_reg32)
  5868. tp->write32 = tg3_write32;
  5869. /* Prevent the irq handler from reading or writing PCI registers
  5870. * during chip reset when the memory enable bit in the PCI command
  5871. * register may be cleared. The chip does not generate interrupt
  5872. * at this time, but the irq handler may still be called due to irq
  5873. * sharing or irqpoll.
  5874. */
  5875. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5876. for (i = 0; i < tp->irq_cnt; i++) {
  5877. struct tg3_napi *tnapi = &tp->napi[i];
  5878. if (tnapi->hw_status) {
  5879. tnapi->hw_status->status = 0;
  5880. tnapi->hw_status->status_tag = 0;
  5881. }
  5882. tnapi->last_tag = 0;
  5883. tnapi->last_irq_tag = 0;
  5884. }
  5885. smp_mb();
  5886. for (i = 0; i < tp->irq_cnt; i++)
  5887. synchronize_irq(tp->napi[i].irq_vec);
  5888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5889. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5890. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5891. }
  5892. /* do the reset */
  5893. val = GRC_MISC_CFG_CORECLK_RESET;
  5894. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5895. /* Force PCIe 1.0a mode */
  5896. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5897. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  5898. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5899. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5900. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5901. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5902. tw32(GRC_MISC_CFG, (1 << 29));
  5903. val |= (1 << 29);
  5904. }
  5905. }
  5906. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5907. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5908. tw32(GRC_VCPU_EXT_CTRL,
  5909. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5910. }
  5911. /* Manage gphy power for all CPMU absent PCIe devices. */
  5912. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5913. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5914. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5915. tw32(GRC_MISC_CFG, val);
  5916. /* restore 5701 hardware bug workaround write method */
  5917. tp->write32 = write_op;
  5918. /* Unfortunately, we have to delay before the PCI read back.
  5919. * Some 575X chips even will not respond to a PCI cfg access
  5920. * when the reset command is given to the chip.
  5921. *
  5922. * How do these hardware designers expect things to work
  5923. * properly if the PCI write is posted for a long period
  5924. * of time? It is always necessary to have some method by
  5925. * which a register read back can occur to push the write
  5926. * out which does the reset.
  5927. *
  5928. * For most tg3 variants the trick below was working.
  5929. * Ho hum...
  5930. */
  5931. udelay(120);
  5932. /* Flush PCI posted writes. The normal MMIO registers
  5933. * are inaccessible at this time so this is the only
  5934. * way to make this reliably (actually, this is no longer
  5935. * the case, see above). I tried to use indirect
  5936. * register read/write but this upset some 5701 variants.
  5937. */
  5938. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5939. udelay(120);
  5940. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5941. u16 val16;
  5942. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5943. int i;
  5944. u32 cfg_val;
  5945. /* Wait for link training to complete. */
  5946. for (i = 0; i < 5000; i++)
  5947. udelay(100);
  5948. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5949. pci_write_config_dword(tp->pdev, 0xc4,
  5950. cfg_val | (1 << 15));
  5951. }
  5952. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5953. pci_read_config_word(tp->pdev,
  5954. tp->pcie_cap + PCI_EXP_DEVCTL,
  5955. &val16);
  5956. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5957. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5958. /*
  5959. * Older PCIe devices only support the 128 byte
  5960. * MPS setting. Enforce the restriction.
  5961. */
  5962. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5963. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5964. pci_write_config_word(tp->pdev,
  5965. tp->pcie_cap + PCI_EXP_DEVCTL,
  5966. val16);
  5967. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5968. /* Clear error status */
  5969. pci_write_config_word(tp->pdev,
  5970. tp->pcie_cap + PCI_EXP_DEVSTA,
  5971. PCI_EXP_DEVSTA_CED |
  5972. PCI_EXP_DEVSTA_NFED |
  5973. PCI_EXP_DEVSTA_FED |
  5974. PCI_EXP_DEVSTA_URD);
  5975. }
  5976. tg3_restore_pci_state(tp);
  5977. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5978. val = 0;
  5979. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5980. val = tr32(MEMARB_MODE);
  5981. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5982. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5983. tg3_stop_fw(tp);
  5984. tw32(0x5000, 0x400);
  5985. }
  5986. tw32(GRC_MODE, tp->grc_mode);
  5987. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5988. val = tr32(0xc4);
  5989. tw32(0xc4, val | (1 << 15));
  5990. }
  5991. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5992. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5993. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5994. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5995. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5996. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5997. }
  5998. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5999. tp->mac_mode = MAC_MODE_APE_TX_EN |
  6000. MAC_MODE_APE_RX_EN |
  6001. MAC_MODE_TDE_ENABLE;
  6002. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6003. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6004. val = tp->mac_mode;
  6005. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6006. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6007. val = tp->mac_mode;
  6008. } else
  6009. val = 0;
  6010. tw32_f(MAC_MODE, val);
  6011. udelay(40);
  6012. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6013. err = tg3_poll_fw(tp);
  6014. if (err)
  6015. return err;
  6016. tg3_mdio_start(tp);
  6017. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  6018. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6019. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6020. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6021. val = tr32(0x7c00);
  6022. tw32(0x7c00, val | (1 << 25));
  6023. }
  6024. /* Reprobe ASF enable state. */
  6025. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  6026. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  6027. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6028. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6029. u32 nic_cfg;
  6030. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6031. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6032. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6033. tp->last_event_jiffies = jiffies;
  6034. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6035. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6036. }
  6037. }
  6038. return 0;
  6039. }
  6040. /* tp->lock is held. */
  6041. static void tg3_stop_fw(struct tg3 *tp)
  6042. {
  6043. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6044. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6045. /* Wait for RX cpu to ACK the previous event. */
  6046. tg3_wait_for_event_ack(tp);
  6047. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6048. tg3_generate_fw_event(tp);
  6049. /* Wait for RX cpu to ACK this event. */
  6050. tg3_wait_for_event_ack(tp);
  6051. }
  6052. }
  6053. /* tp->lock is held. */
  6054. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6055. {
  6056. int err;
  6057. tg3_stop_fw(tp);
  6058. tg3_write_sig_pre_reset(tp, kind);
  6059. tg3_abort_hw(tp, silent);
  6060. err = tg3_chip_reset(tp);
  6061. __tg3_set_mac_addr(tp, 0);
  6062. tg3_write_sig_legacy(tp, kind);
  6063. tg3_write_sig_post_reset(tp, kind);
  6064. if (err)
  6065. return err;
  6066. return 0;
  6067. }
  6068. #define RX_CPU_SCRATCH_BASE 0x30000
  6069. #define RX_CPU_SCRATCH_SIZE 0x04000
  6070. #define TX_CPU_SCRATCH_BASE 0x34000
  6071. #define TX_CPU_SCRATCH_SIZE 0x04000
  6072. /* tp->lock is held. */
  6073. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6074. {
  6075. int i;
  6076. BUG_ON(offset == TX_CPU_BASE &&
  6077. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  6078. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6079. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6080. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6081. return 0;
  6082. }
  6083. if (offset == RX_CPU_BASE) {
  6084. for (i = 0; i < 10000; i++) {
  6085. tw32(offset + CPU_STATE, 0xffffffff);
  6086. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6087. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6088. break;
  6089. }
  6090. tw32(offset + CPU_STATE, 0xffffffff);
  6091. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6092. udelay(10);
  6093. } else {
  6094. for (i = 0; i < 10000; i++) {
  6095. tw32(offset + CPU_STATE, 0xffffffff);
  6096. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6097. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6098. break;
  6099. }
  6100. }
  6101. if (i >= 10000) {
  6102. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6103. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6104. return -ENODEV;
  6105. }
  6106. /* Clear firmware's nvram arbitration. */
  6107. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6108. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6109. return 0;
  6110. }
  6111. struct fw_info {
  6112. unsigned int fw_base;
  6113. unsigned int fw_len;
  6114. const __be32 *fw_data;
  6115. };
  6116. /* tp->lock is held. */
  6117. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6118. int cpu_scratch_size, struct fw_info *info)
  6119. {
  6120. int err, lock_err, i;
  6121. void (*write_op)(struct tg3 *, u32, u32);
  6122. if (cpu_base == TX_CPU_BASE &&
  6123. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6124. netdev_err(tp->dev,
  6125. "%s: Trying to load TX cpu firmware which is 5705\n",
  6126. __func__);
  6127. return -EINVAL;
  6128. }
  6129. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6130. write_op = tg3_write_mem;
  6131. else
  6132. write_op = tg3_write_indirect_reg32;
  6133. /* It is possible that bootcode is still loading at this point.
  6134. * Get the nvram lock first before halting the cpu.
  6135. */
  6136. lock_err = tg3_nvram_lock(tp);
  6137. err = tg3_halt_cpu(tp, cpu_base);
  6138. if (!lock_err)
  6139. tg3_nvram_unlock(tp);
  6140. if (err)
  6141. goto out;
  6142. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6143. write_op(tp, cpu_scratch_base + i, 0);
  6144. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6145. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6146. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6147. write_op(tp, (cpu_scratch_base +
  6148. (info->fw_base & 0xffff) +
  6149. (i * sizeof(u32))),
  6150. be32_to_cpu(info->fw_data[i]));
  6151. err = 0;
  6152. out:
  6153. return err;
  6154. }
  6155. /* tp->lock is held. */
  6156. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6157. {
  6158. struct fw_info info;
  6159. const __be32 *fw_data;
  6160. int err, i;
  6161. fw_data = (void *)tp->fw->data;
  6162. /* Firmware blob starts with version numbers, followed by
  6163. start address and length. We are setting complete length.
  6164. length = end_address_of_bss - start_address_of_text.
  6165. Remainder is the blob to be loaded contiguously
  6166. from start address. */
  6167. info.fw_base = be32_to_cpu(fw_data[1]);
  6168. info.fw_len = tp->fw->size - 12;
  6169. info.fw_data = &fw_data[3];
  6170. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6171. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6172. &info);
  6173. if (err)
  6174. return err;
  6175. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6176. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6177. &info);
  6178. if (err)
  6179. return err;
  6180. /* Now startup only the RX cpu. */
  6181. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6182. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6183. for (i = 0; i < 5; i++) {
  6184. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6185. break;
  6186. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6187. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6188. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6189. udelay(1000);
  6190. }
  6191. if (i >= 5) {
  6192. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6193. "should be %08x\n", __func__,
  6194. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6195. return -ENODEV;
  6196. }
  6197. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6198. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6199. return 0;
  6200. }
  6201. /* 5705 needs a special version of the TSO firmware. */
  6202. /* tp->lock is held. */
  6203. static int tg3_load_tso_firmware(struct tg3 *tp)
  6204. {
  6205. struct fw_info info;
  6206. const __be32 *fw_data;
  6207. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6208. int err, i;
  6209. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6210. return 0;
  6211. fw_data = (void *)tp->fw->data;
  6212. /* Firmware blob starts with version numbers, followed by
  6213. start address and length. We are setting complete length.
  6214. length = end_address_of_bss - start_address_of_text.
  6215. Remainder is the blob to be loaded contiguously
  6216. from start address. */
  6217. info.fw_base = be32_to_cpu(fw_data[1]);
  6218. cpu_scratch_size = tp->fw_len;
  6219. info.fw_len = tp->fw->size - 12;
  6220. info.fw_data = &fw_data[3];
  6221. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6222. cpu_base = RX_CPU_BASE;
  6223. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6224. } else {
  6225. cpu_base = TX_CPU_BASE;
  6226. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6227. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6228. }
  6229. err = tg3_load_firmware_cpu(tp, cpu_base,
  6230. cpu_scratch_base, cpu_scratch_size,
  6231. &info);
  6232. if (err)
  6233. return err;
  6234. /* Now startup the cpu. */
  6235. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6236. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6237. for (i = 0; i < 5; i++) {
  6238. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6239. break;
  6240. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6241. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6242. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6243. udelay(1000);
  6244. }
  6245. if (i >= 5) {
  6246. netdev_err(tp->dev,
  6247. "%s fails to set CPU PC, is %08x should be %08x\n",
  6248. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6249. return -ENODEV;
  6250. }
  6251. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6252. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6253. return 0;
  6254. }
  6255. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6256. {
  6257. struct tg3 *tp = netdev_priv(dev);
  6258. struct sockaddr *addr = p;
  6259. int err = 0, skip_mac_1 = 0;
  6260. if (!is_valid_ether_addr(addr->sa_data))
  6261. return -EINVAL;
  6262. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6263. if (!netif_running(dev))
  6264. return 0;
  6265. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6266. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6267. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6268. addr0_low = tr32(MAC_ADDR_0_LOW);
  6269. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6270. addr1_low = tr32(MAC_ADDR_1_LOW);
  6271. /* Skip MAC addr 1 if ASF is using it. */
  6272. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6273. !(addr1_high == 0 && addr1_low == 0))
  6274. skip_mac_1 = 1;
  6275. }
  6276. spin_lock_bh(&tp->lock);
  6277. __tg3_set_mac_addr(tp, skip_mac_1);
  6278. spin_unlock_bh(&tp->lock);
  6279. return err;
  6280. }
  6281. /* tp->lock is held. */
  6282. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6283. dma_addr_t mapping, u32 maxlen_flags,
  6284. u32 nic_addr)
  6285. {
  6286. tg3_write_mem(tp,
  6287. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6288. ((u64) mapping >> 32));
  6289. tg3_write_mem(tp,
  6290. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6291. ((u64) mapping & 0xffffffff));
  6292. tg3_write_mem(tp,
  6293. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6294. maxlen_flags);
  6295. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6296. tg3_write_mem(tp,
  6297. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6298. nic_addr);
  6299. }
  6300. static void __tg3_set_rx_mode(struct net_device *);
  6301. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6302. {
  6303. int i;
  6304. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6305. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6306. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6307. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6308. } else {
  6309. tw32(HOSTCC_TXCOL_TICKS, 0);
  6310. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6311. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6312. }
  6313. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6314. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6315. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6316. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6317. } else {
  6318. tw32(HOSTCC_RXCOL_TICKS, 0);
  6319. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6320. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6321. }
  6322. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6323. u32 val = ec->stats_block_coalesce_usecs;
  6324. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6325. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6326. if (!netif_carrier_ok(tp->dev))
  6327. val = 0;
  6328. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6329. }
  6330. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6331. u32 reg;
  6332. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6333. tw32(reg, ec->rx_coalesce_usecs);
  6334. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6335. tw32(reg, ec->rx_max_coalesced_frames);
  6336. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6337. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6338. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6339. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6340. tw32(reg, ec->tx_coalesce_usecs);
  6341. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6342. tw32(reg, ec->tx_max_coalesced_frames);
  6343. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6344. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6345. }
  6346. }
  6347. for (; i < tp->irq_max - 1; i++) {
  6348. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6349. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6350. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6351. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6352. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6353. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6354. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6355. }
  6356. }
  6357. }
  6358. /* tp->lock is held. */
  6359. static void tg3_rings_reset(struct tg3 *tp)
  6360. {
  6361. int i;
  6362. u32 stblk, txrcb, rxrcb, limit;
  6363. struct tg3_napi *tnapi = &tp->napi[0];
  6364. /* Disable all transmit rings but the first. */
  6365. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6366. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6367. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6368. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6369. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6370. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6371. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6372. else
  6373. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6374. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6375. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6376. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6377. BDINFO_FLAGS_DISABLED);
  6378. /* Disable all receive return rings but the first. */
  6379. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6380. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6381. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6382. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6383. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6384. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6385. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6386. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6387. else
  6388. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6389. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6390. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6391. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6392. BDINFO_FLAGS_DISABLED);
  6393. /* Disable interrupts */
  6394. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6395. /* Zero mailbox registers. */
  6396. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6397. for (i = 1; i < tp->irq_max; i++) {
  6398. tp->napi[i].tx_prod = 0;
  6399. tp->napi[i].tx_cons = 0;
  6400. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6401. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6402. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6403. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6404. }
  6405. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6406. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6407. } else {
  6408. tp->napi[0].tx_prod = 0;
  6409. tp->napi[0].tx_cons = 0;
  6410. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6411. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6412. }
  6413. /* Make sure the NIC-based send BD rings are disabled. */
  6414. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6415. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6416. for (i = 0; i < 16; i++)
  6417. tw32_tx_mbox(mbox + i * 8, 0);
  6418. }
  6419. txrcb = NIC_SRAM_SEND_RCB;
  6420. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6421. /* Clear status block in ram. */
  6422. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6423. /* Set status block DMA address */
  6424. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6425. ((u64) tnapi->status_mapping >> 32));
  6426. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6427. ((u64) tnapi->status_mapping & 0xffffffff));
  6428. if (tnapi->tx_ring) {
  6429. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6430. (TG3_TX_RING_SIZE <<
  6431. BDINFO_FLAGS_MAXLEN_SHIFT),
  6432. NIC_SRAM_TX_BUFFER_DESC);
  6433. txrcb += TG3_BDINFO_SIZE;
  6434. }
  6435. if (tnapi->rx_rcb) {
  6436. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6437. (tp->rx_ret_ring_mask + 1) <<
  6438. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6439. rxrcb += TG3_BDINFO_SIZE;
  6440. }
  6441. stblk = HOSTCC_STATBLCK_RING1;
  6442. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6443. u64 mapping = (u64)tnapi->status_mapping;
  6444. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6445. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6446. /* Clear status block in ram. */
  6447. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6448. if (tnapi->tx_ring) {
  6449. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6450. (TG3_TX_RING_SIZE <<
  6451. BDINFO_FLAGS_MAXLEN_SHIFT),
  6452. NIC_SRAM_TX_BUFFER_DESC);
  6453. txrcb += TG3_BDINFO_SIZE;
  6454. }
  6455. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6456. ((tp->rx_ret_ring_mask + 1) <<
  6457. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6458. stblk += 8;
  6459. rxrcb += TG3_BDINFO_SIZE;
  6460. }
  6461. }
  6462. /* tp->lock is held. */
  6463. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6464. {
  6465. u32 val, rdmac_mode;
  6466. int i, err, limit;
  6467. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6468. tg3_disable_ints(tp);
  6469. tg3_stop_fw(tp);
  6470. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6471. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6472. tg3_abort_hw(tp, 1);
  6473. /* Enable MAC control of LPI */
  6474. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6475. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6476. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6477. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6478. tw32_f(TG3_CPMU_EEE_CTRL,
  6479. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6480. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6481. TG3_CPMU_EEEMD_LPI_IN_TX |
  6482. TG3_CPMU_EEEMD_LPI_IN_RX |
  6483. TG3_CPMU_EEEMD_EEE_ENABLE;
  6484. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6485. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6486. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6487. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6488. tw32_f(TG3_CPMU_EEE_MODE, val);
  6489. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6490. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6491. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6492. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6493. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6494. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6495. }
  6496. if (reset_phy)
  6497. tg3_phy_reset(tp);
  6498. err = tg3_chip_reset(tp);
  6499. if (err)
  6500. return err;
  6501. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6502. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6503. val = tr32(TG3_CPMU_CTRL);
  6504. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6505. tw32(TG3_CPMU_CTRL, val);
  6506. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6507. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6508. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6509. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6510. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6511. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6512. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6513. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6514. val = tr32(TG3_CPMU_HST_ACC);
  6515. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6516. val |= CPMU_HST_ACC_MACCLK_6_25;
  6517. tw32(TG3_CPMU_HST_ACC, val);
  6518. }
  6519. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6520. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6521. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6522. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6523. tw32(PCIE_PWR_MGMT_THRESH, val);
  6524. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6525. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6526. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6527. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6528. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6529. }
  6530. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6531. u32 grc_mode = tr32(GRC_MODE);
  6532. /* Access the lower 1K of PL PCIE block registers. */
  6533. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6534. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6535. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6536. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6537. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6538. tw32(GRC_MODE, grc_mode);
  6539. }
  6540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6541. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6542. u32 grc_mode = tr32(GRC_MODE);
  6543. /* Access the lower 1K of PL PCIE block registers. */
  6544. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6545. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6546. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6547. TG3_PCIE_PL_LO_PHYCTL5);
  6548. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6549. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6550. tw32(GRC_MODE, grc_mode);
  6551. }
  6552. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6553. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6554. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6555. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6556. }
  6557. /* This works around an issue with Athlon chipsets on
  6558. * B3 tigon3 silicon. This bit has no effect on any
  6559. * other revision. But do not set this on PCI Express
  6560. * chips and don't even touch the clocks if the CPMU is present.
  6561. */
  6562. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6563. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6564. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6565. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6566. }
  6567. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6568. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6569. val = tr32(TG3PCI_PCISTATE);
  6570. val |= PCISTATE_RETRY_SAME_DMA;
  6571. tw32(TG3PCI_PCISTATE, val);
  6572. }
  6573. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6574. /* Allow reads and writes to the
  6575. * APE register and memory space.
  6576. */
  6577. val = tr32(TG3PCI_PCISTATE);
  6578. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6579. PCISTATE_ALLOW_APE_SHMEM_WR |
  6580. PCISTATE_ALLOW_APE_PSPACE_WR;
  6581. tw32(TG3PCI_PCISTATE, val);
  6582. }
  6583. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6584. /* Enable some hw fixes. */
  6585. val = tr32(TG3PCI_MSI_DATA);
  6586. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6587. tw32(TG3PCI_MSI_DATA, val);
  6588. }
  6589. /* Descriptor ring init may make accesses to the
  6590. * NIC SRAM area to setup the TX descriptors, so we
  6591. * can only do this after the hardware has been
  6592. * successfully reset.
  6593. */
  6594. err = tg3_init_rings(tp);
  6595. if (err)
  6596. return err;
  6597. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6598. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6599. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6600. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6601. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6602. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6603. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6604. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6605. /* This value is determined during the probe time DMA
  6606. * engine test, tg3_test_dma.
  6607. */
  6608. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6609. }
  6610. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6611. GRC_MODE_4X_NIC_SEND_RINGS |
  6612. GRC_MODE_NO_TX_PHDR_CSUM |
  6613. GRC_MODE_NO_RX_PHDR_CSUM);
  6614. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6615. /* Pseudo-header checksum is done by hardware logic and not
  6616. * the offload processers, so make the chip do the pseudo-
  6617. * header checksums on receive. For transmit it is more
  6618. * convenient to do the pseudo-header checksum in software
  6619. * as Linux does that on transmit for us in all cases.
  6620. */
  6621. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6622. tw32(GRC_MODE,
  6623. tp->grc_mode |
  6624. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6625. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6626. val = tr32(GRC_MISC_CFG);
  6627. val &= ~0xff;
  6628. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6629. tw32(GRC_MISC_CFG, val);
  6630. /* Initialize MBUF/DESC pool. */
  6631. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6632. /* Do nothing. */
  6633. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6634. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6635. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6636. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6637. else
  6638. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6639. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6640. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6641. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6642. int fw_len;
  6643. fw_len = tp->fw_len;
  6644. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6645. tw32(BUFMGR_MB_POOL_ADDR,
  6646. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6647. tw32(BUFMGR_MB_POOL_SIZE,
  6648. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6649. }
  6650. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6651. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6652. tp->bufmgr_config.mbuf_read_dma_low_water);
  6653. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6654. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6655. tw32(BUFMGR_MB_HIGH_WATER,
  6656. tp->bufmgr_config.mbuf_high_water);
  6657. } else {
  6658. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6659. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6660. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6661. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6662. tw32(BUFMGR_MB_HIGH_WATER,
  6663. tp->bufmgr_config.mbuf_high_water_jumbo);
  6664. }
  6665. tw32(BUFMGR_DMA_LOW_WATER,
  6666. tp->bufmgr_config.dma_low_water);
  6667. tw32(BUFMGR_DMA_HIGH_WATER,
  6668. tp->bufmgr_config.dma_high_water);
  6669. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6670. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6671. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6672. tw32(BUFMGR_MODE, val);
  6673. for (i = 0; i < 2000; i++) {
  6674. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6675. break;
  6676. udelay(10);
  6677. }
  6678. if (i >= 2000) {
  6679. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6680. return -ENODEV;
  6681. }
  6682. /* Setup replenish threshold. */
  6683. val = tp->rx_pending / 8;
  6684. if (val == 0)
  6685. val = 1;
  6686. else if (val > tp->rx_std_max_post)
  6687. val = tp->rx_std_max_post;
  6688. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6689. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6690. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6691. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6692. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6693. }
  6694. tw32(RCVBDI_STD_THRESH, val);
  6695. /* Initialize TG3_BDINFO's at:
  6696. * RCVDBDI_STD_BD: standard eth size rx ring
  6697. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6698. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6699. *
  6700. * like so:
  6701. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6702. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6703. * ring attribute flags
  6704. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6705. *
  6706. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6707. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6708. *
  6709. * The size of each ring is fixed in the firmware, but the location is
  6710. * configurable.
  6711. */
  6712. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6713. ((u64) tpr->rx_std_mapping >> 32));
  6714. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6715. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6716. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6717. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6718. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6719. NIC_SRAM_RX_BUFFER_DESC);
  6720. /* Disable the mini ring */
  6721. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6722. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6723. BDINFO_FLAGS_DISABLED);
  6724. /* Program the jumbo buffer descriptor ring control
  6725. * blocks on those devices that have them.
  6726. */
  6727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6728. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6729. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
  6730. /* Setup replenish threshold. */
  6731. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6732. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6733. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6734. ((u64) tpr->rx_jmb_mapping >> 32));
  6735. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6736. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6737. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6738. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6739. BDINFO_FLAGS_USE_EXT_RECV);
  6740. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6741. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6742. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6743. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6744. } else {
  6745. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6746. BDINFO_FLAGS_DISABLED);
  6747. }
  6748. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6749. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6750. val = RX_STD_MAX_SIZE_5705;
  6751. else
  6752. val = RX_STD_MAX_SIZE_5717;
  6753. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6754. val |= (TG3_RX_STD_DMA_SZ << 2);
  6755. } else
  6756. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6757. } else
  6758. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6759. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6760. tpr->rx_std_prod_idx = tp->rx_pending;
  6761. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6762. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6763. tp->rx_jumbo_pending : 0;
  6764. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6765. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6766. tw32(STD_REPLENISH_LWM, 32);
  6767. tw32(JMB_REPLENISH_LWM, 16);
  6768. }
  6769. tg3_rings_reset(tp);
  6770. /* Initialize MAC address and backoff seed. */
  6771. __tg3_set_mac_addr(tp, 0);
  6772. /* MTU + ethernet header + FCS + optional VLAN tag */
  6773. tw32(MAC_RX_MTU_SIZE,
  6774. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6775. /* The slot time is changed by tg3_setup_phy if we
  6776. * run at gigabit with half duplex.
  6777. */
  6778. tw32(MAC_TX_LENGTHS,
  6779. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6780. (6 << TX_LENGTHS_IPG_SHIFT) |
  6781. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6782. /* Receive rules. */
  6783. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6784. tw32(RCVLPC_CONFIG, 0x0181);
  6785. /* Calculate RDMAC_MODE setting early, we need it to determine
  6786. * the RCVLPC_STATE_ENABLE mask.
  6787. */
  6788. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6789. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6790. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6791. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6792. RDMAC_MODE_LNGREAD_ENAB);
  6793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6794. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6795. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6798. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6799. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6800. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6801. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6802. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6803. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6804. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6805. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6806. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6807. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6808. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6809. }
  6810. }
  6811. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6812. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6813. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6814. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6815. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6816. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6817. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6818. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6819. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6820. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6821. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6822. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6823. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6824. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6825. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6826. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  6827. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  6828. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  6829. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  6830. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  6831. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  6832. }
  6833. tw32(TG3_RDMA_RSRVCTRL_REG,
  6834. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6835. }
  6836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6837. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6838. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6839. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6840. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6841. }
  6842. /* Receive/send statistics. */
  6843. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6844. val = tr32(RCVLPC_STATS_ENABLE);
  6845. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6846. tw32(RCVLPC_STATS_ENABLE, val);
  6847. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6848. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6849. val = tr32(RCVLPC_STATS_ENABLE);
  6850. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6851. tw32(RCVLPC_STATS_ENABLE, val);
  6852. } else {
  6853. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6854. }
  6855. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6856. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6857. tw32(SNDDATAI_STATSCTRL,
  6858. (SNDDATAI_SCTRL_ENABLE |
  6859. SNDDATAI_SCTRL_FASTUPD));
  6860. /* Setup host coalescing engine. */
  6861. tw32(HOSTCC_MODE, 0);
  6862. for (i = 0; i < 2000; i++) {
  6863. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6864. break;
  6865. udelay(10);
  6866. }
  6867. __tg3_set_coalesce(tp, &tp->coal);
  6868. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6869. /* Status/statistics block address. See tg3_timer,
  6870. * the tg3_periodic_fetch_stats call there, and
  6871. * tg3_get_stats to see how this works for 5705/5750 chips.
  6872. */
  6873. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6874. ((u64) tp->stats_mapping >> 32));
  6875. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6876. ((u64) tp->stats_mapping & 0xffffffff));
  6877. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6878. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6879. /* Clear statistics and status block memory areas */
  6880. for (i = NIC_SRAM_STATS_BLK;
  6881. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6882. i += sizeof(u32)) {
  6883. tg3_write_mem(tp, i, 0);
  6884. udelay(40);
  6885. }
  6886. }
  6887. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6888. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6889. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6890. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6891. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6892. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6893. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6894. /* reset to prevent losing 1st rx packet intermittently */
  6895. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6896. udelay(10);
  6897. }
  6898. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6899. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6900. else
  6901. tp->mac_mode = 0;
  6902. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6903. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6904. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6905. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6906. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6907. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6908. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6909. udelay(40);
  6910. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6911. * If TG3_FLG2_IS_NIC is zero, we should read the
  6912. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6913. * whether used as inputs or outputs, are set by boot code after
  6914. * reset.
  6915. */
  6916. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6917. u32 gpio_mask;
  6918. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6919. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6920. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6921. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6922. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6923. GRC_LCLCTRL_GPIO_OUTPUT3;
  6924. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6925. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6926. tp->grc_local_ctrl &= ~gpio_mask;
  6927. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6928. /* GPIO1 must be driven high for eeprom write protect */
  6929. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6930. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6931. GRC_LCLCTRL_GPIO_OUTPUT1);
  6932. }
  6933. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6934. udelay(100);
  6935. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  6936. tp->irq_cnt > 1) {
  6937. val = tr32(MSGINT_MODE);
  6938. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6939. tw32(MSGINT_MODE, val);
  6940. }
  6941. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6942. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6943. udelay(40);
  6944. }
  6945. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6946. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6947. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6948. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6949. WDMAC_MODE_LNGREAD_ENAB);
  6950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6951. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6952. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6953. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6954. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6955. /* nothing */
  6956. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6957. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6958. val |= WDMAC_MODE_RX_ACCEL;
  6959. }
  6960. }
  6961. /* Enable host coalescing bug fix */
  6962. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6963. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6964. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6965. val |= WDMAC_MODE_BURST_ALL_DATA;
  6966. tw32_f(WDMAC_MODE, val);
  6967. udelay(40);
  6968. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6969. u16 pcix_cmd;
  6970. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6971. &pcix_cmd);
  6972. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6973. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6974. pcix_cmd |= PCI_X_CMD_READ_2K;
  6975. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6976. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6977. pcix_cmd |= PCI_X_CMD_READ_2K;
  6978. }
  6979. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6980. pcix_cmd);
  6981. }
  6982. tw32_f(RDMAC_MODE, rdmac_mode);
  6983. udelay(40);
  6984. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6985. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6986. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6987. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6988. tw32(SNDDATAC_MODE,
  6989. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6990. else
  6991. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6992. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6993. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6994. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  6995. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6996. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6997. val |= RCVDBDI_MODE_LRG_RING_SZ;
  6998. tw32(RCVDBDI_MODE, val);
  6999. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7000. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  7001. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7002. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7003. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  7004. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7005. tw32(SNDBDI_MODE, val);
  7006. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7007. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7008. err = tg3_load_5701_a0_firmware_fix(tp);
  7009. if (err)
  7010. return err;
  7011. }
  7012. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  7013. err = tg3_load_tso_firmware(tp);
  7014. if (err)
  7015. return err;
  7016. }
  7017. tp->tx_mode = TX_MODE_ENABLE;
  7018. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  7019. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7020. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7021. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7022. udelay(100);
  7023. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  7024. u32 reg = MAC_RSS_INDIR_TBL_0;
  7025. u8 *ent = (u8 *)&val;
  7026. /* Setup the indirection table */
  7027. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7028. int idx = i % sizeof(val);
  7029. ent[idx] = i % (tp->irq_cnt - 1);
  7030. if (idx == sizeof(val) - 1) {
  7031. tw32(reg, val);
  7032. reg += 4;
  7033. }
  7034. }
  7035. /* Setup the "secret" hash key. */
  7036. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7037. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7038. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7039. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7040. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7041. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7042. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7043. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7044. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7045. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7046. }
  7047. tp->rx_mode = RX_MODE_ENABLE;
  7048. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7049. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7050. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  7051. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7052. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7053. RX_MODE_RSS_IPV6_HASH_EN |
  7054. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7055. RX_MODE_RSS_IPV4_HASH_EN |
  7056. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7057. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7058. udelay(10);
  7059. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7060. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7061. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7062. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7063. udelay(10);
  7064. }
  7065. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7066. udelay(10);
  7067. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7068. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7069. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7070. /* Set drive transmission level to 1.2V */
  7071. /* only if the signal pre-emphasis bit is not set */
  7072. val = tr32(MAC_SERDES_CFG);
  7073. val &= 0xfffff000;
  7074. val |= 0x880;
  7075. tw32(MAC_SERDES_CFG, val);
  7076. }
  7077. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7078. tw32(MAC_SERDES_CFG, 0x616000);
  7079. }
  7080. /* Prevent chip from dropping frames when flow control
  7081. * is enabled.
  7082. */
  7083. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7084. val = 1;
  7085. else
  7086. val = 2;
  7087. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7089. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7090. /* Use hardware link auto-negotiation */
  7091. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  7092. }
  7093. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7094. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7095. u32 tmp;
  7096. tmp = tr32(SERDES_RX_CTRL);
  7097. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7098. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7099. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7100. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7101. }
  7102. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  7103. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7104. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7105. tp->link_config.speed = tp->link_config.orig_speed;
  7106. tp->link_config.duplex = tp->link_config.orig_duplex;
  7107. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7108. }
  7109. err = tg3_setup_phy(tp, 0);
  7110. if (err)
  7111. return err;
  7112. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7113. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7114. u32 tmp;
  7115. /* Clear CRC stats. */
  7116. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7117. tg3_writephy(tp, MII_TG3_TEST1,
  7118. tmp | MII_TG3_TEST1_CRC_EN);
  7119. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7120. }
  7121. }
  7122. }
  7123. __tg3_set_rx_mode(tp->dev);
  7124. /* Initialize receive rules. */
  7125. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7126. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7127. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7128. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7129. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7130. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  7131. limit = 8;
  7132. else
  7133. limit = 16;
  7134. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  7135. limit -= 4;
  7136. switch (limit) {
  7137. case 16:
  7138. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7139. case 15:
  7140. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7141. case 14:
  7142. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7143. case 13:
  7144. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7145. case 12:
  7146. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7147. case 11:
  7148. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7149. case 10:
  7150. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7151. case 9:
  7152. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7153. case 8:
  7154. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7155. case 7:
  7156. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7157. case 6:
  7158. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7159. case 5:
  7160. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7161. case 4:
  7162. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7163. case 3:
  7164. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7165. case 2:
  7166. case 1:
  7167. default:
  7168. break;
  7169. }
  7170. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7171. /* Write our heartbeat update interval to APE. */
  7172. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7173. APE_HOST_HEARTBEAT_INT_DISABLE);
  7174. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7175. return 0;
  7176. }
  7177. /* Called at device open time to get the chip ready for
  7178. * packet processing. Invoked with tp->lock held.
  7179. */
  7180. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7181. {
  7182. tg3_switch_clocks(tp);
  7183. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7184. return tg3_reset_hw(tp, reset_phy);
  7185. }
  7186. #define TG3_STAT_ADD32(PSTAT, REG) \
  7187. do { u32 __val = tr32(REG); \
  7188. (PSTAT)->low += __val; \
  7189. if ((PSTAT)->low < __val) \
  7190. (PSTAT)->high += 1; \
  7191. } while (0)
  7192. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7193. {
  7194. struct tg3_hw_stats *sp = tp->hw_stats;
  7195. if (!netif_carrier_ok(tp->dev))
  7196. return;
  7197. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7198. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7199. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7200. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7201. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7202. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7203. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7204. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7205. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7206. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7207. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7208. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7209. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7210. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7211. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7212. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7213. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7214. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7215. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7216. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7217. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7218. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7219. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7220. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7221. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7222. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7223. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7224. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7225. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7226. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7227. }
  7228. static void tg3_timer(unsigned long __opaque)
  7229. {
  7230. struct tg3 *tp = (struct tg3 *) __opaque;
  7231. if (tp->irq_sync)
  7232. goto restart_timer;
  7233. spin_lock(&tp->lock);
  7234. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7235. /* All of this garbage is because when using non-tagged
  7236. * IRQ status the mailbox/status_block protocol the chip
  7237. * uses with the cpu is race prone.
  7238. */
  7239. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7240. tw32(GRC_LOCAL_CTRL,
  7241. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7242. } else {
  7243. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7244. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7245. }
  7246. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7247. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7248. spin_unlock(&tp->lock);
  7249. schedule_work(&tp->reset_task);
  7250. return;
  7251. }
  7252. }
  7253. /* This part only runs once per second. */
  7254. if (!--tp->timer_counter) {
  7255. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7256. tg3_periodic_fetch_stats(tp);
  7257. if (tp->setlpicnt && !--tp->setlpicnt) {
  7258. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7259. tw32(TG3_CPMU_EEE_MODE,
  7260. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7261. }
  7262. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7263. u32 mac_stat;
  7264. int phy_event;
  7265. mac_stat = tr32(MAC_STATUS);
  7266. phy_event = 0;
  7267. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7268. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7269. phy_event = 1;
  7270. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7271. phy_event = 1;
  7272. if (phy_event)
  7273. tg3_setup_phy(tp, 0);
  7274. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7275. u32 mac_stat = tr32(MAC_STATUS);
  7276. int need_setup = 0;
  7277. if (netif_carrier_ok(tp->dev) &&
  7278. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7279. need_setup = 1;
  7280. }
  7281. if (!netif_carrier_ok(tp->dev) &&
  7282. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7283. MAC_STATUS_SIGNAL_DET))) {
  7284. need_setup = 1;
  7285. }
  7286. if (need_setup) {
  7287. if (!tp->serdes_counter) {
  7288. tw32_f(MAC_MODE,
  7289. (tp->mac_mode &
  7290. ~MAC_MODE_PORT_MODE_MASK));
  7291. udelay(40);
  7292. tw32_f(MAC_MODE, tp->mac_mode);
  7293. udelay(40);
  7294. }
  7295. tg3_setup_phy(tp, 0);
  7296. }
  7297. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7298. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7299. tg3_serdes_parallel_detect(tp);
  7300. }
  7301. tp->timer_counter = tp->timer_multiplier;
  7302. }
  7303. /* Heartbeat is only sent once every 2 seconds.
  7304. *
  7305. * The heartbeat is to tell the ASF firmware that the host
  7306. * driver is still alive. In the event that the OS crashes,
  7307. * ASF needs to reset the hardware to free up the FIFO space
  7308. * that may be filled with rx packets destined for the host.
  7309. * If the FIFO is full, ASF will no longer function properly.
  7310. *
  7311. * Unintended resets have been reported on real time kernels
  7312. * where the timer doesn't run on time. Netpoll will also have
  7313. * same problem.
  7314. *
  7315. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7316. * to check the ring condition when the heartbeat is expiring
  7317. * before doing the reset. This will prevent most unintended
  7318. * resets.
  7319. */
  7320. if (!--tp->asf_counter) {
  7321. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7322. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7323. tg3_wait_for_event_ack(tp);
  7324. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7325. FWCMD_NICDRV_ALIVE3);
  7326. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7327. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7328. TG3_FW_UPDATE_TIMEOUT_SEC);
  7329. tg3_generate_fw_event(tp);
  7330. }
  7331. tp->asf_counter = tp->asf_multiplier;
  7332. }
  7333. spin_unlock(&tp->lock);
  7334. restart_timer:
  7335. tp->timer.expires = jiffies + tp->timer_offset;
  7336. add_timer(&tp->timer);
  7337. }
  7338. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7339. {
  7340. irq_handler_t fn;
  7341. unsigned long flags;
  7342. char *name;
  7343. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7344. if (tp->irq_cnt == 1)
  7345. name = tp->dev->name;
  7346. else {
  7347. name = &tnapi->irq_lbl[0];
  7348. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7349. name[IFNAMSIZ-1] = 0;
  7350. }
  7351. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7352. fn = tg3_msi;
  7353. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7354. fn = tg3_msi_1shot;
  7355. flags = IRQF_SAMPLE_RANDOM;
  7356. } else {
  7357. fn = tg3_interrupt;
  7358. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7359. fn = tg3_interrupt_tagged;
  7360. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7361. }
  7362. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7363. }
  7364. static int tg3_test_interrupt(struct tg3 *tp)
  7365. {
  7366. struct tg3_napi *tnapi = &tp->napi[0];
  7367. struct net_device *dev = tp->dev;
  7368. int err, i, intr_ok = 0;
  7369. u32 val;
  7370. if (!netif_running(dev))
  7371. return -ENODEV;
  7372. tg3_disable_ints(tp);
  7373. free_irq(tnapi->irq_vec, tnapi);
  7374. /*
  7375. * Turn off MSI one shot mode. Otherwise this test has no
  7376. * observable way to know whether the interrupt was delivered.
  7377. */
  7378. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7379. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7380. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7381. tw32(MSGINT_MODE, val);
  7382. }
  7383. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7384. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7385. if (err)
  7386. return err;
  7387. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7388. tg3_enable_ints(tp);
  7389. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7390. tnapi->coal_now);
  7391. for (i = 0; i < 5; i++) {
  7392. u32 int_mbox, misc_host_ctrl;
  7393. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7394. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7395. if ((int_mbox != 0) ||
  7396. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7397. intr_ok = 1;
  7398. break;
  7399. }
  7400. msleep(10);
  7401. }
  7402. tg3_disable_ints(tp);
  7403. free_irq(tnapi->irq_vec, tnapi);
  7404. err = tg3_request_irq(tp, 0);
  7405. if (err)
  7406. return err;
  7407. if (intr_ok) {
  7408. /* Reenable MSI one shot mode. */
  7409. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7410. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7411. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7412. tw32(MSGINT_MODE, val);
  7413. }
  7414. return 0;
  7415. }
  7416. return -EIO;
  7417. }
  7418. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7419. * successfully restored
  7420. */
  7421. static int tg3_test_msi(struct tg3 *tp)
  7422. {
  7423. int err;
  7424. u16 pci_cmd;
  7425. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7426. return 0;
  7427. /* Turn off SERR reporting in case MSI terminates with Master
  7428. * Abort.
  7429. */
  7430. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7431. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7432. pci_cmd & ~PCI_COMMAND_SERR);
  7433. err = tg3_test_interrupt(tp);
  7434. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7435. if (!err)
  7436. return 0;
  7437. /* other failures */
  7438. if (err != -EIO)
  7439. return err;
  7440. /* MSI test failed, go back to INTx mode */
  7441. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7442. "to INTx mode. Please report this failure to the PCI "
  7443. "maintainer and include system chipset information\n");
  7444. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7445. pci_disable_msi(tp->pdev);
  7446. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7447. tp->napi[0].irq_vec = tp->pdev->irq;
  7448. err = tg3_request_irq(tp, 0);
  7449. if (err)
  7450. return err;
  7451. /* Need to reset the chip because the MSI cycle may have terminated
  7452. * with Master Abort.
  7453. */
  7454. tg3_full_lock(tp, 1);
  7455. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7456. err = tg3_init_hw(tp, 1);
  7457. tg3_full_unlock(tp);
  7458. if (err)
  7459. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7460. return err;
  7461. }
  7462. static int tg3_request_firmware(struct tg3 *tp)
  7463. {
  7464. const __be32 *fw_data;
  7465. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7466. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7467. tp->fw_needed);
  7468. return -ENOENT;
  7469. }
  7470. fw_data = (void *)tp->fw->data;
  7471. /* Firmware blob starts with version numbers, followed by
  7472. * start address and _full_ length including BSS sections
  7473. * (which must be longer than the actual data, of course
  7474. */
  7475. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7476. if (tp->fw_len < (tp->fw->size - 12)) {
  7477. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7478. tp->fw_len, tp->fw_needed);
  7479. release_firmware(tp->fw);
  7480. tp->fw = NULL;
  7481. return -EINVAL;
  7482. }
  7483. /* We no longer need firmware; we have it. */
  7484. tp->fw_needed = NULL;
  7485. return 0;
  7486. }
  7487. static bool tg3_enable_msix(struct tg3 *tp)
  7488. {
  7489. int i, rc, cpus = num_online_cpus();
  7490. struct msix_entry msix_ent[tp->irq_max];
  7491. if (cpus == 1)
  7492. /* Just fallback to the simpler MSI mode. */
  7493. return false;
  7494. /*
  7495. * We want as many rx rings enabled as there are cpus.
  7496. * The first MSIX vector only deals with link interrupts, etc,
  7497. * so we add one to the number of vectors we are requesting.
  7498. */
  7499. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7500. for (i = 0; i < tp->irq_max; i++) {
  7501. msix_ent[i].entry = i;
  7502. msix_ent[i].vector = 0;
  7503. }
  7504. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7505. if (rc < 0) {
  7506. return false;
  7507. } else if (rc != 0) {
  7508. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7509. return false;
  7510. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7511. tp->irq_cnt, rc);
  7512. tp->irq_cnt = rc;
  7513. }
  7514. for (i = 0; i < tp->irq_max; i++)
  7515. tp->napi[i].irq_vec = msix_ent[i].vector;
  7516. netif_set_real_num_tx_queues(tp->dev, 1);
  7517. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7518. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7519. pci_disable_msix(tp->pdev);
  7520. return false;
  7521. }
  7522. if (tp->irq_cnt > 1) {
  7523. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7524. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7525. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7526. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7527. }
  7528. }
  7529. return true;
  7530. }
  7531. static void tg3_ints_init(struct tg3 *tp)
  7532. {
  7533. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7534. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7535. /* All MSI supporting chips should support tagged
  7536. * status. Assert that this is the case.
  7537. */
  7538. netdev_warn(tp->dev,
  7539. "MSI without TAGGED_STATUS? Not using MSI\n");
  7540. goto defcfg;
  7541. }
  7542. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7543. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7544. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7545. pci_enable_msi(tp->pdev) == 0)
  7546. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7547. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7548. u32 msi_mode = tr32(MSGINT_MODE);
  7549. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  7550. tp->irq_cnt > 1)
  7551. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7552. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7553. }
  7554. defcfg:
  7555. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7556. tp->irq_cnt = 1;
  7557. tp->napi[0].irq_vec = tp->pdev->irq;
  7558. netif_set_real_num_tx_queues(tp->dev, 1);
  7559. netif_set_real_num_rx_queues(tp->dev, 1);
  7560. }
  7561. }
  7562. static void tg3_ints_fini(struct tg3 *tp)
  7563. {
  7564. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7565. pci_disable_msix(tp->pdev);
  7566. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7567. pci_disable_msi(tp->pdev);
  7568. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7569. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7570. }
  7571. static int tg3_open(struct net_device *dev)
  7572. {
  7573. struct tg3 *tp = netdev_priv(dev);
  7574. int i, err;
  7575. if (tp->fw_needed) {
  7576. err = tg3_request_firmware(tp);
  7577. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7578. if (err)
  7579. return err;
  7580. } else if (err) {
  7581. netdev_warn(tp->dev, "TSO capability disabled\n");
  7582. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7583. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7584. netdev_notice(tp->dev, "TSO capability restored\n");
  7585. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7586. }
  7587. }
  7588. netif_carrier_off(tp->dev);
  7589. err = tg3_power_up(tp);
  7590. if (err)
  7591. return err;
  7592. tg3_full_lock(tp, 0);
  7593. tg3_disable_ints(tp);
  7594. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7595. tg3_full_unlock(tp);
  7596. /*
  7597. * Setup interrupts first so we know how
  7598. * many NAPI resources to allocate
  7599. */
  7600. tg3_ints_init(tp);
  7601. /* The placement of this call is tied
  7602. * to the setup and use of Host TX descriptors.
  7603. */
  7604. err = tg3_alloc_consistent(tp);
  7605. if (err)
  7606. goto err_out1;
  7607. tg3_napi_init(tp);
  7608. tg3_napi_enable(tp);
  7609. for (i = 0; i < tp->irq_cnt; i++) {
  7610. struct tg3_napi *tnapi = &tp->napi[i];
  7611. err = tg3_request_irq(tp, i);
  7612. if (err) {
  7613. for (i--; i >= 0; i--)
  7614. free_irq(tnapi->irq_vec, tnapi);
  7615. break;
  7616. }
  7617. }
  7618. if (err)
  7619. goto err_out2;
  7620. tg3_full_lock(tp, 0);
  7621. err = tg3_init_hw(tp, 1);
  7622. if (err) {
  7623. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7624. tg3_free_rings(tp);
  7625. } else {
  7626. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7627. tp->timer_offset = HZ;
  7628. else
  7629. tp->timer_offset = HZ / 10;
  7630. BUG_ON(tp->timer_offset > HZ);
  7631. tp->timer_counter = tp->timer_multiplier =
  7632. (HZ / tp->timer_offset);
  7633. tp->asf_counter = tp->asf_multiplier =
  7634. ((HZ / tp->timer_offset) * 2);
  7635. init_timer(&tp->timer);
  7636. tp->timer.expires = jiffies + tp->timer_offset;
  7637. tp->timer.data = (unsigned long) tp;
  7638. tp->timer.function = tg3_timer;
  7639. }
  7640. tg3_full_unlock(tp);
  7641. if (err)
  7642. goto err_out3;
  7643. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7644. err = tg3_test_msi(tp);
  7645. if (err) {
  7646. tg3_full_lock(tp, 0);
  7647. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7648. tg3_free_rings(tp);
  7649. tg3_full_unlock(tp);
  7650. goto err_out2;
  7651. }
  7652. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7653. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7654. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7655. tw32(PCIE_TRANSACTION_CFG,
  7656. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7657. }
  7658. }
  7659. tg3_phy_start(tp);
  7660. tg3_full_lock(tp, 0);
  7661. add_timer(&tp->timer);
  7662. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7663. tg3_enable_ints(tp);
  7664. tg3_full_unlock(tp);
  7665. netif_tx_start_all_queues(dev);
  7666. return 0;
  7667. err_out3:
  7668. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7669. struct tg3_napi *tnapi = &tp->napi[i];
  7670. free_irq(tnapi->irq_vec, tnapi);
  7671. }
  7672. err_out2:
  7673. tg3_napi_disable(tp);
  7674. tg3_napi_fini(tp);
  7675. tg3_free_consistent(tp);
  7676. err_out1:
  7677. tg3_ints_fini(tp);
  7678. return err;
  7679. }
  7680. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7681. struct rtnl_link_stats64 *);
  7682. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7683. static int tg3_close(struct net_device *dev)
  7684. {
  7685. int i;
  7686. struct tg3 *tp = netdev_priv(dev);
  7687. tg3_napi_disable(tp);
  7688. cancel_work_sync(&tp->reset_task);
  7689. netif_tx_stop_all_queues(dev);
  7690. del_timer_sync(&tp->timer);
  7691. tg3_phy_stop(tp);
  7692. tg3_full_lock(tp, 1);
  7693. tg3_disable_ints(tp);
  7694. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7695. tg3_free_rings(tp);
  7696. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7697. tg3_full_unlock(tp);
  7698. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7699. struct tg3_napi *tnapi = &tp->napi[i];
  7700. free_irq(tnapi->irq_vec, tnapi);
  7701. }
  7702. tg3_ints_fini(tp);
  7703. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7704. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7705. sizeof(tp->estats_prev));
  7706. tg3_napi_fini(tp);
  7707. tg3_free_consistent(tp);
  7708. tg3_power_down(tp);
  7709. netif_carrier_off(tp->dev);
  7710. return 0;
  7711. }
  7712. static inline u64 get_stat64(tg3_stat64_t *val)
  7713. {
  7714. return ((u64)val->high << 32) | ((u64)val->low);
  7715. }
  7716. static u64 calc_crc_errors(struct tg3 *tp)
  7717. {
  7718. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7719. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7720. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7721. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7722. u32 val;
  7723. spin_lock_bh(&tp->lock);
  7724. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7725. tg3_writephy(tp, MII_TG3_TEST1,
  7726. val | MII_TG3_TEST1_CRC_EN);
  7727. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7728. } else
  7729. val = 0;
  7730. spin_unlock_bh(&tp->lock);
  7731. tp->phy_crc_errors += val;
  7732. return tp->phy_crc_errors;
  7733. }
  7734. return get_stat64(&hw_stats->rx_fcs_errors);
  7735. }
  7736. #define ESTAT_ADD(member) \
  7737. estats->member = old_estats->member + \
  7738. get_stat64(&hw_stats->member)
  7739. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7740. {
  7741. struct tg3_ethtool_stats *estats = &tp->estats;
  7742. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7743. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7744. if (!hw_stats)
  7745. return old_estats;
  7746. ESTAT_ADD(rx_octets);
  7747. ESTAT_ADD(rx_fragments);
  7748. ESTAT_ADD(rx_ucast_packets);
  7749. ESTAT_ADD(rx_mcast_packets);
  7750. ESTAT_ADD(rx_bcast_packets);
  7751. ESTAT_ADD(rx_fcs_errors);
  7752. ESTAT_ADD(rx_align_errors);
  7753. ESTAT_ADD(rx_xon_pause_rcvd);
  7754. ESTAT_ADD(rx_xoff_pause_rcvd);
  7755. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7756. ESTAT_ADD(rx_xoff_entered);
  7757. ESTAT_ADD(rx_frame_too_long_errors);
  7758. ESTAT_ADD(rx_jabbers);
  7759. ESTAT_ADD(rx_undersize_packets);
  7760. ESTAT_ADD(rx_in_length_errors);
  7761. ESTAT_ADD(rx_out_length_errors);
  7762. ESTAT_ADD(rx_64_or_less_octet_packets);
  7763. ESTAT_ADD(rx_65_to_127_octet_packets);
  7764. ESTAT_ADD(rx_128_to_255_octet_packets);
  7765. ESTAT_ADD(rx_256_to_511_octet_packets);
  7766. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7767. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7768. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7769. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7770. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7771. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7772. ESTAT_ADD(tx_octets);
  7773. ESTAT_ADD(tx_collisions);
  7774. ESTAT_ADD(tx_xon_sent);
  7775. ESTAT_ADD(tx_xoff_sent);
  7776. ESTAT_ADD(tx_flow_control);
  7777. ESTAT_ADD(tx_mac_errors);
  7778. ESTAT_ADD(tx_single_collisions);
  7779. ESTAT_ADD(tx_mult_collisions);
  7780. ESTAT_ADD(tx_deferred);
  7781. ESTAT_ADD(tx_excessive_collisions);
  7782. ESTAT_ADD(tx_late_collisions);
  7783. ESTAT_ADD(tx_collide_2times);
  7784. ESTAT_ADD(tx_collide_3times);
  7785. ESTAT_ADD(tx_collide_4times);
  7786. ESTAT_ADD(tx_collide_5times);
  7787. ESTAT_ADD(tx_collide_6times);
  7788. ESTAT_ADD(tx_collide_7times);
  7789. ESTAT_ADD(tx_collide_8times);
  7790. ESTAT_ADD(tx_collide_9times);
  7791. ESTAT_ADD(tx_collide_10times);
  7792. ESTAT_ADD(tx_collide_11times);
  7793. ESTAT_ADD(tx_collide_12times);
  7794. ESTAT_ADD(tx_collide_13times);
  7795. ESTAT_ADD(tx_collide_14times);
  7796. ESTAT_ADD(tx_collide_15times);
  7797. ESTAT_ADD(tx_ucast_packets);
  7798. ESTAT_ADD(tx_mcast_packets);
  7799. ESTAT_ADD(tx_bcast_packets);
  7800. ESTAT_ADD(tx_carrier_sense_errors);
  7801. ESTAT_ADD(tx_discards);
  7802. ESTAT_ADD(tx_errors);
  7803. ESTAT_ADD(dma_writeq_full);
  7804. ESTAT_ADD(dma_write_prioq_full);
  7805. ESTAT_ADD(rxbds_empty);
  7806. ESTAT_ADD(rx_discards);
  7807. ESTAT_ADD(rx_errors);
  7808. ESTAT_ADD(rx_threshold_hit);
  7809. ESTAT_ADD(dma_readq_full);
  7810. ESTAT_ADD(dma_read_prioq_full);
  7811. ESTAT_ADD(tx_comp_queue_full);
  7812. ESTAT_ADD(ring_set_send_prod_index);
  7813. ESTAT_ADD(ring_status_update);
  7814. ESTAT_ADD(nic_irqs);
  7815. ESTAT_ADD(nic_avoided_irqs);
  7816. ESTAT_ADD(nic_tx_threshold_hit);
  7817. return estats;
  7818. }
  7819. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7820. struct rtnl_link_stats64 *stats)
  7821. {
  7822. struct tg3 *tp = netdev_priv(dev);
  7823. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7824. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7825. if (!hw_stats)
  7826. return old_stats;
  7827. stats->rx_packets = old_stats->rx_packets +
  7828. get_stat64(&hw_stats->rx_ucast_packets) +
  7829. get_stat64(&hw_stats->rx_mcast_packets) +
  7830. get_stat64(&hw_stats->rx_bcast_packets);
  7831. stats->tx_packets = old_stats->tx_packets +
  7832. get_stat64(&hw_stats->tx_ucast_packets) +
  7833. get_stat64(&hw_stats->tx_mcast_packets) +
  7834. get_stat64(&hw_stats->tx_bcast_packets);
  7835. stats->rx_bytes = old_stats->rx_bytes +
  7836. get_stat64(&hw_stats->rx_octets);
  7837. stats->tx_bytes = old_stats->tx_bytes +
  7838. get_stat64(&hw_stats->tx_octets);
  7839. stats->rx_errors = old_stats->rx_errors +
  7840. get_stat64(&hw_stats->rx_errors);
  7841. stats->tx_errors = old_stats->tx_errors +
  7842. get_stat64(&hw_stats->tx_errors) +
  7843. get_stat64(&hw_stats->tx_mac_errors) +
  7844. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7845. get_stat64(&hw_stats->tx_discards);
  7846. stats->multicast = old_stats->multicast +
  7847. get_stat64(&hw_stats->rx_mcast_packets);
  7848. stats->collisions = old_stats->collisions +
  7849. get_stat64(&hw_stats->tx_collisions);
  7850. stats->rx_length_errors = old_stats->rx_length_errors +
  7851. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7852. get_stat64(&hw_stats->rx_undersize_packets);
  7853. stats->rx_over_errors = old_stats->rx_over_errors +
  7854. get_stat64(&hw_stats->rxbds_empty);
  7855. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7856. get_stat64(&hw_stats->rx_align_errors);
  7857. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7858. get_stat64(&hw_stats->tx_discards);
  7859. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7860. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7861. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7862. calc_crc_errors(tp);
  7863. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7864. get_stat64(&hw_stats->rx_discards);
  7865. stats->rx_dropped = tp->rx_dropped;
  7866. return stats;
  7867. }
  7868. static inline u32 calc_crc(unsigned char *buf, int len)
  7869. {
  7870. u32 reg;
  7871. u32 tmp;
  7872. int j, k;
  7873. reg = 0xffffffff;
  7874. for (j = 0; j < len; j++) {
  7875. reg ^= buf[j];
  7876. for (k = 0; k < 8; k++) {
  7877. tmp = reg & 0x01;
  7878. reg >>= 1;
  7879. if (tmp)
  7880. reg ^= 0xedb88320;
  7881. }
  7882. }
  7883. return ~reg;
  7884. }
  7885. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7886. {
  7887. /* accept or reject all multicast frames */
  7888. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7889. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7890. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7891. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7892. }
  7893. static void __tg3_set_rx_mode(struct net_device *dev)
  7894. {
  7895. struct tg3 *tp = netdev_priv(dev);
  7896. u32 rx_mode;
  7897. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7898. RX_MODE_KEEP_VLAN_TAG);
  7899. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7900. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7901. * flag clear.
  7902. */
  7903. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7904. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7905. #endif
  7906. if (dev->flags & IFF_PROMISC) {
  7907. /* Promiscuous mode. */
  7908. rx_mode |= RX_MODE_PROMISC;
  7909. } else if (dev->flags & IFF_ALLMULTI) {
  7910. /* Accept all multicast. */
  7911. tg3_set_multi(tp, 1);
  7912. } else if (netdev_mc_empty(dev)) {
  7913. /* Reject all multicast. */
  7914. tg3_set_multi(tp, 0);
  7915. } else {
  7916. /* Accept one or more multicast(s). */
  7917. struct netdev_hw_addr *ha;
  7918. u32 mc_filter[4] = { 0, };
  7919. u32 regidx;
  7920. u32 bit;
  7921. u32 crc;
  7922. netdev_for_each_mc_addr(ha, dev) {
  7923. crc = calc_crc(ha->addr, ETH_ALEN);
  7924. bit = ~crc & 0x7f;
  7925. regidx = (bit & 0x60) >> 5;
  7926. bit &= 0x1f;
  7927. mc_filter[regidx] |= (1 << bit);
  7928. }
  7929. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7930. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7931. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7932. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7933. }
  7934. if (rx_mode != tp->rx_mode) {
  7935. tp->rx_mode = rx_mode;
  7936. tw32_f(MAC_RX_MODE, rx_mode);
  7937. udelay(10);
  7938. }
  7939. }
  7940. static void tg3_set_rx_mode(struct net_device *dev)
  7941. {
  7942. struct tg3 *tp = netdev_priv(dev);
  7943. if (!netif_running(dev))
  7944. return;
  7945. tg3_full_lock(tp, 0);
  7946. __tg3_set_rx_mode(dev);
  7947. tg3_full_unlock(tp);
  7948. }
  7949. #define TG3_REGDUMP_LEN (32 * 1024)
  7950. static int tg3_get_regs_len(struct net_device *dev)
  7951. {
  7952. return TG3_REGDUMP_LEN;
  7953. }
  7954. static void tg3_get_regs(struct net_device *dev,
  7955. struct ethtool_regs *regs, void *_p)
  7956. {
  7957. u32 *p = _p;
  7958. struct tg3 *tp = netdev_priv(dev);
  7959. u8 *orig_p = _p;
  7960. int i;
  7961. regs->version = 0;
  7962. memset(p, 0, TG3_REGDUMP_LEN);
  7963. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7964. return;
  7965. tg3_full_lock(tp, 0);
  7966. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7967. #define GET_REG32_LOOP(base, len) \
  7968. do { p = (u32 *)(orig_p + (base)); \
  7969. for (i = 0; i < len; i += 4) \
  7970. __GET_REG32((base) + i); \
  7971. } while (0)
  7972. #define GET_REG32_1(reg) \
  7973. do { p = (u32 *)(orig_p + (reg)); \
  7974. __GET_REG32((reg)); \
  7975. } while (0)
  7976. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7977. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7978. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7979. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7980. GET_REG32_1(SNDDATAC_MODE);
  7981. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7982. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7983. GET_REG32_1(SNDBDC_MODE);
  7984. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7985. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7986. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7987. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7988. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7989. GET_REG32_1(RCVDCC_MODE);
  7990. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7991. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7992. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7993. GET_REG32_1(MBFREE_MODE);
  7994. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7995. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7996. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7997. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7998. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7999. GET_REG32_1(RX_CPU_MODE);
  8000. GET_REG32_1(RX_CPU_STATE);
  8001. GET_REG32_1(RX_CPU_PGMCTR);
  8002. GET_REG32_1(RX_CPU_HWBKPT);
  8003. GET_REG32_1(TX_CPU_MODE);
  8004. GET_REG32_1(TX_CPU_STATE);
  8005. GET_REG32_1(TX_CPU_PGMCTR);
  8006. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  8007. GET_REG32_LOOP(FTQ_RESET, 0x120);
  8008. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  8009. GET_REG32_1(DMAC_MODE);
  8010. GET_REG32_LOOP(GRC_MODE, 0x4c);
  8011. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  8012. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  8013. #undef __GET_REG32
  8014. #undef GET_REG32_LOOP
  8015. #undef GET_REG32_1
  8016. tg3_full_unlock(tp);
  8017. }
  8018. static int tg3_get_eeprom_len(struct net_device *dev)
  8019. {
  8020. struct tg3 *tp = netdev_priv(dev);
  8021. return tp->nvram_size;
  8022. }
  8023. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8024. {
  8025. struct tg3 *tp = netdev_priv(dev);
  8026. int ret;
  8027. u8 *pd;
  8028. u32 i, offset, len, b_offset, b_count;
  8029. __be32 val;
  8030. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8031. return -EINVAL;
  8032. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8033. return -EAGAIN;
  8034. offset = eeprom->offset;
  8035. len = eeprom->len;
  8036. eeprom->len = 0;
  8037. eeprom->magic = TG3_EEPROM_MAGIC;
  8038. if (offset & 3) {
  8039. /* adjustments to start on required 4 byte boundary */
  8040. b_offset = offset & 3;
  8041. b_count = 4 - b_offset;
  8042. if (b_count > len) {
  8043. /* i.e. offset=1 len=2 */
  8044. b_count = len;
  8045. }
  8046. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8047. if (ret)
  8048. return ret;
  8049. memcpy(data, ((char *)&val) + b_offset, b_count);
  8050. len -= b_count;
  8051. offset += b_count;
  8052. eeprom->len += b_count;
  8053. }
  8054. /* read bytes upto the last 4 byte boundary */
  8055. pd = &data[eeprom->len];
  8056. for (i = 0; i < (len - (len & 3)); i += 4) {
  8057. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8058. if (ret) {
  8059. eeprom->len += i;
  8060. return ret;
  8061. }
  8062. memcpy(pd + i, &val, 4);
  8063. }
  8064. eeprom->len += i;
  8065. if (len & 3) {
  8066. /* read last bytes not ending on 4 byte boundary */
  8067. pd = &data[eeprom->len];
  8068. b_count = len & 3;
  8069. b_offset = offset + len - b_count;
  8070. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8071. if (ret)
  8072. return ret;
  8073. memcpy(pd, &val, b_count);
  8074. eeprom->len += b_count;
  8075. }
  8076. return 0;
  8077. }
  8078. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8079. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8080. {
  8081. struct tg3 *tp = netdev_priv(dev);
  8082. int ret;
  8083. u32 offset, len, b_offset, odd_len;
  8084. u8 *buf;
  8085. __be32 start, end;
  8086. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8087. return -EAGAIN;
  8088. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8089. eeprom->magic != TG3_EEPROM_MAGIC)
  8090. return -EINVAL;
  8091. offset = eeprom->offset;
  8092. len = eeprom->len;
  8093. if ((b_offset = (offset & 3))) {
  8094. /* adjustments to start on required 4 byte boundary */
  8095. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8096. if (ret)
  8097. return ret;
  8098. len += b_offset;
  8099. offset &= ~3;
  8100. if (len < 4)
  8101. len = 4;
  8102. }
  8103. odd_len = 0;
  8104. if (len & 3) {
  8105. /* adjustments to end on required 4 byte boundary */
  8106. odd_len = 1;
  8107. len = (len + 3) & ~3;
  8108. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8109. if (ret)
  8110. return ret;
  8111. }
  8112. buf = data;
  8113. if (b_offset || odd_len) {
  8114. buf = kmalloc(len, GFP_KERNEL);
  8115. if (!buf)
  8116. return -ENOMEM;
  8117. if (b_offset)
  8118. memcpy(buf, &start, 4);
  8119. if (odd_len)
  8120. memcpy(buf+len-4, &end, 4);
  8121. memcpy(buf + b_offset, data, eeprom->len);
  8122. }
  8123. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8124. if (buf != data)
  8125. kfree(buf);
  8126. return ret;
  8127. }
  8128. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8129. {
  8130. struct tg3 *tp = netdev_priv(dev);
  8131. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8132. struct phy_device *phydev;
  8133. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8134. return -EAGAIN;
  8135. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8136. return phy_ethtool_gset(phydev, cmd);
  8137. }
  8138. cmd->supported = (SUPPORTED_Autoneg);
  8139. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8140. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8141. SUPPORTED_1000baseT_Full);
  8142. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8143. cmd->supported |= (SUPPORTED_100baseT_Half |
  8144. SUPPORTED_100baseT_Full |
  8145. SUPPORTED_10baseT_Half |
  8146. SUPPORTED_10baseT_Full |
  8147. SUPPORTED_TP);
  8148. cmd->port = PORT_TP;
  8149. } else {
  8150. cmd->supported |= SUPPORTED_FIBRE;
  8151. cmd->port = PORT_FIBRE;
  8152. }
  8153. cmd->advertising = tp->link_config.advertising;
  8154. if (netif_running(dev)) {
  8155. cmd->speed = tp->link_config.active_speed;
  8156. cmd->duplex = tp->link_config.active_duplex;
  8157. } else {
  8158. cmd->speed = SPEED_INVALID;
  8159. cmd->duplex = DUPLEX_INVALID;
  8160. }
  8161. cmd->phy_address = tp->phy_addr;
  8162. cmd->transceiver = XCVR_INTERNAL;
  8163. cmd->autoneg = tp->link_config.autoneg;
  8164. cmd->maxtxpkt = 0;
  8165. cmd->maxrxpkt = 0;
  8166. return 0;
  8167. }
  8168. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8169. {
  8170. struct tg3 *tp = netdev_priv(dev);
  8171. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8172. struct phy_device *phydev;
  8173. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8174. return -EAGAIN;
  8175. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8176. return phy_ethtool_sset(phydev, cmd);
  8177. }
  8178. if (cmd->autoneg != AUTONEG_ENABLE &&
  8179. cmd->autoneg != AUTONEG_DISABLE)
  8180. return -EINVAL;
  8181. if (cmd->autoneg == AUTONEG_DISABLE &&
  8182. cmd->duplex != DUPLEX_FULL &&
  8183. cmd->duplex != DUPLEX_HALF)
  8184. return -EINVAL;
  8185. if (cmd->autoneg == AUTONEG_ENABLE) {
  8186. u32 mask = ADVERTISED_Autoneg |
  8187. ADVERTISED_Pause |
  8188. ADVERTISED_Asym_Pause;
  8189. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8190. mask |= ADVERTISED_1000baseT_Half |
  8191. ADVERTISED_1000baseT_Full;
  8192. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8193. mask |= ADVERTISED_100baseT_Half |
  8194. ADVERTISED_100baseT_Full |
  8195. ADVERTISED_10baseT_Half |
  8196. ADVERTISED_10baseT_Full |
  8197. ADVERTISED_TP;
  8198. else
  8199. mask |= ADVERTISED_FIBRE;
  8200. if (cmd->advertising & ~mask)
  8201. return -EINVAL;
  8202. mask &= (ADVERTISED_1000baseT_Half |
  8203. ADVERTISED_1000baseT_Full |
  8204. ADVERTISED_100baseT_Half |
  8205. ADVERTISED_100baseT_Full |
  8206. ADVERTISED_10baseT_Half |
  8207. ADVERTISED_10baseT_Full);
  8208. cmd->advertising &= mask;
  8209. } else {
  8210. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8211. if (cmd->speed != SPEED_1000)
  8212. return -EINVAL;
  8213. if (cmd->duplex != DUPLEX_FULL)
  8214. return -EINVAL;
  8215. } else {
  8216. if (cmd->speed != SPEED_100 &&
  8217. cmd->speed != SPEED_10)
  8218. return -EINVAL;
  8219. }
  8220. }
  8221. tg3_full_lock(tp, 0);
  8222. tp->link_config.autoneg = cmd->autoneg;
  8223. if (cmd->autoneg == AUTONEG_ENABLE) {
  8224. tp->link_config.advertising = (cmd->advertising |
  8225. ADVERTISED_Autoneg);
  8226. tp->link_config.speed = SPEED_INVALID;
  8227. tp->link_config.duplex = DUPLEX_INVALID;
  8228. } else {
  8229. tp->link_config.advertising = 0;
  8230. tp->link_config.speed = cmd->speed;
  8231. tp->link_config.duplex = cmd->duplex;
  8232. }
  8233. tp->link_config.orig_speed = tp->link_config.speed;
  8234. tp->link_config.orig_duplex = tp->link_config.duplex;
  8235. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8236. if (netif_running(dev))
  8237. tg3_setup_phy(tp, 1);
  8238. tg3_full_unlock(tp);
  8239. return 0;
  8240. }
  8241. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8242. {
  8243. struct tg3 *tp = netdev_priv(dev);
  8244. strcpy(info->driver, DRV_MODULE_NAME);
  8245. strcpy(info->version, DRV_MODULE_VERSION);
  8246. strcpy(info->fw_version, tp->fw_ver);
  8247. strcpy(info->bus_info, pci_name(tp->pdev));
  8248. }
  8249. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8250. {
  8251. struct tg3 *tp = netdev_priv(dev);
  8252. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8253. device_can_wakeup(&tp->pdev->dev))
  8254. wol->supported = WAKE_MAGIC;
  8255. else
  8256. wol->supported = 0;
  8257. wol->wolopts = 0;
  8258. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8259. device_can_wakeup(&tp->pdev->dev))
  8260. wol->wolopts = WAKE_MAGIC;
  8261. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8262. }
  8263. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8264. {
  8265. struct tg3 *tp = netdev_priv(dev);
  8266. struct device *dp = &tp->pdev->dev;
  8267. if (wol->wolopts & ~WAKE_MAGIC)
  8268. return -EINVAL;
  8269. if ((wol->wolopts & WAKE_MAGIC) &&
  8270. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8271. return -EINVAL;
  8272. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8273. spin_lock_bh(&tp->lock);
  8274. if (device_may_wakeup(dp))
  8275. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8276. else
  8277. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8278. spin_unlock_bh(&tp->lock);
  8279. return 0;
  8280. }
  8281. static u32 tg3_get_msglevel(struct net_device *dev)
  8282. {
  8283. struct tg3 *tp = netdev_priv(dev);
  8284. return tp->msg_enable;
  8285. }
  8286. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8287. {
  8288. struct tg3 *tp = netdev_priv(dev);
  8289. tp->msg_enable = value;
  8290. }
  8291. static int tg3_set_tso(struct net_device *dev, u32 value)
  8292. {
  8293. struct tg3 *tp = netdev_priv(dev);
  8294. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8295. if (value)
  8296. return -EINVAL;
  8297. return 0;
  8298. }
  8299. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8300. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8301. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8302. if (value) {
  8303. dev->features |= NETIF_F_TSO6;
  8304. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8306. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8307. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8308. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8309. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8310. dev->features |= NETIF_F_TSO_ECN;
  8311. } else
  8312. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8313. }
  8314. return ethtool_op_set_tso(dev, value);
  8315. }
  8316. static int tg3_nway_reset(struct net_device *dev)
  8317. {
  8318. struct tg3 *tp = netdev_priv(dev);
  8319. int r;
  8320. if (!netif_running(dev))
  8321. return -EAGAIN;
  8322. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8323. return -EINVAL;
  8324. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8325. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8326. return -EAGAIN;
  8327. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8328. } else {
  8329. u32 bmcr;
  8330. spin_lock_bh(&tp->lock);
  8331. r = -EINVAL;
  8332. tg3_readphy(tp, MII_BMCR, &bmcr);
  8333. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8334. ((bmcr & BMCR_ANENABLE) ||
  8335. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8336. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8337. BMCR_ANENABLE);
  8338. r = 0;
  8339. }
  8340. spin_unlock_bh(&tp->lock);
  8341. }
  8342. return r;
  8343. }
  8344. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8345. {
  8346. struct tg3 *tp = netdev_priv(dev);
  8347. ering->rx_max_pending = tp->rx_std_ring_mask;
  8348. ering->rx_mini_max_pending = 0;
  8349. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8350. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8351. else
  8352. ering->rx_jumbo_max_pending = 0;
  8353. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8354. ering->rx_pending = tp->rx_pending;
  8355. ering->rx_mini_pending = 0;
  8356. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8357. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8358. else
  8359. ering->rx_jumbo_pending = 0;
  8360. ering->tx_pending = tp->napi[0].tx_pending;
  8361. }
  8362. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8363. {
  8364. struct tg3 *tp = netdev_priv(dev);
  8365. int i, irq_sync = 0, err = 0;
  8366. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8367. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8368. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8369. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8370. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8371. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8372. return -EINVAL;
  8373. if (netif_running(dev)) {
  8374. tg3_phy_stop(tp);
  8375. tg3_netif_stop(tp);
  8376. irq_sync = 1;
  8377. }
  8378. tg3_full_lock(tp, irq_sync);
  8379. tp->rx_pending = ering->rx_pending;
  8380. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8381. tp->rx_pending > 63)
  8382. tp->rx_pending = 63;
  8383. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8384. for (i = 0; i < tp->irq_max; i++)
  8385. tp->napi[i].tx_pending = ering->tx_pending;
  8386. if (netif_running(dev)) {
  8387. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8388. err = tg3_restart_hw(tp, 1);
  8389. if (!err)
  8390. tg3_netif_start(tp);
  8391. }
  8392. tg3_full_unlock(tp);
  8393. if (irq_sync && !err)
  8394. tg3_phy_start(tp);
  8395. return err;
  8396. }
  8397. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8398. {
  8399. struct tg3 *tp = netdev_priv(dev);
  8400. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8401. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8402. epause->rx_pause = 1;
  8403. else
  8404. epause->rx_pause = 0;
  8405. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8406. epause->tx_pause = 1;
  8407. else
  8408. epause->tx_pause = 0;
  8409. }
  8410. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8411. {
  8412. struct tg3 *tp = netdev_priv(dev);
  8413. int err = 0;
  8414. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8415. u32 newadv;
  8416. struct phy_device *phydev;
  8417. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8418. if (!(phydev->supported & SUPPORTED_Pause) ||
  8419. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8420. (epause->rx_pause != epause->tx_pause)))
  8421. return -EINVAL;
  8422. tp->link_config.flowctrl = 0;
  8423. if (epause->rx_pause) {
  8424. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8425. if (epause->tx_pause) {
  8426. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8427. newadv = ADVERTISED_Pause;
  8428. } else
  8429. newadv = ADVERTISED_Pause |
  8430. ADVERTISED_Asym_Pause;
  8431. } else if (epause->tx_pause) {
  8432. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8433. newadv = ADVERTISED_Asym_Pause;
  8434. } else
  8435. newadv = 0;
  8436. if (epause->autoneg)
  8437. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8438. else
  8439. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8440. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8441. u32 oldadv = phydev->advertising &
  8442. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8443. if (oldadv != newadv) {
  8444. phydev->advertising &=
  8445. ~(ADVERTISED_Pause |
  8446. ADVERTISED_Asym_Pause);
  8447. phydev->advertising |= newadv;
  8448. if (phydev->autoneg) {
  8449. /*
  8450. * Always renegotiate the link to
  8451. * inform our link partner of our
  8452. * flow control settings, even if the
  8453. * flow control is forced. Let
  8454. * tg3_adjust_link() do the final
  8455. * flow control setup.
  8456. */
  8457. return phy_start_aneg(phydev);
  8458. }
  8459. }
  8460. if (!epause->autoneg)
  8461. tg3_setup_flow_control(tp, 0, 0);
  8462. } else {
  8463. tp->link_config.orig_advertising &=
  8464. ~(ADVERTISED_Pause |
  8465. ADVERTISED_Asym_Pause);
  8466. tp->link_config.orig_advertising |= newadv;
  8467. }
  8468. } else {
  8469. int irq_sync = 0;
  8470. if (netif_running(dev)) {
  8471. tg3_netif_stop(tp);
  8472. irq_sync = 1;
  8473. }
  8474. tg3_full_lock(tp, irq_sync);
  8475. if (epause->autoneg)
  8476. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8477. else
  8478. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8479. if (epause->rx_pause)
  8480. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8481. else
  8482. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8483. if (epause->tx_pause)
  8484. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8485. else
  8486. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8487. if (netif_running(dev)) {
  8488. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8489. err = tg3_restart_hw(tp, 1);
  8490. if (!err)
  8491. tg3_netif_start(tp);
  8492. }
  8493. tg3_full_unlock(tp);
  8494. }
  8495. return err;
  8496. }
  8497. static u32 tg3_get_rx_csum(struct net_device *dev)
  8498. {
  8499. struct tg3 *tp = netdev_priv(dev);
  8500. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8501. }
  8502. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8503. {
  8504. struct tg3 *tp = netdev_priv(dev);
  8505. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8506. if (data != 0)
  8507. return -EINVAL;
  8508. return 0;
  8509. }
  8510. spin_lock_bh(&tp->lock);
  8511. if (data)
  8512. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8513. else
  8514. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8515. spin_unlock_bh(&tp->lock);
  8516. return 0;
  8517. }
  8518. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8519. {
  8520. struct tg3 *tp = netdev_priv(dev);
  8521. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8522. if (data != 0)
  8523. return -EINVAL;
  8524. return 0;
  8525. }
  8526. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8527. ethtool_op_set_tx_ipv6_csum(dev, data);
  8528. else
  8529. ethtool_op_set_tx_csum(dev, data);
  8530. return 0;
  8531. }
  8532. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8533. {
  8534. switch (sset) {
  8535. case ETH_SS_TEST:
  8536. return TG3_NUM_TEST;
  8537. case ETH_SS_STATS:
  8538. return TG3_NUM_STATS;
  8539. default:
  8540. return -EOPNOTSUPP;
  8541. }
  8542. }
  8543. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8544. {
  8545. switch (stringset) {
  8546. case ETH_SS_STATS:
  8547. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8548. break;
  8549. case ETH_SS_TEST:
  8550. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8551. break;
  8552. default:
  8553. WARN_ON(1); /* we need a WARN() */
  8554. break;
  8555. }
  8556. }
  8557. static int tg3_phys_id(struct net_device *dev, u32 data)
  8558. {
  8559. struct tg3 *tp = netdev_priv(dev);
  8560. int i;
  8561. if (!netif_running(tp->dev))
  8562. return -EAGAIN;
  8563. if (data == 0)
  8564. data = UINT_MAX / 2;
  8565. for (i = 0; i < (data * 2); i++) {
  8566. if ((i % 2) == 0)
  8567. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8568. LED_CTRL_1000MBPS_ON |
  8569. LED_CTRL_100MBPS_ON |
  8570. LED_CTRL_10MBPS_ON |
  8571. LED_CTRL_TRAFFIC_OVERRIDE |
  8572. LED_CTRL_TRAFFIC_BLINK |
  8573. LED_CTRL_TRAFFIC_LED);
  8574. else
  8575. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8576. LED_CTRL_TRAFFIC_OVERRIDE);
  8577. if (msleep_interruptible(500))
  8578. break;
  8579. }
  8580. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8581. return 0;
  8582. }
  8583. static void tg3_get_ethtool_stats(struct net_device *dev,
  8584. struct ethtool_stats *estats, u64 *tmp_stats)
  8585. {
  8586. struct tg3 *tp = netdev_priv(dev);
  8587. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8588. }
  8589. #define NVRAM_TEST_SIZE 0x100
  8590. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8591. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8592. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8593. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8594. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8595. static int tg3_test_nvram(struct tg3 *tp)
  8596. {
  8597. u32 csum, magic;
  8598. __be32 *buf;
  8599. int i, j, k, err = 0, size;
  8600. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8601. return 0;
  8602. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8603. return -EIO;
  8604. if (magic == TG3_EEPROM_MAGIC)
  8605. size = NVRAM_TEST_SIZE;
  8606. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8607. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8608. TG3_EEPROM_SB_FORMAT_1) {
  8609. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8610. case TG3_EEPROM_SB_REVISION_0:
  8611. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8612. break;
  8613. case TG3_EEPROM_SB_REVISION_2:
  8614. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8615. break;
  8616. case TG3_EEPROM_SB_REVISION_3:
  8617. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8618. break;
  8619. default:
  8620. return 0;
  8621. }
  8622. } else
  8623. return 0;
  8624. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8625. size = NVRAM_SELFBOOT_HW_SIZE;
  8626. else
  8627. return -EIO;
  8628. buf = kmalloc(size, GFP_KERNEL);
  8629. if (buf == NULL)
  8630. return -ENOMEM;
  8631. err = -EIO;
  8632. for (i = 0, j = 0; i < size; i += 4, j++) {
  8633. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8634. if (err)
  8635. break;
  8636. }
  8637. if (i < size)
  8638. goto out;
  8639. /* Selfboot format */
  8640. magic = be32_to_cpu(buf[0]);
  8641. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8642. TG3_EEPROM_MAGIC_FW) {
  8643. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8644. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8645. TG3_EEPROM_SB_REVISION_2) {
  8646. /* For rev 2, the csum doesn't include the MBA. */
  8647. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8648. csum8 += buf8[i];
  8649. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8650. csum8 += buf8[i];
  8651. } else {
  8652. for (i = 0; i < size; i++)
  8653. csum8 += buf8[i];
  8654. }
  8655. if (csum8 == 0) {
  8656. err = 0;
  8657. goto out;
  8658. }
  8659. err = -EIO;
  8660. goto out;
  8661. }
  8662. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8663. TG3_EEPROM_MAGIC_HW) {
  8664. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8665. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8666. u8 *buf8 = (u8 *) buf;
  8667. /* Separate the parity bits and the data bytes. */
  8668. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8669. if ((i == 0) || (i == 8)) {
  8670. int l;
  8671. u8 msk;
  8672. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8673. parity[k++] = buf8[i] & msk;
  8674. i++;
  8675. } else if (i == 16) {
  8676. int l;
  8677. u8 msk;
  8678. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8679. parity[k++] = buf8[i] & msk;
  8680. i++;
  8681. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8682. parity[k++] = buf8[i] & msk;
  8683. i++;
  8684. }
  8685. data[j++] = buf8[i];
  8686. }
  8687. err = -EIO;
  8688. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8689. u8 hw8 = hweight8(data[i]);
  8690. if ((hw8 & 0x1) && parity[i])
  8691. goto out;
  8692. else if (!(hw8 & 0x1) && !parity[i])
  8693. goto out;
  8694. }
  8695. err = 0;
  8696. goto out;
  8697. }
  8698. err = -EIO;
  8699. /* Bootstrap checksum at offset 0x10 */
  8700. csum = calc_crc((unsigned char *) buf, 0x10);
  8701. if (csum != le32_to_cpu(buf[0x10/4]))
  8702. goto out;
  8703. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8704. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8705. if (csum != le32_to_cpu(buf[0xfc/4]))
  8706. goto out;
  8707. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  8708. /* The data is in little-endian format in NVRAM.
  8709. * Use the big-endian read routines to preserve
  8710. * the byte order as it exists in NVRAM.
  8711. */
  8712. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &buf[i/4]))
  8713. goto out;
  8714. }
  8715. i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
  8716. PCI_VPD_LRDT_RO_DATA);
  8717. if (i > 0) {
  8718. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8719. if (j < 0)
  8720. goto out;
  8721. if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
  8722. goto out;
  8723. i += PCI_VPD_LRDT_TAG_SIZE;
  8724. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8725. PCI_VPD_RO_KEYWORD_CHKSUM);
  8726. if (j > 0) {
  8727. u8 csum8 = 0;
  8728. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8729. for (i = 0; i <= j; i++)
  8730. csum8 += ((u8 *)buf)[i];
  8731. if (csum8)
  8732. goto out;
  8733. }
  8734. }
  8735. err = 0;
  8736. out:
  8737. kfree(buf);
  8738. return err;
  8739. }
  8740. #define TG3_SERDES_TIMEOUT_SEC 2
  8741. #define TG3_COPPER_TIMEOUT_SEC 6
  8742. static int tg3_test_link(struct tg3 *tp)
  8743. {
  8744. int i, max;
  8745. if (!netif_running(tp->dev))
  8746. return -ENODEV;
  8747. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8748. max = TG3_SERDES_TIMEOUT_SEC;
  8749. else
  8750. max = TG3_COPPER_TIMEOUT_SEC;
  8751. for (i = 0; i < max; i++) {
  8752. if (netif_carrier_ok(tp->dev))
  8753. return 0;
  8754. if (msleep_interruptible(1000))
  8755. break;
  8756. }
  8757. return -EIO;
  8758. }
  8759. /* Only test the commonly used registers */
  8760. static int tg3_test_registers(struct tg3 *tp)
  8761. {
  8762. int i, is_5705, is_5750;
  8763. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8764. static struct {
  8765. u16 offset;
  8766. u16 flags;
  8767. #define TG3_FL_5705 0x1
  8768. #define TG3_FL_NOT_5705 0x2
  8769. #define TG3_FL_NOT_5788 0x4
  8770. #define TG3_FL_NOT_5750 0x8
  8771. u32 read_mask;
  8772. u32 write_mask;
  8773. } reg_tbl[] = {
  8774. /* MAC Control Registers */
  8775. { MAC_MODE, TG3_FL_NOT_5705,
  8776. 0x00000000, 0x00ef6f8c },
  8777. { MAC_MODE, TG3_FL_5705,
  8778. 0x00000000, 0x01ef6b8c },
  8779. { MAC_STATUS, TG3_FL_NOT_5705,
  8780. 0x03800107, 0x00000000 },
  8781. { MAC_STATUS, TG3_FL_5705,
  8782. 0x03800100, 0x00000000 },
  8783. { MAC_ADDR_0_HIGH, 0x0000,
  8784. 0x00000000, 0x0000ffff },
  8785. { MAC_ADDR_0_LOW, 0x0000,
  8786. 0x00000000, 0xffffffff },
  8787. { MAC_RX_MTU_SIZE, 0x0000,
  8788. 0x00000000, 0x0000ffff },
  8789. { MAC_TX_MODE, 0x0000,
  8790. 0x00000000, 0x00000070 },
  8791. { MAC_TX_LENGTHS, 0x0000,
  8792. 0x00000000, 0x00003fff },
  8793. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8794. 0x00000000, 0x000007fc },
  8795. { MAC_RX_MODE, TG3_FL_5705,
  8796. 0x00000000, 0x000007dc },
  8797. { MAC_HASH_REG_0, 0x0000,
  8798. 0x00000000, 0xffffffff },
  8799. { MAC_HASH_REG_1, 0x0000,
  8800. 0x00000000, 0xffffffff },
  8801. { MAC_HASH_REG_2, 0x0000,
  8802. 0x00000000, 0xffffffff },
  8803. { MAC_HASH_REG_3, 0x0000,
  8804. 0x00000000, 0xffffffff },
  8805. /* Receive Data and Receive BD Initiator Control Registers. */
  8806. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8807. 0x00000000, 0xffffffff },
  8808. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8809. 0x00000000, 0xffffffff },
  8810. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8811. 0x00000000, 0x00000003 },
  8812. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8813. 0x00000000, 0xffffffff },
  8814. { RCVDBDI_STD_BD+0, 0x0000,
  8815. 0x00000000, 0xffffffff },
  8816. { RCVDBDI_STD_BD+4, 0x0000,
  8817. 0x00000000, 0xffffffff },
  8818. { RCVDBDI_STD_BD+8, 0x0000,
  8819. 0x00000000, 0xffff0002 },
  8820. { RCVDBDI_STD_BD+0xc, 0x0000,
  8821. 0x00000000, 0xffffffff },
  8822. /* Receive BD Initiator Control Registers. */
  8823. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8824. 0x00000000, 0xffffffff },
  8825. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8826. 0x00000000, 0x000003ff },
  8827. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8828. 0x00000000, 0xffffffff },
  8829. /* Host Coalescing Control Registers. */
  8830. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8831. 0x00000000, 0x00000004 },
  8832. { HOSTCC_MODE, TG3_FL_5705,
  8833. 0x00000000, 0x000000f6 },
  8834. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8835. 0x00000000, 0xffffffff },
  8836. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8837. 0x00000000, 0x000003ff },
  8838. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8839. 0x00000000, 0xffffffff },
  8840. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8841. 0x00000000, 0x000003ff },
  8842. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8843. 0x00000000, 0xffffffff },
  8844. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8845. 0x00000000, 0x000000ff },
  8846. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8847. 0x00000000, 0xffffffff },
  8848. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8849. 0x00000000, 0x000000ff },
  8850. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8851. 0x00000000, 0xffffffff },
  8852. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8853. 0x00000000, 0xffffffff },
  8854. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8855. 0x00000000, 0xffffffff },
  8856. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8857. 0x00000000, 0x000000ff },
  8858. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8859. 0x00000000, 0xffffffff },
  8860. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8861. 0x00000000, 0x000000ff },
  8862. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8863. 0x00000000, 0xffffffff },
  8864. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8865. 0x00000000, 0xffffffff },
  8866. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8867. 0x00000000, 0xffffffff },
  8868. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8869. 0x00000000, 0xffffffff },
  8870. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8871. 0x00000000, 0xffffffff },
  8872. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8873. 0xffffffff, 0x00000000 },
  8874. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8875. 0xffffffff, 0x00000000 },
  8876. /* Buffer Manager Control Registers. */
  8877. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8878. 0x00000000, 0x007fff80 },
  8879. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8880. 0x00000000, 0x007fffff },
  8881. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8882. 0x00000000, 0x0000003f },
  8883. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8884. 0x00000000, 0x000001ff },
  8885. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8886. 0x00000000, 0x000001ff },
  8887. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8888. 0xffffffff, 0x00000000 },
  8889. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8890. 0xffffffff, 0x00000000 },
  8891. /* Mailbox Registers */
  8892. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8893. 0x00000000, 0x000001ff },
  8894. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8895. 0x00000000, 0x000001ff },
  8896. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8897. 0x00000000, 0x000007ff },
  8898. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8899. 0x00000000, 0x000001ff },
  8900. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8901. };
  8902. is_5705 = is_5750 = 0;
  8903. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8904. is_5705 = 1;
  8905. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8906. is_5750 = 1;
  8907. }
  8908. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8909. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8910. continue;
  8911. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8912. continue;
  8913. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8914. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8915. continue;
  8916. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8917. continue;
  8918. offset = (u32) reg_tbl[i].offset;
  8919. read_mask = reg_tbl[i].read_mask;
  8920. write_mask = reg_tbl[i].write_mask;
  8921. /* Save the original register content */
  8922. save_val = tr32(offset);
  8923. /* Determine the read-only value. */
  8924. read_val = save_val & read_mask;
  8925. /* Write zero to the register, then make sure the read-only bits
  8926. * are not changed and the read/write bits are all zeros.
  8927. */
  8928. tw32(offset, 0);
  8929. val = tr32(offset);
  8930. /* Test the read-only and read/write bits. */
  8931. if (((val & read_mask) != read_val) || (val & write_mask))
  8932. goto out;
  8933. /* Write ones to all the bits defined by RdMask and WrMask, then
  8934. * make sure the read-only bits are not changed and the
  8935. * read/write bits are all ones.
  8936. */
  8937. tw32(offset, read_mask | write_mask);
  8938. val = tr32(offset);
  8939. /* Test the read-only bits. */
  8940. if ((val & read_mask) != read_val)
  8941. goto out;
  8942. /* Test the read/write bits. */
  8943. if ((val & write_mask) != write_mask)
  8944. goto out;
  8945. tw32(offset, save_val);
  8946. }
  8947. return 0;
  8948. out:
  8949. if (netif_msg_hw(tp))
  8950. netdev_err(tp->dev,
  8951. "Register test failed at offset %x\n", offset);
  8952. tw32(offset, save_val);
  8953. return -EIO;
  8954. }
  8955. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8956. {
  8957. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8958. int i;
  8959. u32 j;
  8960. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8961. for (j = 0; j < len; j += 4) {
  8962. u32 val;
  8963. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8964. tg3_read_mem(tp, offset + j, &val);
  8965. if (val != test_pattern[i])
  8966. return -EIO;
  8967. }
  8968. }
  8969. return 0;
  8970. }
  8971. static int tg3_test_memory(struct tg3 *tp)
  8972. {
  8973. static struct mem_entry {
  8974. u32 offset;
  8975. u32 len;
  8976. } mem_tbl_570x[] = {
  8977. { 0x00000000, 0x00b50},
  8978. { 0x00002000, 0x1c000},
  8979. { 0xffffffff, 0x00000}
  8980. }, mem_tbl_5705[] = {
  8981. { 0x00000100, 0x0000c},
  8982. { 0x00000200, 0x00008},
  8983. { 0x00004000, 0x00800},
  8984. { 0x00006000, 0x01000},
  8985. { 0x00008000, 0x02000},
  8986. { 0x00010000, 0x0e000},
  8987. { 0xffffffff, 0x00000}
  8988. }, mem_tbl_5755[] = {
  8989. { 0x00000200, 0x00008},
  8990. { 0x00004000, 0x00800},
  8991. { 0x00006000, 0x00800},
  8992. { 0x00008000, 0x02000},
  8993. { 0x00010000, 0x0c000},
  8994. { 0xffffffff, 0x00000}
  8995. }, mem_tbl_5906[] = {
  8996. { 0x00000200, 0x00008},
  8997. { 0x00004000, 0x00400},
  8998. { 0x00006000, 0x00400},
  8999. { 0x00008000, 0x01000},
  9000. { 0x00010000, 0x01000},
  9001. { 0xffffffff, 0x00000}
  9002. }, mem_tbl_5717[] = {
  9003. { 0x00000200, 0x00008},
  9004. { 0x00010000, 0x0a000},
  9005. { 0x00020000, 0x13c00},
  9006. { 0xffffffff, 0x00000}
  9007. }, mem_tbl_57765[] = {
  9008. { 0x00000200, 0x00008},
  9009. { 0x00004000, 0x00800},
  9010. { 0x00006000, 0x09800},
  9011. { 0x00010000, 0x0a000},
  9012. { 0xffffffff, 0x00000}
  9013. };
  9014. struct mem_entry *mem_tbl;
  9015. int err = 0;
  9016. int i;
  9017. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9018. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9019. mem_tbl = mem_tbl_5717;
  9020. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9021. mem_tbl = mem_tbl_57765;
  9022. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  9023. mem_tbl = mem_tbl_5755;
  9024. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9025. mem_tbl = mem_tbl_5906;
  9026. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  9027. mem_tbl = mem_tbl_5705;
  9028. else
  9029. mem_tbl = mem_tbl_570x;
  9030. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9031. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9032. if (err)
  9033. break;
  9034. }
  9035. return err;
  9036. }
  9037. #define TG3_MAC_LOOPBACK 0
  9038. #define TG3_PHY_LOOPBACK 1
  9039. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  9040. {
  9041. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9042. u32 desc_idx, coal_now;
  9043. struct sk_buff *skb, *rx_skb;
  9044. u8 *tx_data;
  9045. dma_addr_t map;
  9046. int num_pkts, tx_len, rx_len, i, err;
  9047. struct tg3_rx_buffer_desc *desc;
  9048. struct tg3_napi *tnapi, *rnapi;
  9049. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9050. tnapi = &tp->napi[0];
  9051. rnapi = &tp->napi[0];
  9052. if (tp->irq_cnt > 1) {
  9053. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  9054. rnapi = &tp->napi[1];
  9055. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  9056. tnapi = &tp->napi[1];
  9057. }
  9058. coal_now = tnapi->coal_now | rnapi->coal_now;
  9059. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9060. /* HW errata - mac loopback fails in some cases on 5780.
  9061. * Normal traffic and PHY loopback are not affected by
  9062. * errata. Also, the MAC loopback test is deprecated for
  9063. * all newer ASIC revisions.
  9064. */
  9065. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9066. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  9067. return 0;
  9068. mac_mode = tp->mac_mode &
  9069. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9070. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9071. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9072. mac_mode |= MAC_MODE_LINK_POLARITY;
  9073. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9074. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9075. else
  9076. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9077. tw32(MAC_MODE, mac_mode);
  9078. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  9079. u32 val;
  9080. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9081. tg3_phy_fet_toggle_apd(tp, false);
  9082. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9083. } else
  9084. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9085. tg3_phy_toggle_automdix(tp, 0);
  9086. tg3_writephy(tp, MII_BMCR, val);
  9087. udelay(40);
  9088. mac_mode = tp->mac_mode &
  9089. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9090. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9091. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9092. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9093. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9094. /* The write needs to be flushed for the AC131 */
  9095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9096. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9097. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9098. } else
  9099. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9100. /* reset to prevent losing 1st rx packet intermittently */
  9101. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9102. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9103. udelay(10);
  9104. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9105. }
  9106. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9107. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9108. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9109. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9110. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9111. mac_mode |= MAC_MODE_LINK_POLARITY;
  9112. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9113. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9114. }
  9115. tw32(MAC_MODE, mac_mode);
  9116. /* Wait for link */
  9117. for (i = 0; i < 100; i++) {
  9118. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9119. break;
  9120. mdelay(1);
  9121. }
  9122. } else {
  9123. return -EINVAL;
  9124. }
  9125. err = -EIO;
  9126. tx_len = 1514;
  9127. skb = netdev_alloc_skb(tp->dev, tx_len);
  9128. if (!skb)
  9129. return -ENOMEM;
  9130. tx_data = skb_put(skb, tx_len);
  9131. memcpy(tx_data, tp->dev->dev_addr, 6);
  9132. memset(tx_data + 6, 0x0, 8);
  9133. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9134. for (i = 14; i < tx_len; i++)
  9135. tx_data[i] = (u8) (i & 0xff);
  9136. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9137. if (pci_dma_mapping_error(tp->pdev, map)) {
  9138. dev_kfree_skb(skb);
  9139. return -EIO;
  9140. }
  9141. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9142. rnapi->coal_now);
  9143. udelay(10);
  9144. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9145. num_pkts = 0;
  9146. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9147. tnapi->tx_prod++;
  9148. num_pkts++;
  9149. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9150. tr32_mailbox(tnapi->prodmbox);
  9151. udelay(10);
  9152. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9153. for (i = 0; i < 35; i++) {
  9154. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9155. coal_now);
  9156. udelay(10);
  9157. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9158. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9159. if ((tx_idx == tnapi->tx_prod) &&
  9160. (rx_idx == (rx_start_idx + num_pkts)))
  9161. break;
  9162. }
  9163. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9164. dev_kfree_skb(skb);
  9165. if (tx_idx != tnapi->tx_prod)
  9166. goto out;
  9167. if (rx_idx != rx_start_idx + num_pkts)
  9168. goto out;
  9169. desc = &rnapi->rx_rcb[rx_start_idx];
  9170. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9171. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9172. if (opaque_key != RXD_OPAQUE_RING_STD)
  9173. goto out;
  9174. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9175. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9176. goto out;
  9177. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9178. if (rx_len != tx_len)
  9179. goto out;
  9180. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9181. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9182. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9183. for (i = 14; i < tx_len; i++) {
  9184. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9185. goto out;
  9186. }
  9187. err = 0;
  9188. /* tg3_free_rings will unmap and free the rx_skb */
  9189. out:
  9190. return err;
  9191. }
  9192. #define TG3_MAC_LOOPBACK_FAILED 1
  9193. #define TG3_PHY_LOOPBACK_FAILED 2
  9194. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9195. TG3_PHY_LOOPBACK_FAILED)
  9196. static int tg3_test_loopback(struct tg3 *tp)
  9197. {
  9198. int err = 0;
  9199. u32 eee_cap, cpmuctrl = 0;
  9200. if (!netif_running(tp->dev))
  9201. return TG3_LOOPBACK_FAILED;
  9202. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9203. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9204. err = tg3_reset_hw(tp, 1);
  9205. if (err) {
  9206. err = TG3_LOOPBACK_FAILED;
  9207. goto done;
  9208. }
  9209. /* Turn off gphy autopowerdown. */
  9210. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9211. tg3_phy_toggle_apd(tp, false);
  9212. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9213. int i;
  9214. u32 status;
  9215. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9216. /* Wait for up to 40 microseconds to acquire lock. */
  9217. for (i = 0; i < 4; i++) {
  9218. status = tr32(TG3_CPMU_MUTEX_GNT);
  9219. if (status == CPMU_MUTEX_GNT_DRIVER)
  9220. break;
  9221. udelay(10);
  9222. }
  9223. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9224. err = TG3_LOOPBACK_FAILED;
  9225. goto done;
  9226. }
  9227. /* Turn off link-based power management. */
  9228. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9229. tw32(TG3_CPMU_CTRL,
  9230. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9231. CPMU_CTRL_LINK_AWARE_MODE));
  9232. }
  9233. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9234. err |= TG3_MAC_LOOPBACK_FAILED;
  9235. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9236. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9237. /* Release the mutex */
  9238. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9239. }
  9240. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9241. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9242. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9243. err |= TG3_PHY_LOOPBACK_FAILED;
  9244. }
  9245. /* Re-enable gphy autopowerdown. */
  9246. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9247. tg3_phy_toggle_apd(tp, true);
  9248. done:
  9249. tp->phy_flags |= eee_cap;
  9250. return err;
  9251. }
  9252. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9253. u64 *data)
  9254. {
  9255. struct tg3 *tp = netdev_priv(dev);
  9256. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9257. tg3_power_up(tp);
  9258. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9259. if (tg3_test_nvram(tp) != 0) {
  9260. etest->flags |= ETH_TEST_FL_FAILED;
  9261. data[0] = 1;
  9262. }
  9263. if (tg3_test_link(tp) != 0) {
  9264. etest->flags |= ETH_TEST_FL_FAILED;
  9265. data[1] = 1;
  9266. }
  9267. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9268. int err, err2 = 0, irq_sync = 0;
  9269. if (netif_running(dev)) {
  9270. tg3_phy_stop(tp);
  9271. tg3_netif_stop(tp);
  9272. irq_sync = 1;
  9273. }
  9274. tg3_full_lock(tp, irq_sync);
  9275. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9276. err = tg3_nvram_lock(tp);
  9277. tg3_halt_cpu(tp, RX_CPU_BASE);
  9278. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9279. tg3_halt_cpu(tp, TX_CPU_BASE);
  9280. if (!err)
  9281. tg3_nvram_unlock(tp);
  9282. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9283. tg3_phy_reset(tp);
  9284. if (tg3_test_registers(tp) != 0) {
  9285. etest->flags |= ETH_TEST_FL_FAILED;
  9286. data[2] = 1;
  9287. }
  9288. if (tg3_test_memory(tp) != 0) {
  9289. etest->flags |= ETH_TEST_FL_FAILED;
  9290. data[3] = 1;
  9291. }
  9292. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9293. etest->flags |= ETH_TEST_FL_FAILED;
  9294. tg3_full_unlock(tp);
  9295. if (tg3_test_interrupt(tp) != 0) {
  9296. etest->flags |= ETH_TEST_FL_FAILED;
  9297. data[5] = 1;
  9298. }
  9299. tg3_full_lock(tp, 0);
  9300. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9301. if (netif_running(dev)) {
  9302. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9303. err2 = tg3_restart_hw(tp, 1);
  9304. if (!err2)
  9305. tg3_netif_start(tp);
  9306. }
  9307. tg3_full_unlock(tp);
  9308. if (irq_sync && !err2)
  9309. tg3_phy_start(tp);
  9310. }
  9311. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9312. tg3_power_down(tp);
  9313. }
  9314. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9315. {
  9316. struct mii_ioctl_data *data = if_mii(ifr);
  9317. struct tg3 *tp = netdev_priv(dev);
  9318. int err;
  9319. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9320. struct phy_device *phydev;
  9321. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9322. return -EAGAIN;
  9323. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9324. return phy_mii_ioctl(phydev, ifr, cmd);
  9325. }
  9326. switch (cmd) {
  9327. case SIOCGMIIPHY:
  9328. data->phy_id = tp->phy_addr;
  9329. /* fallthru */
  9330. case SIOCGMIIREG: {
  9331. u32 mii_regval;
  9332. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9333. break; /* We have no PHY */
  9334. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
  9335. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  9336. !netif_running(dev)))
  9337. return -EAGAIN;
  9338. spin_lock_bh(&tp->lock);
  9339. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9340. spin_unlock_bh(&tp->lock);
  9341. data->val_out = mii_regval;
  9342. return err;
  9343. }
  9344. case SIOCSMIIREG:
  9345. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9346. break; /* We have no PHY */
  9347. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
  9348. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  9349. !netif_running(dev)))
  9350. return -EAGAIN;
  9351. spin_lock_bh(&tp->lock);
  9352. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9353. spin_unlock_bh(&tp->lock);
  9354. return err;
  9355. default:
  9356. /* do nothing */
  9357. break;
  9358. }
  9359. return -EOPNOTSUPP;
  9360. }
  9361. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9362. {
  9363. struct tg3 *tp = netdev_priv(dev);
  9364. memcpy(ec, &tp->coal, sizeof(*ec));
  9365. return 0;
  9366. }
  9367. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9368. {
  9369. struct tg3 *tp = netdev_priv(dev);
  9370. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9371. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9372. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9373. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9374. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9375. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9376. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9377. }
  9378. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9379. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9380. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9381. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9382. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9383. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9384. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9385. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9386. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9387. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9388. return -EINVAL;
  9389. /* No rx interrupts will be generated if both are zero */
  9390. if ((ec->rx_coalesce_usecs == 0) &&
  9391. (ec->rx_max_coalesced_frames == 0))
  9392. return -EINVAL;
  9393. /* No tx interrupts will be generated if both are zero */
  9394. if ((ec->tx_coalesce_usecs == 0) &&
  9395. (ec->tx_max_coalesced_frames == 0))
  9396. return -EINVAL;
  9397. /* Only copy relevant parameters, ignore all others. */
  9398. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9399. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9400. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9401. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9402. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9403. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9404. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9405. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9406. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9407. if (netif_running(dev)) {
  9408. tg3_full_lock(tp, 0);
  9409. __tg3_set_coalesce(tp, &tp->coal);
  9410. tg3_full_unlock(tp);
  9411. }
  9412. return 0;
  9413. }
  9414. static const struct ethtool_ops tg3_ethtool_ops = {
  9415. .get_settings = tg3_get_settings,
  9416. .set_settings = tg3_set_settings,
  9417. .get_drvinfo = tg3_get_drvinfo,
  9418. .get_regs_len = tg3_get_regs_len,
  9419. .get_regs = tg3_get_regs,
  9420. .get_wol = tg3_get_wol,
  9421. .set_wol = tg3_set_wol,
  9422. .get_msglevel = tg3_get_msglevel,
  9423. .set_msglevel = tg3_set_msglevel,
  9424. .nway_reset = tg3_nway_reset,
  9425. .get_link = ethtool_op_get_link,
  9426. .get_eeprom_len = tg3_get_eeprom_len,
  9427. .get_eeprom = tg3_get_eeprom,
  9428. .set_eeprom = tg3_set_eeprom,
  9429. .get_ringparam = tg3_get_ringparam,
  9430. .set_ringparam = tg3_set_ringparam,
  9431. .get_pauseparam = tg3_get_pauseparam,
  9432. .set_pauseparam = tg3_set_pauseparam,
  9433. .get_rx_csum = tg3_get_rx_csum,
  9434. .set_rx_csum = tg3_set_rx_csum,
  9435. .set_tx_csum = tg3_set_tx_csum,
  9436. .set_sg = ethtool_op_set_sg,
  9437. .set_tso = tg3_set_tso,
  9438. .self_test = tg3_self_test,
  9439. .get_strings = tg3_get_strings,
  9440. .phys_id = tg3_phys_id,
  9441. .get_ethtool_stats = tg3_get_ethtool_stats,
  9442. .get_coalesce = tg3_get_coalesce,
  9443. .set_coalesce = tg3_set_coalesce,
  9444. .get_sset_count = tg3_get_sset_count,
  9445. };
  9446. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9447. {
  9448. u32 cursize, val, magic;
  9449. tp->nvram_size = EEPROM_CHIP_SIZE;
  9450. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9451. return;
  9452. if ((magic != TG3_EEPROM_MAGIC) &&
  9453. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9454. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9455. return;
  9456. /*
  9457. * Size the chip by reading offsets at increasing powers of two.
  9458. * When we encounter our validation signature, we know the addressing
  9459. * has wrapped around, and thus have our chip size.
  9460. */
  9461. cursize = 0x10;
  9462. while (cursize < tp->nvram_size) {
  9463. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9464. return;
  9465. if (val == magic)
  9466. break;
  9467. cursize <<= 1;
  9468. }
  9469. tp->nvram_size = cursize;
  9470. }
  9471. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9472. {
  9473. u32 val;
  9474. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9475. tg3_nvram_read(tp, 0, &val) != 0)
  9476. return;
  9477. /* Selfboot format */
  9478. if (val != TG3_EEPROM_MAGIC) {
  9479. tg3_get_eeprom_size(tp);
  9480. return;
  9481. }
  9482. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9483. if (val != 0) {
  9484. /* This is confusing. We want to operate on the
  9485. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9486. * call will read from NVRAM and byteswap the data
  9487. * according to the byteswapping settings for all
  9488. * other register accesses. This ensures the data we
  9489. * want will always reside in the lower 16-bits.
  9490. * However, the data in NVRAM is in LE format, which
  9491. * means the data from the NVRAM read will always be
  9492. * opposite the endianness of the CPU. The 16-bit
  9493. * byteswap then brings the data to CPU endianness.
  9494. */
  9495. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9496. return;
  9497. }
  9498. }
  9499. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9500. }
  9501. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9502. {
  9503. u32 nvcfg1;
  9504. nvcfg1 = tr32(NVRAM_CFG1);
  9505. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9506. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9507. } else {
  9508. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9509. tw32(NVRAM_CFG1, nvcfg1);
  9510. }
  9511. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9512. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9513. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9514. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9515. tp->nvram_jedecnum = JEDEC_ATMEL;
  9516. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9517. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9518. break;
  9519. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9520. tp->nvram_jedecnum = JEDEC_ATMEL;
  9521. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9522. break;
  9523. case FLASH_VENDOR_ATMEL_EEPROM:
  9524. tp->nvram_jedecnum = JEDEC_ATMEL;
  9525. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9526. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9527. break;
  9528. case FLASH_VENDOR_ST:
  9529. tp->nvram_jedecnum = JEDEC_ST;
  9530. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9531. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9532. break;
  9533. case FLASH_VENDOR_SAIFUN:
  9534. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9535. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9536. break;
  9537. case FLASH_VENDOR_SST_SMALL:
  9538. case FLASH_VENDOR_SST_LARGE:
  9539. tp->nvram_jedecnum = JEDEC_SST;
  9540. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9541. break;
  9542. }
  9543. } else {
  9544. tp->nvram_jedecnum = JEDEC_ATMEL;
  9545. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9546. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9547. }
  9548. }
  9549. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9550. {
  9551. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9552. case FLASH_5752PAGE_SIZE_256:
  9553. tp->nvram_pagesize = 256;
  9554. break;
  9555. case FLASH_5752PAGE_SIZE_512:
  9556. tp->nvram_pagesize = 512;
  9557. break;
  9558. case FLASH_5752PAGE_SIZE_1K:
  9559. tp->nvram_pagesize = 1024;
  9560. break;
  9561. case FLASH_5752PAGE_SIZE_2K:
  9562. tp->nvram_pagesize = 2048;
  9563. break;
  9564. case FLASH_5752PAGE_SIZE_4K:
  9565. tp->nvram_pagesize = 4096;
  9566. break;
  9567. case FLASH_5752PAGE_SIZE_264:
  9568. tp->nvram_pagesize = 264;
  9569. break;
  9570. case FLASH_5752PAGE_SIZE_528:
  9571. tp->nvram_pagesize = 528;
  9572. break;
  9573. }
  9574. }
  9575. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9576. {
  9577. u32 nvcfg1;
  9578. nvcfg1 = tr32(NVRAM_CFG1);
  9579. /* NVRAM protection for TPM */
  9580. if (nvcfg1 & (1 << 27))
  9581. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9582. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9583. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9584. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9585. tp->nvram_jedecnum = JEDEC_ATMEL;
  9586. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9587. break;
  9588. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9589. tp->nvram_jedecnum = JEDEC_ATMEL;
  9590. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9591. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9592. break;
  9593. case FLASH_5752VENDOR_ST_M45PE10:
  9594. case FLASH_5752VENDOR_ST_M45PE20:
  9595. case FLASH_5752VENDOR_ST_M45PE40:
  9596. tp->nvram_jedecnum = JEDEC_ST;
  9597. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9598. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9599. break;
  9600. }
  9601. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9602. tg3_nvram_get_pagesize(tp, nvcfg1);
  9603. } else {
  9604. /* For eeprom, set pagesize to maximum eeprom size */
  9605. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9606. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9607. tw32(NVRAM_CFG1, nvcfg1);
  9608. }
  9609. }
  9610. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9611. {
  9612. u32 nvcfg1, protect = 0;
  9613. nvcfg1 = tr32(NVRAM_CFG1);
  9614. /* NVRAM protection for TPM */
  9615. if (nvcfg1 & (1 << 27)) {
  9616. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9617. protect = 1;
  9618. }
  9619. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9620. switch (nvcfg1) {
  9621. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9622. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9623. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9624. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9625. tp->nvram_jedecnum = JEDEC_ATMEL;
  9626. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9627. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9628. tp->nvram_pagesize = 264;
  9629. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9630. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9631. tp->nvram_size = (protect ? 0x3e200 :
  9632. TG3_NVRAM_SIZE_512KB);
  9633. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9634. tp->nvram_size = (protect ? 0x1f200 :
  9635. TG3_NVRAM_SIZE_256KB);
  9636. else
  9637. tp->nvram_size = (protect ? 0x1f200 :
  9638. TG3_NVRAM_SIZE_128KB);
  9639. break;
  9640. case FLASH_5752VENDOR_ST_M45PE10:
  9641. case FLASH_5752VENDOR_ST_M45PE20:
  9642. case FLASH_5752VENDOR_ST_M45PE40:
  9643. tp->nvram_jedecnum = JEDEC_ST;
  9644. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9645. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9646. tp->nvram_pagesize = 256;
  9647. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9648. tp->nvram_size = (protect ?
  9649. TG3_NVRAM_SIZE_64KB :
  9650. TG3_NVRAM_SIZE_128KB);
  9651. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9652. tp->nvram_size = (protect ?
  9653. TG3_NVRAM_SIZE_64KB :
  9654. TG3_NVRAM_SIZE_256KB);
  9655. else
  9656. tp->nvram_size = (protect ?
  9657. TG3_NVRAM_SIZE_128KB :
  9658. TG3_NVRAM_SIZE_512KB);
  9659. break;
  9660. }
  9661. }
  9662. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9663. {
  9664. u32 nvcfg1;
  9665. nvcfg1 = tr32(NVRAM_CFG1);
  9666. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9667. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9668. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9669. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9670. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9671. tp->nvram_jedecnum = JEDEC_ATMEL;
  9672. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9673. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9674. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9675. tw32(NVRAM_CFG1, nvcfg1);
  9676. break;
  9677. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9678. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9679. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9680. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9681. tp->nvram_jedecnum = JEDEC_ATMEL;
  9682. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9683. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9684. tp->nvram_pagesize = 264;
  9685. break;
  9686. case FLASH_5752VENDOR_ST_M45PE10:
  9687. case FLASH_5752VENDOR_ST_M45PE20:
  9688. case FLASH_5752VENDOR_ST_M45PE40:
  9689. tp->nvram_jedecnum = JEDEC_ST;
  9690. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9691. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9692. tp->nvram_pagesize = 256;
  9693. break;
  9694. }
  9695. }
  9696. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9697. {
  9698. u32 nvcfg1, protect = 0;
  9699. nvcfg1 = tr32(NVRAM_CFG1);
  9700. /* NVRAM protection for TPM */
  9701. if (nvcfg1 & (1 << 27)) {
  9702. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9703. protect = 1;
  9704. }
  9705. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9706. switch (nvcfg1) {
  9707. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9708. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9709. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9710. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9711. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9712. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9713. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9714. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9715. tp->nvram_jedecnum = JEDEC_ATMEL;
  9716. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9717. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9718. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9719. tp->nvram_pagesize = 256;
  9720. break;
  9721. case FLASH_5761VENDOR_ST_A_M45PE20:
  9722. case FLASH_5761VENDOR_ST_A_M45PE40:
  9723. case FLASH_5761VENDOR_ST_A_M45PE80:
  9724. case FLASH_5761VENDOR_ST_A_M45PE16:
  9725. case FLASH_5761VENDOR_ST_M_M45PE20:
  9726. case FLASH_5761VENDOR_ST_M_M45PE40:
  9727. case FLASH_5761VENDOR_ST_M_M45PE80:
  9728. case FLASH_5761VENDOR_ST_M_M45PE16:
  9729. tp->nvram_jedecnum = JEDEC_ST;
  9730. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9731. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9732. tp->nvram_pagesize = 256;
  9733. break;
  9734. }
  9735. if (protect) {
  9736. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9737. } else {
  9738. switch (nvcfg1) {
  9739. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9740. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9741. case FLASH_5761VENDOR_ST_A_M45PE16:
  9742. case FLASH_5761VENDOR_ST_M_M45PE16:
  9743. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9744. break;
  9745. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9746. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9747. case FLASH_5761VENDOR_ST_A_M45PE80:
  9748. case FLASH_5761VENDOR_ST_M_M45PE80:
  9749. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9750. break;
  9751. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9752. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9753. case FLASH_5761VENDOR_ST_A_M45PE40:
  9754. case FLASH_5761VENDOR_ST_M_M45PE40:
  9755. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9756. break;
  9757. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9758. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9759. case FLASH_5761VENDOR_ST_A_M45PE20:
  9760. case FLASH_5761VENDOR_ST_M_M45PE20:
  9761. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9762. break;
  9763. }
  9764. }
  9765. }
  9766. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9767. {
  9768. tp->nvram_jedecnum = JEDEC_ATMEL;
  9769. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9770. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9771. }
  9772. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9773. {
  9774. u32 nvcfg1;
  9775. nvcfg1 = tr32(NVRAM_CFG1);
  9776. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9777. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9778. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9779. tp->nvram_jedecnum = JEDEC_ATMEL;
  9780. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9781. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9782. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9783. tw32(NVRAM_CFG1, nvcfg1);
  9784. return;
  9785. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9786. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9787. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9788. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9789. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9790. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9791. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9792. tp->nvram_jedecnum = JEDEC_ATMEL;
  9793. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9794. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9795. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9796. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9797. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9798. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9799. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9800. break;
  9801. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9802. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9803. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9804. break;
  9805. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9806. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9807. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9808. break;
  9809. }
  9810. break;
  9811. case FLASH_5752VENDOR_ST_M45PE10:
  9812. case FLASH_5752VENDOR_ST_M45PE20:
  9813. case FLASH_5752VENDOR_ST_M45PE40:
  9814. tp->nvram_jedecnum = JEDEC_ST;
  9815. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9816. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9817. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9818. case FLASH_5752VENDOR_ST_M45PE10:
  9819. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9820. break;
  9821. case FLASH_5752VENDOR_ST_M45PE20:
  9822. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9823. break;
  9824. case FLASH_5752VENDOR_ST_M45PE40:
  9825. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9826. break;
  9827. }
  9828. break;
  9829. default:
  9830. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9831. return;
  9832. }
  9833. tg3_nvram_get_pagesize(tp, nvcfg1);
  9834. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9835. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9836. }
  9837. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9838. {
  9839. u32 nvcfg1;
  9840. nvcfg1 = tr32(NVRAM_CFG1);
  9841. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9842. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9843. case FLASH_5717VENDOR_MICRO_EEPROM:
  9844. tp->nvram_jedecnum = JEDEC_ATMEL;
  9845. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9846. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9847. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9848. tw32(NVRAM_CFG1, nvcfg1);
  9849. return;
  9850. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9851. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9852. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9853. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9854. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9855. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9856. case FLASH_5717VENDOR_ATMEL_45USPT:
  9857. tp->nvram_jedecnum = JEDEC_ATMEL;
  9858. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9859. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9860. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9861. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9862. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9863. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9864. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9865. break;
  9866. default:
  9867. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9868. break;
  9869. }
  9870. break;
  9871. case FLASH_5717VENDOR_ST_M_M25PE10:
  9872. case FLASH_5717VENDOR_ST_A_M25PE10:
  9873. case FLASH_5717VENDOR_ST_M_M45PE10:
  9874. case FLASH_5717VENDOR_ST_A_M45PE10:
  9875. case FLASH_5717VENDOR_ST_M_M25PE20:
  9876. case FLASH_5717VENDOR_ST_A_M25PE20:
  9877. case FLASH_5717VENDOR_ST_M_M45PE20:
  9878. case FLASH_5717VENDOR_ST_A_M45PE20:
  9879. case FLASH_5717VENDOR_ST_25USPT:
  9880. case FLASH_5717VENDOR_ST_45USPT:
  9881. tp->nvram_jedecnum = JEDEC_ST;
  9882. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9883. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9884. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9885. case FLASH_5717VENDOR_ST_M_M25PE20:
  9886. case FLASH_5717VENDOR_ST_A_M25PE20:
  9887. case FLASH_5717VENDOR_ST_M_M45PE20:
  9888. case FLASH_5717VENDOR_ST_A_M45PE20:
  9889. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9890. break;
  9891. default:
  9892. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9893. break;
  9894. }
  9895. break;
  9896. default:
  9897. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9898. return;
  9899. }
  9900. tg3_nvram_get_pagesize(tp, nvcfg1);
  9901. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9902. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9903. }
  9904. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9905. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9906. {
  9907. tw32_f(GRC_EEPROM_ADDR,
  9908. (EEPROM_ADDR_FSM_RESET |
  9909. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9910. EEPROM_ADDR_CLKPERD_SHIFT)));
  9911. msleep(1);
  9912. /* Enable seeprom accesses. */
  9913. tw32_f(GRC_LOCAL_CTRL,
  9914. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9915. udelay(100);
  9916. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9917. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9918. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9919. if (tg3_nvram_lock(tp)) {
  9920. netdev_warn(tp->dev,
  9921. "Cannot get nvram lock, %s failed\n",
  9922. __func__);
  9923. return;
  9924. }
  9925. tg3_enable_nvram_access(tp);
  9926. tp->nvram_size = 0;
  9927. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9928. tg3_get_5752_nvram_info(tp);
  9929. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9930. tg3_get_5755_nvram_info(tp);
  9931. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9932. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9933. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9934. tg3_get_5787_nvram_info(tp);
  9935. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9936. tg3_get_5761_nvram_info(tp);
  9937. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9938. tg3_get_5906_nvram_info(tp);
  9939. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9940. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9941. tg3_get_57780_nvram_info(tp);
  9942. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9943. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9944. tg3_get_5717_nvram_info(tp);
  9945. else
  9946. tg3_get_nvram_info(tp);
  9947. if (tp->nvram_size == 0)
  9948. tg3_get_nvram_size(tp);
  9949. tg3_disable_nvram_access(tp);
  9950. tg3_nvram_unlock(tp);
  9951. } else {
  9952. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9953. tg3_get_eeprom_size(tp);
  9954. }
  9955. }
  9956. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9957. u32 offset, u32 len, u8 *buf)
  9958. {
  9959. int i, j, rc = 0;
  9960. u32 val;
  9961. for (i = 0; i < len; i += 4) {
  9962. u32 addr;
  9963. __be32 data;
  9964. addr = offset + i;
  9965. memcpy(&data, buf + i, 4);
  9966. /*
  9967. * The SEEPROM interface expects the data to always be opposite
  9968. * the native endian format. We accomplish this by reversing
  9969. * all the operations that would have been performed on the
  9970. * data from a call to tg3_nvram_read_be32().
  9971. */
  9972. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9973. val = tr32(GRC_EEPROM_ADDR);
  9974. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9975. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9976. EEPROM_ADDR_READ);
  9977. tw32(GRC_EEPROM_ADDR, val |
  9978. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9979. (addr & EEPROM_ADDR_ADDR_MASK) |
  9980. EEPROM_ADDR_START |
  9981. EEPROM_ADDR_WRITE);
  9982. for (j = 0; j < 1000; j++) {
  9983. val = tr32(GRC_EEPROM_ADDR);
  9984. if (val & EEPROM_ADDR_COMPLETE)
  9985. break;
  9986. msleep(1);
  9987. }
  9988. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9989. rc = -EBUSY;
  9990. break;
  9991. }
  9992. }
  9993. return rc;
  9994. }
  9995. /* offset and length are dword aligned */
  9996. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9997. u8 *buf)
  9998. {
  9999. int ret = 0;
  10000. u32 pagesize = tp->nvram_pagesize;
  10001. u32 pagemask = pagesize - 1;
  10002. u32 nvram_cmd;
  10003. u8 *tmp;
  10004. tmp = kmalloc(pagesize, GFP_KERNEL);
  10005. if (tmp == NULL)
  10006. return -ENOMEM;
  10007. while (len) {
  10008. int j;
  10009. u32 phy_addr, page_off, size;
  10010. phy_addr = offset & ~pagemask;
  10011. for (j = 0; j < pagesize; j += 4) {
  10012. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10013. (__be32 *) (tmp + j));
  10014. if (ret)
  10015. break;
  10016. }
  10017. if (ret)
  10018. break;
  10019. page_off = offset & pagemask;
  10020. size = pagesize;
  10021. if (len < size)
  10022. size = len;
  10023. len -= size;
  10024. memcpy(tmp + page_off, buf, size);
  10025. offset = offset + (pagesize - page_off);
  10026. tg3_enable_nvram_access(tp);
  10027. /*
  10028. * Before we can erase the flash page, we need
  10029. * to issue a special "write enable" command.
  10030. */
  10031. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10032. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10033. break;
  10034. /* Erase the target page */
  10035. tw32(NVRAM_ADDR, phy_addr);
  10036. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10037. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10038. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10039. break;
  10040. /* Issue another write enable to start the write. */
  10041. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10042. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10043. break;
  10044. for (j = 0; j < pagesize; j += 4) {
  10045. __be32 data;
  10046. data = *((__be32 *) (tmp + j));
  10047. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10048. tw32(NVRAM_ADDR, phy_addr + j);
  10049. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10050. NVRAM_CMD_WR;
  10051. if (j == 0)
  10052. nvram_cmd |= NVRAM_CMD_FIRST;
  10053. else if (j == (pagesize - 4))
  10054. nvram_cmd |= NVRAM_CMD_LAST;
  10055. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10056. break;
  10057. }
  10058. if (ret)
  10059. break;
  10060. }
  10061. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10062. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10063. kfree(tmp);
  10064. return ret;
  10065. }
  10066. /* offset and length are dword aligned */
  10067. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10068. u8 *buf)
  10069. {
  10070. int i, ret = 0;
  10071. for (i = 0; i < len; i += 4, offset += 4) {
  10072. u32 page_off, phy_addr, nvram_cmd;
  10073. __be32 data;
  10074. memcpy(&data, buf + i, 4);
  10075. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10076. page_off = offset % tp->nvram_pagesize;
  10077. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10078. tw32(NVRAM_ADDR, phy_addr);
  10079. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10080. if (page_off == 0 || i == 0)
  10081. nvram_cmd |= NVRAM_CMD_FIRST;
  10082. if (page_off == (tp->nvram_pagesize - 4))
  10083. nvram_cmd |= NVRAM_CMD_LAST;
  10084. if (i == (len - 4))
  10085. nvram_cmd |= NVRAM_CMD_LAST;
  10086. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10087. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10088. (tp->nvram_jedecnum == JEDEC_ST) &&
  10089. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10090. if ((ret = tg3_nvram_exec_cmd(tp,
  10091. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10092. NVRAM_CMD_DONE)))
  10093. break;
  10094. }
  10095. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10096. /* We always do complete word writes to eeprom. */
  10097. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10098. }
  10099. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10100. break;
  10101. }
  10102. return ret;
  10103. }
  10104. /* offset and length are dword aligned */
  10105. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10106. {
  10107. int ret;
  10108. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10109. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10110. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10111. udelay(40);
  10112. }
  10113. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10114. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10115. } else {
  10116. u32 grc_mode;
  10117. ret = tg3_nvram_lock(tp);
  10118. if (ret)
  10119. return ret;
  10120. tg3_enable_nvram_access(tp);
  10121. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10122. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10123. tw32(NVRAM_WRITE1, 0x406);
  10124. grc_mode = tr32(GRC_MODE);
  10125. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10126. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10127. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10128. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10129. buf);
  10130. } else {
  10131. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10132. buf);
  10133. }
  10134. grc_mode = tr32(GRC_MODE);
  10135. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10136. tg3_disable_nvram_access(tp);
  10137. tg3_nvram_unlock(tp);
  10138. }
  10139. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10140. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10141. udelay(40);
  10142. }
  10143. return ret;
  10144. }
  10145. struct subsys_tbl_ent {
  10146. u16 subsys_vendor, subsys_devid;
  10147. u32 phy_id;
  10148. };
  10149. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10150. /* Broadcom boards. */
  10151. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10152. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10153. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10154. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10155. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10156. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10157. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10158. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10159. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10160. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10161. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10162. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10163. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10164. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10165. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10166. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10167. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10168. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10169. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10170. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10171. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10172. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10173. /* 3com boards. */
  10174. { TG3PCI_SUBVENDOR_ID_3COM,
  10175. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10176. { TG3PCI_SUBVENDOR_ID_3COM,
  10177. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10178. { TG3PCI_SUBVENDOR_ID_3COM,
  10179. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10180. { TG3PCI_SUBVENDOR_ID_3COM,
  10181. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10182. { TG3PCI_SUBVENDOR_ID_3COM,
  10183. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10184. /* DELL boards. */
  10185. { TG3PCI_SUBVENDOR_ID_DELL,
  10186. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10187. { TG3PCI_SUBVENDOR_ID_DELL,
  10188. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10189. { TG3PCI_SUBVENDOR_ID_DELL,
  10190. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10191. { TG3PCI_SUBVENDOR_ID_DELL,
  10192. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10193. /* Compaq boards. */
  10194. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10195. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10196. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10197. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10198. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10199. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10200. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10201. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10202. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10203. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10204. /* IBM boards. */
  10205. { TG3PCI_SUBVENDOR_ID_IBM,
  10206. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10207. };
  10208. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10209. {
  10210. int i;
  10211. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10212. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10213. tp->pdev->subsystem_vendor) &&
  10214. (subsys_id_to_phy_id[i].subsys_devid ==
  10215. tp->pdev->subsystem_device))
  10216. return &subsys_id_to_phy_id[i];
  10217. }
  10218. return NULL;
  10219. }
  10220. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10221. {
  10222. u32 val;
  10223. u16 pmcsr;
  10224. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10225. * so need make sure we're in D0.
  10226. */
  10227. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10228. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10229. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10230. msleep(1);
  10231. /* Make sure register accesses (indirect or otherwise)
  10232. * will function correctly.
  10233. */
  10234. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10235. tp->misc_host_ctrl);
  10236. /* The memory arbiter has to be enabled in order for SRAM accesses
  10237. * to succeed. Normally on powerup the tg3 chip firmware will make
  10238. * sure it is enabled, but other entities such as system netboot
  10239. * code might disable it.
  10240. */
  10241. val = tr32(MEMARB_MODE);
  10242. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10243. tp->phy_id = TG3_PHY_ID_INVALID;
  10244. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10245. /* Assume an onboard device and WOL capable by default. */
  10246. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10248. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10249. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10250. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10251. }
  10252. val = tr32(VCPU_CFGSHDW);
  10253. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10254. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10255. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10256. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10257. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10258. goto done;
  10259. }
  10260. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10261. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10262. u32 nic_cfg, led_cfg;
  10263. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10264. int eeprom_phy_serdes = 0;
  10265. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10266. tp->nic_sram_data_cfg = nic_cfg;
  10267. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10268. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10269. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10270. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10271. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10272. (ver > 0) && (ver < 0x100))
  10273. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10274. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10275. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10276. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10277. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10278. eeprom_phy_serdes = 1;
  10279. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10280. if (nic_phy_id != 0) {
  10281. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10282. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10283. eeprom_phy_id = (id1 >> 16) << 10;
  10284. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10285. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10286. } else
  10287. eeprom_phy_id = 0;
  10288. tp->phy_id = eeprom_phy_id;
  10289. if (eeprom_phy_serdes) {
  10290. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10291. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10292. else
  10293. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10294. }
  10295. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10296. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10297. SHASTA_EXT_LED_MODE_MASK);
  10298. else
  10299. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10300. switch (led_cfg) {
  10301. default:
  10302. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10303. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10304. break;
  10305. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10306. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10307. break;
  10308. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10309. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10310. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10311. * read on some older 5700/5701 bootcode.
  10312. */
  10313. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10314. ASIC_REV_5700 ||
  10315. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10316. ASIC_REV_5701)
  10317. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10318. break;
  10319. case SHASTA_EXT_LED_SHARED:
  10320. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10321. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10322. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10323. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10324. LED_CTRL_MODE_PHY_2);
  10325. break;
  10326. case SHASTA_EXT_LED_MAC:
  10327. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10328. break;
  10329. case SHASTA_EXT_LED_COMBO:
  10330. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10331. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10332. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10333. LED_CTRL_MODE_PHY_2);
  10334. break;
  10335. }
  10336. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10337. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10338. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10339. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10340. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10341. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10342. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10343. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10344. if ((tp->pdev->subsystem_vendor ==
  10345. PCI_VENDOR_ID_ARIMA) &&
  10346. (tp->pdev->subsystem_device == 0x205a ||
  10347. tp->pdev->subsystem_device == 0x2063))
  10348. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10349. } else {
  10350. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10351. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10352. }
  10353. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10354. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10355. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10356. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10357. }
  10358. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10359. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10360. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10361. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10362. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10363. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10364. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10365. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10366. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10367. if (cfg2 & (1 << 17))
  10368. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10369. /* serdes signal pre-emphasis in register 0x590 set by */
  10370. /* bootcode if bit 18 is set */
  10371. if (cfg2 & (1 << 18))
  10372. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10373. if (((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) ||
  10374. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10375. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
  10376. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10377. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10378. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10379. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10380. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  10381. u32 cfg3;
  10382. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10383. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10384. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10385. }
  10386. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10387. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10388. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10389. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10390. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10391. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10392. }
  10393. done:
  10394. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  10395. device_set_wakeup_enable(&tp->pdev->dev,
  10396. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10397. else
  10398. device_set_wakeup_capable(&tp->pdev->dev, false);
  10399. }
  10400. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10401. {
  10402. int i;
  10403. u32 val;
  10404. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10405. tw32(OTP_CTRL, cmd);
  10406. /* Wait for up to 1 ms for command to execute. */
  10407. for (i = 0; i < 100; i++) {
  10408. val = tr32(OTP_STATUS);
  10409. if (val & OTP_STATUS_CMD_DONE)
  10410. break;
  10411. udelay(10);
  10412. }
  10413. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10414. }
  10415. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10416. * configuration is a 32-bit value that straddles the alignment boundary.
  10417. * We do two 32-bit reads and then shift and merge the results.
  10418. */
  10419. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10420. {
  10421. u32 bhalf_otp, thalf_otp;
  10422. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10423. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10424. return 0;
  10425. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10426. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10427. return 0;
  10428. thalf_otp = tr32(OTP_READ_DATA);
  10429. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10430. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10431. return 0;
  10432. bhalf_otp = tr32(OTP_READ_DATA);
  10433. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10434. }
  10435. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10436. {
  10437. u32 adv = ADVERTISED_Autoneg |
  10438. ADVERTISED_Pause;
  10439. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10440. adv |= ADVERTISED_1000baseT_Half |
  10441. ADVERTISED_1000baseT_Full;
  10442. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10443. adv |= ADVERTISED_100baseT_Half |
  10444. ADVERTISED_100baseT_Full |
  10445. ADVERTISED_10baseT_Half |
  10446. ADVERTISED_10baseT_Full |
  10447. ADVERTISED_TP;
  10448. else
  10449. adv |= ADVERTISED_FIBRE;
  10450. tp->link_config.advertising = adv;
  10451. tp->link_config.speed = SPEED_INVALID;
  10452. tp->link_config.duplex = DUPLEX_INVALID;
  10453. tp->link_config.autoneg = AUTONEG_ENABLE;
  10454. tp->link_config.active_speed = SPEED_INVALID;
  10455. tp->link_config.active_duplex = DUPLEX_INVALID;
  10456. tp->link_config.orig_speed = SPEED_INVALID;
  10457. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10458. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10459. }
  10460. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10461. {
  10462. u32 hw_phy_id_1, hw_phy_id_2;
  10463. u32 hw_phy_id, hw_phy_id_masked;
  10464. int err;
  10465. /* flow control autonegotiation is default behavior */
  10466. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10467. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10468. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10469. return tg3_phy_init(tp);
  10470. /* Reading the PHY ID register can conflict with ASF
  10471. * firmware access to the PHY hardware.
  10472. */
  10473. err = 0;
  10474. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10475. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10476. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10477. } else {
  10478. /* Now read the physical PHY_ID from the chip and verify
  10479. * that it is sane. If it doesn't look good, we fall back
  10480. * to either the hard-coded table based PHY_ID and failing
  10481. * that the value found in the eeprom area.
  10482. */
  10483. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10484. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10485. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10486. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10487. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10488. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10489. }
  10490. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10491. tp->phy_id = hw_phy_id;
  10492. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10493. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10494. else
  10495. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10496. } else {
  10497. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10498. /* Do nothing, phy ID already set up in
  10499. * tg3_get_eeprom_hw_cfg().
  10500. */
  10501. } else {
  10502. struct subsys_tbl_ent *p;
  10503. /* No eeprom signature? Try the hardcoded
  10504. * subsys device table.
  10505. */
  10506. p = tg3_lookup_by_subsys(tp);
  10507. if (!p)
  10508. return -ENODEV;
  10509. tp->phy_id = p->phy_id;
  10510. if (!tp->phy_id ||
  10511. tp->phy_id == TG3_PHY_ID_BCM8002)
  10512. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10513. }
  10514. }
  10515. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10516. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10517. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10518. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10519. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10520. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10521. tg3_phy_init_link_config(tp);
  10522. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10523. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10524. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10525. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10526. tg3_readphy(tp, MII_BMSR, &bmsr);
  10527. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10528. (bmsr & BMSR_LSTATUS))
  10529. goto skip_phy_reset;
  10530. err = tg3_phy_reset(tp);
  10531. if (err)
  10532. return err;
  10533. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10534. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10535. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10536. tg3_ctrl = 0;
  10537. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10538. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10539. MII_TG3_CTRL_ADV_1000_FULL);
  10540. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10541. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10542. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10543. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10544. }
  10545. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10546. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10547. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10548. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10549. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10550. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10551. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10552. tg3_writephy(tp, MII_BMCR,
  10553. BMCR_ANENABLE | BMCR_ANRESTART);
  10554. }
  10555. tg3_phy_set_wirespeed(tp);
  10556. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10557. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10558. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10559. }
  10560. skip_phy_reset:
  10561. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10562. err = tg3_init_5401phy_dsp(tp);
  10563. if (err)
  10564. return err;
  10565. err = tg3_init_5401phy_dsp(tp);
  10566. }
  10567. return err;
  10568. }
  10569. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10570. {
  10571. u8 *vpd_data;
  10572. unsigned int block_end, rosize, len;
  10573. int j, i = 0;
  10574. u32 magic;
  10575. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10576. tg3_nvram_read(tp, 0x0, &magic))
  10577. goto out_no_vpd;
  10578. vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
  10579. if (!vpd_data)
  10580. goto out_no_vpd;
  10581. if (magic == TG3_EEPROM_MAGIC) {
  10582. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10583. u32 tmp;
  10584. /* The data is in little-endian format in NVRAM.
  10585. * Use the big-endian read routines to preserve
  10586. * the byte order as it exists in NVRAM.
  10587. */
  10588. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10589. goto out_not_found;
  10590. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10591. }
  10592. } else {
  10593. ssize_t cnt;
  10594. unsigned int pos = 0;
  10595. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10596. cnt = pci_read_vpd(tp->pdev, pos,
  10597. TG3_NVM_VPD_LEN - pos,
  10598. &vpd_data[pos]);
  10599. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10600. cnt = 0;
  10601. else if (cnt < 0)
  10602. goto out_not_found;
  10603. }
  10604. if (pos != TG3_NVM_VPD_LEN)
  10605. goto out_not_found;
  10606. }
  10607. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10608. PCI_VPD_LRDT_RO_DATA);
  10609. if (i < 0)
  10610. goto out_not_found;
  10611. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10612. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10613. i += PCI_VPD_LRDT_TAG_SIZE;
  10614. if (block_end > TG3_NVM_VPD_LEN)
  10615. goto out_not_found;
  10616. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10617. PCI_VPD_RO_KEYWORD_MFR_ID);
  10618. if (j > 0) {
  10619. len = pci_vpd_info_field_size(&vpd_data[j]);
  10620. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10621. if (j + len > block_end || len != 4 ||
  10622. memcmp(&vpd_data[j], "1028", 4))
  10623. goto partno;
  10624. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10625. PCI_VPD_RO_KEYWORD_VENDOR0);
  10626. if (j < 0)
  10627. goto partno;
  10628. len = pci_vpd_info_field_size(&vpd_data[j]);
  10629. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10630. if (j + len > block_end)
  10631. goto partno;
  10632. memcpy(tp->fw_ver, &vpd_data[j], len);
  10633. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10634. }
  10635. partno:
  10636. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10637. PCI_VPD_RO_KEYWORD_PARTNO);
  10638. if (i < 0)
  10639. goto out_not_found;
  10640. len = pci_vpd_info_field_size(&vpd_data[i]);
  10641. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10642. if (len > TG3_BPN_SIZE ||
  10643. (len + i) > TG3_NVM_VPD_LEN)
  10644. goto out_not_found;
  10645. memcpy(tp->board_part_number, &vpd_data[i], len);
  10646. out_not_found:
  10647. kfree(vpd_data);
  10648. if (tp->board_part_number[0])
  10649. return;
  10650. out_no_vpd:
  10651. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10652. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10653. strcpy(tp->board_part_number, "BCM5717");
  10654. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10655. strcpy(tp->board_part_number, "BCM5718");
  10656. else
  10657. goto nomatch;
  10658. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10659. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10660. strcpy(tp->board_part_number, "BCM57780");
  10661. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10662. strcpy(tp->board_part_number, "BCM57760");
  10663. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10664. strcpy(tp->board_part_number, "BCM57790");
  10665. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10666. strcpy(tp->board_part_number, "BCM57788");
  10667. else
  10668. goto nomatch;
  10669. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10670. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10671. strcpy(tp->board_part_number, "BCM57761");
  10672. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10673. strcpy(tp->board_part_number, "BCM57765");
  10674. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10675. strcpy(tp->board_part_number, "BCM57781");
  10676. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10677. strcpy(tp->board_part_number, "BCM57785");
  10678. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10679. strcpy(tp->board_part_number, "BCM57791");
  10680. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10681. strcpy(tp->board_part_number, "BCM57795");
  10682. else
  10683. goto nomatch;
  10684. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10685. strcpy(tp->board_part_number, "BCM95906");
  10686. } else {
  10687. nomatch:
  10688. strcpy(tp->board_part_number, "none");
  10689. }
  10690. }
  10691. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10692. {
  10693. u32 val;
  10694. if (tg3_nvram_read(tp, offset, &val) ||
  10695. (val & 0xfc000000) != 0x0c000000 ||
  10696. tg3_nvram_read(tp, offset + 4, &val) ||
  10697. val != 0)
  10698. return 0;
  10699. return 1;
  10700. }
  10701. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10702. {
  10703. u32 val, offset, start, ver_offset;
  10704. int i, dst_off;
  10705. bool newver = false;
  10706. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10707. tg3_nvram_read(tp, 0x4, &start))
  10708. return;
  10709. offset = tg3_nvram_logical_addr(tp, offset);
  10710. if (tg3_nvram_read(tp, offset, &val))
  10711. return;
  10712. if ((val & 0xfc000000) == 0x0c000000) {
  10713. if (tg3_nvram_read(tp, offset + 4, &val))
  10714. return;
  10715. if (val == 0)
  10716. newver = true;
  10717. }
  10718. dst_off = strlen(tp->fw_ver);
  10719. if (newver) {
  10720. if (TG3_VER_SIZE - dst_off < 16 ||
  10721. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10722. return;
  10723. offset = offset + ver_offset - start;
  10724. for (i = 0; i < 16; i += 4) {
  10725. __be32 v;
  10726. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10727. return;
  10728. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10729. }
  10730. } else {
  10731. u32 major, minor;
  10732. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10733. return;
  10734. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10735. TG3_NVM_BCVER_MAJSFT;
  10736. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10737. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10738. "v%d.%02d", major, minor);
  10739. }
  10740. }
  10741. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10742. {
  10743. u32 val, major, minor;
  10744. /* Use native endian representation */
  10745. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10746. return;
  10747. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10748. TG3_NVM_HWSB_CFG1_MAJSFT;
  10749. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10750. TG3_NVM_HWSB_CFG1_MINSFT;
  10751. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10752. }
  10753. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10754. {
  10755. u32 offset, major, minor, build;
  10756. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10757. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10758. return;
  10759. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10760. case TG3_EEPROM_SB_REVISION_0:
  10761. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10762. break;
  10763. case TG3_EEPROM_SB_REVISION_2:
  10764. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10765. break;
  10766. case TG3_EEPROM_SB_REVISION_3:
  10767. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10768. break;
  10769. case TG3_EEPROM_SB_REVISION_4:
  10770. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10771. break;
  10772. case TG3_EEPROM_SB_REVISION_5:
  10773. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10774. break;
  10775. case TG3_EEPROM_SB_REVISION_6:
  10776. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  10777. break;
  10778. default:
  10779. return;
  10780. }
  10781. if (tg3_nvram_read(tp, offset, &val))
  10782. return;
  10783. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10784. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10785. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10786. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10787. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10788. if (minor > 99 || build > 26)
  10789. return;
  10790. offset = strlen(tp->fw_ver);
  10791. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10792. " v%d.%02d", major, minor);
  10793. if (build > 0) {
  10794. offset = strlen(tp->fw_ver);
  10795. if (offset < TG3_VER_SIZE - 1)
  10796. tp->fw_ver[offset] = 'a' + build - 1;
  10797. }
  10798. }
  10799. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10800. {
  10801. u32 val, offset, start;
  10802. int i, vlen;
  10803. for (offset = TG3_NVM_DIR_START;
  10804. offset < TG3_NVM_DIR_END;
  10805. offset += TG3_NVM_DIRENT_SIZE) {
  10806. if (tg3_nvram_read(tp, offset, &val))
  10807. return;
  10808. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10809. break;
  10810. }
  10811. if (offset == TG3_NVM_DIR_END)
  10812. return;
  10813. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10814. start = 0x08000000;
  10815. else if (tg3_nvram_read(tp, offset - 4, &start))
  10816. return;
  10817. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10818. !tg3_fw_img_is_valid(tp, offset) ||
  10819. tg3_nvram_read(tp, offset + 8, &val))
  10820. return;
  10821. offset += val - start;
  10822. vlen = strlen(tp->fw_ver);
  10823. tp->fw_ver[vlen++] = ',';
  10824. tp->fw_ver[vlen++] = ' ';
  10825. for (i = 0; i < 4; i++) {
  10826. __be32 v;
  10827. if (tg3_nvram_read_be32(tp, offset, &v))
  10828. return;
  10829. offset += sizeof(v);
  10830. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10831. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10832. break;
  10833. }
  10834. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10835. vlen += sizeof(v);
  10836. }
  10837. }
  10838. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10839. {
  10840. int vlen;
  10841. u32 apedata;
  10842. char *fwtype;
  10843. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10844. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10845. return;
  10846. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10847. if (apedata != APE_SEG_SIG_MAGIC)
  10848. return;
  10849. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10850. if (!(apedata & APE_FW_STATUS_READY))
  10851. return;
  10852. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10853. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  10854. tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
  10855. fwtype = "NCSI";
  10856. } else {
  10857. fwtype = "DASH";
  10858. }
  10859. vlen = strlen(tp->fw_ver);
  10860. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  10861. fwtype,
  10862. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10863. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10864. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10865. (apedata & APE_FW_VERSION_BLDMSK));
  10866. }
  10867. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10868. {
  10869. u32 val;
  10870. bool vpd_vers = false;
  10871. if (tp->fw_ver[0] != 0)
  10872. vpd_vers = true;
  10873. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10874. strcat(tp->fw_ver, "sb");
  10875. return;
  10876. }
  10877. if (tg3_nvram_read(tp, 0, &val))
  10878. return;
  10879. if (val == TG3_EEPROM_MAGIC)
  10880. tg3_read_bc_ver(tp);
  10881. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10882. tg3_read_sb_ver(tp, val);
  10883. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10884. tg3_read_hwsb_ver(tp);
  10885. else
  10886. return;
  10887. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10888. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10889. goto done;
  10890. tg3_read_mgmtfw_ver(tp);
  10891. done:
  10892. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10893. }
  10894. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10895. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  10896. {
  10897. dev->vlan_features |= flags;
  10898. }
  10899. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  10900. {
  10901. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10902. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10903. return 4096;
  10904. else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  10905. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10906. return 1024;
  10907. else
  10908. return 512;
  10909. }
  10910. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  10911. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10912. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10913. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  10914. { },
  10915. };
  10916. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10917. {
  10918. u32 misc_ctrl_reg;
  10919. u32 pci_state_reg, grc_misc_cfg;
  10920. u32 val;
  10921. u16 pci_cmd;
  10922. int err;
  10923. /* Force memory write invalidate off. If we leave it on,
  10924. * then on 5700_BX chips we have to enable a workaround.
  10925. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10926. * to match the cacheline size. The Broadcom driver have this
  10927. * workaround but turns MWI off all the times so never uses
  10928. * it. This seems to suggest that the workaround is insufficient.
  10929. */
  10930. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10931. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10932. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10933. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10934. * has the register indirect write enable bit set before
  10935. * we try to access any of the MMIO registers. It is also
  10936. * critical that the PCI-X hw workaround situation is decided
  10937. * before that as well.
  10938. */
  10939. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10940. &misc_ctrl_reg);
  10941. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10942. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10943. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10944. u32 prod_id_asic_rev;
  10945. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10946. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10947. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10948. pci_read_config_dword(tp->pdev,
  10949. TG3PCI_GEN2_PRODID_ASICREV,
  10950. &prod_id_asic_rev);
  10951. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10952. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10953. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10954. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10955. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10956. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10957. pci_read_config_dword(tp->pdev,
  10958. TG3PCI_GEN15_PRODID_ASICREV,
  10959. &prod_id_asic_rev);
  10960. else
  10961. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10962. &prod_id_asic_rev);
  10963. tp->pci_chip_rev_id = prod_id_asic_rev;
  10964. }
  10965. /* Wrong chip ID in 5752 A0. This code can be removed later
  10966. * as A0 is not in production.
  10967. */
  10968. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10969. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10970. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10971. * we need to disable memory and use config. cycles
  10972. * only to access all registers. The 5702/03 chips
  10973. * can mistakenly decode the special cycles from the
  10974. * ICH chipsets as memory write cycles, causing corruption
  10975. * of register and memory space. Only certain ICH bridges
  10976. * will drive special cycles with non-zero data during the
  10977. * address phase which can fall within the 5703's address
  10978. * range. This is not an ICH bug as the PCI spec allows
  10979. * non-zero address during special cycles. However, only
  10980. * these ICH bridges are known to drive non-zero addresses
  10981. * during special cycles.
  10982. *
  10983. * Since special cycles do not cross PCI bridges, we only
  10984. * enable this workaround if the 5703 is on the secondary
  10985. * bus of these ICH bridges.
  10986. */
  10987. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10988. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10989. static struct tg3_dev_id {
  10990. u32 vendor;
  10991. u32 device;
  10992. u32 rev;
  10993. } ich_chipsets[] = {
  10994. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10995. PCI_ANY_ID },
  10996. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10997. PCI_ANY_ID },
  10998. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10999. 0xa },
  11000. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11001. PCI_ANY_ID },
  11002. { },
  11003. };
  11004. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11005. struct pci_dev *bridge = NULL;
  11006. while (pci_id->vendor != 0) {
  11007. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11008. bridge);
  11009. if (!bridge) {
  11010. pci_id++;
  11011. continue;
  11012. }
  11013. if (pci_id->rev != PCI_ANY_ID) {
  11014. if (bridge->revision > pci_id->rev)
  11015. continue;
  11016. }
  11017. if (bridge->subordinate &&
  11018. (bridge->subordinate->number ==
  11019. tp->pdev->bus->number)) {
  11020. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  11021. pci_dev_put(bridge);
  11022. break;
  11023. }
  11024. }
  11025. }
  11026. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  11027. static struct tg3_dev_id {
  11028. u32 vendor;
  11029. u32 device;
  11030. } bridge_chipsets[] = {
  11031. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11032. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11033. { },
  11034. };
  11035. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11036. struct pci_dev *bridge = NULL;
  11037. while (pci_id->vendor != 0) {
  11038. bridge = pci_get_device(pci_id->vendor,
  11039. pci_id->device,
  11040. bridge);
  11041. if (!bridge) {
  11042. pci_id++;
  11043. continue;
  11044. }
  11045. if (bridge->subordinate &&
  11046. (bridge->subordinate->number <=
  11047. tp->pdev->bus->number) &&
  11048. (bridge->subordinate->subordinate >=
  11049. tp->pdev->bus->number)) {
  11050. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  11051. pci_dev_put(bridge);
  11052. break;
  11053. }
  11054. }
  11055. }
  11056. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11057. * DMA addresses > 40-bit. This bridge may have other additional
  11058. * 57xx devices behind it in some 4-port NIC designs for example.
  11059. * Any tg3 device found behind the bridge will also need the 40-bit
  11060. * DMA workaround.
  11061. */
  11062. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11063. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11064. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  11065. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11066. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11067. } else {
  11068. struct pci_dev *bridge = NULL;
  11069. do {
  11070. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11071. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11072. bridge);
  11073. if (bridge && bridge->subordinate &&
  11074. (bridge->subordinate->number <=
  11075. tp->pdev->bus->number) &&
  11076. (bridge->subordinate->subordinate >=
  11077. tp->pdev->bus->number)) {
  11078. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11079. pci_dev_put(bridge);
  11080. break;
  11081. }
  11082. } while (bridge);
  11083. }
  11084. /* Initialize misc host control in PCI block. */
  11085. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11086. MISC_HOST_CTRL_CHIPREV);
  11087. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11088. tp->misc_host_ctrl);
  11089. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11090. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11091. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11092. tp->pdev_peer = tg3_find_peer(tp);
  11093. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11094. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11095. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11096. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  11097. /* Intentionally exclude ASIC_REV_5906 */
  11098. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11099. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11100. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11101. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11102. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11103. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11104. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11105. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  11106. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11107. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11108. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11109. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11110. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11111. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  11112. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11113. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  11114. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  11115. /* 5700 B0 chips do not support checksumming correctly due
  11116. * to hardware bugs.
  11117. */
  11118. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  11119. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  11120. else {
  11121. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  11122. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11123. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11124. features |= NETIF_F_IPV6_CSUM;
  11125. tp->dev->features |= features;
  11126. vlan_features_add(tp->dev, features);
  11127. }
  11128. /* Determine TSO capabilities */
  11129. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11130. ; /* Do nothing. HW bug. */
  11131. else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11132. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  11133. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11134. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11135. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  11136. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11137. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  11138. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11139. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11140. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  11141. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11142. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11143. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11144. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  11145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11146. tp->fw_needed = FIRMWARE_TG3TSO5;
  11147. else
  11148. tp->fw_needed = FIRMWARE_TG3TSO;
  11149. }
  11150. tp->irq_max = 1;
  11151. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11152. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11153. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11154. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11155. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11156. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11157. tp->pdev_peer == tp->pdev))
  11158. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11159. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11160. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11161. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11162. }
  11163. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11164. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11165. tp->irq_max = TG3_IRQ_MAX_VECS;
  11166. }
  11167. }
  11168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11169. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11170. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11171. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11172. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11173. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11174. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11175. }
  11176. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  11177. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11178. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11179. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11180. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11181. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11182. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11183. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11184. &pci_state_reg);
  11185. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11186. if (tp->pcie_cap != 0) {
  11187. u16 lnkctl;
  11188. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11189. tp->pcie_readrq = 4096;
  11190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11191. tp->pcie_readrq = 2048;
  11192. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11193. pci_read_config_word(tp->pdev,
  11194. tp->pcie_cap + PCI_EXP_LNKCTL,
  11195. &lnkctl);
  11196. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11197. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11198. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11200. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11201. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11202. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11203. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11204. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11205. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11206. }
  11207. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11208. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11209. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11210. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11211. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11212. if (!tp->pcix_cap) {
  11213. dev_err(&tp->pdev->dev,
  11214. "Cannot find PCI-X capability, aborting\n");
  11215. return -EIO;
  11216. }
  11217. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11218. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11219. }
  11220. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11221. * reordering to the mailbox registers done by the host
  11222. * controller can cause major troubles. We read back from
  11223. * every mailbox register write to force the writes to be
  11224. * posted to the chip in order.
  11225. */
  11226. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11227. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11228. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11229. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11230. &tp->pci_cacheline_sz);
  11231. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11232. &tp->pci_lat_timer);
  11233. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11234. tp->pci_lat_timer < 64) {
  11235. tp->pci_lat_timer = 64;
  11236. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11237. tp->pci_lat_timer);
  11238. }
  11239. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11240. /* 5700 BX chips need to have their TX producer index
  11241. * mailboxes written twice to workaround a bug.
  11242. */
  11243. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11244. /* If we are in PCI-X mode, enable register write workaround.
  11245. *
  11246. * The workaround is to use indirect register accesses
  11247. * for all chip writes not to mailbox registers.
  11248. */
  11249. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11250. u32 pm_reg;
  11251. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11252. /* The chip can have it's power management PCI config
  11253. * space registers clobbered due to this bug.
  11254. * So explicitly force the chip into D0 here.
  11255. */
  11256. pci_read_config_dword(tp->pdev,
  11257. tp->pm_cap + PCI_PM_CTRL,
  11258. &pm_reg);
  11259. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11260. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11261. pci_write_config_dword(tp->pdev,
  11262. tp->pm_cap + PCI_PM_CTRL,
  11263. pm_reg);
  11264. /* Also, force SERR#/PERR# in PCI command. */
  11265. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11266. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11267. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11268. }
  11269. }
  11270. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11271. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11272. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11273. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11274. /* Chip-specific fixup from Broadcom driver */
  11275. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11276. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11277. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11278. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11279. }
  11280. /* Default fast path register access methods */
  11281. tp->read32 = tg3_read32;
  11282. tp->write32 = tg3_write32;
  11283. tp->read32_mbox = tg3_read32;
  11284. tp->write32_mbox = tg3_write32;
  11285. tp->write32_tx_mbox = tg3_write32;
  11286. tp->write32_rx_mbox = tg3_write32;
  11287. /* Various workaround register access methods */
  11288. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11289. tp->write32 = tg3_write_indirect_reg32;
  11290. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11291. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11292. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11293. /*
  11294. * Back to back register writes can cause problems on these
  11295. * chips, the workaround is to read back all reg writes
  11296. * except those to mailbox regs.
  11297. *
  11298. * See tg3_write_indirect_reg32().
  11299. */
  11300. tp->write32 = tg3_write_flush_reg32;
  11301. }
  11302. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11303. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11304. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11305. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11306. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11307. }
  11308. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11309. tp->read32 = tg3_read_indirect_reg32;
  11310. tp->write32 = tg3_write_indirect_reg32;
  11311. tp->read32_mbox = tg3_read_indirect_mbox;
  11312. tp->write32_mbox = tg3_write_indirect_mbox;
  11313. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11314. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11315. iounmap(tp->regs);
  11316. tp->regs = NULL;
  11317. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11318. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11319. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11320. }
  11321. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11322. tp->read32_mbox = tg3_read32_mbox_5906;
  11323. tp->write32_mbox = tg3_write32_mbox_5906;
  11324. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11325. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11326. }
  11327. if (tp->write32 == tg3_write_indirect_reg32 ||
  11328. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11329. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11330. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11331. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11332. /* Get eeprom hw config before calling tg3_set_power_state().
  11333. * In particular, the TG3_FLG2_IS_NIC flag must be
  11334. * determined before calling tg3_set_power_state() so that
  11335. * we know whether or not to switch out of Vaux power.
  11336. * When the flag is set, it means that GPIO1 is used for eeprom
  11337. * write protect and also implies that it is a LOM where GPIOs
  11338. * are not used to switch power.
  11339. */
  11340. tg3_get_eeprom_hw_cfg(tp);
  11341. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11342. /* Allow reads and writes to the
  11343. * APE register and memory space.
  11344. */
  11345. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11346. PCISTATE_ALLOW_APE_SHMEM_WR |
  11347. PCISTATE_ALLOW_APE_PSPACE_WR;
  11348. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11349. pci_state_reg);
  11350. }
  11351. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11352. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11353. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11354. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11355. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11356. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11357. /* Set up tp->grc_local_ctrl before calling tg_power_up().
  11358. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11359. * It is also used as eeprom write protect on LOMs.
  11360. */
  11361. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11362. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11363. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11364. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11365. GRC_LCLCTRL_GPIO_OUTPUT1);
  11366. /* Unused GPIO3 must be driven as output on 5752 because there
  11367. * are no pull-up resistors on unused GPIO pins.
  11368. */
  11369. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11370. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11371. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11372. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11373. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11374. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11375. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11376. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11377. /* Turn off the debug UART. */
  11378. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11379. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11380. /* Keep VMain power. */
  11381. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11382. GRC_LCLCTRL_GPIO_OUTPUT0;
  11383. }
  11384. /* Force the chip into D0. */
  11385. err = tg3_power_up(tp);
  11386. if (err) {
  11387. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11388. return err;
  11389. }
  11390. /* Derive initial jumbo mode from MTU assigned in
  11391. * ether_setup() via the alloc_etherdev() call
  11392. */
  11393. if (tp->dev->mtu > ETH_DATA_LEN &&
  11394. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11395. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11396. /* Determine WakeOnLan speed to use. */
  11397. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11398. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11399. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11400. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11401. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11402. } else {
  11403. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11404. }
  11405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11406. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11407. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11408. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11409. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11410. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11411. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11412. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11413. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11414. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11415. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11416. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11417. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11418. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11419. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11420. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11421. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11422. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11423. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11424. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  11425. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11426. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11427. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11428. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11429. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11430. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11431. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11432. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11433. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11434. } else
  11435. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11436. }
  11437. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11438. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11439. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11440. if (tp->phy_otp == 0)
  11441. tp->phy_otp = TG3_OTP_DEFAULT;
  11442. }
  11443. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11444. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11445. else
  11446. tp->mi_mode = MAC_MI_MODE_BASE;
  11447. tp->coalesce_mode = 0;
  11448. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11449. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11450. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11451. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11452. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11453. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11454. err = tg3_mdio_init(tp);
  11455. if (err)
  11456. return err;
  11457. /* Initialize data/descriptor byte/word swapping. */
  11458. val = tr32(GRC_MODE);
  11459. val &= GRC_MODE_HOST_STACKUP;
  11460. tw32(GRC_MODE, val | tp->grc_mode);
  11461. tg3_switch_clocks(tp);
  11462. /* Clear this out for sanity. */
  11463. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11464. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11465. &pci_state_reg);
  11466. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11467. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11468. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11469. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11470. chiprevid == CHIPREV_ID_5701_B0 ||
  11471. chiprevid == CHIPREV_ID_5701_B2 ||
  11472. chiprevid == CHIPREV_ID_5701_B5) {
  11473. void __iomem *sram_base;
  11474. /* Write some dummy words into the SRAM status block
  11475. * area, see if it reads back correctly. If the return
  11476. * value is bad, force enable the PCIX workaround.
  11477. */
  11478. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11479. writel(0x00000000, sram_base);
  11480. writel(0x00000000, sram_base + 4);
  11481. writel(0xffffffff, sram_base + 4);
  11482. if (readl(sram_base) != 0x00000000)
  11483. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11484. }
  11485. }
  11486. udelay(50);
  11487. tg3_nvram_init(tp);
  11488. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11489. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11490. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11491. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11492. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11493. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11494. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11495. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11496. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11497. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11498. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11499. HOSTCC_MODE_CLRTICK_TXBD);
  11500. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11501. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11502. tp->misc_host_ctrl);
  11503. }
  11504. /* Preserve the APE MAC_MODE bits */
  11505. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11506. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11507. else
  11508. tp->mac_mode = TG3_DEF_MAC_MODE;
  11509. /* these are limited to 10/100 only */
  11510. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11511. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11512. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11513. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11514. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11515. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11516. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11517. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11518. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11519. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11520. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11521. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11522. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11523. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11524. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11525. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11526. err = tg3_phy_probe(tp);
  11527. if (err) {
  11528. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11529. /* ... but do not return immediately ... */
  11530. tg3_mdio_fini(tp);
  11531. }
  11532. tg3_read_vpd(tp);
  11533. tg3_read_fw_ver(tp);
  11534. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11535. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11536. } else {
  11537. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11538. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11539. else
  11540. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11541. }
  11542. /* 5700 {AX,BX} chips have a broken status block link
  11543. * change bit implementation, so we must use the
  11544. * status register in those cases.
  11545. */
  11546. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11547. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11548. else
  11549. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11550. /* The led_ctrl is set during tg3_phy_probe, here we might
  11551. * have to force the link status polling mechanism based
  11552. * upon subsystem IDs.
  11553. */
  11554. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11556. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11557. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11558. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11559. }
  11560. /* For all SERDES we poll the MAC status register. */
  11561. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11562. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11563. else
  11564. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11565. tp->rx_offset = NET_IP_ALIGN;
  11566. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11567. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11568. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11569. tp->rx_offset = 0;
  11570. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11571. tp->rx_copy_thresh = ~(u16)0;
  11572. #endif
  11573. }
  11574. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11575. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11576. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11577. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11578. /* Increment the rx prod index on the rx std ring by at most
  11579. * 8 for these chips to workaround hw errata.
  11580. */
  11581. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11582. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11583. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11584. tp->rx_std_max_post = 8;
  11585. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11586. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11587. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11588. return err;
  11589. }
  11590. #ifdef CONFIG_SPARC
  11591. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11592. {
  11593. struct net_device *dev = tp->dev;
  11594. struct pci_dev *pdev = tp->pdev;
  11595. struct device_node *dp = pci_device_to_OF_node(pdev);
  11596. const unsigned char *addr;
  11597. int len;
  11598. addr = of_get_property(dp, "local-mac-address", &len);
  11599. if (addr && len == 6) {
  11600. memcpy(dev->dev_addr, addr, 6);
  11601. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11602. return 0;
  11603. }
  11604. return -ENODEV;
  11605. }
  11606. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11607. {
  11608. struct net_device *dev = tp->dev;
  11609. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11610. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11611. return 0;
  11612. }
  11613. #endif
  11614. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11615. {
  11616. struct net_device *dev = tp->dev;
  11617. u32 hi, lo, mac_offset;
  11618. int addr_ok = 0;
  11619. #ifdef CONFIG_SPARC
  11620. if (!tg3_get_macaddr_sparc(tp))
  11621. return 0;
  11622. #endif
  11623. mac_offset = 0x7c;
  11624. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11625. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11626. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11627. mac_offset = 0xcc;
  11628. if (tg3_nvram_lock(tp))
  11629. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11630. else
  11631. tg3_nvram_unlock(tp);
  11632. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11633. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11634. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11635. mac_offset = 0xcc;
  11636. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11637. mac_offset += 0x18c;
  11638. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11639. mac_offset = 0x10;
  11640. /* First try to get it from MAC address mailbox. */
  11641. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11642. if ((hi >> 16) == 0x484b) {
  11643. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11644. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11645. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11646. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11647. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11648. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11649. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11650. /* Some old bootcode may report a 0 MAC address in SRAM */
  11651. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11652. }
  11653. if (!addr_ok) {
  11654. /* Next, try NVRAM. */
  11655. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11656. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11657. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11658. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11659. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11660. }
  11661. /* Finally just fetch it out of the MAC control regs. */
  11662. else {
  11663. hi = tr32(MAC_ADDR_0_HIGH);
  11664. lo = tr32(MAC_ADDR_0_LOW);
  11665. dev->dev_addr[5] = lo & 0xff;
  11666. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11667. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11668. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11669. dev->dev_addr[1] = hi & 0xff;
  11670. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11671. }
  11672. }
  11673. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11674. #ifdef CONFIG_SPARC
  11675. if (!tg3_get_default_macaddr_sparc(tp))
  11676. return 0;
  11677. #endif
  11678. return -EINVAL;
  11679. }
  11680. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11681. return 0;
  11682. }
  11683. #define BOUNDARY_SINGLE_CACHELINE 1
  11684. #define BOUNDARY_MULTI_CACHELINE 2
  11685. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11686. {
  11687. int cacheline_size;
  11688. u8 byte;
  11689. int goal;
  11690. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11691. if (byte == 0)
  11692. cacheline_size = 1024;
  11693. else
  11694. cacheline_size = (int) byte * 4;
  11695. /* On 5703 and later chips, the boundary bits have no
  11696. * effect.
  11697. */
  11698. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11699. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11700. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11701. goto out;
  11702. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11703. goal = BOUNDARY_MULTI_CACHELINE;
  11704. #else
  11705. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11706. goal = BOUNDARY_SINGLE_CACHELINE;
  11707. #else
  11708. goal = 0;
  11709. #endif
  11710. #endif
  11711. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11712. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11713. goto out;
  11714. }
  11715. if (!goal)
  11716. goto out;
  11717. /* PCI controllers on most RISC systems tend to disconnect
  11718. * when a device tries to burst across a cache-line boundary.
  11719. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11720. *
  11721. * Unfortunately, for PCI-E there are only limited
  11722. * write-side controls for this, and thus for reads
  11723. * we will still get the disconnects. We'll also waste
  11724. * these PCI cycles for both read and write for chips
  11725. * other than 5700 and 5701 which do not implement the
  11726. * boundary bits.
  11727. */
  11728. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11729. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11730. switch (cacheline_size) {
  11731. case 16:
  11732. case 32:
  11733. case 64:
  11734. case 128:
  11735. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11736. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11737. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11738. } else {
  11739. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11740. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11741. }
  11742. break;
  11743. case 256:
  11744. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11745. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11746. break;
  11747. default:
  11748. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11749. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11750. break;
  11751. }
  11752. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11753. switch (cacheline_size) {
  11754. case 16:
  11755. case 32:
  11756. case 64:
  11757. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11758. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11759. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11760. break;
  11761. }
  11762. /* fallthrough */
  11763. case 128:
  11764. default:
  11765. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11766. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11767. break;
  11768. }
  11769. } else {
  11770. switch (cacheline_size) {
  11771. case 16:
  11772. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11773. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11774. DMA_RWCTRL_WRITE_BNDRY_16);
  11775. break;
  11776. }
  11777. /* fallthrough */
  11778. case 32:
  11779. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11780. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11781. DMA_RWCTRL_WRITE_BNDRY_32);
  11782. break;
  11783. }
  11784. /* fallthrough */
  11785. case 64:
  11786. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11787. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11788. DMA_RWCTRL_WRITE_BNDRY_64);
  11789. break;
  11790. }
  11791. /* fallthrough */
  11792. case 128:
  11793. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11794. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11795. DMA_RWCTRL_WRITE_BNDRY_128);
  11796. break;
  11797. }
  11798. /* fallthrough */
  11799. case 256:
  11800. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11801. DMA_RWCTRL_WRITE_BNDRY_256);
  11802. break;
  11803. case 512:
  11804. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11805. DMA_RWCTRL_WRITE_BNDRY_512);
  11806. break;
  11807. case 1024:
  11808. default:
  11809. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11810. DMA_RWCTRL_WRITE_BNDRY_1024);
  11811. break;
  11812. }
  11813. }
  11814. out:
  11815. return val;
  11816. }
  11817. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11818. {
  11819. struct tg3_internal_buffer_desc test_desc;
  11820. u32 sram_dma_descs;
  11821. int i, ret;
  11822. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11823. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11824. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11825. tw32(RDMAC_STATUS, 0);
  11826. tw32(WDMAC_STATUS, 0);
  11827. tw32(BUFMGR_MODE, 0);
  11828. tw32(FTQ_RESET, 0);
  11829. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11830. test_desc.addr_lo = buf_dma & 0xffffffff;
  11831. test_desc.nic_mbuf = 0x00002100;
  11832. test_desc.len = size;
  11833. /*
  11834. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11835. * the *second* time the tg3 driver was getting loaded after an
  11836. * initial scan.
  11837. *
  11838. * Broadcom tells me:
  11839. * ...the DMA engine is connected to the GRC block and a DMA
  11840. * reset may affect the GRC block in some unpredictable way...
  11841. * The behavior of resets to individual blocks has not been tested.
  11842. *
  11843. * Broadcom noted the GRC reset will also reset all sub-components.
  11844. */
  11845. if (to_device) {
  11846. test_desc.cqid_sqid = (13 << 8) | 2;
  11847. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11848. udelay(40);
  11849. } else {
  11850. test_desc.cqid_sqid = (16 << 8) | 7;
  11851. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11852. udelay(40);
  11853. }
  11854. test_desc.flags = 0x00000005;
  11855. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11856. u32 val;
  11857. val = *(((u32 *)&test_desc) + i);
  11858. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11859. sram_dma_descs + (i * sizeof(u32)));
  11860. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11861. }
  11862. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11863. if (to_device)
  11864. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11865. else
  11866. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11867. ret = -ENODEV;
  11868. for (i = 0; i < 40; i++) {
  11869. u32 val;
  11870. if (to_device)
  11871. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11872. else
  11873. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11874. if ((val & 0xffff) == sram_dma_descs) {
  11875. ret = 0;
  11876. break;
  11877. }
  11878. udelay(100);
  11879. }
  11880. return ret;
  11881. }
  11882. #define TEST_BUFFER_SIZE 0x2000
  11883. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  11884. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11885. { },
  11886. };
  11887. static int __devinit tg3_test_dma(struct tg3 *tp)
  11888. {
  11889. dma_addr_t buf_dma;
  11890. u32 *buf, saved_dma_rwctrl;
  11891. int ret = 0;
  11892. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  11893. &buf_dma, GFP_KERNEL);
  11894. if (!buf) {
  11895. ret = -ENOMEM;
  11896. goto out_nofree;
  11897. }
  11898. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11899. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11900. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11901. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11902. goto out;
  11903. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11904. /* DMA read watermark not used on PCIE */
  11905. tp->dma_rwctrl |= 0x00180000;
  11906. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11907. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11908. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11909. tp->dma_rwctrl |= 0x003f0000;
  11910. else
  11911. tp->dma_rwctrl |= 0x003f000f;
  11912. } else {
  11913. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11914. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11915. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11916. u32 read_water = 0x7;
  11917. /* If the 5704 is behind the EPB bridge, we can
  11918. * do the less restrictive ONE_DMA workaround for
  11919. * better performance.
  11920. */
  11921. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11922. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11923. tp->dma_rwctrl |= 0x8000;
  11924. else if (ccval == 0x6 || ccval == 0x7)
  11925. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11927. read_water = 4;
  11928. /* Set bit 23 to enable PCIX hw bug fix */
  11929. tp->dma_rwctrl |=
  11930. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11931. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11932. (1 << 23);
  11933. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11934. /* 5780 always in PCIX mode */
  11935. tp->dma_rwctrl |= 0x00144000;
  11936. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11937. /* 5714 always in PCIX mode */
  11938. tp->dma_rwctrl |= 0x00148000;
  11939. } else {
  11940. tp->dma_rwctrl |= 0x001b000f;
  11941. }
  11942. }
  11943. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11944. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11945. tp->dma_rwctrl &= 0xfffffff0;
  11946. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11947. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11948. /* Remove this if it causes problems for some boards. */
  11949. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11950. /* On 5700/5701 chips, we need to set this bit.
  11951. * Otherwise the chip will issue cacheline transactions
  11952. * to streamable DMA memory with not all the byte
  11953. * enables turned on. This is an error on several
  11954. * RISC PCI controllers, in particular sparc64.
  11955. *
  11956. * On 5703/5704 chips, this bit has been reassigned
  11957. * a different meaning. In particular, it is used
  11958. * on those chips to enable a PCI-X workaround.
  11959. */
  11960. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11961. }
  11962. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11963. #if 0
  11964. /* Unneeded, already done by tg3_get_invariants. */
  11965. tg3_switch_clocks(tp);
  11966. #endif
  11967. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11968. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11969. goto out;
  11970. /* It is best to perform DMA test with maximum write burst size
  11971. * to expose the 5700/5701 write DMA bug.
  11972. */
  11973. saved_dma_rwctrl = tp->dma_rwctrl;
  11974. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11975. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11976. while (1) {
  11977. u32 *p = buf, i;
  11978. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11979. p[i] = i;
  11980. /* Send the buffer to the chip. */
  11981. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11982. if (ret) {
  11983. dev_err(&tp->pdev->dev,
  11984. "%s: Buffer write failed. err = %d\n",
  11985. __func__, ret);
  11986. break;
  11987. }
  11988. #if 0
  11989. /* validate data reached card RAM correctly. */
  11990. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11991. u32 val;
  11992. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11993. if (le32_to_cpu(val) != p[i]) {
  11994. dev_err(&tp->pdev->dev,
  11995. "%s: Buffer corrupted on device! "
  11996. "(%d != %d)\n", __func__, val, i);
  11997. /* ret = -ENODEV here? */
  11998. }
  11999. p[i] = 0;
  12000. }
  12001. #endif
  12002. /* Now read it back. */
  12003. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12004. if (ret) {
  12005. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12006. "err = %d\n", __func__, ret);
  12007. break;
  12008. }
  12009. /* Verify it. */
  12010. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12011. if (p[i] == i)
  12012. continue;
  12013. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12014. DMA_RWCTRL_WRITE_BNDRY_16) {
  12015. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12016. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12017. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12018. break;
  12019. } else {
  12020. dev_err(&tp->pdev->dev,
  12021. "%s: Buffer corrupted on read back! "
  12022. "(%d != %d)\n", __func__, p[i], i);
  12023. ret = -ENODEV;
  12024. goto out;
  12025. }
  12026. }
  12027. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12028. /* Success. */
  12029. ret = 0;
  12030. break;
  12031. }
  12032. }
  12033. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12034. DMA_RWCTRL_WRITE_BNDRY_16) {
  12035. /* DMA test passed without adjusting DMA boundary,
  12036. * now look for chipsets that are known to expose the
  12037. * DMA bug without failing the test.
  12038. */
  12039. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12040. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12041. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12042. } else {
  12043. /* Safe to use the calculated DMA boundary. */
  12044. tp->dma_rwctrl = saved_dma_rwctrl;
  12045. }
  12046. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12047. }
  12048. out:
  12049. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12050. out_nofree:
  12051. return ret;
  12052. }
  12053. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12054. {
  12055. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  12056. tp->bufmgr_config.mbuf_read_dma_low_water =
  12057. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12058. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12059. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12060. tp->bufmgr_config.mbuf_high_water =
  12061. DEFAULT_MB_HIGH_WATER_57765;
  12062. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12063. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12064. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12065. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12066. tp->bufmgr_config.mbuf_high_water_jumbo =
  12067. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12068. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12069. tp->bufmgr_config.mbuf_read_dma_low_water =
  12070. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12071. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12072. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12073. tp->bufmgr_config.mbuf_high_water =
  12074. DEFAULT_MB_HIGH_WATER_5705;
  12075. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12076. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12077. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12078. tp->bufmgr_config.mbuf_high_water =
  12079. DEFAULT_MB_HIGH_WATER_5906;
  12080. }
  12081. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12082. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12083. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12084. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12085. tp->bufmgr_config.mbuf_high_water_jumbo =
  12086. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12087. } else {
  12088. tp->bufmgr_config.mbuf_read_dma_low_water =
  12089. DEFAULT_MB_RDMA_LOW_WATER;
  12090. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12091. DEFAULT_MB_MACRX_LOW_WATER;
  12092. tp->bufmgr_config.mbuf_high_water =
  12093. DEFAULT_MB_HIGH_WATER;
  12094. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12095. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12096. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12097. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12098. tp->bufmgr_config.mbuf_high_water_jumbo =
  12099. DEFAULT_MB_HIGH_WATER_JUMBO;
  12100. }
  12101. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12102. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12103. }
  12104. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12105. {
  12106. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12107. case TG3_PHY_ID_BCM5400: return "5400";
  12108. case TG3_PHY_ID_BCM5401: return "5401";
  12109. case TG3_PHY_ID_BCM5411: return "5411";
  12110. case TG3_PHY_ID_BCM5701: return "5701";
  12111. case TG3_PHY_ID_BCM5703: return "5703";
  12112. case TG3_PHY_ID_BCM5704: return "5704";
  12113. case TG3_PHY_ID_BCM5705: return "5705";
  12114. case TG3_PHY_ID_BCM5750: return "5750";
  12115. case TG3_PHY_ID_BCM5752: return "5752";
  12116. case TG3_PHY_ID_BCM5714: return "5714";
  12117. case TG3_PHY_ID_BCM5780: return "5780";
  12118. case TG3_PHY_ID_BCM5755: return "5755";
  12119. case TG3_PHY_ID_BCM5787: return "5787";
  12120. case TG3_PHY_ID_BCM5784: return "5784";
  12121. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12122. case TG3_PHY_ID_BCM5906: return "5906";
  12123. case TG3_PHY_ID_BCM5761: return "5761";
  12124. case TG3_PHY_ID_BCM5718C: return "5718C";
  12125. case TG3_PHY_ID_BCM5718S: return "5718S";
  12126. case TG3_PHY_ID_BCM57765: return "57765";
  12127. case TG3_PHY_ID_BCM5719C: return "5719C";
  12128. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12129. case 0: return "serdes";
  12130. default: return "unknown";
  12131. }
  12132. }
  12133. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12134. {
  12135. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12136. strcpy(str, "PCI Express");
  12137. return str;
  12138. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12139. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12140. strcpy(str, "PCIX:");
  12141. if ((clock_ctrl == 7) ||
  12142. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12143. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12144. strcat(str, "133MHz");
  12145. else if (clock_ctrl == 0)
  12146. strcat(str, "33MHz");
  12147. else if (clock_ctrl == 2)
  12148. strcat(str, "50MHz");
  12149. else if (clock_ctrl == 4)
  12150. strcat(str, "66MHz");
  12151. else if (clock_ctrl == 6)
  12152. strcat(str, "100MHz");
  12153. } else {
  12154. strcpy(str, "PCI:");
  12155. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12156. strcat(str, "66MHz");
  12157. else
  12158. strcat(str, "33MHz");
  12159. }
  12160. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12161. strcat(str, ":32-bit");
  12162. else
  12163. strcat(str, ":64-bit");
  12164. return str;
  12165. }
  12166. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12167. {
  12168. struct pci_dev *peer;
  12169. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12170. for (func = 0; func < 8; func++) {
  12171. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12172. if (peer && peer != tp->pdev)
  12173. break;
  12174. pci_dev_put(peer);
  12175. }
  12176. /* 5704 can be configured in single-port mode, set peer to
  12177. * tp->pdev in that case.
  12178. */
  12179. if (!peer) {
  12180. peer = tp->pdev;
  12181. return peer;
  12182. }
  12183. /*
  12184. * We don't need to keep the refcount elevated; there's no way
  12185. * to remove one half of this device without removing the other
  12186. */
  12187. pci_dev_put(peer);
  12188. return peer;
  12189. }
  12190. static void __devinit tg3_init_coal(struct tg3 *tp)
  12191. {
  12192. struct ethtool_coalesce *ec = &tp->coal;
  12193. memset(ec, 0, sizeof(*ec));
  12194. ec->cmd = ETHTOOL_GCOALESCE;
  12195. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12196. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12197. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12198. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12199. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12200. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12201. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12202. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12203. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12204. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12205. HOSTCC_MODE_CLRTICK_TXBD)) {
  12206. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12207. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12208. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12209. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12210. }
  12211. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12212. ec->rx_coalesce_usecs_irq = 0;
  12213. ec->tx_coalesce_usecs_irq = 0;
  12214. ec->stats_block_coalesce_usecs = 0;
  12215. }
  12216. }
  12217. static const struct net_device_ops tg3_netdev_ops = {
  12218. .ndo_open = tg3_open,
  12219. .ndo_stop = tg3_close,
  12220. .ndo_start_xmit = tg3_start_xmit,
  12221. .ndo_get_stats64 = tg3_get_stats64,
  12222. .ndo_validate_addr = eth_validate_addr,
  12223. .ndo_set_multicast_list = tg3_set_rx_mode,
  12224. .ndo_set_mac_address = tg3_set_mac_addr,
  12225. .ndo_do_ioctl = tg3_ioctl,
  12226. .ndo_tx_timeout = tg3_tx_timeout,
  12227. .ndo_change_mtu = tg3_change_mtu,
  12228. #ifdef CONFIG_NET_POLL_CONTROLLER
  12229. .ndo_poll_controller = tg3_poll_controller,
  12230. #endif
  12231. };
  12232. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12233. .ndo_open = tg3_open,
  12234. .ndo_stop = tg3_close,
  12235. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12236. .ndo_get_stats64 = tg3_get_stats64,
  12237. .ndo_validate_addr = eth_validate_addr,
  12238. .ndo_set_multicast_list = tg3_set_rx_mode,
  12239. .ndo_set_mac_address = tg3_set_mac_addr,
  12240. .ndo_do_ioctl = tg3_ioctl,
  12241. .ndo_tx_timeout = tg3_tx_timeout,
  12242. .ndo_change_mtu = tg3_change_mtu,
  12243. #ifdef CONFIG_NET_POLL_CONTROLLER
  12244. .ndo_poll_controller = tg3_poll_controller,
  12245. #endif
  12246. };
  12247. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12248. const struct pci_device_id *ent)
  12249. {
  12250. struct net_device *dev;
  12251. struct tg3 *tp;
  12252. int i, err, pm_cap;
  12253. u32 sndmbx, rcvmbx, intmbx;
  12254. char str[40];
  12255. u64 dma_mask, persist_dma_mask;
  12256. printk_once(KERN_INFO "%s\n", version);
  12257. err = pci_enable_device(pdev);
  12258. if (err) {
  12259. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12260. return err;
  12261. }
  12262. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12263. if (err) {
  12264. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12265. goto err_out_disable_pdev;
  12266. }
  12267. pci_set_master(pdev);
  12268. /* Find power-management capability. */
  12269. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12270. if (pm_cap == 0) {
  12271. dev_err(&pdev->dev,
  12272. "Cannot find Power Management capability, aborting\n");
  12273. err = -EIO;
  12274. goto err_out_free_res;
  12275. }
  12276. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12277. if (!dev) {
  12278. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12279. err = -ENOMEM;
  12280. goto err_out_free_res;
  12281. }
  12282. SET_NETDEV_DEV(dev, &pdev->dev);
  12283. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12284. tp = netdev_priv(dev);
  12285. tp->pdev = pdev;
  12286. tp->dev = dev;
  12287. tp->pm_cap = pm_cap;
  12288. tp->rx_mode = TG3_DEF_RX_MODE;
  12289. tp->tx_mode = TG3_DEF_TX_MODE;
  12290. if (tg3_debug > 0)
  12291. tp->msg_enable = tg3_debug;
  12292. else
  12293. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12294. /* The word/byte swap controls here control register access byte
  12295. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12296. * setting below.
  12297. */
  12298. tp->misc_host_ctrl =
  12299. MISC_HOST_CTRL_MASK_PCI_INT |
  12300. MISC_HOST_CTRL_WORD_SWAP |
  12301. MISC_HOST_CTRL_INDIR_ACCESS |
  12302. MISC_HOST_CTRL_PCISTATE_RW;
  12303. /* The NONFRM (non-frame) byte/word swap controls take effect
  12304. * on descriptor entries, anything which isn't packet data.
  12305. *
  12306. * The StrongARM chips on the board (one for tx, one for rx)
  12307. * are running in big-endian mode.
  12308. */
  12309. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12310. GRC_MODE_WSWAP_NONFRM_DATA);
  12311. #ifdef __BIG_ENDIAN
  12312. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12313. #endif
  12314. spin_lock_init(&tp->lock);
  12315. spin_lock_init(&tp->indirect_lock);
  12316. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12317. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12318. if (!tp->regs) {
  12319. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12320. err = -ENOMEM;
  12321. goto err_out_free_dev;
  12322. }
  12323. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12324. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12325. dev->ethtool_ops = &tg3_ethtool_ops;
  12326. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12327. dev->irq = pdev->irq;
  12328. err = tg3_get_invariants(tp);
  12329. if (err) {
  12330. dev_err(&pdev->dev,
  12331. "Problem fetching invariants of chip, aborting\n");
  12332. goto err_out_iounmap;
  12333. }
  12334. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12335. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  12336. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12337. dev->netdev_ops = &tg3_netdev_ops;
  12338. else
  12339. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12340. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12341. * device behind the EPB cannot support DMA addresses > 40-bit.
  12342. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12343. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12344. * do DMA address check in tg3_start_xmit().
  12345. */
  12346. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12347. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12348. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12349. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12350. #ifdef CONFIG_HIGHMEM
  12351. dma_mask = DMA_BIT_MASK(64);
  12352. #endif
  12353. } else
  12354. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12355. /* Configure DMA attributes. */
  12356. if (dma_mask > DMA_BIT_MASK(32)) {
  12357. err = pci_set_dma_mask(pdev, dma_mask);
  12358. if (!err) {
  12359. dev->features |= NETIF_F_HIGHDMA;
  12360. err = pci_set_consistent_dma_mask(pdev,
  12361. persist_dma_mask);
  12362. if (err < 0) {
  12363. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12364. "DMA for consistent allocations\n");
  12365. goto err_out_iounmap;
  12366. }
  12367. }
  12368. }
  12369. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12370. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12371. if (err) {
  12372. dev_err(&pdev->dev,
  12373. "No usable DMA configuration, aborting\n");
  12374. goto err_out_iounmap;
  12375. }
  12376. }
  12377. tg3_init_bufmgr_config(tp);
  12378. /* Selectively allow TSO based on operating conditions */
  12379. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12380. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12381. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12382. else {
  12383. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12384. tp->fw_needed = NULL;
  12385. }
  12386. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12387. tp->fw_needed = FIRMWARE_TG3;
  12388. /* TSO is on by default on chips that support hardware TSO.
  12389. * Firmware TSO on older chips gives lower performance, so it
  12390. * is off by default, but can be enabled using ethtool.
  12391. */
  12392. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12393. (dev->features & NETIF_F_IP_CSUM)) {
  12394. dev->features |= NETIF_F_TSO;
  12395. vlan_features_add(dev, NETIF_F_TSO);
  12396. }
  12397. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12398. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12399. if (dev->features & NETIF_F_IPV6_CSUM) {
  12400. dev->features |= NETIF_F_TSO6;
  12401. vlan_features_add(dev, NETIF_F_TSO6);
  12402. }
  12403. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12404. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12405. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12406. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12407. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12408. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12409. dev->features |= NETIF_F_TSO_ECN;
  12410. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12411. }
  12412. }
  12413. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12414. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12415. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12416. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12417. tp->rx_pending = 63;
  12418. }
  12419. err = tg3_get_device_address(tp);
  12420. if (err) {
  12421. dev_err(&pdev->dev,
  12422. "Could not obtain valid ethernet address, aborting\n");
  12423. goto err_out_iounmap;
  12424. }
  12425. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12426. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12427. if (!tp->aperegs) {
  12428. dev_err(&pdev->dev,
  12429. "Cannot map APE registers, aborting\n");
  12430. err = -ENOMEM;
  12431. goto err_out_iounmap;
  12432. }
  12433. tg3_ape_lock_init(tp);
  12434. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12435. tg3_read_dash_ver(tp);
  12436. }
  12437. /*
  12438. * Reset chip in case UNDI or EFI driver did not shutdown
  12439. * DMA self test will enable WDMAC and we'll see (spurious)
  12440. * pending DMA on the PCI bus at that point.
  12441. */
  12442. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12443. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12444. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12445. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12446. }
  12447. err = tg3_test_dma(tp);
  12448. if (err) {
  12449. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12450. goto err_out_apeunmap;
  12451. }
  12452. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12453. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12454. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12455. for (i = 0; i < tp->irq_max; i++) {
  12456. struct tg3_napi *tnapi = &tp->napi[i];
  12457. tnapi->tp = tp;
  12458. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12459. tnapi->int_mbox = intmbx;
  12460. if (i < 4)
  12461. intmbx += 0x8;
  12462. else
  12463. intmbx += 0x4;
  12464. tnapi->consmbox = rcvmbx;
  12465. tnapi->prodmbox = sndmbx;
  12466. if (i)
  12467. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12468. else
  12469. tnapi->coal_now = HOSTCC_MODE_NOW;
  12470. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12471. break;
  12472. /*
  12473. * If we support MSIX, we'll be using RSS. If we're using
  12474. * RSS, the first vector only handles link interrupts and the
  12475. * remaining vectors handle rx and tx interrupts. Reuse the
  12476. * mailbox values for the next iteration. The values we setup
  12477. * above are still useful for the single vectored mode.
  12478. */
  12479. if (!i)
  12480. continue;
  12481. rcvmbx += 0x8;
  12482. if (sndmbx & 0x4)
  12483. sndmbx -= 0x4;
  12484. else
  12485. sndmbx += 0xc;
  12486. }
  12487. tg3_init_coal(tp);
  12488. pci_set_drvdata(pdev, dev);
  12489. err = register_netdev(dev);
  12490. if (err) {
  12491. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12492. goto err_out_apeunmap;
  12493. }
  12494. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12495. tp->board_part_number,
  12496. tp->pci_chip_rev_id,
  12497. tg3_bus_string(tp, str),
  12498. dev->dev_addr);
  12499. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12500. struct phy_device *phydev;
  12501. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12502. netdev_info(dev,
  12503. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12504. phydev->drv->name, dev_name(&phydev->dev));
  12505. } else {
  12506. char *ethtype;
  12507. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12508. ethtype = "10/100Base-TX";
  12509. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12510. ethtype = "1000Base-SX";
  12511. else
  12512. ethtype = "10/100/1000Base-T";
  12513. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12514. "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
  12515. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
  12516. }
  12517. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12518. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12519. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12520. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12521. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12522. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12523. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12524. tp->dma_rwctrl,
  12525. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12526. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12527. return 0;
  12528. err_out_apeunmap:
  12529. if (tp->aperegs) {
  12530. iounmap(tp->aperegs);
  12531. tp->aperegs = NULL;
  12532. }
  12533. err_out_iounmap:
  12534. if (tp->regs) {
  12535. iounmap(tp->regs);
  12536. tp->regs = NULL;
  12537. }
  12538. err_out_free_dev:
  12539. free_netdev(dev);
  12540. err_out_free_res:
  12541. pci_release_regions(pdev);
  12542. err_out_disable_pdev:
  12543. pci_disable_device(pdev);
  12544. pci_set_drvdata(pdev, NULL);
  12545. return err;
  12546. }
  12547. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12548. {
  12549. struct net_device *dev = pci_get_drvdata(pdev);
  12550. if (dev) {
  12551. struct tg3 *tp = netdev_priv(dev);
  12552. if (tp->fw)
  12553. release_firmware(tp->fw);
  12554. cancel_work_sync(&tp->reset_task);
  12555. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12556. tg3_phy_fini(tp);
  12557. tg3_mdio_fini(tp);
  12558. }
  12559. unregister_netdev(dev);
  12560. if (tp->aperegs) {
  12561. iounmap(tp->aperegs);
  12562. tp->aperegs = NULL;
  12563. }
  12564. if (tp->regs) {
  12565. iounmap(tp->regs);
  12566. tp->regs = NULL;
  12567. }
  12568. free_netdev(dev);
  12569. pci_release_regions(pdev);
  12570. pci_disable_device(pdev);
  12571. pci_set_drvdata(pdev, NULL);
  12572. }
  12573. }
  12574. #ifdef CONFIG_PM_SLEEP
  12575. static int tg3_suspend(struct device *device)
  12576. {
  12577. struct pci_dev *pdev = to_pci_dev(device);
  12578. struct net_device *dev = pci_get_drvdata(pdev);
  12579. struct tg3 *tp = netdev_priv(dev);
  12580. int err;
  12581. if (!netif_running(dev))
  12582. return 0;
  12583. flush_work_sync(&tp->reset_task);
  12584. tg3_phy_stop(tp);
  12585. tg3_netif_stop(tp);
  12586. del_timer_sync(&tp->timer);
  12587. tg3_full_lock(tp, 1);
  12588. tg3_disable_ints(tp);
  12589. tg3_full_unlock(tp);
  12590. netif_device_detach(dev);
  12591. tg3_full_lock(tp, 0);
  12592. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12593. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12594. tg3_full_unlock(tp);
  12595. err = tg3_power_down_prepare(tp);
  12596. if (err) {
  12597. int err2;
  12598. tg3_full_lock(tp, 0);
  12599. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12600. err2 = tg3_restart_hw(tp, 1);
  12601. if (err2)
  12602. goto out;
  12603. tp->timer.expires = jiffies + tp->timer_offset;
  12604. add_timer(&tp->timer);
  12605. netif_device_attach(dev);
  12606. tg3_netif_start(tp);
  12607. out:
  12608. tg3_full_unlock(tp);
  12609. if (!err2)
  12610. tg3_phy_start(tp);
  12611. }
  12612. return err;
  12613. }
  12614. static int tg3_resume(struct device *device)
  12615. {
  12616. struct pci_dev *pdev = to_pci_dev(device);
  12617. struct net_device *dev = pci_get_drvdata(pdev);
  12618. struct tg3 *tp = netdev_priv(dev);
  12619. int err;
  12620. if (!netif_running(dev))
  12621. return 0;
  12622. netif_device_attach(dev);
  12623. tg3_full_lock(tp, 0);
  12624. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12625. err = tg3_restart_hw(tp, 1);
  12626. if (err)
  12627. goto out;
  12628. tp->timer.expires = jiffies + tp->timer_offset;
  12629. add_timer(&tp->timer);
  12630. tg3_netif_start(tp);
  12631. out:
  12632. tg3_full_unlock(tp);
  12633. if (!err)
  12634. tg3_phy_start(tp);
  12635. return err;
  12636. }
  12637. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12638. #define TG3_PM_OPS (&tg3_pm_ops)
  12639. #else
  12640. #define TG3_PM_OPS NULL
  12641. #endif /* CONFIG_PM_SLEEP */
  12642. static struct pci_driver tg3_driver = {
  12643. .name = DRV_MODULE_NAME,
  12644. .id_table = tg3_pci_tbl,
  12645. .probe = tg3_init_one,
  12646. .remove = __devexit_p(tg3_remove_one),
  12647. .driver.pm = TG3_PM_OPS,
  12648. };
  12649. static int __init tg3_init(void)
  12650. {
  12651. return pci_register_driver(&tg3_driver);
  12652. }
  12653. static void __exit tg3_cleanup(void)
  12654. {
  12655. pci_unregister_driver(&tg3_driver);
  12656. }
  12657. module_init(tg3_init);
  12658. module_exit(tg3_cleanup);