qlcnic_ctx.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. static u32
  9. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  10. {
  11. u32 rsp;
  12. int timeout = 0;
  13. do {
  14. /* give atleast 1ms for firmware to respond */
  15. msleep(1);
  16. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  17. return QLCNIC_CDRP_RSP_TIMEOUT;
  18. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  19. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  20. return rsp;
  21. }
  22. u32
  23. qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  24. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd)
  25. {
  26. u32 rsp;
  27. u32 signature;
  28. u32 rcode = QLCNIC_RCODE_SUCCESS;
  29. struct pci_dev *pdev = adapter->pdev;
  30. signature = QLCNIC_CDRP_SIGNATURE_MAKE(pci_fn, version);
  31. /* Acquire semaphore before accessing CRB */
  32. if (qlcnic_api_lock(adapter))
  33. return QLCNIC_RCODE_TIMEOUT;
  34. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  35. QLCWR32(adapter, QLCNIC_ARG1_CRB_OFFSET, arg1);
  36. QLCWR32(adapter, QLCNIC_ARG2_CRB_OFFSET, arg2);
  37. QLCWR32(adapter, QLCNIC_ARG3_CRB_OFFSET, arg3);
  38. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET, QLCNIC_CDRP_FORM_CMD(cmd));
  39. rsp = qlcnic_poll_rsp(adapter);
  40. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  41. dev_err(&pdev->dev, "card response timeout.\n");
  42. rcode = QLCNIC_RCODE_TIMEOUT;
  43. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  44. rcode = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  45. dev_err(&pdev->dev, "failed card response code:0x%x\n",
  46. rcode);
  47. }
  48. /* Release semaphore */
  49. qlcnic_api_unlock(adapter);
  50. return rcode;
  51. }
  52. int
  53. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  54. {
  55. struct qlcnic_recv_context *recv_ctx = &adapter->recv_ctx;
  56. if (recv_ctx->state == QLCNIC_HOST_CTX_STATE_ACTIVE) {
  57. if (qlcnic_issue_cmd(adapter,
  58. adapter->ahw.pci_func,
  59. adapter->fw_hal_version,
  60. recv_ctx->context_id,
  61. mtu,
  62. 0,
  63. QLCNIC_CDRP_CMD_SET_MTU)) {
  64. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  65. return -EIO;
  66. }
  67. }
  68. return 0;
  69. }
  70. static int
  71. qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  72. {
  73. void *addr;
  74. struct qlcnic_hostrq_rx_ctx *prq;
  75. struct qlcnic_cardrsp_rx_ctx *prsp;
  76. struct qlcnic_hostrq_rds_ring *prq_rds;
  77. struct qlcnic_hostrq_sds_ring *prq_sds;
  78. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  79. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  80. struct qlcnic_host_rds_ring *rds_ring;
  81. struct qlcnic_host_sds_ring *sds_ring;
  82. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  83. u64 phys_addr;
  84. int i, nrds_rings, nsds_rings;
  85. size_t rq_size, rsp_size;
  86. u32 cap, reg, val, reg2;
  87. int err;
  88. struct qlcnic_recv_context *recv_ctx = &adapter->recv_ctx;
  89. nrds_rings = adapter->max_rds_rings;
  90. nsds_rings = adapter->max_sds_rings;
  91. rq_size =
  92. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  93. nsds_rings);
  94. rsp_size =
  95. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  96. nsds_rings);
  97. addr = pci_alloc_consistent(adapter->pdev,
  98. rq_size, &hostrq_phys_addr);
  99. if (addr == NULL)
  100. return -ENOMEM;
  101. prq = (struct qlcnic_hostrq_rx_ctx *)addr;
  102. addr = pci_alloc_consistent(adapter->pdev,
  103. rsp_size, &cardrsp_phys_addr);
  104. if (addr == NULL) {
  105. err = -ENOMEM;
  106. goto out_free_rq;
  107. }
  108. prsp = (struct qlcnic_cardrsp_rx_ctx *)addr;
  109. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  110. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  111. | QLCNIC_CAP0_VALIDOFF);
  112. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  113. prq->valid_field_offset = offsetof(struct qlcnic_hostrq_rx_ctx,
  114. msix_handler);
  115. prq->txrx_sds_binding = nsds_rings - 1;
  116. prq->capabilities[0] = cpu_to_le32(cap);
  117. prq->host_int_crb_mode =
  118. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  119. prq->host_rds_crb_mode =
  120. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  121. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  122. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  123. prq->rds_ring_offset = cpu_to_le32(0);
  124. val = le32_to_cpu(prq->rds_ring_offset) +
  125. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  126. prq->sds_ring_offset = cpu_to_le32(val);
  127. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  128. le32_to_cpu(prq->rds_ring_offset));
  129. for (i = 0; i < nrds_rings; i++) {
  130. rds_ring = &recv_ctx->rds_rings[i];
  131. rds_ring->producer = 0;
  132. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  133. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  134. prq_rds[i].ring_kind = cpu_to_le32(i);
  135. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  136. }
  137. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  138. le32_to_cpu(prq->sds_ring_offset));
  139. for (i = 0; i < nsds_rings; i++) {
  140. sds_ring = &recv_ctx->sds_rings[i];
  141. sds_ring->consumer = 0;
  142. memset(sds_ring->desc_head, 0, STATUS_DESC_RINGSIZE(sds_ring));
  143. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  144. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  145. prq_sds[i].msi_index = cpu_to_le16(i);
  146. }
  147. phys_addr = hostrq_phys_addr;
  148. err = qlcnic_issue_cmd(adapter,
  149. adapter->ahw.pci_func,
  150. adapter->fw_hal_version,
  151. (u32)(phys_addr >> 32),
  152. (u32)(phys_addr & 0xffffffff),
  153. rq_size,
  154. QLCNIC_CDRP_CMD_CREATE_RX_CTX);
  155. if (err) {
  156. dev_err(&adapter->pdev->dev,
  157. "Failed to create rx ctx in firmware%d\n", err);
  158. goto out_free_rsp;
  159. }
  160. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  161. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  162. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  163. rds_ring = &recv_ctx->rds_rings[i];
  164. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  165. rds_ring->crb_rcv_producer = adapter->ahw.pci_base0 + reg;
  166. }
  167. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  168. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  169. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  170. sds_ring = &recv_ctx->sds_rings[i];
  171. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  172. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  173. sds_ring->crb_sts_consumer = adapter->ahw.pci_base0 + reg;
  174. sds_ring->crb_intr_mask = adapter->ahw.pci_base0 + reg2;
  175. }
  176. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  177. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  178. recv_ctx->virt_port = prsp->virt_port;
  179. out_free_rsp:
  180. pci_free_consistent(adapter->pdev, rsp_size, prsp, cardrsp_phys_addr);
  181. out_free_rq:
  182. pci_free_consistent(adapter->pdev, rq_size, prq, hostrq_phys_addr);
  183. return err;
  184. }
  185. static void
  186. qlcnic_fw_cmd_destroy_rx_ctx(struct qlcnic_adapter *adapter)
  187. {
  188. struct qlcnic_recv_context *recv_ctx = &adapter->recv_ctx;
  189. if (qlcnic_issue_cmd(adapter,
  190. adapter->ahw.pci_func,
  191. adapter->fw_hal_version,
  192. recv_ctx->context_id,
  193. QLCNIC_DESTROY_CTX_RESET,
  194. 0,
  195. QLCNIC_CDRP_CMD_DESTROY_RX_CTX)) {
  196. dev_err(&adapter->pdev->dev,
  197. "Failed to destroy rx ctx in firmware\n");
  198. }
  199. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  200. }
  201. static int
  202. qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter)
  203. {
  204. struct qlcnic_hostrq_tx_ctx *prq;
  205. struct qlcnic_hostrq_cds_ring *prq_cds;
  206. struct qlcnic_cardrsp_tx_ctx *prsp;
  207. void *rq_addr, *rsp_addr;
  208. size_t rq_size, rsp_size;
  209. u32 temp;
  210. int err;
  211. u64 phys_addr;
  212. dma_addr_t rq_phys_addr, rsp_phys_addr;
  213. struct qlcnic_host_tx_ring *tx_ring = adapter->tx_ring;
  214. /* reset host resources */
  215. tx_ring->producer = 0;
  216. tx_ring->sw_consumer = 0;
  217. *(tx_ring->hw_consumer) = 0;
  218. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  219. rq_addr = pci_alloc_consistent(adapter->pdev,
  220. rq_size, &rq_phys_addr);
  221. if (!rq_addr)
  222. return -ENOMEM;
  223. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  224. rsp_addr = pci_alloc_consistent(adapter->pdev,
  225. rsp_size, &rsp_phys_addr);
  226. if (!rsp_addr) {
  227. err = -ENOMEM;
  228. goto out_free_rq;
  229. }
  230. memset(rq_addr, 0, rq_size);
  231. prq = (struct qlcnic_hostrq_tx_ctx *)rq_addr;
  232. memset(rsp_addr, 0, rsp_size);
  233. prsp = (struct qlcnic_cardrsp_tx_ctx *)rsp_addr;
  234. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  235. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  236. QLCNIC_CAP0_LSO);
  237. prq->capabilities[0] = cpu_to_le32(temp);
  238. prq->host_int_crb_mode =
  239. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  240. prq->interrupt_ctl = 0;
  241. prq->msi_index = 0;
  242. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  243. prq_cds = &prq->cds_ring;
  244. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  245. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  246. phys_addr = rq_phys_addr;
  247. err = qlcnic_issue_cmd(adapter,
  248. adapter->ahw.pci_func,
  249. adapter->fw_hal_version,
  250. (u32)(phys_addr >> 32),
  251. ((u32)phys_addr & 0xffffffff),
  252. rq_size,
  253. QLCNIC_CDRP_CMD_CREATE_TX_CTX);
  254. if (err == QLCNIC_RCODE_SUCCESS) {
  255. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  256. tx_ring->crb_cmd_producer = adapter->ahw.pci_base0 + temp;
  257. adapter->tx_context_id =
  258. le16_to_cpu(prsp->context_id);
  259. } else {
  260. dev_err(&adapter->pdev->dev,
  261. "Failed to create tx ctx in firmware%d\n", err);
  262. err = -EIO;
  263. }
  264. pci_free_consistent(adapter->pdev, rsp_size, rsp_addr, rsp_phys_addr);
  265. out_free_rq:
  266. pci_free_consistent(adapter->pdev, rq_size, rq_addr, rq_phys_addr);
  267. return err;
  268. }
  269. static void
  270. qlcnic_fw_cmd_destroy_tx_ctx(struct qlcnic_adapter *adapter)
  271. {
  272. if (qlcnic_issue_cmd(adapter,
  273. adapter->ahw.pci_func,
  274. adapter->fw_hal_version,
  275. adapter->tx_context_id,
  276. QLCNIC_DESTROY_CTX_RESET,
  277. 0,
  278. QLCNIC_CDRP_CMD_DESTROY_TX_CTX)) {
  279. dev_err(&adapter->pdev->dev,
  280. "Failed to destroy tx ctx in firmware\n");
  281. }
  282. }
  283. int
  284. qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val)
  285. {
  286. if (qlcnic_issue_cmd(adapter,
  287. adapter->ahw.pci_func,
  288. adapter->fw_hal_version,
  289. reg,
  290. 0,
  291. 0,
  292. QLCNIC_CDRP_CMD_READ_PHY)) {
  293. return -EIO;
  294. }
  295. return QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  296. }
  297. int
  298. qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val)
  299. {
  300. return qlcnic_issue_cmd(adapter,
  301. adapter->ahw.pci_func,
  302. adapter->fw_hal_version,
  303. reg,
  304. val,
  305. 0,
  306. QLCNIC_CDRP_CMD_WRITE_PHY);
  307. }
  308. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  309. {
  310. void *addr;
  311. int err;
  312. int ring;
  313. struct qlcnic_recv_context *recv_ctx;
  314. struct qlcnic_host_rds_ring *rds_ring;
  315. struct qlcnic_host_sds_ring *sds_ring;
  316. struct qlcnic_host_tx_ring *tx_ring;
  317. struct pci_dev *pdev = adapter->pdev;
  318. recv_ctx = &adapter->recv_ctx;
  319. tx_ring = adapter->tx_ring;
  320. tx_ring->hw_consumer = (__le32 *)pci_alloc_consistent(pdev, sizeof(u32),
  321. &tx_ring->hw_cons_phys_addr);
  322. if (tx_ring->hw_consumer == NULL) {
  323. dev_err(&pdev->dev, "failed to allocate tx consumer\n");
  324. return -ENOMEM;
  325. }
  326. *(tx_ring->hw_consumer) = 0;
  327. /* cmd desc ring */
  328. addr = pci_alloc_consistent(pdev, TX_DESC_RINGSIZE(tx_ring),
  329. &tx_ring->phys_addr);
  330. if (addr == NULL) {
  331. dev_err(&pdev->dev, "failed to allocate tx desc ring\n");
  332. err = -ENOMEM;
  333. goto err_out_free;
  334. }
  335. tx_ring->desc_head = (struct cmd_desc_type0 *)addr;
  336. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  337. rds_ring = &recv_ctx->rds_rings[ring];
  338. addr = pci_alloc_consistent(adapter->pdev,
  339. RCV_DESC_RINGSIZE(rds_ring),
  340. &rds_ring->phys_addr);
  341. if (addr == NULL) {
  342. dev_err(&pdev->dev,
  343. "failed to allocate rds ring [%d]\n", ring);
  344. err = -ENOMEM;
  345. goto err_out_free;
  346. }
  347. rds_ring->desc_head = (struct rcv_desc *)addr;
  348. }
  349. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  350. sds_ring = &recv_ctx->sds_rings[ring];
  351. addr = pci_alloc_consistent(adapter->pdev,
  352. STATUS_DESC_RINGSIZE(sds_ring),
  353. &sds_ring->phys_addr);
  354. if (addr == NULL) {
  355. dev_err(&pdev->dev,
  356. "failed to allocate sds ring [%d]\n", ring);
  357. err = -ENOMEM;
  358. goto err_out_free;
  359. }
  360. sds_ring->desc_head = (struct status_desc *)addr;
  361. }
  362. return 0;
  363. err_out_free:
  364. qlcnic_free_hw_resources(adapter);
  365. return err;
  366. }
  367. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter)
  368. {
  369. int err;
  370. if (adapter->flags & QLCNIC_NEED_FLR) {
  371. pci_reset_function(adapter->pdev);
  372. adapter->flags &= ~QLCNIC_NEED_FLR;
  373. }
  374. err = qlcnic_fw_cmd_create_rx_ctx(adapter);
  375. if (err)
  376. return err;
  377. err = qlcnic_fw_cmd_create_tx_ctx(adapter);
  378. if (err) {
  379. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  380. return err;
  381. }
  382. set_bit(__QLCNIC_FW_ATTACHED, &adapter->state);
  383. return 0;
  384. }
  385. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter)
  386. {
  387. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  388. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  389. qlcnic_fw_cmd_destroy_tx_ctx(adapter);
  390. /* Allow dma queues to drain after context reset */
  391. msleep(20);
  392. }
  393. }
  394. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  395. {
  396. struct qlcnic_recv_context *recv_ctx;
  397. struct qlcnic_host_rds_ring *rds_ring;
  398. struct qlcnic_host_sds_ring *sds_ring;
  399. struct qlcnic_host_tx_ring *tx_ring;
  400. int ring;
  401. recv_ctx = &adapter->recv_ctx;
  402. tx_ring = adapter->tx_ring;
  403. if (tx_ring->hw_consumer != NULL) {
  404. pci_free_consistent(adapter->pdev,
  405. sizeof(u32),
  406. tx_ring->hw_consumer,
  407. tx_ring->hw_cons_phys_addr);
  408. tx_ring->hw_consumer = NULL;
  409. }
  410. if (tx_ring->desc_head != NULL) {
  411. pci_free_consistent(adapter->pdev,
  412. TX_DESC_RINGSIZE(tx_ring),
  413. tx_ring->desc_head, tx_ring->phys_addr);
  414. tx_ring->desc_head = NULL;
  415. }
  416. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  417. rds_ring = &recv_ctx->rds_rings[ring];
  418. if (rds_ring->desc_head != NULL) {
  419. pci_free_consistent(adapter->pdev,
  420. RCV_DESC_RINGSIZE(rds_ring),
  421. rds_ring->desc_head,
  422. rds_ring->phys_addr);
  423. rds_ring->desc_head = NULL;
  424. }
  425. }
  426. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  427. sds_ring = &recv_ctx->sds_rings[ring];
  428. if (sds_ring->desc_head != NULL) {
  429. pci_free_consistent(adapter->pdev,
  430. STATUS_DESC_RINGSIZE(sds_ring),
  431. sds_ring->desc_head,
  432. sds_ring->phys_addr);
  433. sds_ring->desc_head = NULL;
  434. }
  435. }
  436. }
  437. /* Get MAC address of a NIC partition */
  438. int qlcnic_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  439. {
  440. int err;
  441. u32 arg1;
  442. arg1 = adapter->ahw.pci_func | BIT_8;
  443. err = qlcnic_issue_cmd(adapter,
  444. adapter->ahw.pci_func,
  445. adapter->fw_hal_version,
  446. arg1,
  447. 0,
  448. 0,
  449. QLCNIC_CDRP_CMD_MAC_ADDRESS);
  450. if (err == QLCNIC_RCODE_SUCCESS)
  451. qlcnic_fetch_mac(adapter, QLCNIC_ARG1_CRB_OFFSET,
  452. QLCNIC_ARG2_CRB_OFFSET, 0, mac);
  453. else {
  454. dev_err(&adapter->pdev->dev,
  455. "Failed to get mac address%d\n", err);
  456. err = -EIO;
  457. }
  458. return err;
  459. }
  460. /* Get info of a NIC partition */
  461. int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  462. struct qlcnic_info *npar_info, u8 func_id)
  463. {
  464. int err;
  465. dma_addr_t nic_dma_t;
  466. struct qlcnic_info *nic_info;
  467. void *nic_info_addr;
  468. size_t nic_size = sizeof(struct qlcnic_info);
  469. nic_info_addr = pci_alloc_consistent(adapter->pdev,
  470. nic_size, &nic_dma_t);
  471. if (!nic_info_addr)
  472. return -ENOMEM;
  473. memset(nic_info_addr, 0, nic_size);
  474. nic_info = (struct qlcnic_info *) nic_info_addr;
  475. err = qlcnic_issue_cmd(adapter,
  476. adapter->ahw.pci_func,
  477. adapter->fw_hal_version,
  478. MSD(nic_dma_t),
  479. LSD(nic_dma_t),
  480. (func_id << 16 | nic_size),
  481. QLCNIC_CDRP_CMD_GET_NIC_INFO);
  482. if (err == QLCNIC_RCODE_SUCCESS) {
  483. npar_info->pci_func = le16_to_cpu(nic_info->pci_func);
  484. npar_info->op_mode = le16_to_cpu(nic_info->op_mode);
  485. npar_info->phys_port = le16_to_cpu(nic_info->phys_port);
  486. npar_info->switch_mode = le16_to_cpu(nic_info->switch_mode);
  487. npar_info->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  488. npar_info->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  489. npar_info->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  490. npar_info->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  491. npar_info->capabilities = le32_to_cpu(nic_info->capabilities);
  492. npar_info->max_mtu = le16_to_cpu(nic_info->max_mtu);
  493. dev_info(&adapter->pdev->dev,
  494. "phy port: %d switch_mode: %d,\n"
  495. "\tmax_tx_q: %d max_rx_q: %d min_tx_bw: 0x%x,\n"
  496. "\tmax_tx_bw: 0x%x max_mtu:0x%x, capabilities: 0x%x\n",
  497. npar_info->phys_port, npar_info->switch_mode,
  498. npar_info->max_tx_ques, npar_info->max_rx_ques,
  499. npar_info->min_tx_bw, npar_info->max_tx_bw,
  500. npar_info->max_mtu, npar_info->capabilities);
  501. } else {
  502. dev_err(&adapter->pdev->dev,
  503. "Failed to get nic info%d\n", err);
  504. err = -EIO;
  505. }
  506. pci_free_consistent(adapter->pdev, nic_size, nic_info_addr, nic_dma_t);
  507. return err;
  508. }
  509. /* Configure a NIC partition */
  510. int qlcnic_set_nic_info(struct qlcnic_adapter *adapter, struct qlcnic_info *nic)
  511. {
  512. int err = -EIO;
  513. dma_addr_t nic_dma_t;
  514. void *nic_info_addr;
  515. struct qlcnic_info *nic_info;
  516. size_t nic_size = sizeof(struct qlcnic_info);
  517. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  518. return err;
  519. nic_info_addr = pci_alloc_consistent(adapter->pdev, nic_size,
  520. &nic_dma_t);
  521. if (!nic_info_addr)
  522. return -ENOMEM;
  523. memset(nic_info_addr, 0, nic_size);
  524. nic_info = (struct qlcnic_info *)nic_info_addr;
  525. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  526. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  527. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  528. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  529. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  530. nic_info->max_mac_filters = nic->max_mac_filters;
  531. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  532. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  533. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  534. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  535. err = qlcnic_issue_cmd(adapter,
  536. adapter->ahw.pci_func,
  537. adapter->fw_hal_version,
  538. MSD(nic_dma_t),
  539. LSD(nic_dma_t),
  540. ((nic->pci_func << 16) | nic_size),
  541. QLCNIC_CDRP_CMD_SET_NIC_INFO);
  542. if (err != QLCNIC_RCODE_SUCCESS) {
  543. dev_err(&adapter->pdev->dev,
  544. "Failed to set nic info%d\n", err);
  545. err = -EIO;
  546. }
  547. pci_free_consistent(adapter->pdev, nic_size, nic_info_addr, nic_dma_t);
  548. return err;
  549. }
  550. /* Get PCI Info of a partition */
  551. int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  552. struct qlcnic_pci_info *pci_info)
  553. {
  554. int err = 0, i;
  555. dma_addr_t pci_info_dma_t;
  556. struct qlcnic_pci_info *npar;
  557. void *pci_info_addr;
  558. size_t npar_size = sizeof(struct qlcnic_pci_info);
  559. size_t pci_size = npar_size * QLCNIC_MAX_PCI_FUNC;
  560. pci_info_addr = pci_alloc_consistent(adapter->pdev, pci_size,
  561. &pci_info_dma_t);
  562. if (!pci_info_addr)
  563. return -ENOMEM;
  564. memset(pci_info_addr, 0, pci_size);
  565. npar = (struct qlcnic_pci_info *) pci_info_addr;
  566. err = qlcnic_issue_cmd(adapter,
  567. adapter->ahw.pci_func,
  568. adapter->fw_hal_version,
  569. MSD(pci_info_dma_t),
  570. LSD(pci_info_dma_t),
  571. pci_size,
  572. QLCNIC_CDRP_CMD_GET_PCI_INFO);
  573. if (err == QLCNIC_RCODE_SUCCESS) {
  574. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++, npar++, pci_info++) {
  575. pci_info->id = le16_to_cpu(npar->id);
  576. pci_info->active = le16_to_cpu(npar->active);
  577. pci_info->type = le16_to_cpu(npar->type);
  578. pci_info->default_port =
  579. le16_to_cpu(npar->default_port);
  580. pci_info->tx_min_bw =
  581. le16_to_cpu(npar->tx_min_bw);
  582. pci_info->tx_max_bw =
  583. le16_to_cpu(npar->tx_max_bw);
  584. memcpy(pci_info->mac, npar->mac, ETH_ALEN);
  585. }
  586. } else {
  587. dev_err(&adapter->pdev->dev,
  588. "Failed to get PCI Info%d\n", err);
  589. err = -EIO;
  590. }
  591. pci_free_consistent(adapter->pdev, pci_size, pci_info_addr,
  592. pci_info_dma_t);
  593. return err;
  594. }
  595. /* Configure eSwitch for port mirroring */
  596. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  597. u8 enable_mirroring, u8 pci_func)
  598. {
  599. int err = -EIO;
  600. u32 arg1;
  601. if (adapter->op_mode != QLCNIC_MGMT_FUNC ||
  602. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  603. return err;
  604. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  605. arg1 |= pci_func << 8;
  606. err = qlcnic_issue_cmd(adapter,
  607. adapter->ahw.pci_func,
  608. adapter->fw_hal_version,
  609. arg1,
  610. 0,
  611. 0,
  612. QLCNIC_CDRP_CMD_SET_PORTMIRRORING);
  613. if (err != QLCNIC_RCODE_SUCCESS) {
  614. dev_err(&adapter->pdev->dev,
  615. "Failed to configure port mirroring%d on eswitch:%d\n",
  616. pci_func, id);
  617. } else {
  618. dev_info(&adapter->pdev->dev,
  619. "Configured eSwitch %d for port mirroring:%d\n",
  620. id, pci_func);
  621. }
  622. return err;
  623. }
  624. int qlcnic_get_port_stats(struct qlcnic_adapter *adapter, const u8 func,
  625. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  626. size_t stats_size = sizeof(struct __qlcnic_esw_statistics);
  627. struct __qlcnic_esw_statistics *stats;
  628. dma_addr_t stats_dma_t;
  629. void *stats_addr;
  630. u32 arg1;
  631. int err;
  632. if (esw_stats == NULL)
  633. return -ENOMEM;
  634. if (adapter->op_mode != QLCNIC_MGMT_FUNC &&
  635. func != adapter->ahw.pci_func) {
  636. dev_err(&adapter->pdev->dev,
  637. "Not privilege to query stats for func=%d", func);
  638. return -EIO;
  639. }
  640. stats_addr = pci_alloc_consistent(adapter->pdev, stats_size,
  641. &stats_dma_t);
  642. if (!stats_addr) {
  643. dev_err(&adapter->pdev->dev, "Unable to allocate memory\n");
  644. return -ENOMEM;
  645. }
  646. memset(stats_addr, 0, stats_size);
  647. arg1 = func | QLCNIC_STATS_VERSION << 8 | QLCNIC_STATS_PORT << 12;
  648. arg1 |= rx_tx << 15 | stats_size << 16;
  649. err = qlcnic_issue_cmd(adapter,
  650. adapter->ahw.pci_func,
  651. adapter->fw_hal_version,
  652. arg1,
  653. MSD(stats_dma_t),
  654. LSD(stats_dma_t),
  655. QLCNIC_CDRP_CMD_GET_ESWITCH_STATS);
  656. if (!err) {
  657. stats = (struct __qlcnic_esw_statistics *)stats_addr;
  658. esw_stats->context_id = le16_to_cpu(stats->context_id);
  659. esw_stats->version = le16_to_cpu(stats->version);
  660. esw_stats->size = le16_to_cpu(stats->size);
  661. esw_stats->multicast_frames =
  662. le64_to_cpu(stats->multicast_frames);
  663. esw_stats->broadcast_frames =
  664. le64_to_cpu(stats->broadcast_frames);
  665. esw_stats->unicast_frames = le64_to_cpu(stats->unicast_frames);
  666. esw_stats->dropped_frames = le64_to_cpu(stats->dropped_frames);
  667. esw_stats->local_frames = le64_to_cpu(stats->local_frames);
  668. esw_stats->errors = le64_to_cpu(stats->errors);
  669. esw_stats->numbytes = le64_to_cpu(stats->numbytes);
  670. }
  671. pci_free_consistent(adapter->pdev, stats_size, stats_addr,
  672. stats_dma_t);
  673. return err;
  674. }
  675. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *adapter, const u8 eswitch,
  676. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  677. struct __qlcnic_esw_statistics port_stats;
  678. u8 i;
  679. int ret = -EIO;
  680. if (esw_stats == NULL)
  681. return -ENOMEM;
  682. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  683. return -EIO;
  684. if (adapter->npars == NULL)
  685. return -EIO;
  686. memset(esw_stats, 0, sizeof(u64));
  687. esw_stats->unicast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  688. esw_stats->multicast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  689. esw_stats->broadcast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  690. esw_stats->dropped_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  691. esw_stats->errors = QLCNIC_ESW_STATS_NOT_AVAIL;
  692. esw_stats->local_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  693. esw_stats->numbytes = QLCNIC_ESW_STATS_NOT_AVAIL;
  694. esw_stats->context_id = eswitch;
  695. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++) {
  696. if (adapter->npars[i].phy_port != eswitch)
  697. continue;
  698. memset(&port_stats, 0, sizeof(struct __qlcnic_esw_statistics));
  699. if (qlcnic_get_port_stats(adapter, i, rx_tx, &port_stats))
  700. continue;
  701. esw_stats->size = port_stats.size;
  702. esw_stats->version = port_stats.version;
  703. QLCNIC_ADD_ESW_STATS(esw_stats->unicast_frames,
  704. port_stats.unicast_frames);
  705. QLCNIC_ADD_ESW_STATS(esw_stats->multicast_frames,
  706. port_stats.multicast_frames);
  707. QLCNIC_ADD_ESW_STATS(esw_stats->broadcast_frames,
  708. port_stats.broadcast_frames);
  709. QLCNIC_ADD_ESW_STATS(esw_stats->dropped_frames,
  710. port_stats.dropped_frames);
  711. QLCNIC_ADD_ESW_STATS(esw_stats->errors,
  712. port_stats.errors);
  713. QLCNIC_ADD_ESW_STATS(esw_stats->local_frames,
  714. port_stats.local_frames);
  715. QLCNIC_ADD_ESW_STATS(esw_stats->numbytes,
  716. port_stats.numbytes);
  717. ret = 0;
  718. }
  719. return ret;
  720. }
  721. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, const u8 func_esw,
  722. const u8 port, const u8 rx_tx)
  723. {
  724. u32 arg1;
  725. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  726. return -EIO;
  727. if (func_esw == QLCNIC_STATS_PORT) {
  728. if (port >= QLCNIC_MAX_PCI_FUNC)
  729. goto err_ret;
  730. } else if (func_esw == QLCNIC_STATS_ESWITCH) {
  731. if (port >= QLCNIC_NIU_MAX_XG_PORTS)
  732. goto err_ret;
  733. } else {
  734. goto err_ret;
  735. }
  736. if (rx_tx > QLCNIC_QUERY_TX_COUNTER)
  737. goto err_ret;
  738. arg1 = port | QLCNIC_STATS_VERSION << 8 | func_esw << 12;
  739. arg1 |= BIT_14 | rx_tx << 15;
  740. return qlcnic_issue_cmd(adapter,
  741. adapter->ahw.pci_func,
  742. adapter->fw_hal_version,
  743. arg1,
  744. 0,
  745. 0,
  746. QLCNIC_CDRP_CMD_GET_ESWITCH_STATS);
  747. err_ret:
  748. dev_err(&adapter->pdev->dev, "Invalid argument func_esw=%d port=%d"
  749. "rx_ctx=%d\n", func_esw, port, rx_tx);
  750. return -EIO;
  751. }
  752. static int
  753. __qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  754. u32 *arg1, u32 *arg2)
  755. {
  756. int err = -EIO;
  757. u8 pci_func;
  758. pci_func = (*arg1 >> 8);
  759. err = qlcnic_issue_cmd(adapter,
  760. adapter->ahw.pci_func,
  761. adapter->fw_hal_version,
  762. *arg1,
  763. 0,
  764. 0,
  765. QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG);
  766. if (err == QLCNIC_RCODE_SUCCESS) {
  767. *arg1 = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  768. *arg2 = QLCRD32(adapter, QLCNIC_ARG2_CRB_OFFSET);
  769. dev_info(&adapter->pdev->dev,
  770. "eSwitch port config for pci func %d\n", pci_func);
  771. } else {
  772. dev_err(&adapter->pdev->dev,
  773. "Failed to get eswitch port config for pci func %d\n",
  774. pci_func);
  775. }
  776. return err;
  777. }
  778. /* Configure eSwitch port
  779. op_mode = 0 for setting default port behavior
  780. op_mode = 1 for setting vlan id
  781. op_mode = 2 for deleting vlan id
  782. op_type = 0 for vlan_id
  783. op_type = 1 for port vlan_id
  784. */
  785. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter,
  786. struct qlcnic_esw_func_cfg *esw_cfg)
  787. {
  788. int err = -EIO;
  789. u32 arg1, arg2 = 0;
  790. u8 pci_func;
  791. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  792. return err;
  793. pci_func = esw_cfg->pci_func;
  794. arg1 = (adapter->npars[pci_func].phy_port & BIT_0);
  795. arg1 |= (pci_func << 8);
  796. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  797. return err;
  798. arg1 &= ~(0x0ff << 8);
  799. arg1 |= (pci_func << 8);
  800. arg1 &= ~(BIT_2 | BIT_3);
  801. switch (esw_cfg->op_mode) {
  802. case QLCNIC_PORT_DEFAULTS:
  803. arg1 |= (BIT_4 | BIT_6 | BIT_7);
  804. arg2 |= (BIT_0 | BIT_1);
  805. if (adapter->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  806. arg2 |= (BIT_2 | BIT_3);
  807. if (!(esw_cfg->discard_tagged))
  808. arg1 &= ~BIT_4;
  809. if (!(esw_cfg->promisc_mode))
  810. arg1 &= ~BIT_6;
  811. if (!(esw_cfg->mac_override))
  812. arg1 &= ~BIT_7;
  813. if (!(esw_cfg->mac_anti_spoof))
  814. arg2 &= ~BIT_0;
  815. if (!(esw_cfg->offload_flags & BIT_0))
  816. arg2 &= ~(BIT_1 | BIT_2 | BIT_3);
  817. if (!(esw_cfg->offload_flags & BIT_1))
  818. arg2 &= ~BIT_2;
  819. if (!(esw_cfg->offload_flags & BIT_2))
  820. arg2 &= ~BIT_3;
  821. break;
  822. case QLCNIC_ADD_VLAN:
  823. arg1 |= (BIT_2 | BIT_5);
  824. arg1 |= (esw_cfg->vlan_id << 16);
  825. break;
  826. case QLCNIC_DEL_VLAN:
  827. arg1 |= (BIT_3 | BIT_5);
  828. arg1 &= ~(0x0ffff << 16);
  829. break;
  830. default:
  831. return err;
  832. }
  833. err = qlcnic_issue_cmd(adapter,
  834. adapter->ahw.pci_func,
  835. adapter->fw_hal_version,
  836. arg1,
  837. arg2,
  838. 0,
  839. QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH);
  840. if (err != QLCNIC_RCODE_SUCCESS) {
  841. dev_err(&adapter->pdev->dev,
  842. "Failed to configure eswitch pci func %d\n", pci_func);
  843. } else {
  844. dev_info(&adapter->pdev->dev,
  845. "Configured eSwitch for pci func %d\n", pci_func);
  846. }
  847. return err;
  848. }
  849. int
  850. qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  851. struct qlcnic_esw_func_cfg *esw_cfg)
  852. {
  853. u32 arg1, arg2;
  854. u8 phy_port;
  855. if (adapter->op_mode == QLCNIC_MGMT_FUNC)
  856. phy_port = adapter->npars[esw_cfg->pci_func].phy_port;
  857. else
  858. phy_port = adapter->physical_port;
  859. arg1 = phy_port;
  860. arg1 |= (esw_cfg->pci_func << 8);
  861. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  862. return -EIO;
  863. esw_cfg->discard_tagged = !!(arg1 & BIT_4);
  864. esw_cfg->host_vlan_tag = !!(arg1 & BIT_5);
  865. esw_cfg->promisc_mode = !!(arg1 & BIT_6);
  866. esw_cfg->mac_override = !!(arg1 & BIT_7);
  867. esw_cfg->vlan_id = LSW(arg1 >> 16);
  868. esw_cfg->mac_anti_spoof = (arg2 & 0x1);
  869. esw_cfg->offload_flags = ((arg2 >> 1) & 0x7);
  870. return 0;
  871. }