jme.h 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. * Copyright (c) 2009 - 2010 Guo-Fu Tseng <cooldavid@cooldavid.org>
  7. *
  8. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. *
  23. */
  24. #ifndef __JME_H_INCLUDED__
  25. #define __JME_H_INCLUDED__
  26. #define DRV_NAME "jme"
  27. #define DRV_VERSION "1.0.8"
  28. #define PFX DRV_NAME ": "
  29. #define PCI_DEVICE_ID_JMICRON_JMC250 0x0250
  30. #define PCI_DEVICE_ID_JMICRON_JMC260 0x0260
  31. /*
  32. * Message related definitions
  33. */
  34. #define JME_DEF_MSG_ENABLE \
  35. (NETIF_MSG_PROBE | \
  36. NETIF_MSG_LINK | \
  37. NETIF_MSG_RX_ERR | \
  38. NETIF_MSG_TX_ERR | \
  39. NETIF_MSG_HW)
  40. #ifdef TX_DEBUG
  41. #define tx_dbg(priv, fmt, args...) \
  42. printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ##args)
  43. #else
  44. #define tx_dbg(priv, fmt, args...) \
  45. do { \
  46. if (0) \
  47. printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ##args); \
  48. } while (0)
  49. #endif
  50. /*
  51. * Extra PCI Configuration space interface
  52. */
  53. #define PCI_DCSR_MRRS 0x59
  54. #define PCI_DCSR_MRRS_MASK 0x70
  55. enum pci_dcsr_mrrs_vals {
  56. MRRS_128B = 0x00,
  57. MRRS_256B = 0x10,
  58. MRRS_512B = 0x20,
  59. MRRS_1024B = 0x30,
  60. MRRS_2048B = 0x40,
  61. MRRS_4096B = 0x50,
  62. };
  63. #define PCI_SPI 0xB0
  64. enum pci_spi_bits {
  65. SPI_EN = 0x10,
  66. SPI_MISO = 0x08,
  67. SPI_MOSI = 0x04,
  68. SPI_SCLK = 0x02,
  69. SPI_CS = 0x01,
  70. };
  71. struct jme_spi_op {
  72. void __user *uwbuf;
  73. void __user *urbuf;
  74. __u8 wn; /* Number of write actions */
  75. __u8 rn; /* Number of read actions */
  76. __u8 bitn; /* Number of bits per action */
  77. __u8 spd; /* The maxim acceptable speed of controller, in MHz.*/
  78. __u8 mode; /* CPOL, CPHA, and Duplex mode of SPI */
  79. /* Internal use only */
  80. u8 *kwbuf;
  81. u8 *krbuf;
  82. u8 sr;
  83. u16 halfclk; /* Half of clock cycle calculated from spd, in ns */
  84. };
  85. enum jme_spi_op_bits {
  86. SPI_MODE_CPHA = 0x01,
  87. SPI_MODE_CPOL = 0x02,
  88. SPI_MODE_DUP = 0x80,
  89. };
  90. #define HALF_US 500 /* 500 ns */
  91. #define JMESPIIOCTL SIOCDEVPRIVATE
  92. #define PCI_PRIV_PE1 0xE4
  93. enum pci_priv_pe1_bit_masks {
  94. PE1_ASPMSUPRT = 0x00000003, /*
  95. * RW:
  96. * Aspm_support[1:0]
  97. * (R/W Port of 5C[11:10])
  98. */
  99. PE1_MULTIFUN = 0x00000004, /* RW: Multi_fun_bit */
  100. PE1_RDYDMA = 0x00000008, /* RO: ~link.rdy_for_dma */
  101. PE1_ASPMOPTL = 0x00000030, /* RW: link.rx10s_option[1:0] */
  102. PE1_ASPMOPTH = 0x000000C0, /* RW: 10_req=[3]?HW:[2] */
  103. PE1_GPREG0 = 0x0000FF00, /*
  104. * SRW:
  105. * Cfg_gp_reg0
  106. * [7:6] phy_giga BG control
  107. * [5] CREQ_N as CREQ_N1 (CPPE# as CREQ#)
  108. * [4:0] Reserved
  109. */
  110. PE1_GPREG0_PBG = 0x0000C000, /* phy_giga BG control */
  111. PE1_GPREG1 = 0x00FF0000, /* RW: Cfg_gp_reg1 */
  112. PE1_REVID = 0xFF000000, /* RO: Rev ID */
  113. };
  114. enum pci_priv_pe1_values {
  115. PE1_GPREG0_ENBG = 0x00000000, /* en BG */
  116. PE1_GPREG0_PDD3COLD = 0x00004000, /* giga_PD + d3cold */
  117. PE1_GPREG0_PDPCIESD = 0x00008000, /* giga_PD + pcie_shutdown */
  118. PE1_GPREG0_PDPCIEIDDQ = 0x0000C000, /* giga_PD + pcie_iddq */
  119. };
  120. /*
  121. * Dynamic(adaptive)/Static PCC values
  122. */
  123. enum dynamic_pcc_values {
  124. PCC_OFF = 0,
  125. PCC_P1 = 1,
  126. PCC_P2 = 2,
  127. PCC_P3 = 3,
  128. PCC_OFF_TO = 0,
  129. PCC_P1_TO = 1,
  130. PCC_P2_TO = 64,
  131. PCC_P3_TO = 128,
  132. PCC_OFF_CNT = 0,
  133. PCC_P1_CNT = 1,
  134. PCC_P2_CNT = 16,
  135. PCC_P3_CNT = 32,
  136. };
  137. struct dynpcc_info {
  138. unsigned long last_bytes;
  139. unsigned long last_pkts;
  140. unsigned long intr_cnt;
  141. unsigned char cur;
  142. unsigned char attempt;
  143. unsigned char cnt;
  144. };
  145. #define PCC_INTERVAL_US 100000
  146. #define PCC_INTERVAL (HZ / (1000000 / PCC_INTERVAL_US))
  147. #define PCC_P3_THRESHOLD (2 * 1024 * 1024)
  148. #define PCC_P2_THRESHOLD 800
  149. #define PCC_INTR_THRESHOLD 800
  150. #define PCC_TX_TO 1000
  151. #define PCC_TX_CNT 8
  152. /*
  153. * TX/RX Descriptors
  154. *
  155. * TX/RX Ring DESC Count Must be multiple of 16 and <= 1024
  156. */
  157. #define RING_DESC_ALIGN 16 /* Descriptor alignment */
  158. #define TX_DESC_SIZE 16
  159. #define TX_RING_NR 8
  160. #define TX_RING_ALLOC_SIZE(s) ((s * TX_DESC_SIZE) + RING_DESC_ALIGN)
  161. struct txdesc {
  162. union {
  163. __u8 all[16];
  164. __le32 dw[4];
  165. struct {
  166. /* DW0 */
  167. __le16 vlan;
  168. __u8 rsv1;
  169. __u8 flags;
  170. /* DW1 */
  171. __le16 datalen;
  172. __le16 mss;
  173. /* DW2 */
  174. __le16 pktsize;
  175. __le16 rsv2;
  176. /* DW3 */
  177. __le32 bufaddr;
  178. } desc1;
  179. struct {
  180. /* DW0 */
  181. __le16 rsv1;
  182. __u8 rsv2;
  183. __u8 flags;
  184. /* DW1 */
  185. __le16 datalen;
  186. __le16 rsv3;
  187. /* DW2 */
  188. __le32 bufaddrh;
  189. /* DW3 */
  190. __le32 bufaddrl;
  191. } desc2;
  192. struct {
  193. /* DW0 */
  194. __u8 ehdrsz;
  195. __u8 rsv1;
  196. __u8 rsv2;
  197. __u8 flags;
  198. /* DW1 */
  199. __le16 trycnt;
  200. __le16 segcnt;
  201. /* DW2 */
  202. __le16 pktsz;
  203. __le16 rsv3;
  204. /* DW3 */
  205. __le32 bufaddrl;
  206. } descwb;
  207. };
  208. };
  209. enum jme_txdesc_flags_bits {
  210. TXFLAG_OWN = 0x80,
  211. TXFLAG_INT = 0x40,
  212. TXFLAG_64BIT = 0x20,
  213. TXFLAG_TCPCS = 0x10,
  214. TXFLAG_UDPCS = 0x08,
  215. TXFLAG_IPCS = 0x04,
  216. TXFLAG_LSEN = 0x02,
  217. TXFLAG_TAGON = 0x01,
  218. };
  219. #define TXDESC_MSS_SHIFT 2
  220. enum jme_txwbdesc_flags_bits {
  221. TXWBFLAG_OWN = 0x80,
  222. TXWBFLAG_INT = 0x40,
  223. TXWBFLAG_TMOUT = 0x20,
  224. TXWBFLAG_TRYOUT = 0x10,
  225. TXWBFLAG_COL = 0x08,
  226. TXWBFLAG_ALLERR = TXWBFLAG_TMOUT |
  227. TXWBFLAG_TRYOUT |
  228. TXWBFLAG_COL,
  229. };
  230. #define RX_DESC_SIZE 16
  231. #define RX_RING_NR 4
  232. #define RX_RING_ALLOC_SIZE(s) ((s * RX_DESC_SIZE) + RING_DESC_ALIGN)
  233. #define RX_BUF_DMA_ALIGN 8
  234. #define RX_PREPAD_SIZE 10
  235. #define ETH_CRC_LEN 2
  236. #define RX_VLANHDR_LEN 2
  237. #define RX_EXTRA_LEN (RX_PREPAD_SIZE + \
  238. ETH_HLEN + \
  239. ETH_CRC_LEN + \
  240. RX_VLANHDR_LEN + \
  241. RX_BUF_DMA_ALIGN)
  242. struct rxdesc {
  243. union {
  244. __u8 all[16];
  245. __le32 dw[4];
  246. struct {
  247. /* DW0 */
  248. __le16 rsv2;
  249. __u8 rsv1;
  250. __u8 flags;
  251. /* DW1 */
  252. __le16 datalen;
  253. __le16 wbcpl;
  254. /* DW2 */
  255. __le32 bufaddrh;
  256. /* DW3 */
  257. __le32 bufaddrl;
  258. } desc1;
  259. struct {
  260. /* DW0 */
  261. __le16 vlan;
  262. __le16 flags;
  263. /* DW1 */
  264. __le16 framesize;
  265. __u8 errstat;
  266. __u8 desccnt;
  267. /* DW2 */
  268. __le32 rsshash;
  269. /* DW3 */
  270. __u8 hashfun;
  271. __u8 hashtype;
  272. __le16 resrv;
  273. } descwb;
  274. };
  275. };
  276. enum jme_rxdesc_flags_bits {
  277. RXFLAG_OWN = 0x80,
  278. RXFLAG_INT = 0x40,
  279. RXFLAG_64BIT = 0x20,
  280. };
  281. enum jme_rxwbdesc_flags_bits {
  282. RXWBFLAG_OWN = 0x8000,
  283. RXWBFLAG_INT = 0x4000,
  284. RXWBFLAG_MF = 0x2000,
  285. RXWBFLAG_64BIT = 0x2000,
  286. RXWBFLAG_TCPON = 0x1000,
  287. RXWBFLAG_UDPON = 0x0800,
  288. RXWBFLAG_IPCS = 0x0400,
  289. RXWBFLAG_TCPCS = 0x0200,
  290. RXWBFLAG_UDPCS = 0x0100,
  291. RXWBFLAG_TAGON = 0x0080,
  292. RXWBFLAG_IPV4 = 0x0040,
  293. RXWBFLAG_IPV6 = 0x0020,
  294. RXWBFLAG_PAUSE = 0x0010,
  295. RXWBFLAG_MAGIC = 0x0008,
  296. RXWBFLAG_WAKEUP = 0x0004,
  297. RXWBFLAG_DEST = 0x0003,
  298. RXWBFLAG_DEST_UNI = 0x0001,
  299. RXWBFLAG_DEST_MUL = 0x0002,
  300. RXWBFLAG_DEST_BRO = 0x0003,
  301. };
  302. enum jme_rxwbdesc_desccnt_mask {
  303. RXWBDCNT_WBCPL = 0x80,
  304. RXWBDCNT_DCNT = 0x7F,
  305. };
  306. enum jme_rxwbdesc_errstat_bits {
  307. RXWBERR_LIMIT = 0x80,
  308. RXWBERR_MIIER = 0x40,
  309. RXWBERR_NIBON = 0x20,
  310. RXWBERR_COLON = 0x10,
  311. RXWBERR_ABORT = 0x08,
  312. RXWBERR_SHORT = 0x04,
  313. RXWBERR_OVERUN = 0x02,
  314. RXWBERR_CRCERR = 0x01,
  315. RXWBERR_ALLERR = 0xFF,
  316. };
  317. /*
  318. * Buffer information corresponding to ring descriptors.
  319. */
  320. struct jme_buffer_info {
  321. struct sk_buff *skb;
  322. dma_addr_t mapping;
  323. int len;
  324. int nr_desc;
  325. unsigned long start_xmit;
  326. };
  327. /*
  328. * The structure holding buffer information and ring descriptors all together.
  329. */
  330. struct jme_ring {
  331. void *alloc; /* pointer to allocated memory */
  332. void *desc; /* pointer to ring memory */
  333. dma_addr_t dmaalloc; /* phys address of ring alloc */
  334. dma_addr_t dma; /* phys address for ring dma */
  335. /* Buffer information corresponding to each descriptor */
  336. struct jme_buffer_info *bufinf;
  337. int next_to_use;
  338. atomic_t next_to_clean;
  339. atomic_t nr_free;
  340. };
  341. #define NET_STAT(priv) (priv->dev->stats)
  342. #define NETDEV_GET_STATS(netdev, fun_ptr)
  343. #define DECLARE_NET_DEVICE_STATS
  344. #define DECLARE_NAPI_STRUCT struct napi_struct napi;
  345. #define NETIF_NAPI_SET(dev, napis, pollfn, q) \
  346. netif_napi_add(dev, napis, pollfn, q);
  347. #define JME_NAPI_HOLDER(holder) struct napi_struct *holder
  348. #define JME_NAPI_WEIGHT(w) int w
  349. #define JME_NAPI_WEIGHT_VAL(w) w
  350. #define JME_NAPI_WEIGHT_SET(w, r)
  351. #define JME_RX_COMPLETE(dev, napis) napi_complete(napis)
  352. #define JME_NAPI_ENABLE(priv) napi_enable(&priv->napi);
  353. #define JME_NAPI_DISABLE(priv) \
  354. if (!napi_disable_pending(&priv->napi)) \
  355. napi_disable(&priv->napi);
  356. #define JME_RX_SCHEDULE_PREP(priv) \
  357. napi_schedule_prep(&priv->napi)
  358. #define JME_RX_SCHEDULE(priv) \
  359. __napi_schedule(&priv->napi);
  360. /*
  361. * Jmac Adapter Private data
  362. */
  363. struct jme_adapter {
  364. struct pci_dev *pdev;
  365. struct net_device *dev;
  366. void __iomem *regs;
  367. struct mii_if_info mii_if;
  368. struct jme_ring rxring[RX_RING_NR];
  369. struct jme_ring txring[TX_RING_NR];
  370. spinlock_t phy_lock;
  371. spinlock_t macaddr_lock;
  372. spinlock_t rxmcs_lock;
  373. struct tasklet_struct rxempty_task;
  374. struct tasklet_struct rxclean_task;
  375. struct tasklet_struct txclean_task;
  376. struct tasklet_struct linkch_task;
  377. struct tasklet_struct pcc_task;
  378. unsigned long flags;
  379. u32 reg_txcs;
  380. u32 reg_txpfc;
  381. u32 reg_rxcs;
  382. u32 reg_rxmcs;
  383. u32 reg_ghc;
  384. u32 reg_pmcs;
  385. u32 reg_gpreg1;
  386. u32 phylink;
  387. u32 tx_ring_size;
  388. u32 tx_ring_mask;
  389. u32 tx_wake_threshold;
  390. u32 rx_ring_size;
  391. u32 rx_ring_mask;
  392. u8 mrrs;
  393. unsigned int fpgaver;
  394. u8 chiprev;
  395. u8 chip_main_rev;
  396. u8 chip_sub_rev;
  397. u8 pcirev;
  398. u32 msg_enable;
  399. struct ethtool_cmd old_ecmd;
  400. unsigned int old_mtu;
  401. struct vlan_group *vlgrp;
  402. struct dynpcc_info dpi;
  403. atomic_t intr_sem;
  404. atomic_t link_changing;
  405. atomic_t tx_cleaning;
  406. atomic_t rx_cleaning;
  407. atomic_t rx_empty;
  408. int (*jme_rx)(struct sk_buff *skb);
  409. int (*jme_vlan_rx)(struct sk_buff *skb,
  410. struct vlan_group *grp,
  411. unsigned short vlan_tag);
  412. DECLARE_NAPI_STRUCT
  413. DECLARE_NET_DEVICE_STATS
  414. };
  415. enum jme_flags_bits {
  416. JME_FLAG_MSI = 1,
  417. JME_FLAG_SSET = 2,
  418. JME_FLAG_TXCSUM = 3,
  419. JME_FLAG_TSO = 4,
  420. JME_FLAG_POLL = 5,
  421. JME_FLAG_SHUTDOWN = 6,
  422. };
  423. #define TX_TIMEOUT (5 * HZ)
  424. #define JME_REG_LEN 0x500
  425. #define MAX_ETHERNET_JUMBO_PACKET_SIZE 9216
  426. static inline struct jme_adapter*
  427. jme_napi_priv(struct napi_struct *napi)
  428. {
  429. struct jme_adapter *jme;
  430. jme = container_of(napi, struct jme_adapter, napi);
  431. return jme;
  432. }
  433. /*
  434. * MMaped I/O Resters
  435. */
  436. enum jme_iomap_offsets {
  437. JME_MAC = 0x0000,
  438. JME_PHY = 0x0400,
  439. JME_MISC = 0x0800,
  440. JME_RSS = 0x0C00,
  441. };
  442. enum jme_iomap_lens {
  443. JME_MAC_LEN = 0x80,
  444. JME_PHY_LEN = 0x58,
  445. JME_MISC_LEN = 0x98,
  446. JME_RSS_LEN = 0xFF,
  447. };
  448. enum jme_iomap_regs {
  449. JME_TXCS = JME_MAC | 0x00, /* Transmit Control and Status */
  450. JME_TXDBA_LO = JME_MAC | 0x04, /* Transmit Queue Desc Base Addr */
  451. JME_TXDBA_HI = JME_MAC | 0x08, /* Transmit Queue Desc Base Addr */
  452. JME_TXQDC = JME_MAC | 0x0C, /* Transmit Queue Desc Count */
  453. JME_TXNDA = JME_MAC | 0x10, /* Transmit Queue Next Desc Addr */
  454. JME_TXMCS = JME_MAC | 0x14, /* Transmit MAC Control Status */
  455. JME_TXPFC = JME_MAC | 0x18, /* Transmit Pause Frame Control */
  456. JME_TXTRHD = JME_MAC | 0x1C, /* Transmit Timer/Retry@Half-Dup */
  457. JME_RXCS = JME_MAC | 0x20, /* Receive Control and Status */
  458. JME_RXDBA_LO = JME_MAC | 0x24, /* Receive Queue Desc Base Addr */
  459. JME_RXDBA_HI = JME_MAC | 0x28, /* Receive Queue Desc Base Addr */
  460. JME_RXQDC = JME_MAC | 0x2C, /* Receive Queue Desc Count */
  461. JME_RXNDA = JME_MAC | 0x30, /* Receive Queue Next Desc Addr */
  462. JME_RXMCS = JME_MAC | 0x34, /* Receive MAC Control Status */
  463. JME_RXUMA_LO = JME_MAC | 0x38, /* Receive Unicast MAC Address */
  464. JME_RXUMA_HI = JME_MAC | 0x3C, /* Receive Unicast MAC Address */
  465. JME_RXMCHT_LO = JME_MAC | 0x40, /* Recv Multicast Addr HashTable */
  466. JME_RXMCHT_HI = JME_MAC | 0x44, /* Recv Multicast Addr HashTable */
  467. JME_WFODP = JME_MAC | 0x48, /* Wakeup Frame Output Data Port */
  468. JME_WFOI = JME_MAC | 0x4C, /* Wakeup Frame Output Interface */
  469. JME_SMI = JME_MAC | 0x50, /* Station Management Interface */
  470. JME_GHC = JME_MAC | 0x54, /* Global Host Control */
  471. JME_PMCS = JME_MAC | 0x60, /* Power Management Control/Stat */
  472. JME_PHY_PWR = JME_PHY | 0x24, /* New PHY Power Ctrl Register */
  473. JME_PHY_CS = JME_PHY | 0x28, /* PHY Ctrl and Status Register */
  474. JME_PHY_LINK = JME_PHY | 0x30, /* PHY Link Status Register */
  475. JME_SMBCSR = JME_PHY | 0x40, /* SMB Control and Status */
  476. JME_SMBINTF = JME_PHY | 0x44, /* SMB Interface */
  477. JME_TMCSR = JME_MISC | 0x00, /* Timer Control/Status Register */
  478. JME_GPREG0 = JME_MISC | 0x08, /* General purpose REG-0 */
  479. JME_GPREG1 = JME_MISC | 0x0C, /* General purpose REG-1 */
  480. JME_IEVE = JME_MISC | 0x20, /* Interrupt Event Status */
  481. JME_IREQ = JME_MISC | 0x24, /* Intr Req Status(For Debug) */
  482. JME_IENS = JME_MISC | 0x28, /* Intr Enable - Setting Port */
  483. JME_IENC = JME_MISC | 0x2C, /* Interrupt Enable - Clear Port */
  484. JME_PCCRX0 = JME_MISC | 0x30, /* PCC Control for RX Queue 0 */
  485. JME_PCCTX = JME_MISC | 0x40, /* PCC Control for TX Queues */
  486. JME_CHIPMODE = JME_MISC | 0x44, /* Identify FPGA Version */
  487. JME_SHBA_HI = JME_MISC | 0x48, /* Shadow Register Base HI */
  488. JME_SHBA_LO = JME_MISC | 0x4C, /* Shadow Register Base LO */
  489. JME_TIMER1 = JME_MISC | 0x70, /* Timer1 */
  490. JME_TIMER2 = JME_MISC | 0x74, /* Timer2 */
  491. JME_APMC = JME_MISC | 0x7C, /* Aggressive Power Mode Control */
  492. JME_PCCSRX0 = JME_MISC | 0x80, /* PCC Status of RX0 */
  493. };
  494. /*
  495. * TX Control/Status Bits
  496. */
  497. enum jme_txcs_bits {
  498. TXCS_QUEUE7S = 0x00008000,
  499. TXCS_QUEUE6S = 0x00004000,
  500. TXCS_QUEUE5S = 0x00002000,
  501. TXCS_QUEUE4S = 0x00001000,
  502. TXCS_QUEUE3S = 0x00000800,
  503. TXCS_QUEUE2S = 0x00000400,
  504. TXCS_QUEUE1S = 0x00000200,
  505. TXCS_QUEUE0S = 0x00000100,
  506. TXCS_FIFOTH = 0x000000C0,
  507. TXCS_DMASIZE = 0x00000030,
  508. TXCS_BURST = 0x00000004,
  509. TXCS_ENABLE = 0x00000001,
  510. };
  511. enum jme_txcs_value {
  512. TXCS_FIFOTH_16QW = 0x000000C0,
  513. TXCS_FIFOTH_12QW = 0x00000080,
  514. TXCS_FIFOTH_8QW = 0x00000040,
  515. TXCS_FIFOTH_4QW = 0x00000000,
  516. TXCS_DMASIZE_64B = 0x00000000,
  517. TXCS_DMASIZE_128B = 0x00000010,
  518. TXCS_DMASIZE_256B = 0x00000020,
  519. TXCS_DMASIZE_512B = 0x00000030,
  520. TXCS_SELECT_QUEUE0 = 0x00000000,
  521. TXCS_SELECT_QUEUE1 = 0x00010000,
  522. TXCS_SELECT_QUEUE2 = 0x00020000,
  523. TXCS_SELECT_QUEUE3 = 0x00030000,
  524. TXCS_SELECT_QUEUE4 = 0x00040000,
  525. TXCS_SELECT_QUEUE5 = 0x00050000,
  526. TXCS_SELECT_QUEUE6 = 0x00060000,
  527. TXCS_SELECT_QUEUE7 = 0x00070000,
  528. TXCS_DEFAULT = TXCS_FIFOTH_4QW |
  529. TXCS_BURST,
  530. };
  531. #define JME_TX_DISABLE_TIMEOUT 10 /* 10 msec */
  532. /*
  533. * TX MAC Control/Status Bits
  534. */
  535. enum jme_txmcs_bit_masks {
  536. TXMCS_IFG2 = 0xC0000000,
  537. TXMCS_IFG1 = 0x30000000,
  538. TXMCS_TTHOLD = 0x00000300,
  539. TXMCS_FBURST = 0x00000080,
  540. TXMCS_CARRIEREXT = 0x00000040,
  541. TXMCS_DEFER = 0x00000020,
  542. TXMCS_BACKOFF = 0x00000010,
  543. TXMCS_CARRIERSENSE = 0x00000008,
  544. TXMCS_COLLISION = 0x00000004,
  545. TXMCS_CRC = 0x00000002,
  546. TXMCS_PADDING = 0x00000001,
  547. };
  548. enum jme_txmcs_values {
  549. TXMCS_IFG2_6_4 = 0x00000000,
  550. TXMCS_IFG2_8_5 = 0x40000000,
  551. TXMCS_IFG2_10_6 = 0x80000000,
  552. TXMCS_IFG2_12_7 = 0xC0000000,
  553. TXMCS_IFG1_8_4 = 0x00000000,
  554. TXMCS_IFG1_12_6 = 0x10000000,
  555. TXMCS_IFG1_16_8 = 0x20000000,
  556. TXMCS_IFG1_20_10 = 0x30000000,
  557. TXMCS_TTHOLD_1_8 = 0x00000000,
  558. TXMCS_TTHOLD_1_4 = 0x00000100,
  559. TXMCS_TTHOLD_1_2 = 0x00000200,
  560. TXMCS_TTHOLD_FULL = 0x00000300,
  561. TXMCS_DEFAULT = TXMCS_IFG2_8_5 |
  562. TXMCS_IFG1_16_8 |
  563. TXMCS_TTHOLD_FULL |
  564. TXMCS_DEFER |
  565. TXMCS_CRC |
  566. TXMCS_PADDING,
  567. };
  568. enum jme_txpfc_bits_masks {
  569. TXPFC_VLAN_TAG = 0xFFFF0000,
  570. TXPFC_VLAN_EN = 0x00008000,
  571. TXPFC_PF_EN = 0x00000001,
  572. };
  573. enum jme_txtrhd_bits_masks {
  574. TXTRHD_TXPEN = 0x80000000,
  575. TXTRHD_TXP = 0x7FFFFF00,
  576. TXTRHD_TXREN = 0x00000080,
  577. TXTRHD_TXRL = 0x0000007F,
  578. };
  579. enum jme_txtrhd_shifts {
  580. TXTRHD_TXP_SHIFT = 8,
  581. TXTRHD_TXRL_SHIFT = 0,
  582. };
  583. enum jme_txtrhd_values {
  584. TXTRHD_FULLDUPLEX = 0x00000000,
  585. TXTRHD_HALFDUPLEX = TXTRHD_TXPEN |
  586. ((0x2000 << TXTRHD_TXP_SHIFT) & TXTRHD_TXP) |
  587. TXTRHD_TXREN |
  588. ((8 << TXTRHD_TXRL_SHIFT) & TXTRHD_TXRL),
  589. };
  590. /*
  591. * RX Control/Status Bits
  592. */
  593. enum jme_rxcs_bit_masks {
  594. /* FIFO full threshold for transmitting Tx Pause Packet */
  595. RXCS_FIFOTHTP = 0x30000000,
  596. /* FIFO threshold for processing next packet */
  597. RXCS_FIFOTHNP = 0x0C000000,
  598. RXCS_DMAREQSZ = 0x03000000, /* DMA Request Size */
  599. RXCS_QUEUESEL = 0x00030000, /* Queue selection */
  600. RXCS_RETRYGAP = 0x0000F000, /* RX Desc full retry gap */
  601. RXCS_RETRYCNT = 0x00000F00, /* RX Desc full retry counter */
  602. RXCS_WAKEUP = 0x00000040, /* Enable receive wakeup packet */
  603. RXCS_MAGIC = 0x00000020, /* Enable receive magic packet */
  604. RXCS_SHORT = 0x00000010, /* Enable receive short packet */
  605. RXCS_ABORT = 0x00000008, /* Enable receive errorr packet */
  606. RXCS_QST = 0x00000004, /* Receive queue start */
  607. RXCS_SUSPEND = 0x00000002,
  608. RXCS_ENABLE = 0x00000001,
  609. };
  610. enum jme_rxcs_values {
  611. RXCS_FIFOTHTP_16T = 0x00000000,
  612. RXCS_FIFOTHTP_32T = 0x10000000,
  613. RXCS_FIFOTHTP_64T = 0x20000000,
  614. RXCS_FIFOTHTP_128T = 0x30000000,
  615. RXCS_FIFOTHNP_16QW = 0x00000000,
  616. RXCS_FIFOTHNP_32QW = 0x04000000,
  617. RXCS_FIFOTHNP_64QW = 0x08000000,
  618. RXCS_FIFOTHNP_128QW = 0x0C000000,
  619. RXCS_DMAREQSZ_16B = 0x00000000,
  620. RXCS_DMAREQSZ_32B = 0x01000000,
  621. RXCS_DMAREQSZ_64B = 0x02000000,
  622. RXCS_DMAREQSZ_128B = 0x03000000,
  623. RXCS_QUEUESEL_Q0 = 0x00000000,
  624. RXCS_QUEUESEL_Q1 = 0x00010000,
  625. RXCS_QUEUESEL_Q2 = 0x00020000,
  626. RXCS_QUEUESEL_Q3 = 0x00030000,
  627. RXCS_RETRYGAP_256ns = 0x00000000,
  628. RXCS_RETRYGAP_512ns = 0x00001000,
  629. RXCS_RETRYGAP_1024ns = 0x00002000,
  630. RXCS_RETRYGAP_2048ns = 0x00003000,
  631. RXCS_RETRYGAP_4096ns = 0x00004000,
  632. RXCS_RETRYGAP_8192ns = 0x00005000,
  633. RXCS_RETRYGAP_16384ns = 0x00006000,
  634. RXCS_RETRYGAP_32768ns = 0x00007000,
  635. RXCS_RETRYCNT_0 = 0x00000000,
  636. RXCS_RETRYCNT_4 = 0x00000100,
  637. RXCS_RETRYCNT_8 = 0x00000200,
  638. RXCS_RETRYCNT_12 = 0x00000300,
  639. RXCS_RETRYCNT_16 = 0x00000400,
  640. RXCS_RETRYCNT_20 = 0x00000500,
  641. RXCS_RETRYCNT_24 = 0x00000600,
  642. RXCS_RETRYCNT_28 = 0x00000700,
  643. RXCS_RETRYCNT_32 = 0x00000800,
  644. RXCS_RETRYCNT_36 = 0x00000900,
  645. RXCS_RETRYCNT_40 = 0x00000A00,
  646. RXCS_RETRYCNT_44 = 0x00000B00,
  647. RXCS_RETRYCNT_48 = 0x00000C00,
  648. RXCS_RETRYCNT_52 = 0x00000D00,
  649. RXCS_RETRYCNT_56 = 0x00000E00,
  650. RXCS_RETRYCNT_60 = 0x00000F00,
  651. RXCS_DEFAULT = RXCS_FIFOTHTP_128T |
  652. RXCS_FIFOTHNP_128QW |
  653. RXCS_DMAREQSZ_128B |
  654. RXCS_RETRYGAP_256ns |
  655. RXCS_RETRYCNT_32,
  656. };
  657. #define JME_RX_DISABLE_TIMEOUT 10 /* 10 msec */
  658. /*
  659. * RX MAC Control/Status Bits
  660. */
  661. enum jme_rxmcs_bits {
  662. RXMCS_ALLFRAME = 0x00000800,
  663. RXMCS_BRDFRAME = 0x00000400,
  664. RXMCS_MULFRAME = 0x00000200,
  665. RXMCS_UNIFRAME = 0x00000100,
  666. RXMCS_ALLMULFRAME = 0x00000080,
  667. RXMCS_MULFILTERED = 0x00000040,
  668. RXMCS_RXCOLLDEC = 0x00000020,
  669. RXMCS_FLOWCTRL = 0x00000008,
  670. RXMCS_VTAGRM = 0x00000004,
  671. RXMCS_PREPAD = 0x00000002,
  672. RXMCS_CHECKSUM = 0x00000001,
  673. RXMCS_DEFAULT = RXMCS_VTAGRM |
  674. RXMCS_PREPAD |
  675. RXMCS_FLOWCTRL |
  676. RXMCS_CHECKSUM,
  677. };
  678. /*
  679. * Wakeup Frame setup interface registers
  680. */
  681. #define WAKEUP_FRAME_NR 8
  682. #define WAKEUP_FRAME_MASK_DWNR 4
  683. enum jme_wfoi_bit_masks {
  684. WFOI_MASK_SEL = 0x00000070,
  685. WFOI_CRC_SEL = 0x00000008,
  686. WFOI_FRAME_SEL = 0x00000007,
  687. };
  688. enum jme_wfoi_shifts {
  689. WFOI_MASK_SHIFT = 4,
  690. };
  691. /*
  692. * SMI Related definitions
  693. */
  694. enum jme_smi_bit_mask {
  695. SMI_DATA_MASK = 0xFFFF0000,
  696. SMI_REG_ADDR_MASK = 0x0000F800,
  697. SMI_PHY_ADDR_MASK = 0x000007C0,
  698. SMI_OP_WRITE = 0x00000020,
  699. /* Set to 1, after req done it'll be cleared to 0 */
  700. SMI_OP_REQ = 0x00000010,
  701. SMI_OP_MDIO = 0x00000008, /* Software assess In/Out */
  702. SMI_OP_MDOE = 0x00000004, /* Software Output Enable */
  703. SMI_OP_MDC = 0x00000002, /* Software CLK Control */
  704. SMI_OP_MDEN = 0x00000001, /* Software access Enable */
  705. };
  706. enum jme_smi_bit_shift {
  707. SMI_DATA_SHIFT = 16,
  708. SMI_REG_ADDR_SHIFT = 11,
  709. SMI_PHY_ADDR_SHIFT = 6,
  710. };
  711. static inline u32 smi_reg_addr(int x)
  712. {
  713. return (x << SMI_REG_ADDR_SHIFT) & SMI_REG_ADDR_MASK;
  714. }
  715. static inline u32 smi_phy_addr(int x)
  716. {
  717. return (x << SMI_PHY_ADDR_SHIFT) & SMI_PHY_ADDR_MASK;
  718. }
  719. #define JME_PHY_TIMEOUT 100 /* 100 msec */
  720. #define JME_PHY_REG_NR 32
  721. /*
  722. * Global Host Control
  723. */
  724. enum jme_ghc_bit_mask {
  725. GHC_SWRST = 0x40000000,
  726. GHC_TO_CLK_SRC = 0x00C00000,
  727. GHC_TXMAC_CLK_SRC = 0x00300000,
  728. GHC_DPX = 0x00000040,
  729. GHC_SPEED = 0x00000030,
  730. GHC_LINK_POLL = 0x00000001,
  731. };
  732. enum jme_ghc_speed_val {
  733. GHC_SPEED_10M = 0x00000010,
  734. GHC_SPEED_100M = 0x00000020,
  735. GHC_SPEED_1000M = 0x00000030,
  736. };
  737. enum jme_ghc_to_clk {
  738. GHC_TO_CLK_OFF = 0x00000000,
  739. GHC_TO_CLK_GPHY = 0x00400000,
  740. GHC_TO_CLK_PCIE = 0x00800000,
  741. GHC_TO_CLK_INVALID = 0x00C00000,
  742. };
  743. enum jme_ghc_txmac_clk {
  744. GHC_TXMAC_CLK_OFF = 0x00000000,
  745. GHC_TXMAC_CLK_GPHY = 0x00100000,
  746. GHC_TXMAC_CLK_PCIE = 0x00200000,
  747. GHC_TXMAC_CLK_INVALID = 0x00300000,
  748. };
  749. /*
  750. * Power management control and status register
  751. */
  752. enum jme_pmcs_bit_masks {
  753. PMCS_WF7DET = 0x80000000,
  754. PMCS_WF6DET = 0x40000000,
  755. PMCS_WF5DET = 0x20000000,
  756. PMCS_WF4DET = 0x10000000,
  757. PMCS_WF3DET = 0x08000000,
  758. PMCS_WF2DET = 0x04000000,
  759. PMCS_WF1DET = 0x02000000,
  760. PMCS_WF0DET = 0x01000000,
  761. PMCS_LFDET = 0x00040000,
  762. PMCS_LRDET = 0x00020000,
  763. PMCS_MFDET = 0x00010000,
  764. PMCS_WF7EN = 0x00008000,
  765. PMCS_WF6EN = 0x00004000,
  766. PMCS_WF5EN = 0x00002000,
  767. PMCS_WF4EN = 0x00001000,
  768. PMCS_WF3EN = 0x00000800,
  769. PMCS_WF2EN = 0x00000400,
  770. PMCS_WF1EN = 0x00000200,
  771. PMCS_WF0EN = 0x00000100,
  772. PMCS_LFEN = 0x00000004,
  773. PMCS_LREN = 0x00000002,
  774. PMCS_MFEN = 0x00000001,
  775. };
  776. /*
  777. * New PHY Power Control Register
  778. */
  779. enum jme_phy_pwr_bit_masks {
  780. PHY_PWR_DWN1SEL = 0x01000000, /* Phy_giga.p_PWR_DOWN1_SEL */
  781. PHY_PWR_DWN1SW = 0x02000000, /* Phy_giga.p_PWR_DOWN1_SW */
  782. PHY_PWR_DWN2 = 0x04000000, /* Phy_giga.p_PWR_DOWN2 */
  783. PHY_PWR_CLKSEL = 0x08000000, /*
  784. * XTL_OUT Clock select
  785. * (an internal free-running clock)
  786. * 0: xtl_out = phy_giga.A_XTL25_O
  787. * 1: xtl_out = phy_giga.PD_OSC
  788. */
  789. };
  790. /*
  791. * Giga PHY Status Registers
  792. */
  793. enum jme_phy_link_bit_mask {
  794. PHY_LINK_SPEED_MASK = 0x0000C000,
  795. PHY_LINK_DUPLEX = 0x00002000,
  796. PHY_LINK_SPEEDDPU_RESOLVED = 0x00000800,
  797. PHY_LINK_UP = 0x00000400,
  798. PHY_LINK_AUTONEG_COMPLETE = 0x00000200,
  799. PHY_LINK_MDI_STAT = 0x00000040,
  800. };
  801. enum jme_phy_link_speed_val {
  802. PHY_LINK_SPEED_10M = 0x00000000,
  803. PHY_LINK_SPEED_100M = 0x00004000,
  804. PHY_LINK_SPEED_1000M = 0x00008000,
  805. };
  806. #define JME_SPDRSV_TIMEOUT 500 /* 500 us */
  807. /*
  808. * SMB Control and Status
  809. */
  810. enum jme_smbcsr_bit_mask {
  811. SMBCSR_CNACK = 0x00020000,
  812. SMBCSR_RELOAD = 0x00010000,
  813. SMBCSR_EEPROMD = 0x00000020,
  814. SMBCSR_INITDONE = 0x00000010,
  815. SMBCSR_BUSY = 0x0000000F,
  816. };
  817. enum jme_smbintf_bit_mask {
  818. SMBINTF_HWDATR = 0xFF000000,
  819. SMBINTF_HWDATW = 0x00FF0000,
  820. SMBINTF_HWADDR = 0x0000FF00,
  821. SMBINTF_HWRWN = 0x00000020,
  822. SMBINTF_HWCMD = 0x00000010,
  823. SMBINTF_FASTM = 0x00000008,
  824. SMBINTF_GPIOSCL = 0x00000004,
  825. SMBINTF_GPIOSDA = 0x00000002,
  826. SMBINTF_GPIOEN = 0x00000001,
  827. };
  828. enum jme_smbintf_vals {
  829. SMBINTF_HWRWN_READ = 0x00000020,
  830. SMBINTF_HWRWN_WRITE = 0x00000000,
  831. };
  832. enum jme_smbintf_shifts {
  833. SMBINTF_HWDATR_SHIFT = 24,
  834. SMBINTF_HWDATW_SHIFT = 16,
  835. SMBINTF_HWADDR_SHIFT = 8,
  836. };
  837. #define JME_EEPROM_RELOAD_TIMEOUT 2000 /* 2000 msec */
  838. #define JME_SMB_BUSY_TIMEOUT 20 /* 20 msec */
  839. #define JME_SMB_LEN 256
  840. #define JME_EEPROM_MAGIC 0x250
  841. /*
  842. * Timer Control/Status Register
  843. */
  844. enum jme_tmcsr_bit_masks {
  845. TMCSR_SWIT = 0x80000000,
  846. TMCSR_EN = 0x01000000,
  847. TMCSR_CNT = 0x00FFFFFF,
  848. };
  849. /*
  850. * General Purpose REG-0
  851. */
  852. enum jme_gpreg0_masks {
  853. GPREG0_DISSH = 0xFF000000,
  854. GPREG0_PCIRLMT = 0x00300000,
  855. GPREG0_PCCNOMUTCLR = 0x00040000,
  856. GPREG0_LNKINTPOLL = 0x00001000,
  857. GPREG0_PCCTMR = 0x00000300,
  858. GPREG0_PHYADDR = 0x0000001F,
  859. };
  860. enum jme_gpreg0_vals {
  861. GPREG0_DISSH_DW7 = 0x80000000,
  862. GPREG0_DISSH_DW6 = 0x40000000,
  863. GPREG0_DISSH_DW5 = 0x20000000,
  864. GPREG0_DISSH_DW4 = 0x10000000,
  865. GPREG0_DISSH_DW3 = 0x08000000,
  866. GPREG0_DISSH_DW2 = 0x04000000,
  867. GPREG0_DISSH_DW1 = 0x02000000,
  868. GPREG0_DISSH_DW0 = 0x01000000,
  869. GPREG0_DISSH_ALL = 0xFF000000,
  870. GPREG0_PCIRLMT_8 = 0x00000000,
  871. GPREG0_PCIRLMT_6 = 0x00100000,
  872. GPREG0_PCIRLMT_5 = 0x00200000,
  873. GPREG0_PCIRLMT_4 = 0x00300000,
  874. GPREG0_PCCTMR_16ns = 0x00000000,
  875. GPREG0_PCCTMR_256ns = 0x00000100,
  876. GPREG0_PCCTMR_1us = 0x00000200,
  877. GPREG0_PCCTMR_1ms = 0x00000300,
  878. GPREG0_PHYADDR_1 = 0x00000001,
  879. GPREG0_DEFAULT = GPREG0_PCIRLMT_4 |
  880. GPREG0_PCCTMR_1us |
  881. GPREG0_PHYADDR_1,
  882. };
  883. /*
  884. * General Purpose REG-1
  885. */
  886. enum jme_gpreg1_bit_masks {
  887. GPREG1_RXCLKOFF = 0x04000000,
  888. GPREG1_PCREQN = 0x00020000,
  889. GPREG1_HALFMODEPATCH = 0x00000040, /* For Chip revision 0x11 only */
  890. GPREG1_RSSPATCH = 0x00000020, /* For Chip revision 0x11 only */
  891. GPREG1_INTRDELAYUNIT = 0x00000018,
  892. GPREG1_INTRDELAYENABLE = 0x00000007,
  893. };
  894. enum jme_gpreg1_vals {
  895. GPREG1_INTDLYUNIT_16NS = 0x00000000,
  896. GPREG1_INTDLYUNIT_256NS = 0x00000008,
  897. GPREG1_INTDLYUNIT_1US = 0x00000010,
  898. GPREG1_INTDLYUNIT_16US = 0x00000018,
  899. GPREG1_INTDLYEN_1U = 0x00000001,
  900. GPREG1_INTDLYEN_2U = 0x00000002,
  901. GPREG1_INTDLYEN_3U = 0x00000003,
  902. GPREG1_INTDLYEN_4U = 0x00000004,
  903. GPREG1_INTDLYEN_5U = 0x00000005,
  904. GPREG1_INTDLYEN_6U = 0x00000006,
  905. GPREG1_INTDLYEN_7U = 0x00000007,
  906. GPREG1_DEFAULT = GPREG1_PCREQN,
  907. };
  908. /*
  909. * Interrupt Status Bits
  910. */
  911. enum jme_interrupt_bits {
  912. INTR_SWINTR = 0x80000000,
  913. INTR_TMINTR = 0x40000000,
  914. INTR_LINKCH = 0x20000000,
  915. INTR_PAUSERCV = 0x10000000,
  916. INTR_MAGICRCV = 0x08000000,
  917. INTR_WAKERCV = 0x04000000,
  918. INTR_PCCRX0TO = 0x02000000,
  919. INTR_PCCRX1TO = 0x01000000,
  920. INTR_PCCRX2TO = 0x00800000,
  921. INTR_PCCRX3TO = 0x00400000,
  922. INTR_PCCTXTO = 0x00200000,
  923. INTR_PCCRX0 = 0x00100000,
  924. INTR_PCCRX1 = 0x00080000,
  925. INTR_PCCRX2 = 0x00040000,
  926. INTR_PCCRX3 = 0x00020000,
  927. INTR_PCCTX = 0x00010000,
  928. INTR_RX3EMP = 0x00008000,
  929. INTR_RX2EMP = 0x00004000,
  930. INTR_RX1EMP = 0x00002000,
  931. INTR_RX0EMP = 0x00001000,
  932. INTR_RX3 = 0x00000800,
  933. INTR_RX2 = 0x00000400,
  934. INTR_RX1 = 0x00000200,
  935. INTR_RX0 = 0x00000100,
  936. INTR_TX7 = 0x00000080,
  937. INTR_TX6 = 0x00000040,
  938. INTR_TX5 = 0x00000020,
  939. INTR_TX4 = 0x00000010,
  940. INTR_TX3 = 0x00000008,
  941. INTR_TX2 = 0x00000004,
  942. INTR_TX1 = 0x00000002,
  943. INTR_TX0 = 0x00000001,
  944. };
  945. static const u32 INTR_ENABLE = INTR_SWINTR |
  946. INTR_TMINTR |
  947. INTR_LINKCH |
  948. INTR_PCCRX0TO |
  949. INTR_PCCRX0 |
  950. INTR_PCCTXTO |
  951. INTR_PCCTX |
  952. INTR_RX0EMP;
  953. /*
  954. * PCC Control Registers
  955. */
  956. enum jme_pccrx_masks {
  957. PCCRXTO_MASK = 0xFFFF0000,
  958. PCCRX_MASK = 0x0000FF00,
  959. };
  960. enum jme_pcctx_masks {
  961. PCCTXTO_MASK = 0xFFFF0000,
  962. PCCTX_MASK = 0x0000FF00,
  963. PCCTX_QS_MASK = 0x000000FF,
  964. };
  965. enum jme_pccrx_shifts {
  966. PCCRXTO_SHIFT = 16,
  967. PCCRX_SHIFT = 8,
  968. };
  969. enum jme_pcctx_shifts {
  970. PCCTXTO_SHIFT = 16,
  971. PCCTX_SHIFT = 8,
  972. };
  973. enum jme_pcctx_bits {
  974. PCCTXQ0_EN = 0x00000001,
  975. PCCTXQ1_EN = 0x00000002,
  976. PCCTXQ2_EN = 0x00000004,
  977. PCCTXQ3_EN = 0x00000008,
  978. PCCTXQ4_EN = 0x00000010,
  979. PCCTXQ5_EN = 0x00000020,
  980. PCCTXQ6_EN = 0x00000040,
  981. PCCTXQ7_EN = 0x00000080,
  982. };
  983. /*
  984. * Chip Mode Register
  985. */
  986. enum jme_chipmode_bit_masks {
  987. CM_FPGAVER_MASK = 0xFFFF0000,
  988. CM_CHIPREV_MASK = 0x0000FF00,
  989. CM_CHIPMODE_MASK = 0x0000000F,
  990. };
  991. enum jme_chipmode_shifts {
  992. CM_FPGAVER_SHIFT = 16,
  993. CM_CHIPREV_SHIFT = 8,
  994. };
  995. /*
  996. * Aggressive Power Mode Control
  997. */
  998. enum jme_apmc_bits {
  999. JME_APMC_PCIE_SD_EN = 0x40000000,
  1000. JME_APMC_PSEUDO_HP_EN = 0x20000000,
  1001. JME_APMC_EPIEN = 0x04000000,
  1002. JME_APMC_EPIEN_CTRL = 0x03000000,
  1003. };
  1004. enum jme_apmc_values {
  1005. JME_APMC_EPIEN_CTRL_EN = 0x02000000,
  1006. JME_APMC_EPIEN_CTRL_DIS = 0x01000000,
  1007. };
  1008. #define APMC_PHP_SHUTDOWN_DELAY (10 * 1000 * 1000)
  1009. #ifdef REG_DEBUG
  1010. static char *MAC_REG_NAME[] = {
  1011. "JME_TXCS", "JME_TXDBA_LO", "JME_TXDBA_HI", "JME_TXQDC",
  1012. "JME_TXNDA", "JME_TXMCS", "JME_TXPFC", "JME_TXTRHD",
  1013. "JME_RXCS", "JME_RXDBA_LO", "JME_RXDBA_HI", "JME_RXQDC",
  1014. "JME_RXNDA", "JME_RXMCS", "JME_RXUMA_LO", "JME_RXUMA_HI",
  1015. "JME_RXMCHT_LO", "JME_RXMCHT_HI", "JME_WFODP", "JME_WFOI",
  1016. "JME_SMI", "JME_GHC", "UNKNOWN", "UNKNOWN",
  1017. "JME_PMCS"};
  1018. static char *PE_REG_NAME[] = {
  1019. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  1020. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  1021. "UNKNOWN", "UNKNOWN", "JME_PHY_CS", "UNKNOWN",
  1022. "JME_PHY_LINK", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  1023. "JME_SMBCSR", "JME_SMBINTF"};
  1024. static char *MISC_REG_NAME[] = {
  1025. "JME_TMCSR", "JME_GPIO", "JME_GPREG0", "JME_GPREG1",
  1026. "JME_IEVE", "JME_IREQ", "JME_IENS", "JME_IENC",
  1027. "JME_PCCRX0", "JME_PCCRX1", "JME_PCCRX2", "JME_PCCRX3",
  1028. "JME_PCCTX0", "JME_CHIPMODE", "JME_SHBA_HI", "JME_SHBA_LO",
  1029. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  1030. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  1031. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  1032. "JME_TIMER1", "JME_TIMER2", "UNKNOWN", "JME_APMC",
  1033. "JME_PCCSRX0"};
  1034. static inline void reg_dbg(const struct jme_adapter *jme,
  1035. const char *msg, u32 val, u32 reg)
  1036. {
  1037. const char *regname;
  1038. switch (reg & 0xF00) {
  1039. case 0x000:
  1040. regname = MAC_REG_NAME[(reg & 0xFF) >> 2];
  1041. break;
  1042. case 0x400:
  1043. regname = PE_REG_NAME[(reg & 0xFF) >> 2];
  1044. break;
  1045. case 0x800:
  1046. regname = MISC_REG_NAME[(reg & 0xFF) >> 2];
  1047. break;
  1048. default:
  1049. regname = PE_REG_NAME[0];
  1050. }
  1051. printk(KERN_DEBUG "%s: %-20s %08x@%s\n", jme->dev->name,
  1052. msg, val, regname);
  1053. }
  1054. #else
  1055. static inline void reg_dbg(const struct jme_adapter *jme,
  1056. const char *msg, u32 val, u32 reg) {}
  1057. #endif
  1058. /*
  1059. * Read/Write MMaped I/O Registers
  1060. */
  1061. static inline u32 jread32(struct jme_adapter *jme, u32 reg)
  1062. {
  1063. return readl(jme->regs + reg);
  1064. }
  1065. static inline void jwrite32(struct jme_adapter *jme, u32 reg, u32 val)
  1066. {
  1067. reg_dbg(jme, "REG WRITE", val, reg);
  1068. writel(val, jme->regs + reg);
  1069. reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
  1070. }
  1071. static inline void jwrite32f(struct jme_adapter *jme, u32 reg, u32 val)
  1072. {
  1073. /*
  1074. * Read after write should cause flush
  1075. */
  1076. reg_dbg(jme, "REG WRITE FLUSH", val, reg);
  1077. writel(val, jme->regs + reg);
  1078. readl(jme->regs + reg);
  1079. reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
  1080. }
  1081. /*
  1082. * PHY Regs
  1083. */
  1084. enum jme_phy_reg17_bit_masks {
  1085. PREG17_SPEED = 0xC000,
  1086. PREG17_DUPLEX = 0x2000,
  1087. PREG17_SPDRSV = 0x0800,
  1088. PREG17_LNKUP = 0x0400,
  1089. PREG17_MDI = 0x0040,
  1090. };
  1091. enum jme_phy_reg17_vals {
  1092. PREG17_SPEED_10M = 0x0000,
  1093. PREG17_SPEED_100M = 0x4000,
  1094. PREG17_SPEED_1000M = 0x8000,
  1095. };
  1096. #define BMSR_ANCOMP 0x0020
  1097. /*
  1098. * Workaround
  1099. */
  1100. static inline int is_buggy250(unsigned short device, u8 chiprev)
  1101. {
  1102. return device == PCI_DEVICE_ID_JMICRON_JMC250 && chiprev == 0x11;
  1103. }
  1104. static inline int new_phy_power_ctrl(u8 chip_main_rev)
  1105. {
  1106. return chip_main_rev >= 5;
  1107. }
  1108. /*
  1109. * Function prototypes
  1110. */
  1111. static int jme_set_settings(struct net_device *netdev,
  1112. struct ethtool_cmd *ecmd);
  1113. static void jme_set_unicastaddr(struct net_device *netdev);
  1114. static void jme_set_multi(struct net_device *netdev);
  1115. #endif