mii-fec.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. * Combined Ethernet driver for Motorola MPC8xx and MPC82xx.
  3. *
  4. * Copyright (c) 2003 Intracom S.A.
  5. * by Pantelis Antoniou <panto@intracom.gr>
  6. *
  7. * 2005 (c) MontaVista Software, Inc.
  8. * Vitaly Bordug <vbordug@ru.mvista.com>
  9. *
  10. * This file is licensed under the terms of the GNU General Public License
  11. * version 2. This program is licensed "as is" without any warranty of any
  12. * kind, whether express or implied.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/types.h>
  16. #include <linux/kernel.h>
  17. #include <linux/string.h>
  18. #include <linux/ptrace.h>
  19. #include <linux/errno.h>
  20. #include <linux/ioport.h>
  21. #include <linux/slab.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/mii.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/bitops.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/of_platform.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/irq.h>
  36. #include <asm/uaccess.h>
  37. #include <asm/mpc5xxx.h>
  38. #include "fs_enet.h"
  39. #include "fec.h"
  40. /* Make MII read/write commands for the FEC.
  41. */
  42. #define mk_mii_read(REG) (0x60020000 | ((REG & 0x1f) << 18))
  43. #define mk_mii_write(REG, VAL) (0x50020000 | ((REG & 0x1f) << 18) | (VAL & 0xffff))
  44. #define mk_mii_end 0
  45. #define FEC_MII_LOOPS 10000
  46. static int fs_enet_fec_mii_read(struct mii_bus *bus , int phy_id, int location)
  47. {
  48. struct fec_info* fec = bus->priv;
  49. struct fec __iomem *fecp = fec->fecp;
  50. int i, ret = -1;
  51. BUG_ON((in_be32(&fecp->fec_r_cntrl) & FEC_RCNTRL_MII_MODE) == 0);
  52. /* Add PHY address to register command. */
  53. out_be32(&fecp->fec_mii_data, (phy_id << 23) | mk_mii_read(location));
  54. for (i = 0; i < FEC_MII_LOOPS; i++)
  55. if ((in_be32(&fecp->fec_ievent) & FEC_ENET_MII) != 0)
  56. break;
  57. if (i < FEC_MII_LOOPS) {
  58. out_be32(&fecp->fec_ievent, FEC_ENET_MII);
  59. ret = in_be32(&fecp->fec_mii_data) & 0xffff;
  60. }
  61. return ret;
  62. }
  63. static int fs_enet_fec_mii_write(struct mii_bus *bus, int phy_id, int location, u16 val)
  64. {
  65. struct fec_info* fec = bus->priv;
  66. struct fec __iomem *fecp = fec->fecp;
  67. int i;
  68. /* this must never happen */
  69. BUG_ON((in_be32(&fecp->fec_r_cntrl) & FEC_RCNTRL_MII_MODE) == 0);
  70. /* Add PHY address to register command. */
  71. out_be32(&fecp->fec_mii_data, (phy_id << 23) | mk_mii_write(location, val));
  72. for (i = 0; i < FEC_MII_LOOPS; i++)
  73. if ((in_be32(&fecp->fec_ievent) & FEC_ENET_MII) != 0)
  74. break;
  75. if (i < FEC_MII_LOOPS)
  76. out_be32(&fecp->fec_ievent, FEC_ENET_MII);
  77. return 0;
  78. }
  79. static int fs_enet_fec_mii_reset(struct mii_bus *bus)
  80. {
  81. /* nothing here - for now */
  82. return 0;
  83. }
  84. static int __devinit fs_enet_mdio_probe(struct platform_device *ofdev)
  85. {
  86. struct resource res;
  87. struct mii_bus *new_bus;
  88. struct fec_info *fec;
  89. int (*get_bus_freq)(struct device_node *);
  90. int ret = -ENOMEM, clock, speed;
  91. if (!ofdev->dev.of_match)
  92. return -EINVAL;
  93. get_bus_freq = ofdev->dev.of_match->data;
  94. new_bus = mdiobus_alloc();
  95. if (!new_bus)
  96. goto out;
  97. fec = kzalloc(sizeof(struct fec_info), GFP_KERNEL);
  98. if (!fec)
  99. goto out_mii;
  100. new_bus->priv = fec;
  101. new_bus->name = "FEC MII Bus";
  102. new_bus->read = &fs_enet_fec_mii_read;
  103. new_bus->write = &fs_enet_fec_mii_write;
  104. new_bus->reset = &fs_enet_fec_mii_reset;
  105. ret = of_address_to_resource(ofdev->dev.of_node, 0, &res);
  106. if (ret)
  107. goto out_res;
  108. snprintf(new_bus->id, MII_BUS_ID_SIZE, "%x", res.start);
  109. fec->fecp = ioremap(res.start, res.end - res.start + 1);
  110. if (!fec->fecp)
  111. goto out_fec;
  112. if (get_bus_freq) {
  113. clock = get_bus_freq(ofdev->dev.of_node);
  114. if (!clock) {
  115. /* Use maximum divider if clock is unknown */
  116. dev_warn(&ofdev->dev, "could not determine IPS clock\n");
  117. clock = 0x3F * 5000000;
  118. }
  119. } else
  120. clock = ppc_proc_freq;
  121. /*
  122. * Scale for a MII clock <= 2.5 MHz
  123. * Note that only 6 bits (25:30) are available for MII speed.
  124. */
  125. speed = (clock + 4999999) / 5000000;
  126. if (speed > 0x3F) {
  127. speed = 0x3F;
  128. dev_err(&ofdev->dev,
  129. "MII clock (%d Hz) exceeds max (2.5 MHz)\n",
  130. clock / speed);
  131. }
  132. fec->mii_speed = speed << 1;
  133. setbits32(&fec->fecp->fec_r_cntrl, FEC_RCNTRL_MII_MODE);
  134. setbits32(&fec->fecp->fec_ecntrl, FEC_ECNTRL_PINMUX |
  135. FEC_ECNTRL_ETHER_EN);
  136. out_be32(&fec->fecp->fec_ievent, FEC_ENET_MII);
  137. clrsetbits_be32(&fec->fecp->fec_mii_speed, 0x7E, fec->mii_speed);
  138. new_bus->phy_mask = ~0;
  139. new_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  140. if (!new_bus->irq)
  141. goto out_unmap_regs;
  142. new_bus->parent = &ofdev->dev;
  143. dev_set_drvdata(&ofdev->dev, new_bus);
  144. ret = of_mdiobus_register(new_bus, ofdev->dev.of_node);
  145. if (ret)
  146. goto out_free_irqs;
  147. return 0;
  148. out_free_irqs:
  149. dev_set_drvdata(&ofdev->dev, NULL);
  150. kfree(new_bus->irq);
  151. out_unmap_regs:
  152. iounmap(fec->fecp);
  153. out_res:
  154. out_fec:
  155. kfree(fec);
  156. out_mii:
  157. mdiobus_free(new_bus);
  158. out:
  159. return ret;
  160. }
  161. static int fs_enet_mdio_remove(struct platform_device *ofdev)
  162. {
  163. struct mii_bus *bus = dev_get_drvdata(&ofdev->dev);
  164. struct fec_info *fec = bus->priv;
  165. mdiobus_unregister(bus);
  166. dev_set_drvdata(&ofdev->dev, NULL);
  167. kfree(bus->irq);
  168. iounmap(fec->fecp);
  169. kfree(fec);
  170. mdiobus_free(bus);
  171. return 0;
  172. }
  173. static struct of_device_id fs_enet_mdio_fec_match[] = {
  174. {
  175. .compatible = "fsl,pq1-fec-mdio",
  176. },
  177. #if defined(CONFIG_PPC_MPC512x)
  178. {
  179. .compatible = "fsl,mpc5121-fec-mdio",
  180. .data = mpc5xxx_get_bus_frequency,
  181. },
  182. #endif
  183. {},
  184. };
  185. MODULE_DEVICE_TABLE(of, fs_enet_mdio_fec_match);
  186. static struct platform_driver fs_enet_fec_mdio_driver = {
  187. .driver = {
  188. .name = "fsl-fec-mdio",
  189. .owner = THIS_MODULE,
  190. .of_match_table = fs_enet_mdio_fec_match,
  191. },
  192. .probe = fs_enet_mdio_probe,
  193. .remove = fs_enet_mdio_remove,
  194. };
  195. static int fs_enet_mdio_fec_init(void)
  196. {
  197. return platform_driver_register(&fs_enet_fec_mdio_driver);
  198. }
  199. static void fs_enet_mdio_fec_exit(void)
  200. {
  201. platform_driver_unregister(&fs_enet_fec_mdio_driver);
  202. }
  203. module_init(fs_enet_mdio_fec_init);
  204. module_exit(fs_enet_mdio_fec_exit);