atl2.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108
  1. /*
  2. * Copyright(c) 2006 - 2007 Atheros Corporation. All rights reserved.
  3. * Copyright(c) 2007 - 2008 Chris Snook <csnook@redhat.com>
  4. *
  5. * Derived from Intel e1000 driver
  6. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the Free
  10. * Software Foundation; either version 2 of the License, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program; if not, write to the Free Software Foundation, Inc., 59
  20. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  21. */
  22. #include <asm/atomic.h>
  23. #include <linux/crc32.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/hardirq.h>
  28. #include <linux/if_vlan.h>
  29. #include <linux/in.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/ip.h>
  32. #include <linux/irqflags.h>
  33. #include <linux/irqreturn.h>
  34. #include <linux/mii.h>
  35. #include <linux/net.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/pm.h>
  40. #include <linux/skbuff.h>
  41. #include <linux/slab.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/string.h>
  44. #include <linux/tcp.h>
  45. #include <linux/timer.h>
  46. #include <linux/types.h>
  47. #include <linux/workqueue.h>
  48. #include "atl2.h"
  49. #define ATL2_DRV_VERSION "2.2.3"
  50. static const char atl2_driver_name[] = "atl2";
  51. static const char atl2_driver_string[] = "Atheros(R) L2 Ethernet Driver";
  52. static const char atl2_copyright[] = "Copyright (c) 2007 Atheros Corporation.";
  53. static const char atl2_driver_version[] = ATL2_DRV_VERSION;
  54. MODULE_AUTHOR("Atheros Corporation <xiong.huang@atheros.com>, Chris Snook <csnook@redhat.com>");
  55. MODULE_DESCRIPTION("Atheros Fast Ethernet Network Driver");
  56. MODULE_LICENSE("GPL");
  57. MODULE_VERSION(ATL2_DRV_VERSION);
  58. /*
  59. * atl2_pci_tbl - PCI Device ID Table
  60. */
  61. static DEFINE_PCI_DEVICE_TABLE(atl2_pci_tbl) = {
  62. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2)},
  63. /* required last entry */
  64. {0,}
  65. };
  66. MODULE_DEVICE_TABLE(pci, atl2_pci_tbl);
  67. static void atl2_set_ethtool_ops(struct net_device *netdev);
  68. static void atl2_check_options(struct atl2_adapter *adapter);
  69. /*
  70. * atl2_sw_init - Initialize general software structures (struct atl2_adapter)
  71. * @adapter: board private structure to initialize
  72. *
  73. * atl2_sw_init initializes the Adapter private data structure.
  74. * Fields are initialized based on PCI device information and
  75. * OS network device settings (MTU size).
  76. */
  77. static int __devinit atl2_sw_init(struct atl2_adapter *adapter)
  78. {
  79. struct atl2_hw *hw = &adapter->hw;
  80. struct pci_dev *pdev = adapter->pdev;
  81. /* PCI config space info */
  82. hw->vendor_id = pdev->vendor;
  83. hw->device_id = pdev->device;
  84. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  85. hw->subsystem_id = pdev->subsystem_device;
  86. hw->revision_id = pdev->revision;
  87. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  88. adapter->wol = 0;
  89. adapter->ict = 50000; /* ~100ms */
  90. adapter->link_speed = SPEED_0; /* hardware init */
  91. adapter->link_duplex = FULL_DUPLEX;
  92. hw->phy_configured = false;
  93. hw->preamble_len = 7;
  94. hw->ipgt = 0x60;
  95. hw->min_ifg = 0x50;
  96. hw->ipgr1 = 0x40;
  97. hw->ipgr2 = 0x60;
  98. hw->retry_buf = 2;
  99. hw->max_retry = 0xf;
  100. hw->lcol = 0x37;
  101. hw->jam_ipg = 7;
  102. hw->fc_rxd_hi = 0;
  103. hw->fc_rxd_lo = 0;
  104. hw->max_frame_size = adapter->netdev->mtu;
  105. spin_lock_init(&adapter->stats_lock);
  106. set_bit(__ATL2_DOWN, &adapter->flags);
  107. return 0;
  108. }
  109. /*
  110. * atl2_set_multi - Multicast and Promiscuous mode set
  111. * @netdev: network interface device structure
  112. *
  113. * The set_multi entry point is called whenever the multicast address
  114. * list or the network interface flags are updated. This routine is
  115. * responsible for configuring the hardware for proper multicast,
  116. * promiscuous mode, and all-multi behavior.
  117. */
  118. static void atl2_set_multi(struct net_device *netdev)
  119. {
  120. struct atl2_adapter *adapter = netdev_priv(netdev);
  121. struct atl2_hw *hw = &adapter->hw;
  122. struct netdev_hw_addr *ha;
  123. u32 rctl;
  124. u32 hash_value;
  125. /* Check for Promiscuous and All Multicast modes */
  126. rctl = ATL2_READ_REG(hw, REG_MAC_CTRL);
  127. if (netdev->flags & IFF_PROMISC) {
  128. rctl |= MAC_CTRL_PROMIS_EN;
  129. } else if (netdev->flags & IFF_ALLMULTI) {
  130. rctl |= MAC_CTRL_MC_ALL_EN;
  131. rctl &= ~MAC_CTRL_PROMIS_EN;
  132. } else
  133. rctl &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  134. ATL2_WRITE_REG(hw, REG_MAC_CTRL, rctl);
  135. /* clear the old settings from the multicast hash table */
  136. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  137. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  138. /* comoute mc addresses' hash value ,and put it into hash table */
  139. netdev_for_each_mc_addr(ha, netdev) {
  140. hash_value = atl2_hash_mc_addr(hw, ha->addr);
  141. atl2_hash_set(hw, hash_value);
  142. }
  143. }
  144. static void init_ring_ptrs(struct atl2_adapter *adapter)
  145. {
  146. /* Read / Write Ptr Initialize: */
  147. adapter->txd_write_ptr = 0;
  148. atomic_set(&adapter->txd_read_ptr, 0);
  149. adapter->rxd_read_ptr = 0;
  150. adapter->rxd_write_ptr = 0;
  151. atomic_set(&adapter->txs_write_ptr, 0);
  152. adapter->txs_next_clear = 0;
  153. }
  154. /*
  155. * atl2_configure - Configure Transmit&Receive Unit after Reset
  156. * @adapter: board private structure
  157. *
  158. * Configure the Tx /Rx unit of the MAC after a reset.
  159. */
  160. static int atl2_configure(struct atl2_adapter *adapter)
  161. {
  162. struct atl2_hw *hw = &adapter->hw;
  163. u32 value;
  164. /* clear interrupt status */
  165. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0xffffffff);
  166. /* set MAC Address */
  167. value = (((u32)hw->mac_addr[2]) << 24) |
  168. (((u32)hw->mac_addr[3]) << 16) |
  169. (((u32)hw->mac_addr[4]) << 8) |
  170. (((u32)hw->mac_addr[5]));
  171. ATL2_WRITE_REG(hw, REG_MAC_STA_ADDR, value);
  172. value = (((u32)hw->mac_addr[0]) << 8) |
  173. (((u32)hw->mac_addr[1]));
  174. ATL2_WRITE_REG(hw, (REG_MAC_STA_ADDR+4), value);
  175. /* HI base address */
  176. ATL2_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  177. (u32)((adapter->ring_dma & 0xffffffff00000000ULL) >> 32));
  178. /* LO base address */
  179. ATL2_WRITE_REG(hw, REG_TXD_BASE_ADDR_LO,
  180. (u32)(adapter->txd_dma & 0x00000000ffffffffULL));
  181. ATL2_WRITE_REG(hw, REG_TXS_BASE_ADDR_LO,
  182. (u32)(adapter->txs_dma & 0x00000000ffffffffULL));
  183. ATL2_WRITE_REG(hw, REG_RXD_BASE_ADDR_LO,
  184. (u32)(adapter->rxd_dma & 0x00000000ffffffffULL));
  185. /* element count */
  186. ATL2_WRITE_REGW(hw, REG_TXD_MEM_SIZE, (u16)(adapter->txd_ring_size/4));
  187. ATL2_WRITE_REGW(hw, REG_TXS_MEM_SIZE, (u16)adapter->txs_ring_size);
  188. ATL2_WRITE_REGW(hw, REG_RXD_BUF_NUM, (u16)adapter->rxd_ring_size);
  189. /* config Internal SRAM */
  190. /*
  191. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_tx_end);
  192. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_rx_end);
  193. */
  194. /* config IPG/IFG */
  195. value = (((u32)hw->ipgt & MAC_IPG_IFG_IPGT_MASK) <<
  196. MAC_IPG_IFG_IPGT_SHIFT) |
  197. (((u32)hw->min_ifg & MAC_IPG_IFG_MIFG_MASK) <<
  198. MAC_IPG_IFG_MIFG_SHIFT) |
  199. (((u32)hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK) <<
  200. MAC_IPG_IFG_IPGR1_SHIFT)|
  201. (((u32)hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK) <<
  202. MAC_IPG_IFG_IPGR2_SHIFT);
  203. ATL2_WRITE_REG(hw, REG_MAC_IPG_IFG, value);
  204. /* config Half-Duplex Control */
  205. value = ((u32)hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  206. (((u32)hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK) <<
  207. MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  208. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  209. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  210. (((u32)hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK) <<
  211. MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  212. ATL2_WRITE_REG(hw, REG_MAC_HALF_DUPLX_CTRL, value);
  213. /* set Interrupt Moderator Timer */
  214. ATL2_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, adapter->imt);
  215. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_ITIMER_EN);
  216. /* set Interrupt Clear Timer */
  217. ATL2_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, adapter->ict);
  218. /* set MTU */
  219. ATL2_WRITE_REG(hw, REG_MTU, adapter->netdev->mtu +
  220. ENET_HEADER_SIZE + VLAN_SIZE + ETHERNET_FCS_SIZE);
  221. /* 1590 */
  222. ATL2_WRITE_REG(hw, REG_TX_CUT_THRESH, 0x177);
  223. /* flow control */
  224. ATL2_WRITE_REGW(hw, REG_PAUSE_ON_TH, hw->fc_rxd_hi);
  225. ATL2_WRITE_REGW(hw, REG_PAUSE_OFF_TH, hw->fc_rxd_lo);
  226. /* Init mailbox */
  227. ATL2_WRITE_REGW(hw, REG_MB_TXD_WR_IDX, (u16)adapter->txd_write_ptr);
  228. ATL2_WRITE_REGW(hw, REG_MB_RXD_RD_IDX, (u16)adapter->rxd_read_ptr);
  229. /* enable DMA read/write */
  230. ATL2_WRITE_REGB(hw, REG_DMAR, DMAR_EN);
  231. ATL2_WRITE_REGB(hw, REG_DMAW, DMAW_EN);
  232. value = ATL2_READ_REG(&adapter->hw, REG_ISR);
  233. if ((value & ISR_PHY_LINKDOWN) != 0)
  234. value = 1; /* config failed */
  235. else
  236. value = 0;
  237. /* clear all interrupt status */
  238. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0x3fffffff);
  239. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  240. return value;
  241. }
  242. /*
  243. * atl2_setup_ring_resources - allocate Tx / RX descriptor resources
  244. * @adapter: board private structure
  245. *
  246. * Return 0 on success, negative on failure
  247. */
  248. static s32 atl2_setup_ring_resources(struct atl2_adapter *adapter)
  249. {
  250. struct pci_dev *pdev = adapter->pdev;
  251. int size;
  252. u8 offset = 0;
  253. /* real ring DMA buffer */
  254. adapter->ring_size = size =
  255. adapter->txd_ring_size * 1 + 7 + /* dword align */
  256. adapter->txs_ring_size * 4 + 7 + /* dword align */
  257. adapter->rxd_ring_size * 1536 + 127; /* 128bytes align */
  258. adapter->ring_vir_addr = pci_alloc_consistent(pdev, size,
  259. &adapter->ring_dma);
  260. if (!adapter->ring_vir_addr)
  261. return -ENOMEM;
  262. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  263. /* Init TXD Ring */
  264. adapter->txd_dma = adapter->ring_dma ;
  265. offset = (adapter->txd_dma & 0x7) ? (8 - (adapter->txd_dma & 0x7)) : 0;
  266. adapter->txd_dma += offset;
  267. adapter->txd_ring = (struct tx_pkt_header *) (adapter->ring_vir_addr +
  268. offset);
  269. /* Init TXS Ring */
  270. adapter->txs_dma = adapter->txd_dma + adapter->txd_ring_size;
  271. offset = (adapter->txs_dma & 0x7) ? (8 - (adapter->txs_dma & 0x7)) : 0;
  272. adapter->txs_dma += offset;
  273. adapter->txs_ring = (struct tx_pkt_status *)
  274. (((u8 *)adapter->txd_ring) + (adapter->txd_ring_size + offset));
  275. /* Init RXD Ring */
  276. adapter->rxd_dma = adapter->txs_dma + adapter->txs_ring_size * 4;
  277. offset = (adapter->rxd_dma & 127) ?
  278. (128 - (adapter->rxd_dma & 127)) : 0;
  279. if (offset > 7)
  280. offset -= 8;
  281. else
  282. offset += (128 - 8);
  283. adapter->rxd_dma += offset;
  284. adapter->rxd_ring = (struct rx_desc *) (((u8 *)adapter->txs_ring) +
  285. (adapter->txs_ring_size * 4 + offset));
  286. /*
  287. * Read / Write Ptr Initialize:
  288. * init_ring_ptrs(adapter);
  289. */
  290. return 0;
  291. }
  292. /*
  293. * atl2_irq_enable - Enable default interrupt generation settings
  294. * @adapter: board private structure
  295. */
  296. static inline void atl2_irq_enable(struct atl2_adapter *adapter)
  297. {
  298. ATL2_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  299. ATL2_WRITE_FLUSH(&adapter->hw);
  300. }
  301. /*
  302. * atl2_irq_disable - Mask off interrupt generation on the NIC
  303. * @adapter: board private structure
  304. */
  305. static inline void atl2_irq_disable(struct atl2_adapter *adapter)
  306. {
  307. ATL2_WRITE_REG(&adapter->hw, REG_IMR, 0);
  308. ATL2_WRITE_FLUSH(&adapter->hw);
  309. synchronize_irq(adapter->pdev->irq);
  310. }
  311. #ifdef NETIF_F_HW_VLAN_TX
  312. static void atl2_vlan_rx_register(struct net_device *netdev,
  313. struct vlan_group *grp)
  314. {
  315. struct atl2_adapter *adapter = netdev_priv(netdev);
  316. u32 ctrl;
  317. atl2_irq_disable(adapter);
  318. adapter->vlgrp = grp;
  319. if (grp) {
  320. /* enable VLAN tag insert/strip */
  321. ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
  322. ctrl |= MAC_CTRL_RMV_VLAN;
  323. ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
  324. } else {
  325. /* disable VLAN tag insert/strip */
  326. ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
  327. ctrl &= ~MAC_CTRL_RMV_VLAN;
  328. ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
  329. }
  330. atl2_irq_enable(adapter);
  331. }
  332. static void atl2_restore_vlan(struct atl2_adapter *adapter)
  333. {
  334. atl2_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  335. }
  336. #endif
  337. static void atl2_intr_rx(struct atl2_adapter *adapter)
  338. {
  339. struct net_device *netdev = adapter->netdev;
  340. struct rx_desc *rxd;
  341. struct sk_buff *skb;
  342. do {
  343. rxd = adapter->rxd_ring+adapter->rxd_write_ptr;
  344. if (!rxd->status.update)
  345. break; /* end of tx */
  346. /* clear this flag at once */
  347. rxd->status.update = 0;
  348. if (rxd->status.ok && rxd->status.pkt_size >= 60) {
  349. int rx_size = (int)(rxd->status.pkt_size - 4);
  350. /* alloc new buffer */
  351. skb = netdev_alloc_skb_ip_align(netdev, rx_size);
  352. if (NULL == skb) {
  353. printk(KERN_WARNING
  354. "%s: Mem squeeze, deferring packet.\n",
  355. netdev->name);
  356. /*
  357. * Check that some rx space is free. If not,
  358. * free one and mark stats->rx_dropped++.
  359. */
  360. netdev->stats.rx_dropped++;
  361. break;
  362. }
  363. memcpy(skb->data, rxd->packet, rx_size);
  364. skb_put(skb, rx_size);
  365. skb->protocol = eth_type_trans(skb, netdev);
  366. #ifdef NETIF_F_HW_VLAN_TX
  367. if (adapter->vlgrp && (rxd->status.vlan)) {
  368. u16 vlan_tag = (rxd->status.vtag>>4) |
  369. ((rxd->status.vtag&7) << 13) |
  370. ((rxd->status.vtag&8) << 9);
  371. vlan_hwaccel_rx(skb, adapter->vlgrp, vlan_tag);
  372. } else
  373. #endif
  374. netif_rx(skb);
  375. netdev->stats.rx_bytes += rx_size;
  376. netdev->stats.rx_packets++;
  377. } else {
  378. netdev->stats.rx_errors++;
  379. if (rxd->status.ok && rxd->status.pkt_size <= 60)
  380. netdev->stats.rx_length_errors++;
  381. if (rxd->status.mcast)
  382. netdev->stats.multicast++;
  383. if (rxd->status.crc)
  384. netdev->stats.rx_crc_errors++;
  385. if (rxd->status.align)
  386. netdev->stats.rx_frame_errors++;
  387. }
  388. /* advance write ptr */
  389. if (++adapter->rxd_write_ptr == adapter->rxd_ring_size)
  390. adapter->rxd_write_ptr = 0;
  391. } while (1);
  392. /* update mailbox? */
  393. adapter->rxd_read_ptr = adapter->rxd_write_ptr;
  394. ATL2_WRITE_REGW(&adapter->hw, REG_MB_RXD_RD_IDX, adapter->rxd_read_ptr);
  395. }
  396. static void atl2_intr_tx(struct atl2_adapter *adapter)
  397. {
  398. struct net_device *netdev = adapter->netdev;
  399. u32 txd_read_ptr;
  400. u32 txs_write_ptr;
  401. struct tx_pkt_status *txs;
  402. struct tx_pkt_header *txph;
  403. int free_hole = 0;
  404. do {
  405. txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  406. txs = adapter->txs_ring + txs_write_ptr;
  407. if (!txs->update)
  408. break; /* tx stop here */
  409. free_hole = 1;
  410. txs->update = 0;
  411. if (++txs_write_ptr == adapter->txs_ring_size)
  412. txs_write_ptr = 0;
  413. atomic_set(&adapter->txs_write_ptr, (int)txs_write_ptr);
  414. txd_read_ptr = (u32) atomic_read(&adapter->txd_read_ptr);
  415. txph = (struct tx_pkt_header *)
  416. (((u8 *)adapter->txd_ring) + txd_read_ptr);
  417. if (txph->pkt_size != txs->pkt_size) {
  418. struct tx_pkt_status *old_txs = txs;
  419. printk(KERN_WARNING
  420. "%s: txs packet size not consistent with txd"
  421. " txd_:0x%08x, txs_:0x%08x!\n",
  422. adapter->netdev->name,
  423. *(u32 *)txph, *(u32 *)txs);
  424. printk(KERN_WARNING
  425. "txd read ptr: 0x%x\n",
  426. txd_read_ptr);
  427. txs = adapter->txs_ring + txs_write_ptr;
  428. printk(KERN_WARNING
  429. "txs-behind:0x%08x\n",
  430. *(u32 *)txs);
  431. if (txs_write_ptr < 2) {
  432. txs = adapter->txs_ring +
  433. (adapter->txs_ring_size +
  434. txs_write_ptr - 2);
  435. } else {
  436. txs = adapter->txs_ring + (txs_write_ptr - 2);
  437. }
  438. printk(KERN_WARNING
  439. "txs-before:0x%08x\n",
  440. *(u32 *)txs);
  441. txs = old_txs;
  442. }
  443. /* 4for TPH */
  444. txd_read_ptr += (((u32)(txph->pkt_size) + 7) & ~3);
  445. if (txd_read_ptr >= adapter->txd_ring_size)
  446. txd_read_ptr -= adapter->txd_ring_size;
  447. atomic_set(&adapter->txd_read_ptr, (int)txd_read_ptr);
  448. /* tx statistics: */
  449. if (txs->ok) {
  450. netdev->stats.tx_bytes += txs->pkt_size;
  451. netdev->stats.tx_packets++;
  452. }
  453. else
  454. netdev->stats.tx_errors++;
  455. if (txs->defer)
  456. netdev->stats.collisions++;
  457. if (txs->abort_col)
  458. netdev->stats.tx_aborted_errors++;
  459. if (txs->late_col)
  460. netdev->stats.tx_window_errors++;
  461. if (txs->underun)
  462. netdev->stats.tx_fifo_errors++;
  463. } while (1);
  464. if (free_hole) {
  465. if (netif_queue_stopped(adapter->netdev) &&
  466. netif_carrier_ok(adapter->netdev))
  467. netif_wake_queue(adapter->netdev);
  468. }
  469. }
  470. static void atl2_check_for_link(struct atl2_adapter *adapter)
  471. {
  472. struct net_device *netdev = adapter->netdev;
  473. u16 phy_data = 0;
  474. spin_lock(&adapter->stats_lock);
  475. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  476. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  477. spin_unlock(&adapter->stats_lock);
  478. /* notify upper layer link down ASAP */
  479. if (!(phy_data & BMSR_LSTATUS)) { /* Link Down */
  480. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  481. printk(KERN_INFO "%s: %s NIC Link is Down\n",
  482. atl2_driver_name, netdev->name);
  483. adapter->link_speed = SPEED_0;
  484. netif_carrier_off(netdev);
  485. netif_stop_queue(netdev);
  486. }
  487. }
  488. schedule_work(&adapter->link_chg_task);
  489. }
  490. static inline void atl2_clear_phy_int(struct atl2_adapter *adapter)
  491. {
  492. u16 phy_data;
  493. spin_lock(&adapter->stats_lock);
  494. atl2_read_phy_reg(&adapter->hw, 19, &phy_data);
  495. spin_unlock(&adapter->stats_lock);
  496. }
  497. /*
  498. * atl2_intr - Interrupt Handler
  499. * @irq: interrupt number
  500. * @data: pointer to a network interface device structure
  501. * @pt_regs: CPU registers structure
  502. */
  503. static irqreturn_t atl2_intr(int irq, void *data)
  504. {
  505. struct atl2_adapter *adapter = netdev_priv(data);
  506. struct atl2_hw *hw = &adapter->hw;
  507. u32 status;
  508. status = ATL2_READ_REG(hw, REG_ISR);
  509. if (0 == status)
  510. return IRQ_NONE;
  511. /* link event */
  512. if (status & ISR_PHY)
  513. atl2_clear_phy_int(adapter);
  514. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  515. ATL2_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  516. /* check if PCIE PHY Link down */
  517. if (status & ISR_PHY_LINKDOWN) {
  518. if (netif_running(adapter->netdev)) { /* reset MAC */
  519. ATL2_WRITE_REG(hw, REG_ISR, 0);
  520. ATL2_WRITE_REG(hw, REG_IMR, 0);
  521. ATL2_WRITE_FLUSH(hw);
  522. schedule_work(&adapter->reset_task);
  523. return IRQ_HANDLED;
  524. }
  525. }
  526. /* check if DMA read/write error? */
  527. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  528. ATL2_WRITE_REG(hw, REG_ISR, 0);
  529. ATL2_WRITE_REG(hw, REG_IMR, 0);
  530. ATL2_WRITE_FLUSH(hw);
  531. schedule_work(&adapter->reset_task);
  532. return IRQ_HANDLED;
  533. }
  534. /* link event */
  535. if (status & (ISR_PHY | ISR_MANUAL)) {
  536. adapter->netdev->stats.tx_carrier_errors++;
  537. atl2_check_for_link(adapter);
  538. }
  539. /* transmit event */
  540. if (status & ISR_TX_EVENT)
  541. atl2_intr_tx(adapter);
  542. /* rx exception */
  543. if (status & ISR_RX_EVENT)
  544. atl2_intr_rx(adapter);
  545. /* re-enable Interrupt */
  546. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  547. return IRQ_HANDLED;
  548. }
  549. static int atl2_request_irq(struct atl2_adapter *adapter)
  550. {
  551. struct net_device *netdev = adapter->netdev;
  552. int flags, err = 0;
  553. flags = IRQF_SHARED;
  554. adapter->have_msi = true;
  555. err = pci_enable_msi(adapter->pdev);
  556. if (err)
  557. adapter->have_msi = false;
  558. if (adapter->have_msi)
  559. flags &= ~IRQF_SHARED;
  560. return request_irq(adapter->pdev->irq, atl2_intr, flags, netdev->name,
  561. netdev);
  562. }
  563. /*
  564. * atl2_free_ring_resources - Free Tx / RX descriptor Resources
  565. * @adapter: board private structure
  566. *
  567. * Free all transmit software resources
  568. */
  569. static void atl2_free_ring_resources(struct atl2_adapter *adapter)
  570. {
  571. struct pci_dev *pdev = adapter->pdev;
  572. pci_free_consistent(pdev, adapter->ring_size, adapter->ring_vir_addr,
  573. adapter->ring_dma);
  574. }
  575. /*
  576. * atl2_open - Called when a network interface is made active
  577. * @netdev: network interface device structure
  578. *
  579. * Returns 0 on success, negative value on failure
  580. *
  581. * The open entry point is called when a network interface is made
  582. * active by the system (IFF_UP). At this point all resources needed
  583. * for transmit and receive operations are allocated, the interrupt
  584. * handler is registered with the OS, the watchdog timer is started,
  585. * and the stack is notified that the interface is ready.
  586. */
  587. static int atl2_open(struct net_device *netdev)
  588. {
  589. struct atl2_adapter *adapter = netdev_priv(netdev);
  590. int err;
  591. u32 val;
  592. /* disallow open during test */
  593. if (test_bit(__ATL2_TESTING, &adapter->flags))
  594. return -EBUSY;
  595. /* allocate transmit descriptors */
  596. err = atl2_setup_ring_resources(adapter);
  597. if (err)
  598. return err;
  599. err = atl2_init_hw(&adapter->hw);
  600. if (err) {
  601. err = -EIO;
  602. goto err_init_hw;
  603. }
  604. /* hardware has been reset, we need to reload some things */
  605. atl2_set_multi(netdev);
  606. init_ring_ptrs(adapter);
  607. #ifdef NETIF_F_HW_VLAN_TX
  608. atl2_restore_vlan(adapter);
  609. #endif
  610. if (atl2_configure(adapter)) {
  611. err = -EIO;
  612. goto err_config;
  613. }
  614. err = atl2_request_irq(adapter);
  615. if (err)
  616. goto err_req_irq;
  617. clear_bit(__ATL2_DOWN, &adapter->flags);
  618. mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 4*HZ));
  619. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  620. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  621. val | MASTER_CTRL_MANUAL_INT);
  622. atl2_irq_enable(adapter);
  623. return 0;
  624. err_init_hw:
  625. err_req_irq:
  626. err_config:
  627. atl2_free_ring_resources(adapter);
  628. atl2_reset_hw(&adapter->hw);
  629. return err;
  630. }
  631. static void atl2_down(struct atl2_adapter *adapter)
  632. {
  633. struct net_device *netdev = adapter->netdev;
  634. /* signal that we're down so the interrupt handler does not
  635. * reschedule our watchdog timer */
  636. set_bit(__ATL2_DOWN, &adapter->flags);
  637. netif_tx_disable(netdev);
  638. /* reset MAC to disable all RX/TX */
  639. atl2_reset_hw(&adapter->hw);
  640. msleep(1);
  641. atl2_irq_disable(adapter);
  642. del_timer_sync(&adapter->watchdog_timer);
  643. del_timer_sync(&adapter->phy_config_timer);
  644. clear_bit(0, &adapter->cfg_phy);
  645. netif_carrier_off(netdev);
  646. adapter->link_speed = SPEED_0;
  647. adapter->link_duplex = -1;
  648. }
  649. static void atl2_free_irq(struct atl2_adapter *adapter)
  650. {
  651. struct net_device *netdev = adapter->netdev;
  652. free_irq(adapter->pdev->irq, netdev);
  653. #ifdef CONFIG_PCI_MSI
  654. if (adapter->have_msi)
  655. pci_disable_msi(adapter->pdev);
  656. #endif
  657. }
  658. /*
  659. * atl2_close - Disables a network interface
  660. * @netdev: network interface device structure
  661. *
  662. * Returns 0, this is not allowed to fail
  663. *
  664. * The close entry point is called when an interface is de-activated
  665. * by the OS. The hardware is still under the drivers control, but
  666. * needs to be disabled. A global MAC reset is issued to stop the
  667. * hardware, and all transmit and receive resources are freed.
  668. */
  669. static int atl2_close(struct net_device *netdev)
  670. {
  671. struct atl2_adapter *adapter = netdev_priv(netdev);
  672. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  673. atl2_down(adapter);
  674. atl2_free_irq(adapter);
  675. atl2_free_ring_resources(adapter);
  676. return 0;
  677. }
  678. static inline int TxsFreeUnit(struct atl2_adapter *adapter)
  679. {
  680. u32 txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  681. return (adapter->txs_next_clear >= txs_write_ptr) ?
  682. (int) (adapter->txs_ring_size - adapter->txs_next_clear +
  683. txs_write_ptr - 1) :
  684. (int) (txs_write_ptr - adapter->txs_next_clear - 1);
  685. }
  686. static inline int TxdFreeBytes(struct atl2_adapter *adapter)
  687. {
  688. u32 txd_read_ptr = (u32)atomic_read(&adapter->txd_read_ptr);
  689. return (adapter->txd_write_ptr >= txd_read_ptr) ?
  690. (int) (adapter->txd_ring_size - adapter->txd_write_ptr +
  691. txd_read_ptr - 1) :
  692. (int) (txd_read_ptr - adapter->txd_write_ptr - 1);
  693. }
  694. static netdev_tx_t atl2_xmit_frame(struct sk_buff *skb,
  695. struct net_device *netdev)
  696. {
  697. struct atl2_adapter *adapter = netdev_priv(netdev);
  698. struct tx_pkt_header *txph;
  699. u32 offset, copy_len;
  700. int txs_unused;
  701. int txbuf_unused;
  702. if (test_bit(__ATL2_DOWN, &adapter->flags)) {
  703. dev_kfree_skb_any(skb);
  704. return NETDEV_TX_OK;
  705. }
  706. if (unlikely(skb->len <= 0)) {
  707. dev_kfree_skb_any(skb);
  708. return NETDEV_TX_OK;
  709. }
  710. txs_unused = TxsFreeUnit(adapter);
  711. txbuf_unused = TxdFreeBytes(adapter);
  712. if (skb->len + sizeof(struct tx_pkt_header) + 4 > txbuf_unused ||
  713. txs_unused < 1) {
  714. /* not enough resources */
  715. netif_stop_queue(netdev);
  716. return NETDEV_TX_BUSY;
  717. }
  718. offset = adapter->txd_write_ptr;
  719. txph = (struct tx_pkt_header *) (((u8 *)adapter->txd_ring) + offset);
  720. *(u32 *)txph = 0;
  721. txph->pkt_size = skb->len;
  722. offset += 4;
  723. if (offset >= adapter->txd_ring_size)
  724. offset -= adapter->txd_ring_size;
  725. copy_len = adapter->txd_ring_size - offset;
  726. if (copy_len >= skb->len) {
  727. memcpy(((u8 *)adapter->txd_ring) + offset, skb->data, skb->len);
  728. offset += ((u32)(skb->len + 3) & ~3);
  729. } else {
  730. memcpy(((u8 *)adapter->txd_ring)+offset, skb->data, copy_len);
  731. memcpy((u8 *)adapter->txd_ring, skb->data+copy_len,
  732. skb->len-copy_len);
  733. offset = ((u32)(skb->len-copy_len + 3) & ~3);
  734. }
  735. #ifdef NETIF_F_HW_VLAN_TX
  736. if (vlan_tx_tag_present(skb)) {
  737. u16 vlan_tag = vlan_tx_tag_get(skb);
  738. vlan_tag = (vlan_tag << 4) |
  739. (vlan_tag >> 13) |
  740. ((vlan_tag >> 9) & 0x8);
  741. txph->ins_vlan = 1;
  742. txph->vlan = vlan_tag;
  743. }
  744. #endif
  745. if (offset >= adapter->txd_ring_size)
  746. offset -= adapter->txd_ring_size;
  747. adapter->txd_write_ptr = offset;
  748. /* clear txs before send */
  749. adapter->txs_ring[adapter->txs_next_clear].update = 0;
  750. if (++adapter->txs_next_clear == adapter->txs_ring_size)
  751. adapter->txs_next_clear = 0;
  752. ATL2_WRITE_REGW(&adapter->hw, REG_MB_TXD_WR_IDX,
  753. (adapter->txd_write_ptr >> 2));
  754. mmiowb();
  755. dev_kfree_skb_any(skb);
  756. return NETDEV_TX_OK;
  757. }
  758. /*
  759. * atl2_change_mtu - Change the Maximum Transfer Unit
  760. * @netdev: network interface device structure
  761. * @new_mtu: new value for maximum frame size
  762. *
  763. * Returns 0 on success, negative on failure
  764. */
  765. static int atl2_change_mtu(struct net_device *netdev, int new_mtu)
  766. {
  767. struct atl2_adapter *adapter = netdev_priv(netdev);
  768. struct atl2_hw *hw = &adapter->hw;
  769. if ((new_mtu < 40) || (new_mtu > (ETH_DATA_LEN + VLAN_SIZE)))
  770. return -EINVAL;
  771. /* set MTU */
  772. if (hw->max_frame_size != new_mtu) {
  773. netdev->mtu = new_mtu;
  774. ATL2_WRITE_REG(hw, REG_MTU, new_mtu + ENET_HEADER_SIZE +
  775. VLAN_SIZE + ETHERNET_FCS_SIZE);
  776. }
  777. return 0;
  778. }
  779. /*
  780. * atl2_set_mac - Change the Ethernet Address of the NIC
  781. * @netdev: network interface device structure
  782. * @p: pointer to an address structure
  783. *
  784. * Returns 0 on success, negative on failure
  785. */
  786. static int atl2_set_mac(struct net_device *netdev, void *p)
  787. {
  788. struct atl2_adapter *adapter = netdev_priv(netdev);
  789. struct sockaddr *addr = p;
  790. if (!is_valid_ether_addr(addr->sa_data))
  791. return -EADDRNOTAVAIL;
  792. if (netif_running(netdev))
  793. return -EBUSY;
  794. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  795. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  796. atl2_set_mac_addr(&adapter->hw);
  797. return 0;
  798. }
  799. /*
  800. * atl2_mii_ioctl -
  801. * @netdev:
  802. * @ifreq:
  803. * @cmd:
  804. */
  805. static int atl2_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  806. {
  807. struct atl2_adapter *adapter = netdev_priv(netdev);
  808. struct mii_ioctl_data *data = if_mii(ifr);
  809. unsigned long flags;
  810. switch (cmd) {
  811. case SIOCGMIIPHY:
  812. data->phy_id = 0;
  813. break;
  814. case SIOCGMIIREG:
  815. spin_lock_irqsave(&adapter->stats_lock, flags);
  816. if (atl2_read_phy_reg(&adapter->hw,
  817. data->reg_num & 0x1F, &data->val_out)) {
  818. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  819. return -EIO;
  820. }
  821. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  822. break;
  823. case SIOCSMIIREG:
  824. if (data->reg_num & ~(0x1F))
  825. return -EFAULT;
  826. spin_lock_irqsave(&adapter->stats_lock, flags);
  827. if (atl2_write_phy_reg(&adapter->hw, data->reg_num,
  828. data->val_in)) {
  829. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  830. return -EIO;
  831. }
  832. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  833. break;
  834. default:
  835. return -EOPNOTSUPP;
  836. }
  837. return 0;
  838. }
  839. /*
  840. * atl2_ioctl -
  841. * @netdev:
  842. * @ifreq:
  843. * @cmd:
  844. */
  845. static int atl2_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  846. {
  847. switch (cmd) {
  848. case SIOCGMIIPHY:
  849. case SIOCGMIIREG:
  850. case SIOCSMIIREG:
  851. return atl2_mii_ioctl(netdev, ifr, cmd);
  852. #ifdef ETHTOOL_OPS_COMPAT
  853. case SIOCETHTOOL:
  854. return ethtool_ioctl(ifr);
  855. #endif
  856. default:
  857. return -EOPNOTSUPP;
  858. }
  859. }
  860. /*
  861. * atl2_tx_timeout - Respond to a Tx Hang
  862. * @netdev: network interface device structure
  863. */
  864. static void atl2_tx_timeout(struct net_device *netdev)
  865. {
  866. struct atl2_adapter *adapter = netdev_priv(netdev);
  867. /* Do the reset outside of interrupt context */
  868. schedule_work(&adapter->reset_task);
  869. }
  870. /*
  871. * atl2_watchdog - Timer Call-back
  872. * @data: pointer to netdev cast into an unsigned long
  873. */
  874. static void atl2_watchdog(unsigned long data)
  875. {
  876. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  877. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  878. u32 drop_rxd, drop_rxs;
  879. unsigned long flags;
  880. spin_lock_irqsave(&adapter->stats_lock, flags);
  881. drop_rxd = ATL2_READ_REG(&adapter->hw, REG_STS_RXD_OV);
  882. drop_rxs = ATL2_READ_REG(&adapter->hw, REG_STS_RXS_OV);
  883. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  884. adapter->netdev->stats.rx_over_errors += drop_rxd + drop_rxs;
  885. /* Reset the timer */
  886. mod_timer(&adapter->watchdog_timer,
  887. round_jiffies(jiffies + 4 * HZ));
  888. }
  889. }
  890. /*
  891. * atl2_phy_config - Timer Call-back
  892. * @data: pointer to netdev cast into an unsigned long
  893. */
  894. static void atl2_phy_config(unsigned long data)
  895. {
  896. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  897. struct atl2_hw *hw = &adapter->hw;
  898. unsigned long flags;
  899. spin_lock_irqsave(&adapter->stats_lock, flags);
  900. atl2_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  901. atl2_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN |
  902. MII_CR_RESTART_AUTO_NEG);
  903. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  904. clear_bit(0, &adapter->cfg_phy);
  905. }
  906. static int atl2_up(struct atl2_adapter *adapter)
  907. {
  908. struct net_device *netdev = adapter->netdev;
  909. int err = 0;
  910. u32 val;
  911. /* hardware has been reset, we need to reload some things */
  912. err = atl2_init_hw(&adapter->hw);
  913. if (err) {
  914. err = -EIO;
  915. return err;
  916. }
  917. atl2_set_multi(netdev);
  918. init_ring_ptrs(adapter);
  919. #ifdef NETIF_F_HW_VLAN_TX
  920. atl2_restore_vlan(adapter);
  921. #endif
  922. if (atl2_configure(adapter)) {
  923. err = -EIO;
  924. goto err_up;
  925. }
  926. clear_bit(__ATL2_DOWN, &adapter->flags);
  927. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  928. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL, val |
  929. MASTER_CTRL_MANUAL_INT);
  930. atl2_irq_enable(adapter);
  931. err_up:
  932. return err;
  933. }
  934. static void atl2_reinit_locked(struct atl2_adapter *adapter)
  935. {
  936. WARN_ON(in_interrupt());
  937. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  938. msleep(1);
  939. atl2_down(adapter);
  940. atl2_up(adapter);
  941. clear_bit(__ATL2_RESETTING, &adapter->flags);
  942. }
  943. static void atl2_reset_task(struct work_struct *work)
  944. {
  945. struct atl2_adapter *adapter;
  946. adapter = container_of(work, struct atl2_adapter, reset_task);
  947. atl2_reinit_locked(adapter);
  948. }
  949. static void atl2_setup_mac_ctrl(struct atl2_adapter *adapter)
  950. {
  951. u32 value;
  952. struct atl2_hw *hw = &adapter->hw;
  953. struct net_device *netdev = adapter->netdev;
  954. /* Config MAC CTRL Register */
  955. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  956. /* duplex */
  957. if (FULL_DUPLEX == adapter->link_duplex)
  958. value |= MAC_CTRL_DUPLX;
  959. /* flow control */
  960. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  961. /* PAD & CRC */
  962. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  963. /* preamble length */
  964. value |= (((u32)adapter->hw.preamble_len & MAC_CTRL_PRMLEN_MASK) <<
  965. MAC_CTRL_PRMLEN_SHIFT);
  966. /* vlan */
  967. if (adapter->vlgrp)
  968. value |= MAC_CTRL_RMV_VLAN;
  969. /* filter mode */
  970. value |= MAC_CTRL_BC_EN;
  971. if (netdev->flags & IFF_PROMISC)
  972. value |= MAC_CTRL_PROMIS_EN;
  973. else if (netdev->flags & IFF_ALLMULTI)
  974. value |= MAC_CTRL_MC_ALL_EN;
  975. /* half retry buffer */
  976. value |= (((u32)(adapter->hw.retry_buf &
  977. MAC_CTRL_HALF_LEFT_BUF_MASK)) << MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  978. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  979. }
  980. static int atl2_check_link(struct atl2_adapter *adapter)
  981. {
  982. struct atl2_hw *hw = &adapter->hw;
  983. struct net_device *netdev = adapter->netdev;
  984. int ret_val;
  985. u16 speed, duplex, phy_data;
  986. int reconfig = 0;
  987. /* MII_BMSR must read twise */
  988. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  989. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  990. if (!(phy_data&BMSR_LSTATUS)) { /* link down */
  991. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  992. u32 value;
  993. /* disable rx */
  994. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  995. value &= ~MAC_CTRL_RX_EN;
  996. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  997. adapter->link_speed = SPEED_0;
  998. netif_carrier_off(netdev);
  999. netif_stop_queue(netdev);
  1000. }
  1001. return 0;
  1002. }
  1003. /* Link Up */
  1004. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1005. if (ret_val)
  1006. return ret_val;
  1007. switch (hw->MediaType) {
  1008. case MEDIA_TYPE_100M_FULL:
  1009. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1010. reconfig = 1;
  1011. break;
  1012. case MEDIA_TYPE_100M_HALF:
  1013. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1014. reconfig = 1;
  1015. break;
  1016. case MEDIA_TYPE_10M_FULL:
  1017. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1018. reconfig = 1;
  1019. break;
  1020. case MEDIA_TYPE_10M_HALF:
  1021. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1022. reconfig = 1;
  1023. break;
  1024. }
  1025. /* link result is our setting */
  1026. if (reconfig == 0) {
  1027. if (adapter->link_speed != speed ||
  1028. adapter->link_duplex != duplex) {
  1029. adapter->link_speed = speed;
  1030. adapter->link_duplex = duplex;
  1031. atl2_setup_mac_ctrl(adapter);
  1032. printk(KERN_INFO "%s: %s NIC Link is Up<%d Mbps %s>\n",
  1033. atl2_driver_name, netdev->name,
  1034. adapter->link_speed,
  1035. adapter->link_duplex == FULL_DUPLEX ?
  1036. "Full Duplex" : "Half Duplex");
  1037. }
  1038. if (!netif_carrier_ok(netdev)) { /* Link down -> Up */
  1039. netif_carrier_on(netdev);
  1040. netif_wake_queue(netdev);
  1041. }
  1042. return 0;
  1043. }
  1044. /* change original link status */
  1045. if (netif_carrier_ok(netdev)) {
  1046. u32 value;
  1047. /* disable rx */
  1048. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1049. value &= ~MAC_CTRL_RX_EN;
  1050. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  1051. adapter->link_speed = SPEED_0;
  1052. netif_carrier_off(netdev);
  1053. netif_stop_queue(netdev);
  1054. }
  1055. /* auto-neg, insert timer to re-config phy
  1056. * (if interval smaller than 5 seconds, something strange) */
  1057. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  1058. if (!test_and_set_bit(0, &adapter->cfg_phy))
  1059. mod_timer(&adapter->phy_config_timer,
  1060. round_jiffies(jiffies + 5 * HZ));
  1061. }
  1062. return 0;
  1063. }
  1064. /*
  1065. * atl2_link_chg_task - deal with link change event Out of interrupt context
  1066. * @netdev: network interface device structure
  1067. */
  1068. static void atl2_link_chg_task(struct work_struct *work)
  1069. {
  1070. struct atl2_adapter *adapter;
  1071. unsigned long flags;
  1072. adapter = container_of(work, struct atl2_adapter, link_chg_task);
  1073. spin_lock_irqsave(&adapter->stats_lock, flags);
  1074. atl2_check_link(adapter);
  1075. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1076. }
  1077. static void atl2_setup_pcicmd(struct pci_dev *pdev)
  1078. {
  1079. u16 cmd;
  1080. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1081. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1082. cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1083. if (cmd & PCI_COMMAND_IO)
  1084. cmd &= ~PCI_COMMAND_IO;
  1085. if (0 == (cmd & PCI_COMMAND_MEMORY))
  1086. cmd |= PCI_COMMAND_MEMORY;
  1087. if (0 == (cmd & PCI_COMMAND_MASTER))
  1088. cmd |= PCI_COMMAND_MASTER;
  1089. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  1090. /*
  1091. * some motherboards BIOS(PXE/EFI) driver may set PME
  1092. * while they transfer control to OS (Windows/Linux)
  1093. * so we should clear this bit before NIC work normally
  1094. */
  1095. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  1096. }
  1097. #ifdef CONFIG_NET_POLL_CONTROLLER
  1098. static void atl2_poll_controller(struct net_device *netdev)
  1099. {
  1100. disable_irq(netdev->irq);
  1101. atl2_intr(netdev->irq, netdev);
  1102. enable_irq(netdev->irq);
  1103. }
  1104. #endif
  1105. static const struct net_device_ops atl2_netdev_ops = {
  1106. .ndo_open = atl2_open,
  1107. .ndo_stop = atl2_close,
  1108. .ndo_start_xmit = atl2_xmit_frame,
  1109. .ndo_set_multicast_list = atl2_set_multi,
  1110. .ndo_validate_addr = eth_validate_addr,
  1111. .ndo_set_mac_address = atl2_set_mac,
  1112. .ndo_change_mtu = atl2_change_mtu,
  1113. .ndo_do_ioctl = atl2_ioctl,
  1114. .ndo_tx_timeout = atl2_tx_timeout,
  1115. .ndo_vlan_rx_register = atl2_vlan_rx_register,
  1116. #ifdef CONFIG_NET_POLL_CONTROLLER
  1117. .ndo_poll_controller = atl2_poll_controller,
  1118. #endif
  1119. };
  1120. /*
  1121. * atl2_probe - Device Initialization Routine
  1122. * @pdev: PCI device information struct
  1123. * @ent: entry in atl2_pci_tbl
  1124. *
  1125. * Returns 0 on success, negative on failure
  1126. *
  1127. * atl2_probe initializes an adapter identified by a pci_dev structure.
  1128. * The OS initialization, configuring of the adapter private structure,
  1129. * and a hardware reset occur.
  1130. */
  1131. static int __devinit atl2_probe(struct pci_dev *pdev,
  1132. const struct pci_device_id *ent)
  1133. {
  1134. struct net_device *netdev;
  1135. struct atl2_adapter *adapter;
  1136. static int cards_found;
  1137. unsigned long mmio_start;
  1138. int mmio_len;
  1139. int err;
  1140. cards_found = 0;
  1141. err = pci_enable_device(pdev);
  1142. if (err)
  1143. return err;
  1144. /*
  1145. * atl2 is a shared-high-32-bit device, so we're stuck with 32-bit DMA
  1146. * until the kernel has the proper infrastructure to support 64-bit DMA
  1147. * on these devices.
  1148. */
  1149. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) &&
  1150. pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1151. printk(KERN_ERR "atl2: No usable DMA configuration, aborting\n");
  1152. goto err_dma;
  1153. }
  1154. /* Mark all PCI regions associated with PCI device
  1155. * pdev as being reserved by owner atl2_driver_name */
  1156. err = pci_request_regions(pdev, atl2_driver_name);
  1157. if (err)
  1158. goto err_pci_reg;
  1159. /* Enables bus-mastering on the device and calls
  1160. * pcibios_set_master to do the needed arch specific settings */
  1161. pci_set_master(pdev);
  1162. err = -ENOMEM;
  1163. netdev = alloc_etherdev(sizeof(struct atl2_adapter));
  1164. if (!netdev)
  1165. goto err_alloc_etherdev;
  1166. SET_NETDEV_DEV(netdev, &pdev->dev);
  1167. pci_set_drvdata(pdev, netdev);
  1168. adapter = netdev_priv(netdev);
  1169. adapter->netdev = netdev;
  1170. adapter->pdev = pdev;
  1171. adapter->hw.back = adapter;
  1172. mmio_start = pci_resource_start(pdev, 0x0);
  1173. mmio_len = pci_resource_len(pdev, 0x0);
  1174. adapter->hw.mem_rang = (u32)mmio_len;
  1175. adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
  1176. if (!adapter->hw.hw_addr) {
  1177. err = -EIO;
  1178. goto err_ioremap;
  1179. }
  1180. atl2_setup_pcicmd(pdev);
  1181. netdev->netdev_ops = &atl2_netdev_ops;
  1182. atl2_set_ethtool_ops(netdev);
  1183. netdev->watchdog_timeo = 5 * HZ;
  1184. strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
  1185. netdev->mem_start = mmio_start;
  1186. netdev->mem_end = mmio_start + mmio_len;
  1187. adapter->bd_number = cards_found;
  1188. adapter->pci_using_64 = false;
  1189. /* setup the private structure */
  1190. err = atl2_sw_init(adapter);
  1191. if (err)
  1192. goto err_sw_init;
  1193. err = -EIO;
  1194. #ifdef NETIF_F_HW_VLAN_TX
  1195. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  1196. #endif
  1197. /* Init PHY as early as possible due to power saving issue */
  1198. atl2_phy_init(&adapter->hw);
  1199. /* reset the controller to
  1200. * put the device in a known good starting state */
  1201. if (atl2_reset_hw(&adapter->hw)) {
  1202. err = -EIO;
  1203. goto err_reset;
  1204. }
  1205. /* copy the MAC address out of the EEPROM */
  1206. atl2_read_mac_addr(&adapter->hw);
  1207. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  1208. /* FIXME: do we still need this? */
  1209. #ifdef ETHTOOL_GPERMADDR
  1210. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  1211. if (!is_valid_ether_addr(netdev->perm_addr)) {
  1212. #else
  1213. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1214. #endif
  1215. err = -EIO;
  1216. goto err_eeprom;
  1217. }
  1218. atl2_check_options(adapter);
  1219. init_timer(&adapter->watchdog_timer);
  1220. adapter->watchdog_timer.function = atl2_watchdog;
  1221. adapter->watchdog_timer.data = (unsigned long) adapter;
  1222. init_timer(&adapter->phy_config_timer);
  1223. adapter->phy_config_timer.function = atl2_phy_config;
  1224. adapter->phy_config_timer.data = (unsigned long) adapter;
  1225. INIT_WORK(&adapter->reset_task, atl2_reset_task);
  1226. INIT_WORK(&adapter->link_chg_task, atl2_link_chg_task);
  1227. strcpy(netdev->name, "eth%d"); /* ?? */
  1228. err = register_netdev(netdev);
  1229. if (err)
  1230. goto err_register;
  1231. /* assume we have no link for now */
  1232. netif_carrier_off(netdev);
  1233. netif_stop_queue(netdev);
  1234. cards_found++;
  1235. return 0;
  1236. err_reset:
  1237. err_register:
  1238. err_sw_init:
  1239. err_eeprom:
  1240. iounmap(adapter->hw.hw_addr);
  1241. err_ioremap:
  1242. free_netdev(netdev);
  1243. err_alloc_etherdev:
  1244. pci_release_regions(pdev);
  1245. err_pci_reg:
  1246. err_dma:
  1247. pci_disable_device(pdev);
  1248. return err;
  1249. }
  1250. /*
  1251. * atl2_remove - Device Removal Routine
  1252. * @pdev: PCI device information struct
  1253. *
  1254. * atl2_remove is called by the PCI subsystem to alert the driver
  1255. * that it should release a PCI device. The could be caused by a
  1256. * Hot-Plug event, or because the driver is going to be removed from
  1257. * memory.
  1258. */
  1259. /* FIXME: write the original MAC address back in case it was changed from a
  1260. * BIOS-set value, as in atl1 -- CHS */
  1261. static void __devexit atl2_remove(struct pci_dev *pdev)
  1262. {
  1263. struct net_device *netdev = pci_get_drvdata(pdev);
  1264. struct atl2_adapter *adapter = netdev_priv(netdev);
  1265. /* flush_scheduled work may reschedule our watchdog task, so
  1266. * explicitly disable watchdog tasks from being rescheduled */
  1267. set_bit(__ATL2_DOWN, &adapter->flags);
  1268. del_timer_sync(&adapter->watchdog_timer);
  1269. del_timer_sync(&adapter->phy_config_timer);
  1270. cancel_work_sync(&adapter->reset_task);
  1271. cancel_work_sync(&adapter->link_chg_task);
  1272. unregister_netdev(netdev);
  1273. atl2_force_ps(&adapter->hw);
  1274. iounmap(adapter->hw.hw_addr);
  1275. pci_release_regions(pdev);
  1276. free_netdev(netdev);
  1277. pci_disable_device(pdev);
  1278. }
  1279. static int atl2_suspend(struct pci_dev *pdev, pm_message_t state)
  1280. {
  1281. struct net_device *netdev = pci_get_drvdata(pdev);
  1282. struct atl2_adapter *adapter = netdev_priv(netdev);
  1283. struct atl2_hw *hw = &adapter->hw;
  1284. u16 speed, duplex;
  1285. u32 ctrl = 0;
  1286. u32 wufc = adapter->wol;
  1287. #ifdef CONFIG_PM
  1288. int retval = 0;
  1289. #endif
  1290. netif_device_detach(netdev);
  1291. if (netif_running(netdev)) {
  1292. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  1293. atl2_down(adapter);
  1294. }
  1295. #ifdef CONFIG_PM
  1296. retval = pci_save_state(pdev);
  1297. if (retval)
  1298. return retval;
  1299. #endif
  1300. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1301. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1302. if (ctrl & BMSR_LSTATUS)
  1303. wufc &= ~ATLX_WUFC_LNKC;
  1304. if (0 != (ctrl & BMSR_LSTATUS) && 0 != wufc) {
  1305. u32 ret_val;
  1306. /* get current link speed & duplex */
  1307. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1308. if (ret_val) {
  1309. printk(KERN_DEBUG
  1310. "%s: get speed&duplex error while suspend\n",
  1311. atl2_driver_name);
  1312. goto wol_dis;
  1313. }
  1314. ctrl = 0;
  1315. /* turn on magic packet wol */
  1316. if (wufc & ATLX_WUFC_MAG)
  1317. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  1318. /* ignore Link Chg event when Link is up */
  1319. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1320. /* Config MAC CTRL Register */
  1321. ctrl = MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  1322. if (FULL_DUPLEX == adapter->link_duplex)
  1323. ctrl |= MAC_CTRL_DUPLX;
  1324. ctrl |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1325. ctrl |= (((u32)adapter->hw.preamble_len &
  1326. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1327. ctrl |= (((u32)(adapter->hw.retry_buf &
  1328. MAC_CTRL_HALF_LEFT_BUF_MASK)) <<
  1329. MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  1330. if (wufc & ATLX_WUFC_MAG) {
  1331. /* magic packet maybe Broadcast&multicast&Unicast */
  1332. ctrl |= MAC_CTRL_BC_EN;
  1333. }
  1334. ATL2_WRITE_REG(hw, REG_MAC_CTRL, ctrl);
  1335. /* pcie patch */
  1336. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1337. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1338. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1339. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1340. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1341. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1342. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1343. goto suspend_exit;
  1344. }
  1345. if (0 == (ctrl&BMSR_LSTATUS) && 0 != (wufc&ATLX_WUFC_LNKC)) {
  1346. /* link is down, so only LINK CHG WOL event enable */
  1347. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  1348. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1349. ATL2_WRITE_REG(hw, REG_MAC_CTRL, 0);
  1350. /* pcie patch */
  1351. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1352. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1353. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1354. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1355. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1356. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1357. hw->phy_configured = false; /* re-init PHY when resume */
  1358. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1359. goto suspend_exit;
  1360. }
  1361. wol_dis:
  1362. /* WOL disabled */
  1363. ATL2_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1364. /* pcie patch */
  1365. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1366. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1367. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1368. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1369. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1370. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1371. atl2_force_ps(hw);
  1372. hw->phy_configured = false; /* re-init PHY when resume */
  1373. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1374. suspend_exit:
  1375. if (netif_running(netdev))
  1376. atl2_free_irq(adapter);
  1377. pci_disable_device(pdev);
  1378. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1379. return 0;
  1380. }
  1381. #ifdef CONFIG_PM
  1382. static int atl2_resume(struct pci_dev *pdev)
  1383. {
  1384. struct net_device *netdev = pci_get_drvdata(pdev);
  1385. struct atl2_adapter *adapter = netdev_priv(netdev);
  1386. u32 err;
  1387. pci_set_power_state(pdev, PCI_D0);
  1388. pci_restore_state(pdev);
  1389. err = pci_enable_device(pdev);
  1390. if (err) {
  1391. printk(KERN_ERR
  1392. "atl2: Cannot enable PCI device from suspend\n");
  1393. return err;
  1394. }
  1395. pci_set_master(pdev);
  1396. ATL2_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1397. pci_enable_wake(pdev, PCI_D3hot, 0);
  1398. pci_enable_wake(pdev, PCI_D3cold, 0);
  1399. ATL2_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1400. if (netif_running(netdev)) {
  1401. err = atl2_request_irq(adapter);
  1402. if (err)
  1403. return err;
  1404. }
  1405. atl2_reset_hw(&adapter->hw);
  1406. if (netif_running(netdev))
  1407. atl2_up(adapter);
  1408. netif_device_attach(netdev);
  1409. return 0;
  1410. }
  1411. #endif
  1412. static void atl2_shutdown(struct pci_dev *pdev)
  1413. {
  1414. atl2_suspend(pdev, PMSG_SUSPEND);
  1415. }
  1416. static struct pci_driver atl2_driver = {
  1417. .name = atl2_driver_name,
  1418. .id_table = atl2_pci_tbl,
  1419. .probe = atl2_probe,
  1420. .remove = __devexit_p(atl2_remove),
  1421. /* Power Managment Hooks */
  1422. .suspend = atl2_suspend,
  1423. #ifdef CONFIG_PM
  1424. .resume = atl2_resume,
  1425. #endif
  1426. .shutdown = atl2_shutdown,
  1427. };
  1428. /*
  1429. * atl2_init_module - Driver Registration Routine
  1430. *
  1431. * atl2_init_module is the first routine called when the driver is
  1432. * loaded. All it does is register with the PCI subsystem.
  1433. */
  1434. static int __init atl2_init_module(void)
  1435. {
  1436. printk(KERN_INFO "%s - version %s\n", atl2_driver_string,
  1437. atl2_driver_version);
  1438. printk(KERN_INFO "%s\n", atl2_copyright);
  1439. return pci_register_driver(&atl2_driver);
  1440. }
  1441. module_init(atl2_init_module);
  1442. /*
  1443. * atl2_exit_module - Driver Exit Cleanup Routine
  1444. *
  1445. * atl2_exit_module is called just before the driver is removed
  1446. * from memory.
  1447. */
  1448. static void __exit atl2_exit_module(void)
  1449. {
  1450. pci_unregister_driver(&atl2_driver);
  1451. }
  1452. module_exit(atl2_exit_module);
  1453. static void atl2_read_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1454. {
  1455. struct atl2_adapter *adapter = hw->back;
  1456. pci_read_config_word(adapter->pdev, reg, value);
  1457. }
  1458. static void atl2_write_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1459. {
  1460. struct atl2_adapter *adapter = hw->back;
  1461. pci_write_config_word(adapter->pdev, reg, *value);
  1462. }
  1463. static int atl2_get_settings(struct net_device *netdev,
  1464. struct ethtool_cmd *ecmd)
  1465. {
  1466. struct atl2_adapter *adapter = netdev_priv(netdev);
  1467. struct atl2_hw *hw = &adapter->hw;
  1468. ecmd->supported = (SUPPORTED_10baseT_Half |
  1469. SUPPORTED_10baseT_Full |
  1470. SUPPORTED_100baseT_Half |
  1471. SUPPORTED_100baseT_Full |
  1472. SUPPORTED_Autoneg |
  1473. SUPPORTED_TP);
  1474. ecmd->advertising = ADVERTISED_TP;
  1475. ecmd->advertising |= ADVERTISED_Autoneg;
  1476. ecmd->advertising |= hw->autoneg_advertised;
  1477. ecmd->port = PORT_TP;
  1478. ecmd->phy_address = 0;
  1479. ecmd->transceiver = XCVR_INTERNAL;
  1480. if (adapter->link_speed != SPEED_0) {
  1481. ecmd->speed = adapter->link_speed;
  1482. if (adapter->link_duplex == FULL_DUPLEX)
  1483. ecmd->duplex = DUPLEX_FULL;
  1484. else
  1485. ecmd->duplex = DUPLEX_HALF;
  1486. } else {
  1487. ecmd->speed = -1;
  1488. ecmd->duplex = -1;
  1489. }
  1490. ecmd->autoneg = AUTONEG_ENABLE;
  1491. return 0;
  1492. }
  1493. static int atl2_set_settings(struct net_device *netdev,
  1494. struct ethtool_cmd *ecmd)
  1495. {
  1496. struct atl2_adapter *adapter = netdev_priv(netdev);
  1497. struct atl2_hw *hw = &adapter->hw;
  1498. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  1499. msleep(1);
  1500. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1501. #define MY_ADV_MASK (ADVERTISE_10_HALF | \
  1502. ADVERTISE_10_FULL | \
  1503. ADVERTISE_100_HALF| \
  1504. ADVERTISE_100_FULL)
  1505. if ((ecmd->advertising & MY_ADV_MASK) == MY_ADV_MASK) {
  1506. hw->MediaType = MEDIA_TYPE_AUTO_SENSOR;
  1507. hw->autoneg_advertised = MY_ADV_MASK;
  1508. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1509. ADVERTISE_100_FULL) {
  1510. hw->MediaType = MEDIA_TYPE_100M_FULL;
  1511. hw->autoneg_advertised = ADVERTISE_100_FULL;
  1512. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1513. ADVERTISE_100_HALF) {
  1514. hw->MediaType = MEDIA_TYPE_100M_HALF;
  1515. hw->autoneg_advertised = ADVERTISE_100_HALF;
  1516. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1517. ADVERTISE_10_FULL) {
  1518. hw->MediaType = MEDIA_TYPE_10M_FULL;
  1519. hw->autoneg_advertised = ADVERTISE_10_FULL;
  1520. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1521. ADVERTISE_10_HALF) {
  1522. hw->MediaType = MEDIA_TYPE_10M_HALF;
  1523. hw->autoneg_advertised = ADVERTISE_10_HALF;
  1524. } else {
  1525. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1526. return -EINVAL;
  1527. }
  1528. ecmd->advertising = hw->autoneg_advertised |
  1529. ADVERTISED_TP | ADVERTISED_Autoneg;
  1530. } else {
  1531. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1532. return -EINVAL;
  1533. }
  1534. /* reset the link */
  1535. if (netif_running(adapter->netdev)) {
  1536. atl2_down(adapter);
  1537. atl2_up(adapter);
  1538. } else
  1539. atl2_reset_hw(&adapter->hw);
  1540. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1541. return 0;
  1542. }
  1543. static u32 atl2_get_tx_csum(struct net_device *netdev)
  1544. {
  1545. return (netdev->features & NETIF_F_HW_CSUM) != 0;
  1546. }
  1547. static u32 atl2_get_msglevel(struct net_device *netdev)
  1548. {
  1549. return 0;
  1550. }
  1551. /*
  1552. * It's sane for this to be empty, but we might want to take advantage of this.
  1553. */
  1554. static void atl2_set_msglevel(struct net_device *netdev, u32 data)
  1555. {
  1556. }
  1557. static int atl2_get_regs_len(struct net_device *netdev)
  1558. {
  1559. #define ATL2_REGS_LEN 42
  1560. return sizeof(u32) * ATL2_REGS_LEN;
  1561. }
  1562. static void atl2_get_regs(struct net_device *netdev,
  1563. struct ethtool_regs *regs, void *p)
  1564. {
  1565. struct atl2_adapter *adapter = netdev_priv(netdev);
  1566. struct atl2_hw *hw = &adapter->hw;
  1567. u32 *regs_buff = p;
  1568. u16 phy_data;
  1569. memset(p, 0, sizeof(u32) * ATL2_REGS_LEN);
  1570. regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
  1571. regs_buff[0] = ATL2_READ_REG(hw, REG_VPD_CAP);
  1572. regs_buff[1] = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1573. regs_buff[2] = ATL2_READ_REG(hw, REG_SPI_FLASH_CONFIG);
  1574. regs_buff[3] = ATL2_READ_REG(hw, REG_TWSI_CTRL);
  1575. regs_buff[4] = ATL2_READ_REG(hw, REG_PCIE_DEV_MISC_CTRL);
  1576. regs_buff[5] = ATL2_READ_REG(hw, REG_MASTER_CTRL);
  1577. regs_buff[6] = ATL2_READ_REG(hw, REG_MANUAL_TIMER_INIT);
  1578. regs_buff[7] = ATL2_READ_REG(hw, REG_IRQ_MODU_TIMER_INIT);
  1579. regs_buff[8] = ATL2_READ_REG(hw, REG_PHY_ENABLE);
  1580. regs_buff[9] = ATL2_READ_REG(hw, REG_CMBDISDMA_TIMER);
  1581. regs_buff[10] = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1582. regs_buff[11] = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  1583. regs_buff[12] = ATL2_READ_REG(hw, REG_SERDES_LOCK);
  1584. regs_buff[13] = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1585. regs_buff[14] = ATL2_READ_REG(hw, REG_MAC_IPG_IFG);
  1586. regs_buff[15] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1587. regs_buff[16] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR+4);
  1588. regs_buff[17] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE);
  1589. regs_buff[18] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE+4);
  1590. regs_buff[19] = ATL2_READ_REG(hw, REG_MAC_HALF_DUPLX_CTRL);
  1591. regs_buff[20] = ATL2_READ_REG(hw, REG_MTU);
  1592. regs_buff[21] = ATL2_READ_REG(hw, REG_WOL_CTRL);
  1593. regs_buff[22] = ATL2_READ_REG(hw, REG_SRAM_TXRAM_END);
  1594. regs_buff[23] = ATL2_READ_REG(hw, REG_DESC_BASE_ADDR_HI);
  1595. regs_buff[24] = ATL2_READ_REG(hw, REG_TXD_BASE_ADDR_LO);
  1596. regs_buff[25] = ATL2_READ_REG(hw, REG_TXD_MEM_SIZE);
  1597. regs_buff[26] = ATL2_READ_REG(hw, REG_TXS_BASE_ADDR_LO);
  1598. regs_buff[27] = ATL2_READ_REG(hw, REG_TXS_MEM_SIZE);
  1599. regs_buff[28] = ATL2_READ_REG(hw, REG_RXD_BASE_ADDR_LO);
  1600. regs_buff[29] = ATL2_READ_REG(hw, REG_RXD_BUF_NUM);
  1601. regs_buff[30] = ATL2_READ_REG(hw, REG_DMAR);
  1602. regs_buff[31] = ATL2_READ_REG(hw, REG_TX_CUT_THRESH);
  1603. regs_buff[32] = ATL2_READ_REG(hw, REG_DMAW);
  1604. regs_buff[33] = ATL2_READ_REG(hw, REG_PAUSE_ON_TH);
  1605. regs_buff[34] = ATL2_READ_REG(hw, REG_PAUSE_OFF_TH);
  1606. regs_buff[35] = ATL2_READ_REG(hw, REG_MB_TXD_WR_IDX);
  1607. regs_buff[36] = ATL2_READ_REG(hw, REG_MB_RXD_RD_IDX);
  1608. regs_buff[38] = ATL2_READ_REG(hw, REG_ISR);
  1609. regs_buff[39] = ATL2_READ_REG(hw, REG_IMR);
  1610. atl2_read_phy_reg(hw, MII_BMCR, &phy_data);
  1611. regs_buff[40] = (u32)phy_data;
  1612. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  1613. regs_buff[41] = (u32)phy_data;
  1614. }
  1615. static int atl2_get_eeprom_len(struct net_device *netdev)
  1616. {
  1617. struct atl2_adapter *adapter = netdev_priv(netdev);
  1618. if (!atl2_check_eeprom_exist(&adapter->hw))
  1619. return 512;
  1620. else
  1621. return 0;
  1622. }
  1623. static int atl2_get_eeprom(struct net_device *netdev,
  1624. struct ethtool_eeprom *eeprom, u8 *bytes)
  1625. {
  1626. struct atl2_adapter *adapter = netdev_priv(netdev);
  1627. struct atl2_hw *hw = &adapter->hw;
  1628. u32 *eeprom_buff;
  1629. int first_dword, last_dword;
  1630. int ret_val = 0;
  1631. int i;
  1632. if (eeprom->len == 0)
  1633. return -EINVAL;
  1634. if (atl2_check_eeprom_exist(hw))
  1635. return -EINVAL;
  1636. eeprom->magic = hw->vendor_id | (hw->device_id << 16);
  1637. first_dword = eeprom->offset >> 2;
  1638. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1639. eeprom_buff = kmalloc(sizeof(u32) * (last_dword - first_dword + 1),
  1640. GFP_KERNEL);
  1641. if (!eeprom_buff)
  1642. return -ENOMEM;
  1643. for (i = first_dword; i < last_dword; i++) {
  1644. if (!atl2_read_eeprom(hw, i*4, &(eeprom_buff[i-first_dword]))) {
  1645. ret_val = -EIO;
  1646. goto free;
  1647. }
  1648. }
  1649. memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 3),
  1650. eeprom->len);
  1651. free:
  1652. kfree(eeprom_buff);
  1653. return ret_val;
  1654. }
  1655. static int atl2_set_eeprom(struct net_device *netdev,
  1656. struct ethtool_eeprom *eeprom, u8 *bytes)
  1657. {
  1658. struct atl2_adapter *adapter = netdev_priv(netdev);
  1659. struct atl2_hw *hw = &adapter->hw;
  1660. u32 *eeprom_buff;
  1661. u32 *ptr;
  1662. int max_len, first_dword, last_dword, ret_val = 0;
  1663. int i;
  1664. if (eeprom->len == 0)
  1665. return -EOPNOTSUPP;
  1666. if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
  1667. return -EFAULT;
  1668. max_len = 512;
  1669. first_dword = eeprom->offset >> 2;
  1670. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1671. eeprom_buff = kmalloc(max_len, GFP_KERNEL);
  1672. if (!eeprom_buff)
  1673. return -ENOMEM;
  1674. ptr = (u32 *)eeprom_buff;
  1675. if (eeprom->offset & 3) {
  1676. /* need read/modify/write of first changed EEPROM word */
  1677. /* only the second byte of the word is being modified */
  1678. if (!atl2_read_eeprom(hw, first_dword*4, &(eeprom_buff[0])))
  1679. return -EIO;
  1680. ptr++;
  1681. }
  1682. if (((eeprom->offset + eeprom->len) & 3)) {
  1683. /*
  1684. * need read/modify/write of last changed EEPROM word
  1685. * only the first byte of the word is being modified
  1686. */
  1687. if (!atl2_read_eeprom(hw, last_dword * 4,
  1688. &(eeprom_buff[last_dword - first_dword])))
  1689. return -EIO;
  1690. }
  1691. /* Device's eeprom is always little-endian, word addressable */
  1692. memcpy(ptr, bytes, eeprom->len);
  1693. for (i = 0; i < last_dword - first_dword + 1; i++) {
  1694. if (!atl2_write_eeprom(hw, ((first_dword+i)*4), eeprom_buff[i]))
  1695. return -EIO;
  1696. }
  1697. kfree(eeprom_buff);
  1698. return ret_val;
  1699. }
  1700. static void atl2_get_drvinfo(struct net_device *netdev,
  1701. struct ethtool_drvinfo *drvinfo)
  1702. {
  1703. struct atl2_adapter *adapter = netdev_priv(netdev);
  1704. strncpy(drvinfo->driver, atl2_driver_name, 32);
  1705. strncpy(drvinfo->version, atl2_driver_version, 32);
  1706. strncpy(drvinfo->fw_version, "L2", 32);
  1707. strncpy(drvinfo->bus_info, pci_name(adapter->pdev), 32);
  1708. drvinfo->n_stats = 0;
  1709. drvinfo->testinfo_len = 0;
  1710. drvinfo->regdump_len = atl2_get_regs_len(netdev);
  1711. drvinfo->eedump_len = atl2_get_eeprom_len(netdev);
  1712. }
  1713. static void atl2_get_wol(struct net_device *netdev,
  1714. struct ethtool_wolinfo *wol)
  1715. {
  1716. struct atl2_adapter *adapter = netdev_priv(netdev);
  1717. wol->supported = WAKE_MAGIC;
  1718. wol->wolopts = 0;
  1719. if (adapter->wol & ATLX_WUFC_EX)
  1720. wol->wolopts |= WAKE_UCAST;
  1721. if (adapter->wol & ATLX_WUFC_MC)
  1722. wol->wolopts |= WAKE_MCAST;
  1723. if (adapter->wol & ATLX_WUFC_BC)
  1724. wol->wolopts |= WAKE_BCAST;
  1725. if (adapter->wol & ATLX_WUFC_MAG)
  1726. wol->wolopts |= WAKE_MAGIC;
  1727. if (adapter->wol & ATLX_WUFC_LNKC)
  1728. wol->wolopts |= WAKE_PHY;
  1729. }
  1730. static int atl2_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
  1731. {
  1732. struct atl2_adapter *adapter = netdev_priv(netdev);
  1733. if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
  1734. return -EOPNOTSUPP;
  1735. if (wol->wolopts & (WAKE_UCAST | WAKE_BCAST | WAKE_MCAST))
  1736. return -EOPNOTSUPP;
  1737. /* these settings will always override what we currently have */
  1738. adapter->wol = 0;
  1739. if (wol->wolopts & WAKE_MAGIC)
  1740. adapter->wol |= ATLX_WUFC_MAG;
  1741. if (wol->wolopts & WAKE_PHY)
  1742. adapter->wol |= ATLX_WUFC_LNKC;
  1743. return 0;
  1744. }
  1745. static int atl2_nway_reset(struct net_device *netdev)
  1746. {
  1747. struct atl2_adapter *adapter = netdev_priv(netdev);
  1748. if (netif_running(netdev))
  1749. atl2_reinit_locked(adapter);
  1750. return 0;
  1751. }
  1752. static const struct ethtool_ops atl2_ethtool_ops = {
  1753. .get_settings = atl2_get_settings,
  1754. .set_settings = atl2_set_settings,
  1755. .get_drvinfo = atl2_get_drvinfo,
  1756. .get_regs_len = atl2_get_regs_len,
  1757. .get_regs = atl2_get_regs,
  1758. .get_wol = atl2_get_wol,
  1759. .set_wol = atl2_set_wol,
  1760. .get_msglevel = atl2_get_msglevel,
  1761. .set_msglevel = atl2_set_msglevel,
  1762. .nway_reset = atl2_nway_reset,
  1763. .get_link = ethtool_op_get_link,
  1764. .get_eeprom_len = atl2_get_eeprom_len,
  1765. .get_eeprom = atl2_get_eeprom,
  1766. .set_eeprom = atl2_set_eeprom,
  1767. .get_tx_csum = atl2_get_tx_csum,
  1768. .get_sg = ethtool_op_get_sg,
  1769. .set_sg = ethtool_op_set_sg,
  1770. #ifdef NETIF_F_TSO
  1771. .get_tso = ethtool_op_get_tso,
  1772. #endif
  1773. };
  1774. static void atl2_set_ethtool_ops(struct net_device *netdev)
  1775. {
  1776. SET_ETHTOOL_OPS(netdev, &atl2_ethtool_ops);
  1777. }
  1778. #define LBYTESWAP(a) ((((a) & 0x00ff00ff) << 8) | \
  1779. (((a) & 0xff00ff00) >> 8))
  1780. #define LONGSWAP(a) ((LBYTESWAP(a) << 16) | (LBYTESWAP(a) >> 16))
  1781. #define SHORTSWAP(a) (((a) << 8) | ((a) >> 8))
  1782. /*
  1783. * Reset the transmit and receive units; mask and clear all interrupts.
  1784. *
  1785. * hw - Struct containing variables accessed by shared code
  1786. * return : 0 or idle status (if error)
  1787. */
  1788. static s32 atl2_reset_hw(struct atl2_hw *hw)
  1789. {
  1790. u32 icr;
  1791. u16 pci_cfg_cmd_word;
  1792. int i;
  1793. /* Workaround for PCI problem when BIOS sets MMRBC incorrectly. */
  1794. atl2_read_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1795. if ((pci_cfg_cmd_word &
  1796. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) !=
  1797. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) {
  1798. pci_cfg_cmd_word |=
  1799. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER);
  1800. atl2_write_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1801. }
  1802. /* Clear Interrupt mask to stop board from generating
  1803. * interrupts & Clear any pending interrupt events
  1804. */
  1805. /* FIXME */
  1806. /* ATL2_WRITE_REG(hw, REG_IMR, 0); */
  1807. /* ATL2_WRITE_REG(hw, REG_ISR, 0xffffffff); */
  1808. /* Issue Soft Reset to the MAC. This will reset the chip's
  1809. * transmit, receive, DMA. It will not effect
  1810. * the current PCI configuration. The global reset bit is self-
  1811. * clearing, and should clear within a microsecond.
  1812. */
  1813. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_SOFT_RST);
  1814. wmb();
  1815. msleep(1); /* delay about 1ms */
  1816. /* Wait at least 10ms for All module to be Idle */
  1817. for (i = 0; i < 10; i++) {
  1818. icr = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1819. if (!icr)
  1820. break;
  1821. msleep(1); /* delay 1 ms */
  1822. cpu_relax();
  1823. }
  1824. if (icr)
  1825. return icr;
  1826. return 0;
  1827. }
  1828. #define CUSTOM_SPI_CS_SETUP 2
  1829. #define CUSTOM_SPI_CLK_HI 2
  1830. #define CUSTOM_SPI_CLK_LO 2
  1831. #define CUSTOM_SPI_CS_HOLD 2
  1832. #define CUSTOM_SPI_CS_HI 3
  1833. static struct atl2_spi_flash_dev flash_table[] =
  1834. {
  1835. /* MFR WRSR READ PROGRAM WREN WRDI RDSR RDID SECTOR_ERASE CHIP_ERASE */
  1836. {"Atmel", 0x0, 0x03, 0x02, 0x06, 0x04, 0x05, 0x15, 0x52, 0x62 },
  1837. {"SST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0x90, 0x20, 0x60 },
  1838. {"ST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0xAB, 0xD8, 0xC7 },
  1839. };
  1840. static bool atl2_spi_read(struct atl2_hw *hw, u32 addr, u32 *buf)
  1841. {
  1842. int i;
  1843. u32 value;
  1844. ATL2_WRITE_REG(hw, REG_SPI_DATA, 0);
  1845. ATL2_WRITE_REG(hw, REG_SPI_ADDR, addr);
  1846. value = SPI_FLASH_CTRL_WAIT_READY |
  1847. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  1848. SPI_FLASH_CTRL_CS_SETUP_SHIFT |
  1849. (CUSTOM_SPI_CLK_HI & SPI_FLASH_CTRL_CLK_HI_MASK) <<
  1850. SPI_FLASH_CTRL_CLK_HI_SHIFT |
  1851. (CUSTOM_SPI_CLK_LO & SPI_FLASH_CTRL_CLK_LO_MASK) <<
  1852. SPI_FLASH_CTRL_CLK_LO_SHIFT |
  1853. (CUSTOM_SPI_CS_HOLD & SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  1854. SPI_FLASH_CTRL_CS_HOLD_SHIFT |
  1855. (CUSTOM_SPI_CS_HI & SPI_FLASH_CTRL_CS_HI_MASK) <<
  1856. SPI_FLASH_CTRL_CS_HI_SHIFT |
  1857. (0x1 & SPI_FLASH_CTRL_INS_MASK) << SPI_FLASH_CTRL_INS_SHIFT;
  1858. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1859. value |= SPI_FLASH_CTRL_START;
  1860. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1861. for (i = 0; i < 10; i++) {
  1862. msleep(1);
  1863. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1864. if (!(value & SPI_FLASH_CTRL_START))
  1865. break;
  1866. }
  1867. if (value & SPI_FLASH_CTRL_START)
  1868. return false;
  1869. *buf = ATL2_READ_REG(hw, REG_SPI_DATA);
  1870. return true;
  1871. }
  1872. /*
  1873. * get_permanent_address
  1874. * return 0 if get valid mac address,
  1875. */
  1876. static int get_permanent_address(struct atl2_hw *hw)
  1877. {
  1878. u32 Addr[2];
  1879. u32 i, Control;
  1880. u16 Register;
  1881. u8 EthAddr[NODE_ADDRESS_SIZE];
  1882. bool KeyValid;
  1883. if (is_valid_ether_addr(hw->perm_mac_addr))
  1884. return 0;
  1885. Addr[0] = 0;
  1886. Addr[1] = 0;
  1887. if (!atl2_check_eeprom_exist(hw)) { /* eeprom exists */
  1888. Register = 0;
  1889. KeyValid = false;
  1890. /* Read out all EEPROM content */
  1891. i = 0;
  1892. while (1) {
  1893. if (atl2_read_eeprom(hw, i + 0x100, &Control)) {
  1894. if (KeyValid) {
  1895. if (Register == REG_MAC_STA_ADDR)
  1896. Addr[0] = Control;
  1897. else if (Register ==
  1898. (REG_MAC_STA_ADDR + 4))
  1899. Addr[1] = Control;
  1900. KeyValid = false;
  1901. } else if ((Control & 0xff) == 0x5A) {
  1902. KeyValid = true;
  1903. Register = (u16) (Control >> 16);
  1904. } else {
  1905. /* assume data end while encount an invalid KEYWORD */
  1906. break;
  1907. }
  1908. } else {
  1909. break; /* read error */
  1910. }
  1911. i += 4;
  1912. }
  1913. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1914. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1915. if (is_valid_ether_addr(EthAddr)) {
  1916. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1917. return 0;
  1918. }
  1919. return 1;
  1920. }
  1921. /* see if SPI flash exists? */
  1922. Addr[0] = 0;
  1923. Addr[1] = 0;
  1924. Register = 0;
  1925. KeyValid = false;
  1926. i = 0;
  1927. while (1) {
  1928. if (atl2_spi_read(hw, i + 0x1f000, &Control)) {
  1929. if (KeyValid) {
  1930. if (Register == REG_MAC_STA_ADDR)
  1931. Addr[0] = Control;
  1932. else if (Register == (REG_MAC_STA_ADDR + 4))
  1933. Addr[1] = Control;
  1934. KeyValid = false;
  1935. } else if ((Control & 0xff) == 0x5A) {
  1936. KeyValid = true;
  1937. Register = (u16) (Control >> 16);
  1938. } else {
  1939. break; /* data end */
  1940. }
  1941. } else {
  1942. break; /* read error */
  1943. }
  1944. i += 4;
  1945. }
  1946. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1947. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *)&Addr[1]);
  1948. if (is_valid_ether_addr(EthAddr)) {
  1949. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1950. return 0;
  1951. }
  1952. /* maybe MAC-address is from BIOS */
  1953. Addr[0] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1954. Addr[1] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR + 4);
  1955. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1956. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1957. if (is_valid_ether_addr(EthAddr)) {
  1958. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1959. return 0;
  1960. }
  1961. return 1;
  1962. }
  1963. /*
  1964. * Reads the adapter's MAC address from the EEPROM
  1965. *
  1966. * hw - Struct containing variables accessed by shared code
  1967. */
  1968. static s32 atl2_read_mac_addr(struct atl2_hw *hw)
  1969. {
  1970. u16 i;
  1971. if (get_permanent_address(hw)) {
  1972. /* for test */
  1973. /* FIXME: shouldn't we use random_ether_addr() here? */
  1974. hw->perm_mac_addr[0] = 0x00;
  1975. hw->perm_mac_addr[1] = 0x13;
  1976. hw->perm_mac_addr[2] = 0x74;
  1977. hw->perm_mac_addr[3] = 0x00;
  1978. hw->perm_mac_addr[4] = 0x5c;
  1979. hw->perm_mac_addr[5] = 0x38;
  1980. }
  1981. for (i = 0; i < NODE_ADDRESS_SIZE; i++)
  1982. hw->mac_addr[i] = hw->perm_mac_addr[i];
  1983. return 0;
  1984. }
  1985. /*
  1986. * Hashes an address to determine its location in the multicast table
  1987. *
  1988. * hw - Struct containing variables accessed by shared code
  1989. * mc_addr - the multicast address to hash
  1990. *
  1991. * atl2_hash_mc_addr
  1992. * purpose
  1993. * set hash value for a multicast address
  1994. * hash calcu processing :
  1995. * 1. calcu 32bit CRC for multicast address
  1996. * 2. reverse crc with MSB to LSB
  1997. */
  1998. static u32 atl2_hash_mc_addr(struct atl2_hw *hw, u8 *mc_addr)
  1999. {
  2000. u32 crc32, value;
  2001. int i;
  2002. value = 0;
  2003. crc32 = ether_crc_le(6, mc_addr);
  2004. for (i = 0; i < 32; i++)
  2005. value |= (((crc32 >> i) & 1) << (31 - i));
  2006. return value;
  2007. }
  2008. /*
  2009. * Sets the bit in the multicast table corresponding to the hash value.
  2010. *
  2011. * hw - Struct containing variables accessed by shared code
  2012. * hash_value - Multicast address hash value
  2013. */
  2014. static void atl2_hash_set(struct atl2_hw *hw, u32 hash_value)
  2015. {
  2016. u32 hash_bit, hash_reg;
  2017. u32 mta;
  2018. /* The HASH Table is a register array of 2 32-bit registers.
  2019. * It is treated like an array of 64 bits. We want to set
  2020. * bit BitArray[hash_value]. So we figure out what register
  2021. * the bit is in, read it, OR in the new bit, then write
  2022. * back the new value. The register is determined by the
  2023. * upper 7 bits of the hash value and the bit within that
  2024. * register are determined by the lower 5 bits of the value.
  2025. */
  2026. hash_reg = (hash_value >> 31) & 0x1;
  2027. hash_bit = (hash_value >> 26) & 0x1F;
  2028. mta = ATL2_READ_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg);
  2029. mta |= (1 << hash_bit);
  2030. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg, mta);
  2031. }
  2032. /*
  2033. * atl2_init_pcie - init PCIE module
  2034. */
  2035. static void atl2_init_pcie(struct atl2_hw *hw)
  2036. {
  2037. u32 value;
  2038. value = LTSSM_TEST_MODE_DEF;
  2039. ATL2_WRITE_REG(hw, REG_LTSSM_TEST_MODE, value);
  2040. value = PCIE_DLL_TX_CTRL1_DEF;
  2041. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, value);
  2042. }
  2043. static void atl2_init_flash_opcode(struct atl2_hw *hw)
  2044. {
  2045. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  2046. hw->flash_vendor = 0; /* ATMEL */
  2047. /* Init OP table */
  2048. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_PROGRAM,
  2049. flash_table[hw->flash_vendor].cmdPROGRAM);
  2050. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_SC_ERASE,
  2051. flash_table[hw->flash_vendor].cmdSECTOR_ERASE);
  2052. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_CHIP_ERASE,
  2053. flash_table[hw->flash_vendor].cmdCHIP_ERASE);
  2054. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDID,
  2055. flash_table[hw->flash_vendor].cmdRDID);
  2056. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WREN,
  2057. flash_table[hw->flash_vendor].cmdWREN);
  2058. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDSR,
  2059. flash_table[hw->flash_vendor].cmdRDSR);
  2060. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WRSR,
  2061. flash_table[hw->flash_vendor].cmdWRSR);
  2062. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_READ,
  2063. flash_table[hw->flash_vendor].cmdREAD);
  2064. }
  2065. /********************************************************************
  2066. * Performs basic configuration of the adapter.
  2067. *
  2068. * hw - Struct containing variables accessed by shared code
  2069. * Assumes that the controller has previously been reset and is in a
  2070. * post-reset uninitialized state. Initializes multicast table,
  2071. * and Calls routines to setup link
  2072. * Leaves the transmit and receive units disabled and uninitialized.
  2073. ********************************************************************/
  2074. static s32 atl2_init_hw(struct atl2_hw *hw)
  2075. {
  2076. u32 ret_val = 0;
  2077. atl2_init_pcie(hw);
  2078. /* Zero out the Multicast HASH table */
  2079. /* clear the old settings from the multicast hash table */
  2080. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  2081. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  2082. atl2_init_flash_opcode(hw);
  2083. ret_val = atl2_phy_init(hw);
  2084. return ret_val;
  2085. }
  2086. /*
  2087. * Detects the current speed and duplex settings of the hardware.
  2088. *
  2089. * hw - Struct containing variables accessed by shared code
  2090. * speed - Speed of the connection
  2091. * duplex - Duplex setting of the connection
  2092. */
  2093. static s32 atl2_get_speed_and_duplex(struct atl2_hw *hw, u16 *speed,
  2094. u16 *duplex)
  2095. {
  2096. s32 ret_val;
  2097. u16 phy_data;
  2098. /* Read PHY Specific Status Register (17) */
  2099. ret_val = atl2_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  2100. if (ret_val)
  2101. return ret_val;
  2102. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  2103. return ATLX_ERR_PHY_RES;
  2104. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  2105. case MII_ATLX_PSSR_100MBS:
  2106. *speed = SPEED_100;
  2107. break;
  2108. case MII_ATLX_PSSR_10MBS:
  2109. *speed = SPEED_10;
  2110. break;
  2111. default:
  2112. return ATLX_ERR_PHY_SPEED;
  2113. break;
  2114. }
  2115. if (phy_data & MII_ATLX_PSSR_DPLX)
  2116. *duplex = FULL_DUPLEX;
  2117. else
  2118. *duplex = HALF_DUPLEX;
  2119. return 0;
  2120. }
  2121. /*
  2122. * Reads the value from a PHY register
  2123. * hw - Struct containing variables accessed by shared code
  2124. * reg_addr - address of the PHY register to read
  2125. */
  2126. static s32 atl2_read_phy_reg(struct atl2_hw *hw, u16 reg_addr, u16 *phy_data)
  2127. {
  2128. u32 val;
  2129. int i;
  2130. val = ((u32)(reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  2131. MDIO_START |
  2132. MDIO_SUP_PREAMBLE |
  2133. MDIO_RW |
  2134. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2135. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2136. wmb();
  2137. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2138. udelay(2);
  2139. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2140. if (!(val & (MDIO_START | MDIO_BUSY)))
  2141. break;
  2142. wmb();
  2143. }
  2144. if (!(val & (MDIO_START | MDIO_BUSY))) {
  2145. *phy_data = (u16)val;
  2146. return 0;
  2147. }
  2148. return ATLX_ERR_PHY;
  2149. }
  2150. /*
  2151. * Writes a value to a PHY register
  2152. * hw - Struct containing variables accessed by shared code
  2153. * reg_addr - address of the PHY register to write
  2154. * data - data to write to the PHY
  2155. */
  2156. static s32 atl2_write_phy_reg(struct atl2_hw *hw, u32 reg_addr, u16 phy_data)
  2157. {
  2158. int i;
  2159. u32 val;
  2160. val = ((u32)(phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  2161. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  2162. MDIO_SUP_PREAMBLE |
  2163. MDIO_START |
  2164. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2165. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2166. wmb();
  2167. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2168. udelay(2);
  2169. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2170. if (!(val & (MDIO_START | MDIO_BUSY)))
  2171. break;
  2172. wmb();
  2173. }
  2174. if (!(val & (MDIO_START | MDIO_BUSY)))
  2175. return 0;
  2176. return ATLX_ERR_PHY;
  2177. }
  2178. /*
  2179. * Configures PHY autoneg and flow control advertisement settings
  2180. *
  2181. * hw - Struct containing variables accessed by shared code
  2182. */
  2183. static s32 atl2_phy_setup_autoneg_adv(struct atl2_hw *hw)
  2184. {
  2185. s32 ret_val;
  2186. s16 mii_autoneg_adv_reg;
  2187. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  2188. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  2189. /* Need to parse autoneg_advertised and set up
  2190. * the appropriate PHY registers. First we will parse for
  2191. * autoneg_advertised software override. Since we can advertise
  2192. * a plethora of combinations, we need to check each bit
  2193. * individually.
  2194. */
  2195. /* First we clear all the 10/100 mb speed bits in the Auto-Neg
  2196. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  2197. * the 1000Base-T Control Register (Address 9). */
  2198. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  2199. /* Need to parse MediaType and setup the
  2200. * appropriate PHY registers. */
  2201. switch (hw->MediaType) {
  2202. case MEDIA_TYPE_AUTO_SENSOR:
  2203. mii_autoneg_adv_reg |=
  2204. (MII_AR_10T_HD_CAPS |
  2205. MII_AR_10T_FD_CAPS |
  2206. MII_AR_100TX_HD_CAPS|
  2207. MII_AR_100TX_FD_CAPS);
  2208. hw->autoneg_advertised =
  2209. ADVERTISE_10_HALF |
  2210. ADVERTISE_10_FULL |
  2211. ADVERTISE_100_HALF|
  2212. ADVERTISE_100_FULL;
  2213. break;
  2214. case MEDIA_TYPE_100M_FULL:
  2215. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  2216. hw->autoneg_advertised = ADVERTISE_100_FULL;
  2217. break;
  2218. case MEDIA_TYPE_100M_HALF:
  2219. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  2220. hw->autoneg_advertised = ADVERTISE_100_HALF;
  2221. break;
  2222. case MEDIA_TYPE_10M_FULL:
  2223. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  2224. hw->autoneg_advertised = ADVERTISE_10_FULL;
  2225. break;
  2226. default:
  2227. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  2228. hw->autoneg_advertised = ADVERTISE_10_HALF;
  2229. break;
  2230. }
  2231. /* flow control fixed to enable all */
  2232. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  2233. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  2234. ret_val = atl2_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  2235. if (ret_val)
  2236. return ret_val;
  2237. return 0;
  2238. }
  2239. /*
  2240. * Resets the PHY and make all config validate
  2241. *
  2242. * hw - Struct containing variables accessed by shared code
  2243. *
  2244. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  2245. */
  2246. static s32 atl2_phy_commit(struct atl2_hw *hw)
  2247. {
  2248. s32 ret_val;
  2249. u16 phy_data;
  2250. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG;
  2251. ret_val = atl2_write_phy_reg(hw, MII_BMCR, phy_data);
  2252. if (ret_val) {
  2253. u32 val;
  2254. int i;
  2255. /* pcie serdes link may be down ! */
  2256. for (i = 0; i < 25; i++) {
  2257. msleep(1);
  2258. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2259. if (!(val & (MDIO_START | MDIO_BUSY)))
  2260. break;
  2261. }
  2262. if (0 != (val & (MDIO_START | MDIO_BUSY))) {
  2263. printk(KERN_ERR "atl2: PCIe link down for at least 25ms !\n");
  2264. return ret_val;
  2265. }
  2266. }
  2267. return 0;
  2268. }
  2269. static s32 atl2_phy_init(struct atl2_hw *hw)
  2270. {
  2271. s32 ret_val;
  2272. u16 phy_val;
  2273. if (hw->phy_configured)
  2274. return 0;
  2275. /* Enable PHY */
  2276. ATL2_WRITE_REGW(hw, REG_PHY_ENABLE, 1);
  2277. ATL2_WRITE_FLUSH(hw);
  2278. msleep(1);
  2279. /* check if the PHY is in powersaving mode */
  2280. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2281. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2282. /* 024E / 124E 0r 0274 / 1274 ? */
  2283. if (phy_val & 0x1000) {
  2284. phy_val &= ~0x1000;
  2285. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val);
  2286. }
  2287. msleep(1);
  2288. /*Enable PHY LinkChange Interrupt */
  2289. ret_val = atl2_write_phy_reg(hw, 18, 0xC00);
  2290. if (ret_val)
  2291. return ret_val;
  2292. /* setup AutoNeg parameters */
  2293. ret_val = atl2_phy_setup_autoneg_adv(hw);
  2294. if (ret_val)
  2295. return ret_val;
  2296. /* SW.Reset & En-Auto-Neg to restart Auto-Neg */
  2297. ret_val = atl2_phy_commit(hw);
  2298. if (ret_val)
  2299. return ret_val;
  2300. hw->phy_configured = true;
  2301. return ret_val;
  2302. }
  2303. static void atl2_set_mac_addr(struct atl2_hw *hw)
  2304. {
  2305. u32 value;
  2306. /* 00-0B-6A-F6-00-DC
  2307. * 0: 6AF600DC 1: 000B
  2308. * low dword */
  2309. value = (((u32)hw->mac_addr[2]) << 24) |
  2310. (((u32)hw->mac_addr[3]) << 16) |
  2311. (((u32)hw->mac_addr[4]) << 8) |
  2312. (((u32)hw->mac_addr[5]));
  2313. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 0, value);
  2314. /* hight dword */
  2315. value = (((u32)hw->mac_addr[0]) << 8) |
  2316. (((u32)hw->mac_addr[1]));
  2317. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 1, value);
  2318. }
  2319. /*
  2320. * check_eeprom_exist
  2321. * return 0 if eeprom exist
  2322. */
  2323. static int atl2_check_eeprom_exist(struct atl2_hw *hw)
  2324. {
  2325. u32 value;
  2326. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  2327. if (value & SPI_FLASH_CTRL_EN_VPD) {
  2328. value &= ~SPI_FLASH_CTRL_EN_VPD;
  2329. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  2330. }
  2331. value = ATL2_READ_REGW(hw, REG_PCIE_CAP_LIST);
  2332. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  2333. }
  2334. /* FIXME: This doesn't look right. -- CHS */
  2335. static bool atl2_write_eeprom(struct atl2_hw *hw, u32 offset, u32 value)
  2336. {
  2337. return true;
  2338. }
  2339. static bool atl2_read_eeprom(struct atl2_hw *hw, u32 Offset, u32 *pValue)
  2340. {
  2341. int i;
  2342. u32 Control;
  2343. if (Offset & 0x3)
  2344. return false; /* address do not align */
  2345. ATL2_WRITE_REG(hw, REG_VPD_DATA, 0);
  2346. Control = (Offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  2347. ATL2_WRITE_REG(hw, REG_VPD_CAP, Control);
  2348. for (i = 0; i < 10; i++) {
  2349. msleep(2);
  2350. Control = ATL2_READ_REG(hw, REG_VPD_CAP);
  2351. if (Control & VPD_CAP_VPD_FLAG)
  2352. break;
  2353. }
  2354. if (Control & VPD_CAP_VPD_FLAG) {
  2355. *pValue = ATL2_READ_REG(hw, REG_VPD_DATA);
  2356. return true;
  2357. }
  2358. return false; /* timeout */
  2359. }
  2360. static void atl2_force_ps(struct atl2_hw *hw)
  2361. {
  2362. u16 phy_val;
  2363. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2364. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2365. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val | 0x1000);
  2366. atl2_write_phy_reg(hw, MII_DBG_ADDR, 2);
  2367. atl2_write_phy_reg(hw, MII_DBG_DATA, 0x3000);
  2368. atl2_write_phy_reg(hw, MII_DBG_ADDR, 3);
  2369. atl2_write_phy_reg(hw, MII_DBG_DATA, 0);
  2370. }
  2371. /* This is the only thing that needs to be changed to adjust the
  2372. * maximum number of ports that the driver can manage.
  2373. */
  2374. #define ATL2_MAX_NIC 4
  2375. #define OPTION_UNSET -1
  2376. #define OPTION_DISABLED 0
  2377. #define OPTION_ENABLED 1
  2378. /* All parameters are treated the same, as an integer array of values.
  2379. * This macro just reduces the need to repeat the same declaration code
  2380. * over and over (plus this helps to avoid typo bugs).
  2381. */
  2382. #define ATL2_PARAM_INIT {[0 ... ATL2_MAX_NIC] = OPTION_UNSET}
  2383. #ifndef module_param_array
  2384. /* Module Parameters are always initialized to -1, so that the driver
  2385. * can tell the difference between no user specified value or the
  2386. * user asking for the default value.
  2387. * The true default values are loaded in when atl2_check_options is called.
  2388. *
  2389. * This is a GCC extension to ANSI C.
  2390. * See the item "Labeled Elements in Initializers" in the section
  2391. * "Extensions to the C Language Family" of the GCC documentation.
  2392. */
  2393. #define ATL2_PARAM(X, desc) \
  2394. static const int __devinitdata X[ATL2_MAX_NIC + 1] = ATL2_PARAM_INIT; \
  2395. MODULE_PARM(X, "1-" __MODULE_STRING(ATL2_MAX_NIC) "i"); \
  2396. MODULE_PARM_DESC(X, desc);
  2397. #else
  2398. #define ATL2_PARAM(X, desc) \
  2399. static int __devinitdata X[ATL2_MAX_NIC+1] = ATL2_PARAM_INIT; \
  2400. static unsigned int num_##X; \
  2401. module_param_array_named(X, X, int, &num_##X, 0); \
  2402. MODULE_PARM_DESC(X, desc);
  2403. #endif
  2404. /*
  2405. * Transmit Memory Size
  2406. * Valid Range: 64-2048
  2407. * Default Value: 128
  2408. */
  2409. #define ATL2_MIN_TX_MEMSIZE 4 /* 4KB */
  2410. #define ATL2_MAX_TX_MEMSIZE 64 /* 64KB */
  2411. #define ATL2_DEFAULT_TX_MEMSIZE 8 /* 8KB */
  2412. ATL2_PARAM(TxMemSize, "Bytes of Transmit Memory");
  2413. /*
  2414. * Receive Memory Block Count
  2415. * Valid Range: 16-512
  2416. * Default Value: 128
  2417. */
  2418. #define ATL2_MIN_RXD_COUNT 16
  2419. #define ATL2_MAX_RXD_COUNT 512
  2420. #define ATL2_DEFAULT_RXD_COUNT 64
  2421. ATL2_PARAM(RxMemBlock, "Number of receive memory block");
  2422. /*
  2423. * User Specified MediaType Override
  2424. *
  2425. * Valid Range: 0-5
  2426. * - 0 - auto-negotiate at all supported speeds
  2427. * - 1 - only link at 1000Mbps Full Duplex
  2428. * - 2 - only link at 100Mbps Full Duplex
  2429. * - 3 - only link at 100Mbps Half Duplex
  2430. * - 4 - only link at 10Mbps Full Duplex
  2431. * - 5 - only link at 10Mbps Half Duplex
  2432. * Default Value: 0
  2433. */
  2434. ATL2_PARAM(MediaType, "MediaType Select");
  2435. /*
  2436. * Interrupt Moderate Timer in units of 2048 ns (~2 us)
  2437. * Valid Range: 10-65535
  2438. * Default Value: 45000(90ms)
  2439. */
  2440. #define INT_MOD_DEFAULT_CNT 100 /* 200us */
  2441. #define INT_MOD_MAX_CNT 65000
  2442. #define INT_MOD_MIN_CNT 50
  2443. ATL2_PARAM(IntModTimer, "Interrupt Moderator Timer");
  2444. /*
  2445. * FlashVendor
  2446. * Valid Range: 0-2
  2447. * 0 - Atmel
  2448. * 1 - SST
  2449. * 2 - ST
  2450. */
  2451. ATL2_PARAM(FlashVendor, "SPI Flash Vendor");
  2452. #define AUTONEG_ADV_DEFAULT 0x2F
  2453. #define AUTONEG_ADV_MASK 0x2F
  2454. #define FLOW_CONTROL_DEFAULT FLOW_CONTROL_FULL
  2455. #define FLASH_VENDOR_DEFAULT 0
  2456. #define FLASH_VENDOR_MIN 0
  2457. #define FLASH_VENDOR_MAX 2
  2458. struct atl2_option {
  2459. enum { enable_option, range_option, list_option } type;
  2460. char *name;
  2461. char *err;
  2462. int def;
  2463. union {
  2464. struct { /* range_option info */
  2465. int min;
  2466. int max;
  2467. } r;
  2468. struct { /* list_option info */
  2469. int nr;
  2470. struct atl2_opt_list { int i; char *str; } *p;
  2471. } l;
  2472. } arg;
  2473. };
  2474. static int __devinit atl2_validate_option(int *value, struct atl2_option *opt)
  2475. {
  2476. int i;
  2477. struct atl2_opt_list *ent;
  2478. if (*value == OPTION_UNSET) {
  2479. *value = opt->def;
  2480. return 0;
  2481. }
  2482. switch (opt->type) {
  2483. case enable_option:
  2484. switch (*value) {
  2485. case OPTION_ENABLED:
  2486. printk(KERN_INFO "%s Enabled\n", opt->name);
  2487. return 0;
  2488. break;
  2489. case OPTION_DISABLED:
  2490. printk(KERN_INFO "%s Disabled\n", opt->name);
  2491. return 0;
  2492. break;
  2493. }
  2494. break;
  2495. case range_option:
  2496. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  2497. printk(KERN_INFO "%s set to %i\n", opt->name, *value);
  2498. return 0;
  2499. }
  2500. break;
  2501. case list_option:
  2502. for (i = 0; i < opt->arg.l.nr; i++) {
  2503. ent = &opt->arg.l.p[i];
  2504. if (*value == ent->i) {
  2505. if (ent->str[0] != '\0')
  2506. printk(KERN_INFO "%s\n", ent->str);
  2507. return 0;
  2508. }
  2509. }
  2510. break;
  2511. default:
  2512. BUG();
  2513. }
  2514. printk(KERN_INFO "Invalid %s specified (%i) %s\n",
  2515. opt->name, *value, opt->err);
  2516. *value = opt->def;
  2517. return -1;
  2518. }
  2519. /*
  2520. * atl2_check_options - Range Checking for Command Line Parameters
  2521. * @adapter: board private structure
  2522. *
  2523. * This routine checks all command line parameters for valid user
  2524. * input. If an invalid value is given, or if no user specified
  2525. * value exists, a default value is used. The final value is stored
  2526. * in a variable in the adapter structure.
  2527. */
  2528. static void __devinit atl2_check_options(struct atl2_adapter *adapter)
  2529. {
  2530. int val;
  2531. struct atl2_option opt;
  2532. int bd = adapter->bd_number;
  2533. if (bd >= ATL2_MAX_NIC) {
  2534. printk(KERN_NOTICE "Warning: no configuration for board #%i\n",
  2535. bd);
  2536. printk(KERN_NOTICE "Using defaults for all values\n");
  2537. #ifndef module_param_array
  2538. bd = ATL2_MAX_NIC;
  2539. #endif
  2540. }
  2541. /* Bytes of Transmit Memory */
  2542. opt.type = range_option;
  2543. opt.name = "Bytes of Transmit Memory";
  2544. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_TX_MEMSIZE);
  2545. opt.def = ATL2_DEFAULT_TX_MEMSIZE;
  2546. opt.arg.r.min = ATL2_MIN_TX_MEMSIZE;
  2547. opt.arg.r.max = ATL2_MAX_TX_MEMSIZE;
  2548. #ifdef module_param_array
  2549. if (num_TxMemSize > bd) {
  2550. #endif
  2551. val = TxMemSize[bd];
  2552. atl2_validate_option(&val, &opt);
  2553. adapter->txd_ring_size = ((u32) val) * 1024;
  2554. #ifdef module_param_array
  2555. } else
  2556. adapter->txd_ring_size = ((u32)opt.def) * 1024;
  2557. #endif
  2558. /* txs ring size: */
  2559. adapter->txs_ring_size = adapter->txd_ring_size / 128;
  2560. if (adapter->txs_ring_size > 160)
  2561. adapter->txs_ring_size = 160;
  2562. /* Receive Memory Block Count */
  2563. opt.type = range_option;
  2564. opt.name = "Number of receive memory block";
  2565. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_RXD_COUNT);
  2566. opt.def = ATL2_DEFAULT_RXD_COUNT;
  2567. opt.arg.r.min = ATL2_MIN_RXD_COUNT;
  2568. opt.arg.r.max = ATL2_MAX_RXD_COUNT;
  2569. #ifdef module_param_array
  2570. if (num_RxMemBlock > bd) {
  2571. #endif
  2572. val = RxMemBlock[bd];
  2573. atl2_validate_option(&val, &opt);
  2574. adapter->rxd_ring_size = (u32)val;
  2575. /* FIXME */
  2576. /* ((u16)val)&~1; */ /* even number */
  2577. #ifdef module_param_array
  2578. } else
  2579. adapter->rxd_ring_size = (u32)opt.def;
  2580. #endif
  2581. /* init RXD Flow control value */
  2582. adapter->hw.fc_rxd_hi = (adapter->rxd_ring_size / 8) * 7;
  2583. adapter->hw.fc_rxd_lo = (ATL2_MIN_RXD_COUNT / 8) >
  2584. (adapter->rxd_ring_size / 12) ? (ATL2_MIN_RXD_COUNT / 8) :
  2585. (adapter->rxd_ring_size / 12);
  2586. /* Interrupt Moderate Timer */
  2587. opt.type = range_option;
  2588. opt.name = "Interrupt Moderate Timer";
  2589. opt.err = "using default of " __MODULE_STRING(INT_MOD_DEFAULT_CNT);
  2590. opt.def = INT_MOD_DEFAULT_CNT;
  2591. opt.arg.r.min = INT_MOD_MIN_CNT;
  2592. opt.arg.r.max = INT_MOD_MAX_CNT;
  2593. #ifdef module_param_array
  2594. if (num_IntModTimer > bd) {
  2595. #endif
  2596. val = IntModTimer[bd];
  2597. atl2_validate_option(&val, &opt);
  2598. adapter->imt = (u16) val;
  2599. #ifdef module_param_array
  2600. } else
  2601. adapter->imt = (u16)(opt.def);
  2602. #endif
  2603. /* Flash Vendor */
  2604. opt.type = range_option;
  2605. opt.name = "SPI Flash Vendor";
  2606. opt.err = "using default of " __MODULE_STRING(FLASH_VENDOR_DEFAULT);
  2607. opt.def = FLASH_VENDOR_DEFAULT;
  2608. opt.arg.r.min = FLASH_VENDOR_MIN;
  2609. opt.arg.r.max = FLASH_VENDOR_MAX;
  2610. #ifdef module_param_array
  2611. if (num_FlashVendor > bd) {
  2612. #endif
  2613. val = FlashVendor[bd];
  2614. atl2_validate_option(&val, &opt);
  2615. adapter->hw.flash_vendor = (u8) val;
  2616. #ifdef module_param_array
  2617. } else
  2618. adapter->hw.flash_vendor = (u8)(opt.def);
  2619. #endif
  2620. /* MediaType */
  2621. opt.type = range_option;
  2622. opt.name = "Speed/Duplex Selection";
  2623. opt.err = "using default of " __MODULE_STRING(MEDIA_TYPE_AUTO_SENSOR);
  2624. opt.def = MEDIA_TYPE_AUTO_SENSOR;
  2625. opt.arg.r.min = MEDIA_TYPE_AUTO_SENSOR;
  2626. opt.arg.r.max = MEDIA_TYPE_10M_HALF;
  2627. #ifdef module_param_array
  2628. if (num_MediaType > bd) {
  2629. #endif
  2630. val = MediaType[bd];
  2631. atl2_validate_option(&val, &opt);
  2632. adapter->hw.MediaType = (u16) val;
  2633. #ifdef module_param_array
  2634. } else
  2635. adapter->hw.MediaType = (u16)(opt.def);
  2636. #endif
  2637. }