atl1.c 99 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680
  1. /*
  2. * Copyright(c) 2005 - 2006 Attansic Corporation. All rights reserved.
  3. * Copyright(c) 2006 - 2007 Chris Snook <csnook@redhat.com>
  4. * Copyright(c) 2006 - 2008 Jay Cliburn <jcliburn@gmail.com>
  5. *
  6. * Derived from Intel e1000 driver
  7. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the Free
  11. * Software Foundation; either version 2 of the License, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59
  21. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. *
  23. * The full GNU General Public License is included in this distribution in the
  24. * file called COPYING.
  25. *
  26. * Contact Information:
  27. * Xiong Huang <xiong.huang@atheros.com>
  28. * Jie Yang <jie.yang@atheros.com>
  29. * Chris Snook <csnook@redhat.com>
  30. * Jay Cliburn <jcliburn@gmail.com>
  31. *
  32. * This version is adapted from the Attansic reference driver.
  33. *
  34. * TODO:
  35. * Add more ethtool functions.
  36. * Fix abstruse irq enable/disable condition described here:
  37. * http://marc.theaimsgroup.com/?l=linux-netdev&m=116398508500553&w=2
  38. *
  39. * NEEDS TESTING:
  40. * VLAN
  41. * multicast
  42. * promiscuous mode
  43. * interrupt coalescing
  44. * SMP torture testing
  45. */
  46. #include <asm/atomic.h>
  47. #include <asm/byteorder.h>
  48. #include <linux/compiler.h>
  49. #include <linux/crc32.h>
  50. #include <linux/delay.h>
  51. #include <linux/dma-mapping.h>
  52. #include <linux/etherdevice.h>
  53. #include <linux/hardirq.h>
  54. #include <linux/if_ether.h>
  55. #include <linux/if_vlan.h>
  56. #include <linux/in.h>
  57. #include <linux/interrupt.h>
  58. #include <linux/ip.h>
  59. #include <linux/irqflags.h>
  60. #include <linux/irqreturn.h>
  61. #include <linux/jiffies.h>
  62. #include <linux/mii.h>
  63. #include <linux/module.h>
  64. #include <linux/moduleparam.h>
  65. #include <linux/net.h>
  66. #include <linux/netdevice.h>
  67. #include <linux/pci.h>
  68. #include <linux/pci_ids.h>
  69. #include <linux/pm.h>
  70. #include <linux/skbuff.h>
  71. #include <linux/slab.h>
  72. #include <linux/spinlock.h>
  73. #include <linux/string.h>
  74. #include <linux/tcp.h>
  75. #include <linux/timer.h>
  76. #include <linux/types.h>
  77. #include <linux/workqueue.h>
  78. #include <net/checksum.h>
  79. #include "atl1.h"
  80. #define ATLX_DRIVER_VERSION "2.1.3"
  81. MODULE_AUTHOR("Xiong Huang <xiong.huang@atheros.com>, \
  82. Chris Snook <csnook@redhat.com>, Jay Cliburn <jcliburn@gmail.com>");
  83. MODULE_LICENSE("GPL");
  84. MODULE_VERSION(ATLX_DRIVER_VERSION);
  85. /* Temporary hack for merging atl1 and atl2 */
  86. #include "atlx.c"
  87. static const struct ethtool_ops atl1_ethtool_ops;
  88. /*
  89. * This is the only thing that needs to be changed to adjust the
  90. * maximum number of ports that the driver can manage.
  91. */
  92. #define ATL1_MAX_NIC 4
  93. #define OPTION_UNSET -1
  94. #define OPTION_DISABLED 0
  95. #define OPTION_ENABLED 1
  96. #define ATL1_PARAM_INIT { [0 ... ATL1_MAX_NIC] = OPTION_UNSET }
  97. /*
  98. * Interrupt Moderate Timer in units of 2 us
  99. *
  100. * Valid Range: 10-65535
  101. *
  102. * Default Value: 100 (200us)
  103. */
  104. static int __devinitdata int_mod_timer[ATL1_MAX_NIC+1] = ATL1_PARAM_INIT;
  105. static unsigned int num_int_mod_timer;
  106. module_param_array_named(int_mod_timer, int_mod_timer, int,
  107. &num_int_mod_timer, 0);
  108. MODULE_PARM_DESC(int_mod_timer, "Interrupt moderator timer");
  109. #define DEFAULT_INT_MOD_CNT 100 /* 200us */
  110. #define MAX_INT_MOD_CNT 65000
  111. #define MIN_INT_MOD_CNT 50
  112. struct atl1_option {
  113. enum { enable_option, range_option, list_option } type;
  114. char *name;
  115. char *err;
  116. int def;
  117. union {
  118. struct { /* range_option info */
  119. int min;
  120. int max;
  121. } r;
  122. struct { /* list_option info */
  123. int nr;
  124. struct atl1_opt_list {
  125. int i;
  126. char *str;
  127. } *p;
  128. } l;
  129. } arg;
  130. };
  131. static int __devinit atl1_validate_option(int *value, struct atl1_option *opt,
  132. struct pci_dev *pdev)
  133. {
  134. if (*value == OPTION_UNSET) {
  135. *value = opt->def;
  136. return 0;
  137. }
  138. switch (opt->type) {
  139. case enable_option:
  140. switch (*value) {
  141. case OPTION_ENABLED:
  142. dev_info(&pdev->dev, "%s enabled\n", opt->name);
  143. return 0;
  144. case OPTION_DISABLED:
  145. dev_info(&pdev->dev, "%s disabled\n", opt->name);
  146. return 0;
  147. }
  148. break;
  149. case range_option:
  150. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  151. dev_info(&pdev->dev, "%s set to %i\n", opt->name,
  152. *value);
  153. return 0;
  154. }
  155. break;
  156. case list_option:{
  157. int i;
  158. struct atl1_opt_list *ent;
  159. for (i = 0; i < opt->arg.l.nr; i++) {
  160. ent = &opt->arg.l.p[i];
  161. if (*value == ent->i) {
  162. if (ent->str[0] != '\0')
  163. dev_info(&pdev->dev, "%s\n",
  164. ent->str);
  165. return 0;
  166. }
  167. }
  168. }
  169. break;
  170. default:
  171. break;
  172. }
  173. dev_info(&pdev->dev, "invalid %s specified (%i) %s\n",
  174. opt->name, *value, opt->err);
  175. *value = opt->def;
  176. return -1;
  177. }
  178. /*
  179. * atl1_check_options - Range Checking for Command Line Parameters
  180. * @adapter: board private structure
  181. *
  182. * This routine checks all command line parameters for valid user
  183. * input. If an invalid value is given, or if no user specified
  184. * value exists, a default value is used. The final value is stored
  185. * in a variable in the adapter structure.
  186. */
  187. static void __devinit atl1_check_options(struct atl1_adapter *adapter)
  188. {
  189. struct pci_dev *pdev = adapter->pdev;
  190. int bd = adapter->bd_number;
  191. if (bd >= ATL1_MAX_NIC) {
  192. dev_notice(&pdev->dev, "no configuration for board#%i\n", bd);
  193. dev_notice(&pdev->dev, "using defaults for all values\n");
  194. }
  195. { /* Interrupt Moderate Timer */
  196. struct atl1_option opt = {
  197. .type = range_option,
  198. .name = "Interrupt Moderator Timer",
  199. .err = "using default of "
  200. __MODULE_STRING(DEFAULT_INT_MOD_CNT),
  201. .def = DEFAULT_INT_MOD_CNT,
  202. .arg = {.r = {.min = MIN_INT_MOD_CNT,
  203. .max = MAX_INT_MOD_CNT} }
  204. };
  205. int val;
  206. if (num_int_mod_timer > bd) {
  207. val = int_mod_timer[bd];
  208. atl1_validate_option(&val, &opt, pdev);
  209. adapter->imt = (u16) val;
  210. } else
  211. adapter->imt = (u16) (opt.def);
  212. }
  213. }
  214. /*
  215. * atl1_pci_tbl - PCI Device ID Table
  216. */
  217. static DEFINE_PCI_DEVICE_TABLE(atl1_pci_tbl) = {
  218. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1)},
  219. /* required last entry */
  220. {0,}
  221. };
  222. MODULE_DEVICE_TABLE(pci, atl1_pci_tbl);
  223. static const u32 atl1_default_msg = NETIF_MSG_DRV | NETIF_MSG_PROBE |
  224. NETIF_MSG_LINK | NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP;
  225. static int debug = -1;
  226. module_param(debug, int, 0);
  227. MODULE_PARM_DESC(debug, "Message level (0=none,...,16=all)");
  228. /*
  229. * Reset the transmit and receive units; mask and clear all interrupts.
  230. * hw - Struct containing variables accessed by shared code
  231. * return : 0 or idle status (if error)
  232. */
  233. static s32 atl1_reset_hw(struct atl1_hw *hw)
  234. {
  235. struct pci_dev *pdev = hw->back->pdev;
  236. struct atl1_adapter *adapter = hw->back;
  237. u32 icr;
  238. int i;
  239. /*
  240. * Clear Interrupt mask to stop board from generating
  241. * interrupts & Clear any pending interrupt events
  242. */
  243. /*
  244. * iowrite32(0, hw->hw_addr + REG_IMR);
  245. * iowrite32(0xffffffff, hw->hw_addr + REG_ISR);
  246. */
  247. /*
  248. * Issue Soft Reset to the MAC. This will reset the chip's
  249. * transmit, receive, DMA. It will not effect
  250. * the current PCI configuration. The global reset bit is self-
  251. * clearing, and should clear within a microsecond.
  252. */
  253. iowrite32(MASTER_CTRL_SOFT_RST, hw->hw_addr + REG_MASTER_CTRL);
  254. ioread32(hw->hw_addr + REG_MASTER_CTRL);
  255. iowrite16(1, hw->hw_addr + REG_PHY_ENABLE);
  256. ioread16(hw->hw_addr + REG_PHY_ENABLE);
  257. /* delay about 1ms */
  258. msleep(1);
  259. /* Wait at least 10ms for All module to be Idle */
  260. for (i = 0; i < 10; i++) {
  261. icr = ioread32(hw->hw_addr + REG_IDLE_STATUS);
  262. if (!icr)
  263. break;
  264. /* delay 1 ms */
  265. msleep(1);
  266. /* FIXME: still the right way to do this? */
  267. cpu_relax();
  268. }
  269. if (icr) {
  270. if (netif_msg_hw(adapter))
  271. dev_dbg(&pdev->dev, "ICR = 0x%x\n", icr);
  272. return icr;
  273. }
  274. return 0;
  275. }
  276. /* function about EEPROM
  277. *
  278. * check_eeprom_exist
  279. * return 0 if eeprom exist
  280. */
  281. static int atl1_check_eeprom_exist(struct atl1_hw *hw)
  282. {
  283. u32 value;
  284. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  285. if (value & SPI_FLASH_CTRL_EN_VPD) {
  286. value &= ~SPI_FLASH_CTRL_EN_VPD;
  287. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  288. }
  289. value = ioread16(hw->hw_addr + REG_PCIE_CAP_LIST);
  290. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  291. }
  292. static bool atl1_read_eeprom(struct atl1_hw *hw, u32 offset, u32 *p_value)
  293. {
  294. int i;
  295. u32 control;
  296. if (offset & 3)
  297. /* address do not align */
  298. return false;
  299. iowrite32(0, hw->hw_addr + REG_VPD_DATA);
  300. control = (offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  301. iowrite32(control, hw->hw_addr + REG_VPD_CAP);
  302. ioread32(hw->hw_addr + REG_VPD_CAP);
  303. for (i = 0; i < 10; i++) {
  304. msleep(2);
  305. control = ioread32(hw->hw_addr + REG_VPD_CAP);
  306. if (control & VPD_CAP_VPD_FLAG)
  307. break;
  308. }
  309. if (control & VPD_CAP_VPD_FLAG) {
  310. *p_value = ioread32(hw->hw_addr + REG_VPD_DATA);
  311. return true;
  312. }
  313. /* timeout */
  314. return false;
  315. }
  316. /*
  317. * Reads the value from a PHY register
  318. * hw - Struct containing variables accessed by shared code
  319. * reg_addr - address of the PHY register to read
  320. */
  321. static s32 atl1_read_phy_reg(struct atl1_hw *hw, u16 reg_addr, u16 *phy_data)
  322. {
  323. u32 val;
  324. int i;
  325. val = ((u32) (reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  326. MDIO_START | MDIO_SUP_PREAMBLE | MDIO_RW | MDIO_CLK_25_4 <<
  327. MDIO_CLK_SEL_SHIFT;
  328. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  329. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  330. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  331. udelay(2);
  332. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  333. if (!(val & (MDIO_START | MDIO_BUSY)))
  334. break;
  335. }
  336. if (!(val & (MDIO_START | MDIO_BUSY))) {
  337. *phy_data = (u16) val;
  338. return 0;
  339. }
  340. return ATLX_ERR_PHY;
  341. }
  342. #define CUSTOM_SPI_CS_SETUP 2
  343. #define CUSTOM_SPI_CLK_HI 2
  344. #define CUSTOM_SPI_CLK_LO 2
  345. #define CUSTOM_SPI_CS_HOLD 2
  346. #define CUSTOM_SPI_CS_HI 3
  347. static bool atl1_spi_read(struct atl1_hw *hw, u32 addr, u32 *buf)
  348. {
  349. int i;
  350. u32 value;
  351. iowrite32(0, hw->hw_addr + REG_SPI_DATA);
  352. iowrite32(addr, hw->hw_addr + REG_SPI_ADDR);
  353. value = SPI_FLASH_CTRL_WAIT_READY |
  354. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  355. SPI_FLASH_CTRL_CS_SETUP_SHIFT | (CUSTOM_SPI_CLK_HI &
  356. SPI_FLASH_CTRL_CLK_HI_MASK) <<
  357. SPI_FLASH_CTRL_CLK_HI_SHIFT | (CUSTOM_SPI_CLK_LO &
  358. SPI_FLASH_CTRL_CLK_LO_MASK) <<
  359. SPI_FLASH_CTRL_CLK_LO_SHIFT | (CUSTOM_SPI_CS_HOLD &
  360. SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  361. SPI_FLASH_CTRL_CS_HOLD_SHIFT | (CUSTOM_SPI_CS_HI &
  362. SPI_FLASH_CTRL_CS_HI_MASK) <<
  363. SPI_FLASH_CTRL_CS_HI_SHIFT | (1 & SPI_FLASH_CTRL_INS_MASK) <<
  364. SPI_FLASH_CTRL_INS_SHIFT;
  365. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  366. value |= SPI_FLASH_CTRL_START;
  367. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  368. ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  369. for (i = 0; i < 10; i++) {
  370. msleep(1);
  371. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  372. if (!(value & SPI_FLASH_CTRL_START))
  373. break;
  374. }
  375. if (value & SPI_FLASH_CTRL_START)
  376. return false;
  377. *buf = ioread32(hw->hw_addr + REG_SPI_DATA);
  378. return true;
  379. }
  380. /*
  381. * get_permanent_address
  382. * return 0 if get valid mac address,
  383. */
  384. static int atl1_get_permanent_address(struct atl1_hw *hw)
  385. {
  386. u32 addr[2];
  387. u32 i, control;
  388. u16 reg;
  389. u8 eth_addr[ETH_ALEN];
  390. bool key_valid;
  391. if (is_valid_ether_addr(hw->perm_mac_addr))
  392. return 0;
  393. /* init */
  394. addr[0] = addr[1] = 0;
  395. if (!atl1_check_eeprom_exist(hw)) {
  396. reg = 0;
  397. key_valid = false;
  398. /* Read out all EEPROM content */
  399. i = 0;
  400. while (1) {
  401. if (atl1_read_eeprom(hw, i + 0x100, &control)) {
  402. if (key_valid) {
  403. if (reg == REG_MAC_STA_ADDR)
  404. addr[0] = control;
  405. else if (reg == (REG_MAC_STA_ADDR + 4))
  406. addr[1] = control;
  407. key_valid = false;
  408. } else if ((control & 0xff) == 0x5A) {
  409. key_valid = true;
  410. reg = (u16) (control >> 16);
  411. } else
  412. break;
  413. } else
  414. /* read error */
  415. break;
  416. i += 4;
  417. }
  418. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  419. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  420. if (is_valid_ether_addr(eth_addr)) {
  421. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  422. return 0;
  423. }
  424. }
  425. /* see if SPI FLAGS exist ? */
  426. addr[0] = addr[1] = 0;
  427. reg = 0;
  428. key_valid = false;
  429. i = 0;
  430. while (1) {
  431. if (atl1_spi_read(hw, i + 0x1f000, &control)) {
  432. if (key_valid) {
  433. if (reg == REG_MAC_STA_ADDR)
  434. addr[0] = control;
  435. else if (reg == (REG_MAC_STA_ADDR + 4))
  436. addr[1] = control;
  437. key_valid = false;
  438. } else if ((control & 0xff) == 0x5A) {
  439. key_valid = true;
  440. reg = (u16) (control >> 16);
  441. } else
  442. /* data end */
  443. break;
  444. } else
  445. /* read error */
  446. break;
  447. i += 4;
  448. }
  449. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  450. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  451. if (is_valid_ether_addr(eth_addr)) {
  452. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  453. return 0;
  454. }
  455. /*
  456. * On some motherboards, the MAC address is written by the
  457. * BIOS directly to the MAC register during POST, and is
  458. * not stored in eeprom. If all else thus far has failed
  459. * to fetch the permanent MAC address, try reading it directly.
  460. */
  461. addr[0] = ioread32(hw->hw_addr + REG_MAC_STA_ADDR);
  462. addr[1] = ioread16(hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  463. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  464. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  465. if (is_valid_ether_addr(eth_addr)) {
  466. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  467. return 0;
  468. }
  469. return 1;
  470. }
  471. /*
  472. * Reads the adapter's MAC address from the EEPROM
  473. * hw - Struct containing variables accessed by shared code
  474. */
  475. static s32 atl1_read_mac_addr(struct atl1_hw *hw)
  476. {
  477. u16 i;
  478. if (atl1_get_permanent_address(hw))
  479. random_ether_addr(hw->perm_mac_addr);
  480. for (i = 0; i < ETH_ALEN; i++)
  481. hw->mac_addr[i] = hw->perm_mac_addr[i];
  482. return 0;
  483. }
  484. /*
  485. * Hashes an address to determine its location in the multicast table
  486. * hw - Struct containing variables accessed by shared code
  487. * mc_addr - the multicast address to hash
  488. *
  489. * atl1_hash_mc_addr
  490. * purpose
  491. * set hash value for a multicast address
  492. * hash calcu processing :
  493. * 1. calcu 32bit CRC for multicast address
  494. * 2. reverse crc with MSB to LSB
  495. */
  496. static u32 atl1_hash_mc_addr(struct atl1_hw *hw, u8 *mc_addr)
  497. {
  498. u32 crc32, value = 0;
  499. int i;
  500. crc32 = ether_crc_le(6, mc_addr);
  501. for (i = 0; i < 32; i++)
  502. value |= (((crc32 >> i) & 1) << (31 - i));
  503. return value;
  504. }
  505. /*
  506. * Sets the bit in the multicast table corresponding to the hash value.
  507. * hw - Struct containing variables accessed by shared code
  508. * hash_value - Multicast address hash value
  509. */
  510. static void atl1_hash_set(struct atl1_hw *hw, u32 hash_value)
  511. {
  512. u32 hash_bit, hash_reg;
  513. u32 mta;
  514. /*
  515. * The HASH Table is a register array of 2 32-bit registers.
  516. * It is treated like an array of 64 bits. We want to set
  517. * bit BitArray[hash_value]. So we figure out what register
  518. * the bit is in, read it, OR in the new bit, then write
  519. * back the new value. The register is determined by the
  520. * upper 7 bits of the hash value and the bit within that
  521. * register are determined by the lower 5 bits of the value.
  522. */
  523. hash_reg = (hash_value >> 31) & 0x1;
  524. hash_bit = (hash_value >> 26) & 0x1F;
  525. mta = ioread32((hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  526. mta |= (1 << hash_bit);
  527. iowrite32(mta, (hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  528. }
  529. /*
  530. * Writes a value to a PHY register
  531. * hw - Struct containing variables accessed by shared code
  532. * reg_addr - address of the PHY register to write
  533. * data - data to write to the PHY
  534. */
  535. static s32 atl1_write_phy_reg(struct atl1_hw *hw, u32 reg_addr, u16 phy_data)
  536. {
  537. int i;
  538. u32 val;
  539. val = ((u32) (phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  540. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  541. MDIO_SUP_PREAMBLE |
  542. MDIO_START | MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  543. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  544. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  545. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  546. udelay(2);
  547. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  548. if (!(val & (MDIO_START | MDIO_BUSY)))
  549. break;
  550. }
  551. if (!(val & (MDIO_START | MDIO_BUSY)))
  552. return 0;
  553. return ATLX_ERR_PHY;
  554. }
  555. /*
  556. * Make L001's PHY out of Power Saving State (bug)
  557. * hw - Struct containing variables accessed by shared code
  558. * when power on, L001's PHY always on Power saving State
  559. * (Gigabit Link forbidden)
  560. */
  561. static s32 atl1_phy_leave_power_saving(struct atl1_hw *hw)
  562. {
  563. s32 ret;
  564. ret = atl1_write_phy_reg(hw, 29, 0x0029);
  565. if (ret)
  566. return ret;
  567. return atl1_write_phy_reg(hw, 30, 0);
  568. }
  569. /*
  570. * Resets the PHY and make all config validate
  571. * hw - Struct containing variables accessed by shared code
  572. *
  573. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  574. */
  575. static s32 atl1_phy_reset(struct atl1_hw *hw)
  576. {
  577. struct pci_dev *pdev = hw->back->pdev;
  578. struct atl1_adapter *adapter = hw->back;
  579. s32 ret_val;
  580. u16 phy_data;
  581. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  582. hw->media_type == MEDIA_TYPE_1000M_FULL)
  583. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  584. else {
  585. switch (hw->media_type) {
  586. case MEDIA_TYPE_100M_FULL:
  587. phy_data =
  588. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  589. MII_CR_RESET;
  590. break;
  591. case MEDIA_TYPE_100M_HALF:
  592. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  593. break;
  594. case MEDIA_TYPE_10M_FULL:
  595. phy_data =
  596. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  597. break;
  598. default:
  599. /* MEDIA_TYPE_10M_HALF: */
  600. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  601. break;
  602. }
  603. }
  604. ret_val = atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  605. if (ret_val) {
  606. u32 val;
  607. int i;
  608. /* pcie serdes link may be down! */
  609. if (netif_msg_hw(adapter))
  610. dev_dbg(&pdev->dev, "pcie phy link down\n");
  611. for (i = 0; i < 25; i++) {
  612. msleep(1);
  613. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  614. if (!(val & (MDIO_START | MDIO_BUSY)))
  615. break;
  616. }
  617. if ((val & (MDIO_START | MDIO_BUSY)) != 0) {
  618. if (netif_msg_hw(adapter))
  619. dev_warn(&pdev->dev,
  620. "pcie link down at least 25ms\n");
  621. return ret_val;
  622. }
  623. }
  624. return 0;
  625. }
  626. /*
  627. * Configures PHY autoneg and flow control advertisement settings
  628. * hw - Struct containing variables accessed by shared code
  629. */
  630. static s32 atl1_phy_setup_autoneg_adv(struct atl1_hw *hw)
  631. {
  632. s32 ret_val;
  633. s16 mii_autoneg_adv_reg;
  634. s16 mii_1000t_ctrl_reg;
  635. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  636. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  637. /* Read the MII 1000Base-T Control Register (Address 9). */
  638. mii_1000t_ctrl_reg = MII_ATLX_CR_1000T_DEFAULT_CAP_MASK;
  639. /*
  640. * First we clear all the 10/100 mb speed bits in the Auto-Neg
  641. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  642. * the 1000Base-T Control Register (Address 9).
  643. */
  644. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  645. mii_1000t_ctrl_reg &= ~MII_ATLX_CR_1000T_SPEED_MASK;
  646. /*
  647. * Need to parse media_type and set up
  648. * the appropriate PHY registers.
  649. */
  650. switch (hw->media_type) {
  651. case MEDIA_TYPE_AUTO_SENSOR:
  652. mii_autoneg_adv_reg |= (MII_AR_10T_HD_CAPS |
  653. MII_AR_10T_FD_CAPS |
  654. MII_AR_100TX_HD_CAPS |
  655. MII_AR_100TX_FD_CAPS);
  656. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  657. break;
  658. case MEDIA_TYPE_1000M_FULL:
  659. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  660. break;
  661. case MEDIA_TYPE_100M_FULL:
  662. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  663. break;
  664. case MEDIA_TYPE_100M_HALF:
  665. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  666. break;
  667. case MEDIA_TYPE_10M_FULL:
  668. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  669. break;
  670. default:
  671. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  672. break;
  673. }
  674. /* flow control fixed to enable all */
  675. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  676. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  677. hw->mii_1000t_ctrl_reg = mii_1000t_ctrl_reg;
  678. ret_val = atl1_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  679. if (ret_val)
  680. return ret_val;
  681. ret_val = atl1_write_phy_reg(hw, MII_ATLX_CR, mii_1000t_ctrl_reg);
  682. if (ret_val)
  683. return ret_val;
  684. return 0;
  685. }
  686. /*
  687. * Configures link settings.
  688. * hw - Struct containing variables accessed by shared code
  689. * Assumes the hardware has previously been reset and the
  690. * transmitter and receiver are not enabled.
  691. */
  692. static s32 atl1_setup_link(struct atl1_hw *hw)
  693. {
  694. struct pci_dev *pdev = hw->back->pdev;
  695. struct atl1_adapter *adapter = hw->back;
  696. s32 ret_val;
  697. /*
  698. * Options:
  699. * PHY will advertise value(s) parsed from
  700. * autoneg_advertised and fc
  701. * no matter what autoneg is , We will not wait link result.
  702. */
  703. ret_val = atl1_phy_setup_autoneg_adv(hw);
  704. if (ret_val) {
  705. if (netif_msg_link(adapter))
  706. dev_dbg(&pdev->dev,
  707. "error setting up autonegotiation\n");
  708. return ret_val;
  709. }
  710. /* SW.Reset , En-Auto-Neg if needed */
  711. ret_val = atl1_phy_reset(hw);
  712. if (ret_val) {
  713. if (netif_msg_link(adapter))
  714. dev_dbg(&pdev->dev, "error resetting phy\n");
  715. return ret_val;
  716. }
  717. hw->phy_configured = true;
  718. return ret_val;
  719. }
  720. static void atl1_init_flash_opcode(struct atl1_hw *hw)
  721. {
  722. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  723. /* Atmel */
  724. hw->flash_vendor = 0;
  725. /* Init OP table */
  726. iowrite8(flash_table[hw->flash_vendor].cmd_program,
  727. hw->hw_addr + REG_SPI_FLASH_OP_PROGRAM);
  728. iowrite8(flash_table[hw->flash_vendor].cmd_sector_erase,
  729. hw->hw_addr + REG_SPI_FLASH_OP_SC_ERASE);
  730. iowrite8(flash_table[hw->flash_vendor].cmd_chip_erase,
  731. hw->hw_addr + REG_SPI_FLASH_OP_CHIP_ERASE);
  732. iowrite8(flash_table[hw->flash_vendor].cmd_rdid,
  733. hw->hw_addr + REG_SPI_FLASH_OP_RDID);
  734. iowrite8(flash_table[hw->flash_vendor].cmd_wren,
  735. hw->hw_addr + REG_SPI_FLASH_OP_WREN);
  736. iowrite8(flash_table[hw->flash_vendor].cmd_rdsr,
  737. hw->hw_addr + REG_SPI_FLASH_OP_RDSR);
  738. iowrite8(flash_table[hw->flash_vendor].cmd_wrsr,
  739. hw->hw_addr + REG_SPI_FLASH_OP_WRSR);
  740. iowrite8(flash_table[hw->flash_vendor].cmd_read,
  741. hw->hw_addr + REG_SPI_FLASH_OP_READ);
  742. }
  743. /*
  744. * Performs basic configuration of the adapter.
  745. * hw - Struct containing variables accessed by shared code
  746. * Assumes that the controller has previously been reset and is in a
  747. * post-reset uninitialized state. Initializes multicast table,
  748. * and Calls routines to setup link
  749. * Leaves the transmit and receive units disabled and uninitialized.
  750. */
  751. static s32 atl1_init_hw(struct atl1_hw *hw)
  752. {
  753. u32 ret_val = 0;
  754. /* Zero out the Multicast HASH table */
  755. iowrite32(0, hw->hw_addr + REG_RX_HASH_TABLE);
  756. /* clear the old settings from the multicast hash table */
  757. iowrite32(0, (hw->hw_addr + REG_RX_HASH_TABLE) + (1 << 2));
  758. atl1_init_flash_opcode(hw);
  759. if (!hw->phy_configured) {
  760. /* enable GPHY LinkChange Interrrupt */
  761. ret_val = atl1_write_phy_reg(hw, 18, 0xC00);
  762. if (ret_val)
  763. return ret_val;
  764. /* make PHY out of power-saving state */
  765. ret_val = atl1_phy_leave_power_saving(hw);
  766. if (ret_val)
  767. return ret_val;
  768. /* Call a subroutine to configure the link */
  769. ret_val = atl1_setup_link(hw);
  770. }
  771. return ret_val;
  772. }
  773. /*
  774. * Detects the current speed and duplex settings of the hardware.
  775. * hw - Struct containing variables accessed by shared code
  776. * speed - Speed of the connection
  777. * duplex - Duplex setting of the connection
  778. */
  779. static s32 atl1_get_speed_and_duplex(struct atl1_hw *hw, u16 *speed, u16 *duplex)
  780. {
  781. struct pci_dev *pdev = hw->back->pdev;
  782. struct atl1_adapter *adapter = hw->back;
  783. s32 ret_val;
  784. u16 phy_data;
  785. /* ; --- Read PHY Specific Status Register (17) */
  786. ret_val = atl1_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  787. if (ret_val)
  788. return ret_val;
  789. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  790. return ATLX_ERR_PHY_RES;
  791. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  792. case MII_ATLX_PSSR_1000MBS:
  793. *speed = SPEED_1000;
  794. break;
  795. case MII_ATLX_PSSR_100MBS:
  796. *speed = SPEED_100;
  797. break;
  798. case MII_ATLX_PSSR_10MBS:
  799. *speed = SPEED_10;
  800. break;
  801. default:
  802. if (netif_msg_hw(adapter))
  803. dev_dbg(&pdev->dev, "error getting speed\n");
  804. return ATLX_ERR_PHY_SPEED;
  805. break;
  806. }
  807. if (phy_data & MII_ATLX_PSSR_DPLX)
  808. *duplex = FULL_DUPLEX;
  809. else
  810. *duplex = HALF_DUPLEX;
  811. return 0;
  812. }
  813. static void atl1_set_mac_addr(struct atl1_hw *hw)
  814. {
  815. u32 value;
  816. /*
  817. * 00-0B-6A-F6-00-DC
  818. * 0: 6AF600DC 1: 000B
  819. * low dword
  820. */
  821. value = (((u32) hw->mac_addr[2]) << 24) |
  822. (((u32) hw->mac_addr[3]) << 16) |
  823. (((u32) hw->mac_addr[4]) << 8) | (((u32) hw->mac_addr[5]));
  824. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  825. /* high dword */
  826. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  827. iowrite32(value, (hw->hw_addr + REG_MAC_STA_ADDR) + (1 << 2));
  828. }
  829. /*
  830. * atl1_sw_init - Initialize general software structures (struct atl1_adapter)
  831. * @adapter: board private structure to initialize
  832. *
  833. * atl1_sw_init initializes the Adapter private data structure.
  834. * Fields are initialized based on PCI device information and
  835. * OS network device settings (MTU size).
  836. */
  837. static int __devinit atl1_sw_init(struct atl1_adapter *adapter)
  838. {
  839. struct atl1_hw *hw = &adapter->hw;
  840. struct net_device *netdev = adapter->netdev;
  841. hw->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  842. hw->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  843. adapter->wol = 0;
  844. device_set_wakeup_enable(&adapter->pdev->dev, false);
  845. adapter->rx_buffer_len = (hw->max_frame_size + 7) & ~7;
  846. adapter->ict = 50000; /* 100ms */
  847. adapter->link_speed = SPEED_0; /* hardware init */
  848. adapter->link_duplex = FULL_DUPLEX;
  849. hw->phy_configured = false;
  850. hw->preamble_len = 7;
  851. hw->ipgt = 0x60;
  852. hw->min_ifg = 0x50;
  853. hw->ipgr1 = 0x40;
  854. hw->ipgr2 = 0x60;
  855. hw->max_retry = 0xf;
  856. hw->lcol = 0x37;
  857. hw->jam_ipg = 7;
  858. hw->rfd_burst = 8;
  859. hw->rrd_burst = 8;
  860. hw->rfd_fetch_gap = 1;
  861. hw->rx_jumbo_th = adapter->rx_buffer_len / 8;
  862. hw->rx_jumbo_lkah = 1;
  863. hw->rrd_ret_timer = 16;
  864. hw->tpd_burst = 4;
  865. hw->tpd_fetch_th = 16;
  866. hw->txf_burst = 0x100;
  867. hw->tx_jumbo_task_th = (hw->max_frame_size + 7) >> 3;
  868. hw->tpd_fetch_gap = 1;
  869. hw->rcb_value = atl1_rcb_64;
  870. hw->dma_ord = atl1_dma_ord_enh;
  871. hw->dmar_block = atl1_dma_req_256;
  872. hw->dmaw_block = atl1_dma_req_256;
  873. hw->cmb_rrd = 4;
  874. hw->cmb_tpd = 4;
  875. hw->cmb_rx_timer = 1; /* about 2us */
  876. hw->cmb_tx_timer = 1; /* about 2us */
  877. hw->smb_timer = 100000; /* about 200ms */
  878. spin_lock_init(&adapter->lock);
  879. spin_lock_init(&adapter->mb_lock);
  880. return 0;
  881. }
  882. static int mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  883. {
  884. struct atl1_adapter *adapter = netdev_priv(netdev);
  885. u16 result;
  886. atl1_read_phy_reg(&adapter->hw, reg_num & 0x1f, &result);
  887. return result;
  888. }
  889. static void mdio_write(struct net_device *netdev, int phy_id, int reg_num,
  890. int val)
  891. {
  892. struct atl1_adapter *adapter = netdev_priv(netdev);
  893. atl1_write_phy_reg(&adapter->hw, reg_num, val);
  894. }
  895. /*
  896. * atl1_mii_ioctl -
  897. * @netdev:
  898. * @ifreq:
  899. * @cmd:
  900. */
  901. static int atl1_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  902. {
  903. struct atl1_adapter *adapter = netdev_priv(netdev);
  904. unsigned long flags;
  905. int retval;
  906. if (!netif_running(netdev))
  907. return -EINVAL;
  908. spin_lock_irqsave(&adapter->lock, flags);
  909. retval = generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  910. spin_unlock_irqrestore(&adapter->lock, flags);
  911. return retval;
  912. }
  913. /*
  914. * atl1_setup_mem_resources - allocate Tx / RX descriptor resources
  915. * @adapter: board private structure
  916. *
  917. * Return 0 on success, negative on failure
  918. */
  919. static s32 atl1_setup_ring_resources(struct atl1_adapter *adapter)
  920. {
  921. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  922. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  923. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  924. struct atl1_ring_header *ring_header = &adapter->ring_header;
  925. struct pci_dev *pdev = adapter->pdev;
  926. int size;
  927. u8 offset = 0;
  928. size = sizeof(struct atl1_buffer) * (tpd_ring->count + rfd_ring->count);
  929. tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
  930. if (unlikely(!tpd_ring->buffer_info)) {
  931. if (netif_msg_drv(adapter))
  932. dev_err(&pdev->dev, "kzalloc failed , size = D%d\n",
  933. size);
  934. goto err_nomem;
  935. }
  936. rfd_ring->buffer_info =
  937. (struct atl1_buffer *)(tpd_ring->buffer_info + tpd_ring->count);
  938. /*
  939. * real ring DMA buffer
  940. * each ring/block may need up to 8 bytes for alignment, hence the
  941. * additional 40 bytes tacked onto the end.
  942. */
  943. ring_header->size = size =
  944. sizeof(struct tx_packet_desc) * tpd_ring->count
  945. + sizeof(struct rx_free_desc) * rfd_ring->count
  946. + sizeof(struct rx_return_desc) * rrd_ring->count
  947. + sizeof(struct coals_msg_block)
  948. + sizeof(struct stats_msg_block)
  949. + 40;
  950. ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
  951. &ring_header->dma);
  952. if (unlikely(!ring_header->desc)) {
  953. if (netif_msg_drv(adapter))
  954. dev_err(&pdev->dev, "pci_alloc_consistent failed\n");
  955. goto err_nomem;
  956. }
  957. memset(ring_header->desc, 0, ring_header->size);
  958. /* init TPD ring */
  959. tpd_ring->dma = ring_header->dma;
  960. offset = (tpd_ring->dma & 0x7) ? (8 - (ring_header->dma & 0x7)) : 0;
  961. tpd_ring->dma += offset;
  962. tpd_ring->desc = (u8 *) ring_header->desc + offset;
  963. tpd_ring->size = sizeof(struct tx_packet_desc) * tpd_ring->count;
  964. /* init RFD ring */
  965. rfd_ring->dma = tpd_ring->dma + tpd_ring->size;
  966. offset = (rfd_ring->dma & 0x7) ? (8 - (rfd_ring->dma & 0x7)) : 0;
  967. rfd_ring->dma += offset;
  968. rfd_ring->desc = (u8 *) tpd_ring->desc + (tpd_ring->size + offset);
  969. rfd_ring->size = sizeof(struct rx_free_desc) * rfd_ring->count;
  970. /* init RRD ring */
  971. rrd_ring->dma = rfd_ring->dma + rfd_ring->size;
  972. offset = (rrd_ring->dma & 0x7) ? (8 - (rrd_ring->dma & 0x7)) : 0;
  973. rrd_ring->dma += offset;
  974. rrd_ring->desc = (u8 *) rfd_ring->desc + (rfd_ring->size + offset);
  975. rrd_ring->size = sizeof(struct rx_return_desc) * rrd_ring->count;
  976. /* init CMB */
  977. adapter->cmb.dma = rrd_ring->dma + rrd_ring->size;
  978. offset = (adapter->cmb.dma & 0x7) ? (8 - (adapter->cmb.dma & 0x7)) : 0;
  979. adapter->cmb.dma += offset;
  980. adapter->cmb.cmb = (struct coals_msg_block *)
  981. ((u8 *) rrd_ring->desc + (rrd_ring->size + offset));
  982. /* init SMB */
  983. adapter->smb.dma = adapter->cmb.dma + sizeof(struct coals_msg_block);
  984. offset = (adapter->smb.dma & 0x7) ? (8 - (adapter->smb.dma & 0x7)) : 0;
  985. adapter->smb.dma += offset;
  986. adapter->smb.smb = (struct stats_msg_block *)
  987. ((u8 *) adapter->cmb.cmb +
  988. (sizeof(struct coals_msg_block) + offset));
  989. return 0;
  990. err_nomem:
  991. kfree(tpd_ring->buffer_info);
  992. return -ENOMEM;
  993. }
  994. static void atl1_init_ring_ptrs(struct atl1_adapter *adapter)
  995. {
  996. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  997. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  998. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  999. atomic_set(&tpd_ring->next_to_use, 0);
  1000. atomic_set(&tpd_ring->next_to_clean, 0);
  1001. rfd_ring->next_to_clean = 0;
  1002. atomic_set(&rfd_ring->next_to_use, 0);
  1003. rrd_ring->next_to_use = 0;
  1004. atomic_set(&rrd_ring->next_to_clean, 0);
  1005. }
  1006. /*
  1007. * atl1_clean_rx_ring - Free RFD Buffers
  1008. * @adapter: board private structure
  1009. */
  1010. static void atl1_clean_rx_ring(struct atl1_adapter *adapter)
  1011. {
  1012. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1013. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1014. struct atl1_buffer *buffer_info;
  1015. struct pci_dev *pdev = adapter->pdev;
  1016. unsigned long size;
  1017. unsigned int i;
  1018. /* Free all the Rx ring sk_buffs */
  1019. for (i = 0; i < rfd_ring->count; i++) {
  1020. buffer_info = &rfd_ring->buffer_info[i];
  1021. if (buffer_info->dma) {
  1022. pci_unmap_page(pdev, buffer_info->dma,
  1023. buffer_info->length, PCI_DMA_FROMDEVICE);
  1024. buffer_info->dma = 0;
  1025. }
  1026. if (buffer_info->skb) {
  1027. dev_kfree_skb(buffer_info->skb);
  1028. buffer_info->skb = NULL;
  1029. }
  1030. }
  1031. size = sizeof(struct atl1_buffer) * rfd_ring->count;
  1032. memset(rfd_ring->buffer_info, 0, size);
  1033. /* Zero out the descriptor ring */
  1034. memset(rfd_ring->desc, 0, rfd_ring->size);
  1035. rfd_ring->next_to_clean = 0;
  1036. atomic_set(&rfd_ring->next_to_use, 0);
  1037. rrd_ring->next_to_use = 0;
  1038. atomic_set(&rrd_ring->next_to_clean, 0);
  1039. }
  1040. /*
  1041. * atl1_clean_tx_ring - Free Tx Buffers
  1042. * @adapter: board private structure
  1043. */
  1044. static void atl1_clean_tx_ring(struct atl1_adapter *adapter)
  1045. {
  1046. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1047. struct atl1_buffer *buffer_info;
  1048. struct pci_dev *pdev = adapter->pdev;
  1049. unsigned long size;
  1050. unsigned int i;
  1051. /* Free all the Tx ring sk_buffs */
  1052. for (i = 0; i < tpd_ring->count; i++) {
  1053. buffer_info = &tpd_ring->buffer_info[i];
  1054. if (buffer_info->dma) {
  1055. pci_unmap_page(pdev, buffer_info->dma,
  1056. buffer_info->length, PCI_DMA_TODEVICE);
  1057. buffer_info->dma = 0;
  1058. }
  1059. }
  1060. for (i = 0; i < tpd_ring->count; i++) {
  1061. buffer_info = &tpd_ring->buffer_info[i];
  1062. if (buffer_info->skb) {
  1063. dev_kfree_skb_any(buffer_info->skb);
  1064. buffer_info->skb = NULL;
  1065. }
  1066. }
  1067. size = sizeof(struct atl1_buffer) * tpd_ring->count;
  1068. memset(tpd_ring->buffer_info, 0, size);
  1069. /* Zero out the descriptor ring */
  1070. memset(tpd_ring->desc, 0, tpd_ring->size);
  1071. atomic_set(&tpd_ring->next_to_use, 0);
  1072. atomic_set(&tpd_ring->next_to_clean, 0);
  1073. }
  1074. /*
  1075. * atl1_free_ring_resources - Free Tx / RX descriptor Resources
  1076. * @adapter: board private structure
  1077. *
  1078. * Free all transmit software resources
  1079. */
  1080. static void atl1_free_ring_resources(struct atl1_adapter *adapter)
  1081. {
  1082. struct pci_dev *pdev = adapter->pdev;
  1083. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1084. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1085. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1086. struct atl1_ring_header *ring_header = &adapter->ring_header;
  1087. atl1_clean_tx_ring(adapter);
  1088. atl1_clean_rx_ring(adapter);
  1089. kfree(tpd_ring->buffer_info);
  1090. pci_free_consistent(pdev, ring_header->size, ring_header->desc,
  1091. ring_header->dma);
  1092. tpd_ring->buffer_info = NULL;
  1093. tpd_ring->desc = NULL;
  1094. tpd_ring->dma = 0;
  1095. rfd_ring->buffer_info = NULL;
  1096. rfd_ring->desc = NULL;
  1097. rfd_ring->dma = 0;
  1098. rrd_ring->desc = NULL;
  1099. rrd_ring->dma = 0;
  1100. adapter->cmb.dma = 0;
  1101. adapter->cmb.cmb = NULL;
  1102. adapter->smb.dma = 0;
  1103. adapter->smb.smb = NULL;
  1104. }
  1105. static void atl1_setup_mac_ctrl(struct atl1_adapter *adapter)
  1106. {
  1107. u32 value;
  1108. struct atl1_hw *hw = &adapter->hw;
  1109. struct net_device *netdev = adapter->netdev;
  1110. /* Config MAC CTRL Register */
  1111. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
  1112. /* duplex */
  1113. if (FULL_DUPLEX == adapter->link_duplex)
  1114. value |= MAC_CTRL_DUPLX;
  1115. /* speed */
  1116. value |= ((u32) ((SPEED_1000 == adapter->link_speed) ?
  1117. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  1118. MAC_CTRL_SPEED_SHIFT);
  1119. /* flow control */
  1120. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  1121. /* PAD & CRC */
  1122. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1123. /* preamble length */
  1124. value |= (((u32) adapter->hw.preamble_len
  1125. & MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1126. /* vlan */
  1127. if (adapter->vlgrp)
  1128. value |= MAC_CTRL_RMV_VLAN;
  1129. /* rx checksum
  1130. if (adapter->rx_csum)
  1131. value |= MAC_CTRL_RX_CHKSUM_EN;
  1132. */
  1133. /* filter mode */
  1134. value |= MAC_CTRL_BC_EN;
  1135. if (netdev->flags & IFF_PROMISC)
  1136. value |= MAC_CTRL_PROMIS_EN;
  1137. else if (netdev->flags & IFF_ALLMULTI)
  1138. value |= MAC_CTRL_MC_ALL_EN;
  1139. /* value |= MAC_CTRL_LOOPBACK; */
  1140. iowrite32(value, hw->hw_addr + REG_MAC_CTRL);
  1141. }
  1142. static u32 atl1_check_link(struct atl1_adapter *adapter)
  1143. {
  1144. struct atl1_hw *hw = &adapter->hw;
  1145. struct net_device *netdev = adapter->netdev;
  1146. u32 ret_val;
  1147. u16 speed, duplex, phy_data;
  1148. int reconfig = 0;
  1149. /* MII_BMSR must read twice */
  1150. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1151. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1152. if (!(phy_data & BMSR_LSTATUS)) {
  1153. /* link down */
  1154. if (netif_carrier_ok(netdev)) {
  1155. /* old link state: Up */
  1156. if (netif_msg_link(adapter))
  1157. dev_info(&adapter->pdev->dev, "link is down\n");
  1158. adapter->link_speed = SPEED_0;
  1159. netif_carrier_off(netdev);
  1160. }
  1161. return 0;
  1162. }
  1163. /* Link Up */
  1164. ret_val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  1165. if (ret_val)
  1166. return ret_val;
  1167. switch (hw->media_type) {
  1168. case MEDIA_TYPE_1000M_FULL:
  1169. if (speed != SPEED_1000 || duplex != FULL_DUPLEX)
  1170. reconfig = 1;
  1171. break;
  1172. case MEDIA_TYPE_100M_FULL:
  1173. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1174. reconfig = 1;
  1175. break;
  1176. case MEDIA_TYPE_100M_HALF:
  1177. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1178. reconfig = 1;
  1179. break;
  1180. case MEDIA_TYPE_10M_FULL:
  1181. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1182. reconfig = 1;
  1183. break;
  1184. case MEDIA_TYPE_10M_HALF:
  1185. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1186. reconfig = 1;
  1187. break;
  1188. }
  1189. /* link result is our setting */
  1190. if (!reconfig) {
  1191. if (adapter->link_speed != speed ||
  1192. adapter->link_duplex != duplex) {
  1193. adapter->link_speed = speed;
  1194. adapter->link_duplex = duplex;
  1195. atl1_setup_mac_ctrl(adapter);
  1196. if (netif_msg_link(adapter))
  1197. dev_info(&adapter->pdev->dev,
  1198. "%s link is up %d Mbps %s\n",
  1199. netdev->name, adapter->link_speed,
  1200. adapter->link_duplex == FULL_DUPLEX ?
  1201. "full duplex" : "half duplex");
  1202. }
  1203. if (!netif_carrier_ok(netdev)) {
  1204. /* Link down -> Up */
  1205. netif_carrier_on(netdev);
  1206. }
  1207. return 0;
  1208. }
  1209. /* change original link status */
  1210. if (netif_carrier_ok(netdev)) {
  1211. adapter->link_speed = SPEED_0;
  1212. netif_carrier_off(netdev);
  1213. netif_stop_queue(netdev);
  1214. }
  1215. if (hw->media_type != MEDIA_TYPE_AUTO_SENSOR &&
  1216. hw->media_type != MEDIA_TYPE_1000M_FULL) {
  1217. switch (hw->media_type) {
  1218. case MEDIA_TYPE_100M_FULL:
  1219. phy_data = MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  1220. MII_CR_RESET;
  1221. break;
  1222. case MEDIA_TYPE_100M_HALF:
  1223. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  1224. break;
  1225. case MEDIA_TYPE_10M_FULL:
  1226. phy_data =
  1227. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  1228. break;
  1229. default:
  1230. /* MEDIA_TYPE_10M_HALF: */
  1231. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  1232. break;
  1233. }
  1234. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  1235. return 0;
  1236. }
  1237. /* auto-neg, insert timer to re-config phy */
  1238. if (!adapter->phy_timer_pending) {
  1239. adapter->phy_timer_pending = true;
  1240. mod_timer(&adapter->phy_config_timer,
  1241. round_jiffies(jiffies + 3 * HZ));
  1242. }
  1243. return 0;
  1244. }
  1245. static void set_flow_ctrl_old(struct atl1_adapter *adapter)
  1246. {
  1247. u32 hi, lo, value;
  1248. /* RFD Flow Control */
  1249. value = adapter->rfd_ring.count;
  1250. hi = value / 16;
  1251. if (hi < 2)
  1252. hi = 2;
  1253. lo = value * 7 / 8;
  1254. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1255. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1256. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1257. /* RRD Flow Control */
  1258. value = adapter->rrd_ring.count;
  1259. lo = value / 16;
  1260. hi = value * 7 / 8;
  1261. if (lo < 2)
  1262. lo = 2;
  1263. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1264. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1265. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1266. }
  1267. static void set_flow_ctrl_new(struct atl1_hw *hw)
  1268. {
  1269. u32 hi, lo, value;
  1270. /* RXF Flow Control */
  1271. value = ioread32(hw->hw_addr + REG_SRAM_RXF_LEN);
  1272. lo = value / 16;
  1273. if (lo < 192)
  1274. lo = 192;
  1275. hi = value * 7 / 8;
  1276. if (hi < lo)
  1277. hi = lo + 16;
  1278. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1279. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1280. iowrite32(value, hw->hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1281. /* RRD Flow Control */
  1282. value = ioread32(hw->hw_addr + REG_SRAM_RRD_LEN);
  1283. lo = value / 8;
  1284. hi = value * 7 / 8;
  1285. if (lo < 2)
  1286. lo = 2;
  1287. if (hi < lo)
  1288. hi = lo + 3;
  1289. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1290. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1291. iowrite32(value, hw->hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1292. }
  1293. /*
  1294. * atl1_configure - Configure Transmit&Receive Unit after Reset
  1295. * @adapter: board private structure
  1296. *
  1297. * Configure the Tx /Rx unit of the MAC after a reset.
  1298. */
  1299. static u32 atl1_configure(struct atl1_adapter *adapter)
  1300. {
  1301. struct atl1_hw *hw = &adapter->hw;
  1302. u32 value;
  1303. /* clear interrupt status */
  1304. iowrite32(0xffffffff, adapter->hw.hw_addr + REG_ISR);
  1305. /* set MAC Address */
  1306. value = (((u32) hw->mac_addr[2]) << 24) |
  1307. (((u32) hw->mac_addr[3]) << 16) |
  1308. (((u32) hw->mac_addr[4]) << 8) |
  1309. (((u32) hw->mac_addr[5]));
  1310. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  1311. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  1312. iowrite32(value, hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  1313. /* tx / rx ring */
  1314. /* HI base address */
  1315. iowrite32((u32) ((adapter->tpd_ring.dma & 0xffffffff00000000ULL) >> 32),
  1316. hw->hw_addr + REG_DESC_BASE_ADDR_HI);
  1317. /* LO base address */
  1318. iowrite32((u32) (adapter->rfd_ring.dma & 0x00000000ffffffffULL),
  1319. hw->hw_addr + REG_DESC_RFD_ADDR_LO);
  1320. iowrite32((u32) (adapter->rrd_ring.dma & 0x00000000ffffffffULL),
  1321. hw->hw_addr + REG_DESC_RRD_ADDR_LO);
  1322. iowrite32((u32) (adapter->tpd_ring.dma & 0x00000000ffffffffULL),
  1323. hw->hw_addr + REG_DESC_TPD_ADDR_LO);
  1324. iowrite32((u32) (adapter->cmb.dma & 0x00000000ffffffffULL),
  1325. hw->hw_addr + REG_DESC_CMB_ADDR_LO);
  1326. iowrite32((u32) (adapter->smb.dma & 0x00000000ffffffffULL),
  1327. hw->hw_addr + REG_DESC_SMB_ADDR_LO);
  1328. /* element count */
  1329. value = adapter->rrd_ring.count;
  1330. value <<= 16;
  1331. value += adapter->rfd_ring.count;
  1332. iowrite32(value, hw->hw_addr + REG_DESC_RFD_RRD_RING_SIZE);
  1333. iowrite32(adapter->tpd_ring.count, hw->hw_addr +
  1334. REG_DESC_TPD_RING_SIZE);
  1335. /* Load Ptr */
  1336. iowrite32(1, hw->hw_addr + REG_LOAD_PTR);
  1337. /* config Mailbox */
  1338. value = ((atomic_read(&adapter->tpd_ring.next_to_use)
  1339. & MB_TPD_PROD_INDX_MASK) << MB_TPD_PROD_INDX_SHIFT) |
  1340. ((atomic_read(&adapter->rrd_ring.next_to_clean)
  1341. & MB_RRD_CONS_INDX_MASK) << MB_RRD_CONS_INDX_SHIFT) |
  1342. ((atomic_read(&adapter->rfd_ring.next_to_use)
  1343. & MB_RFD_PROD_INDX_MASK) << MB_RFD_PROD_INDX_SHIFT);
  1344. iowrite32(value, hw->hw_addr + REG_MAILBOX);
  1345. /* config IPG/IFG */
  1346. value = (((u32) hw->ipgt & MAC_IPG_IFG_IPGT_MASK)
  1347. << MAC_IPG_IFG_IPGT_SHIFT) |
  1348. (((u32) hw->min_ifg & MAC_IPG_IFG_MIFG_MASK)
  1349. << MAC_IPG_IFG_MIFG_SHIFT) |
  1350. (((u32) hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK)
  1351. << MAC_IPG_IFG_IPGR1_SHIFT) |
  1352. (((u32) hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK)
  1353. << MAC_IPG_IFG_IPGR2_SHIFT);
  1354. iowrite32(value, hw->hw_addr + REG_MAC_IPG_IFG);
  1355. /* config Half-Duplex Control */
  1356. value = ((u32) hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  1357. (((u32) hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK)
  1358. << MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  1359. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  1360. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  1361. (((u32) hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK)
  1362. << MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  1363. iowrite32(value, hw->hw_addr + REG_MAC_HALF_DUPLX_CTRL);
  1364. /* set Interrupt Moderator Timer */
  1365. iowrite16(adapter->imt, hw->hw_addr + REG_IRQ_MODU_TIMER_INIT);
  1366. iowrite32(MASTER_CTRL_ITIMER_EN, hw->hw_addr + REG_MASTER_CTRL);
  1367. /* set Interrupt Clear Timer */
  1368. iowrite16(adapter->ict, hw->hw_addr + REG_CMBDISDMA_TIMER);
  1369. /* set max frame size hw will accept */
  1370. iowrite32(hw->max_frame_size, hw->hw_addr + REG_MTU);
  1371. /* jumbo size & rrd retirement timer */
  1372. value = (((u32) hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK)
  1373. << RXQ_JMBOSZ_TH_SHIFT) |
  1374. (((u32) hw->rx_jumbo_lkah & RXQ_JMBO_LKAH_MASK)
  1375. << RXQ_JMBO_LKAH_SHIFT) |
  1376. (((u32) hw->rrd_ret_timer & RXQ_RRD_TIMER_MASK)
  1377. << RXQ_RRD_TIMER_SHIFT);
  1378. iowrite32(value, hw->hw_addr + REG_RXQ_JMBOSZ_RRDTIM);
  1379. /* Flow Control */
  1380. switch (hw->dev_rev) {
  1381. case 0x8001:
  1382. case 0x9001:
  1383. case 0x9002:
  1384. case 0x9003:
  1385. set_flow_ctrl_old(adapter);
  1386. break;
  1387. default:
  1388. set_flow_ctrl_new(hw);
  1389. break;
  1390. }
  1391. /* config TXQ */
  1392. value = (((u32) hw->tpd_burst & TXQ_CTRL_TPD_BURST_NUM_MASK)
  1393. << TXQ_CTRL_TPD_BURST_NUM_SHIFT) |
  1394. (((u32) hw->txf_burst & TXQ_CTRL_TXF_BURST_NUM_MASK)
  1395. << TXQ_CTRL_TXF_BURST_NUM_SHIFT) |
  1396. (((u32) hw->tpd_fetch_th & TXQ_CTRL_TPD_FETCH_TH_MASK)
  1397. << TXQ_CTRL_TPD_FETCH_TH_SHIFT) | TXQ_CTRL_ENH_MODE |
  1398. TXQ_CTRL_EN;
  1399. iowrite32(value, hw->hw_addr + REG_TXQ_CTRL);
  1400. /* min tpd fetch gap & tx jumbo packet size threshold for taskoffload */
  1401. value = (((u32) hw->tx_jumbo_task_th & TX_JUMBO_TASK_TH_MASK)
  1402. << TX_JUMBO_TASK_TH_SHIFT) |
  1403. (((u32) hw->tpd_fetch_gap & TX_TPD_MIN_IPG_MASK)
  1404. << TX_TPD_MIN_IPG_SHIFT);
  1405. iowrite32(value, hw->hw_addr + REG_TX_JUMBO_TASK_TH_TPD_IPG);
  1406. /* config RXQ */
  1407. value = (((u32) hw->rfd_burst & RXQ_CTRL_RFD_BURST_NUM_MASK)
  1408. << RXQ_CTRL_RFD_BURST_NUM_SHIFT) |
  1409. (((u32) hw->rrd_burst & RXQ_CTRL_RRD_BURST_THRESH_MASK)
  1410. << RXQ_CTRL_RRD_BURST_THRESH_SHIFT) |
  1411. (((u32) hw->rfd_fetch_gap & RXQ_CTRL_RFD_PREF_MIN_IPG_MASK)
  1412. << RXQ_CTRL_RFD_PREF_MIN_IPG_SHIFT) | RXQ_CTRL_CUT_THRU_EN |
  1413. RXQ_CTRL_EN;
  1414. iowrite32(value, hw->hw_addr + REG_RXQ_CTRL);
  1415. /* config DMA Engine */
  1416. value = ((((u32) hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  1417. << DMA_CTRL_DMAR_BURST_LEN_SHIFT) |
  1418. ((((u32) hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  1419. << DMA_CTRL_DMAW_BURST_LEN_SHIFT) | DMA_CTRL_DMAR_EN |
  1420. DMA_CTRL_DMAW_EN;
  1421. value |= (u32) hw->dma_ord;
  1422. if (atl1_rcb_128 == hw->rcb_value)
  1423. value |= DMA_CTRL_RCB_VALUE;
  1424. iowrite32(value, hw->hw_addr + REG_DMA_CTRL);
  1425. /* config CMB / SMB */
  1426. value = (hw->cmb_tpd > adapter->tpd_ring.count) ?
  1427. hw->cmb_tpd : adapter->tpd_ring.count;
  1428. value <<= 16;
  1429. value |= hw->cmb_rrd;
  1430. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TH);
  1431. value = hw->cmb_rx_timer | ((u32) hw->cmb_tx_timer << 16);
  1432. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TIMER);
  1433. iowrite32(hw->smb_timer, hw->hw_addr + REG_SMB_TIMER);
  1434. /* --- enable CMB / SMB */
  1435. value = CSMB_CTRL_CMB_EN | CSMB_CTRL_SMB_EN;
  1436. iowrite32(value, hw->hw_addr + REG_CSMB_CTRL);
  1437. value = ioread32(adapter->hw.hw_addr + REG_ISR);
  1438. if (unlikely((value & ISR_PHY_LINKDOWN) != 0))
  1439. value = 1; /* config failed */
  1440. else
  1441. value = 0;
  1442. /* clear all interrupt status */
  1443. iowrite32(0x3fffffff, adapter->hw.hw_addr + REG_ISR);
  1444. iowrite32(0, adapter->hw.hw_addr + REG_ISR);
  1445. return value;
  1446. }
  1447. /*
  1448. * atl1_pcie_patch - Patch for PCIE module
  1449. */
  1450. static void atl1_pcie_patch(struct atl1_adapter *adapter)
  1451. {
  1452. u32 value;
  1453. /* much vendor magic here */
  1454. value = 0x6500;
  1455. iowrite32(value, adapter->hw.hw_addr + 0x12FC);
  1456. /* pcie flow control mode change */
  1457. value = ioread32(adapter->hw.hw_addr + 0x1008);
  1458. value |= 0x8000;
  1459. iowrite32(value, adapter->hw.hw_addr + 0x1008);
  1460. }
  1461. /*
  1462. * When ACPI resume on some VIA MotherBoard, the Interrupt Disable bit/0x400
  1463. * on PCI Command register is disable.
  1464. * The function enable this bit.
  1465. * Brackett, 2006/03/15
  1466. */
  1467. static void atl1_via_workaround(struct atl1_adapter *adapter)
  1468. {
  1469. unsigned long value;
  1470. value = ioread16(adapter->hw.hw_addr + PCI_COMMAND);
  1471. if (value & PCI_COMMAND_INTX_DISABLE)
  1472. value &= ~PCI_COMMAND_INTX_DISABLE;
  1473. iowrite32(value, adapter->hw.hw_addr + PCI_COMMAND);
  1474. }
  1475. static void atl1_inc_smb(struct atl1_adapter *adapter)
  1476. {
  1477. struct net_device *netdev = adapter->netdev;
  1478. struct stats_msg_block *smb = adapter->smb.smb;
  1479. /* Fill out the OS statistics structure */
  1480. adapter->soft_stats.rx_packets += smb->rx_ok;
  1481. adapter->soft_stats.tx_packets += smb->tx_ok;
  1482. adapter->soft_stats.rx_bytes += smb->rx_byte_cnt;
  1483. adapter->soft_stats.tx_bytes += smb->tx_byte_cnt;
  1484. adapter->soft_stats.multicast += smb->rx_mcast;
  1485. adapter->soft_stats.collisions += (smb->tx_1_col + smb->tx_2_col * 2 +
  1486. smb->tx_late_col + smb->tx_abort_col * adapter->hw.max_retry);
  1487. /* Rx Errors */
  1488. adapter->soft_stats.rx_errors += (smb->rx_frag + smb->rx_fcs_err +
  1489. smb->rx_len_err + smb->rx_sz_ov + smb->rx_rxf_ov +
  1490. smb->rx_rrd_ov + smb->rx_align_err);
  1491. adapter->soft_stats.rx_fifo_errors += smb->rx_rxf_ov;
  1492. adapter->soft_stats.rx_length_errors += smb->rx_len_err;
  1493. adapter->soft_stats.rx_crc_errors += smb->rx_fcs_err;
  1494. adapter->soft_stats.rx_frame_errors += smb->rx_align_err;
  1495. adapter->soft_stats.rx_missed_errors += (smb->rx_rrd_ov +
  1496. smb->rx_rxf_ov);
  1497. adapter->soft_stats.rx_pause += smb->rx_pause;
  1498. adapter->soft_stats.rx_rrd_ov += smb->rx_rrd_ov;
  1499. adapter->soft_stats.rx_trunc += smb->rx_sz_ov;
  1500. /* Tx Errors */
  1501. adapter->soft_stats.tx_errors += (smb->tx_late_col +
  1502. smb->tx_abort_col + smb->tx_underrun + smb->tx_trunc);
  1503. adapter->soft_stats.tx_fifo_errors += smb->tx_underrun;
  1504. adapter->soft_stats.tx_aborted_errors += smb->tx_abort_col;
  1505. adapter->soft_stats.tx_window_errors += smb->tx_late_col;
  1506. adapter->soft_stats.excecol += smb->tx_abort_col;
  1507. adapter->soft_stats.deffer += smb->tx_defer;
  1508. adapter->soft_stats.scc += smb->tx_1_col;
  1509. adapter->soft_stats.mcc += smb->tx_2_col;
  1510. adapter->soft_stats.latecol += smb->tx_late_col;
  1511. adapter->soft_stats.tx_underun += smb->tx_underrun;
  1512. adapter->soft_stats.tx_trunc += smb->tx_trunc;
  1513. adapter->soft_stats.tx_pause += smb->tx_pause;
  1514. netdev->stats.rx_packets = adapter->soft_stats.rx_packets;
  1515. netdev->stats.tx_packets = adapter->soft_stats.tx_packets;
  1516. netdev->stats.rx_bytes = adapter->soft_stats.rx_bytes;
  1517. netdev->stats.tx_bytes = adapter->soft_stats.tx_bytes;
  1518. netdev->stats.multicast = adapter->soft_stats.multicast;
  1519. netdev->stats.collisions = adapter->soft_stats.collisions;
  1520. netdev->stats.rx_errors = adapter->soft_stats.rx_errors;
  1521. netdev->stats.rx_over_errors =
  1522. adapter->soft_stats.rx_missed_errors;
  1523. netdev->stats.rx_length_errors =
  1524. adapter->soft_stats.rx_length_errors;
  1525. netdev->stats.rx_crc_errors = adapter->soft_stats.rx_crc_errors;
  1526. netdev->stats.rx_frame_errors =
  1527. adapter->soft_stats.rx_frame_errors;
  1528. netdev->stats.rx_fifo_errors = adapter->soft_stats.rx_fifo_errors;
  1529. netdev->stats.rx_missed_errors =
  1530. adapter->soft_stats.rx_missed_errors;
  1531. netdev->stats.tx_errors = adapter->soft_stats.tx_errors;
  1532. netdev->stats.tx_fifo_errors = adapter->soft_stats.tx_fifo_errors;
  1533. netdev->stats.tx_aborted_errors =
  1534. adapter->soft_stats.tx_aborted_errors;
  1535. netdev->stats.tx_window_errors =
  1536. adapter->soft_stats.tx_window_errors;
  1537. netdev->stats.tx_carrier_errors =
  1538. adapter->soft_stats.tx_carrier_errors;
  1539. }
  1540. static void atl1_update_mailbox(struct atl1_adapter *adapter)
  1541. {
  1542. unsigned long flags;
  1543. u32 tpd_next_to_use;
  1544. u32 rfd_next_to_use;
  1545. u32 rrd_next_to_clean;
  1546. u32 value;
  1547. spin_lock_irqsave(&adapter->mb_lock, flags);
  1548. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1549. rfd_next_to_use = atomic_read(&adapter->rfd_ring.next_to_use);
  1550. rrd_next_to_clean = atomic_read(&adapter->rrd_ring.next_to_clean);
  1551. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1552. MB_RFD_PROD_INDX_SHIFT) |
  1553. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1554. MB_RRD_CONS_INDX_SHIFT) |
  1555. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1556. MB_TPD_PROD_INDX_SHIFT);
  1557. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1558. spin_unlock_irqrestore(&adapter->mb_lock, flags);
  1559. }
  1560. static void atl1_clean_alloc_flag(struct atl1_adapter *adapter,
  1561. struct rx_return_desc *rrd, u16 offset)
  1562. {
  1563. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1564. while (rfd_ring->next_to_clean != (rrd->buf_indx + offset)) {
  1565. rfd_ring->buffer_info[rfd_ring->next_to_clean].alloced = 0;
  1566. if (++rfd_ring->next_to_clean == rfd_ring->count) {
  1567. rfd_ring->next_to_clean = 0;
  1568. }
  1569. }
  1570. }
  1571. static void atl1_update_rfd_index(struct atl1_adapter *adapter,
  1572. struct rx_return_desc *rrd)
  1573. {
  1574. u16 num_buf;
  1575. num_buf = (rrd->xsz.xsum_sz.pkt_size + adapter->rx_buffer_len - 1) /
  1576. adapter->rx_buffer_len;
  1577. if (rrd->num_buf == num_buf)
  1578. /* clean alloc flag for bad rrd */
  1579. atl1_clean_alloc_flag(adapter, rrd, num_buf);
  1580. }
  1581. static void atl1_rx_checksum(struct atl1_adapter *adapter,
  1582. struct rx_return_desc *rrd, struct sk_buff *skb)
  1583. {
  1584. struct pci_dev *pdev = adapter->pdev;
  1585. /*
  1586. * The L1 hardware contains a bug that erroneously sets the
  1587. * PACKET_FLAG_ERR and ERR_FLAG_L4_CHKSUM bits whenever a
  1588. * fragmented IP packet is received, even though the packet
  1589. * is perfectly valid and its checksum is correct. There's
  1590. * no way to distinguish between one of these good packets
  1591. * and a packet that actually contains a TCP/UDP checksum
  1592. * error, so all we can do is allow it to be handed up to
  1593. * the higher layers and let it be sorted out there.
  1594. */
  1595. skb_checksum_none_assert(skb);
  1596. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1597. if (rrd->err_flg & (ERR_FLAG_CRC | ERR_FLAG_TRUNC |
  1598. ERR_FLAG_CODE | ERR_FLAG_OV)) {
  1599. adapter->hw_csum_err++;
  1600. if (netif_msg_rx_err(adapter))
  1601. dev_printk(KERN_DEBUG, &pdev->dev,
  1602. "rx checksum error\n");
  1603. return;
  1604. }
  1605. }
  1606. /* not IPv4 */
  1607. if (!(rrd->pkt_flg & PACKET_FLAG_IPV4))
  1608. /* checksum is invalid, but it's not an IPv4 pkt, so ok */
  1609. return;
  1610. /* IPv4 packet */
  1611. if (likely(!(rrd->err_flg &
  1612. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM)))) {
  1613. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1614. adapter->hw_csum_good++;
  1615. return;
  1616. }
  1617. }
  1618. /*
  1619. * atl1_alloc_rx_buffers - Replace used receive buffers
  1620. * @adapter: address of board private structure
  1621. */
  1622. static u16 atl1_alloc_rx_buffers(struct atl1_adapter *adapter)
  1623. {
  1624. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1625. struct pci_dev *pdev = adapter->pdev;
  1626. struct page *page;
  1627. unsigned long offset;
  1628. struct atl1_buffer *buffer_info, *next_info;
  1629. struct sk_buff *skb;
  1630. u16 num_alloc = 0;
  1631. u16 rfd_next_to_use, next_next;
  1632. struct rx_free_desc *rfd_desc;
  1633. next_next = rfd_next_to_use = atomic_read(&rfd_ring->next_to_use);
  1634. if (++next_next == rfd_ring->count)
  1635. next_next = 0;
  1636. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1637. next_info = &rfd_ring->buffer_info[next_next];
  1638. while (!buffer_info->alloced && !next_info->alloced) {
  1639. if (buffer_info->skb) {
  1640. buffer_info->alloced = 1;
  1641. goto next;
  1642. }
  1643. rfd_desc = ATL1_RFD_DESC(rfd_ring, rfd_next_to_use);
  1644. skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1645. adapter->rx_buffer_len);
  1646. if (unlikely(!skb)) {
  1647. /* Better luck next round */
  1648. adapter->netdev->stats.rx_dropped++;
  1649. break;
  1650. }
  1651. buffer_info->alloced = 1;
  1652. buffer_info->skb = skb;
  1653. buffer_info->length = (u16) adapter->rx_buffer_len;
  1654. page = virt_to_page(skb->data);
  1655. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1656. buffer_info->dma = pci_map_page(pdev, page, offset,
  1657. adapter->rx_buffer_len,
  1658. PCI_DMA_FROMDEVICE);
  1659. rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  1660. rfd_desc->buf_len = cpu_to_le16(adapter->rx_buffer_len);
  1661. rfd_desc->coalese = 0;
  1662. next:
  1663. rfd_next_to_use = next_next;
  1664. if (unlikely(++next_next == rfd_ring->count))
  1665. next_next = 0;
  1666. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1667. next_info = &rfd_ring->buffer_info[next_next];
  1668. num_alloc++;
  1669. }
  1670. if (num_alloc) {
  1671. /*
  1672. * Force memory writes to complete before letting h/w
  1673. * know there are new descriptors to fetch. (Only
  1674. * applicable for weak-ordered memory model archs,
  1675. * such as IA-64).
  1676. */
  1677. wmb();
  1678. atomic_set(&rfd_ring->next_to_use, (int)rfd_next_to_use);
  1679. }
  1680. return num_alloc;
  1681. }
  1682. static void atl1_intr_rx(struct atl1_adapter *adapter)
  1683. {
  1684. int i, count;
  1685. u16 length;
  1686. u16 rrd_next_to_clean;
  1687. u32 value;
  1688. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1689. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1690. struct atl1_buffer *buffer_info;
  1691. struct rx_return_desc *rrd;
  1692. struct sk_buff *skb;
  1693. count = 0;
  1694. rrd_next_to_clean = atomic_read(&rrd_ring->next_to_clean);
  1695. while (1) {
  1696. rrd = ATL1_RRD_DESC(rrd_ring, rrd_next_to_clean);
  1697. i = 1;
  1698. if (likely(rrd->xsz.valid)) { /* packet valid */
  1699. chk_rrd:
  1700. /* check rrd status */
  1701. if (likely(rrd->num_buf == 1))
  1702. goto rrd_ok;
  1703. else if (netif_msg_rx_err(adapter)) {
  1704. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1705. "unexpected RRD buffer count\n");
  1706. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1707. "rx_buf_len = %d\n",
  1708. adapter->rx_buffer_len);
  1709. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1710. "RRD num_buf = %d\n",
  1711. rrd->num_buf);
  1712. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1713. "RRD pkt_len = %d\n",
  1714. rrd->xsz.xsum_sz.pkt_size);
  1715. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1716. "RRD pkt_flg = 0x%08X\n",
  1717. rrd->pkt_flg);
  1718. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1719. "RRD err_flg = 0x%08X\n",
  1720. rrd->err_flg);
  1721. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1722. "RRD vlan_tag = 0x%08X\n",
  1723. rrd->vlan_tag);
  1724. }
  1725. /* rrd seems to be bad */
  1726. if (unlikely(i-- > 0)) {
  1727. /* rrd may not be DMAed completely */
  1728. udelay(1);
  1729. goto chk_rrd;
  1730. }
  1731. /* bad rrd */
  1732. if (netif_msg_rx_err(adapter))
  1733. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1734. "bad RRD\n");
  1735. /* see if update RFD index */
  1736. if (rrd->num_buf > 1)
  1737. atl1_update_rfd_index(adapter, rrd);
  1738. /* update rrd */
  1739. rrd->xsz.valid = 0;
  1740. if (++rrd_next_to_clean == rrd_ring->count)
  1741. rrd_next_to_clean = 0;
  1742. count++;
  1743. continue;
  1744. } else { /* current rrd still not be updated */
  1745. break;
  1746. }
  1747. rrd_ok:
  1748. /* clean alloc flag for bad rrd */
  1749. atl1_clean_alloc_flag(adapter, rrd, 0);
  1750. buffer_info = &rfd_ring->buffer_info[rrd->buf_indx];
  1751. if (++rfd_ring->next_to_clean == rfd_ring->count)
  1752. rfd_ring->next_to_clean = 0;
  1753. /* update rrd next to clean */
  1754. if (++rrd_next_to_clean == rrd_ring->count)
  1755. rrd_next_to_clean = 0;
  1756. count++;
  1757. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1758. if (!(rrd->err_flg &
  1759. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM
  1760. | ERR_FLAG_LEN))) {
  1761. /* packet error, don't need upstream */
  1762. buffer_info->alloced = 0;
  1763. rrd->xsz.valid = 0;
  1764. continue;
  1765. }
  1766. }
  1767. /* Good Receive */
  1768. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1769. buffer_info->length, PCI_DMA_FROMDEVICE);
  1770. buffer_info->dma = 0;
  1771. skb = buffer_info->skb;
  1772. length = le16_to_cpu(rrd->xsz.xsum_sz.pkt_size);
  1773. skb_put(skb, length - ETH_FCS_LEN);
  1774. /* Receive Checksum Offload */
  1775. atl1_rx_checksum(adapter, rrd, skb);
  1776. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1777. if (adapter->vlgrp && (rrd->pkt_flg & PACKET_FLAG_VLAN_INS)) {
  1778. u16 vlan_tag = (rrd->vlan_tag >> 4) |
  1779. ((rrd->vlan_tag & 7) << 13) |
  1780. ((rrd->vlan_tag & 8) << 9);
  1781. vlan_hwaccel_rx(skb, adapter->vlgrp, vlan_tag);
  1782. } else
  1783. netif_rx(skb);
  1784. /* let protocol layer free skb */
  1785. buffer_info->skb = NULL;
  1786. buffer_info->alloced = 0;
  1787. rrd->xsz.valid = 0;
  1788. }
  1789. atomic_set(&rrd_ring->next_to_clean, rrd_next_to_clean);
  1790. atl1_alloc_rx_buffers(adapter);
  1791. /* update mailbox ? */
  1792. if (count) {
  1793. u32 tpd_next_to_use;
  1794. u32 rfd_next_to_use;
  1795. spin_lock(&adapter->mb_lock);
  1796. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1797. rfd_next_to_use =
  1798. atomic_read(&adapter->rfd_ring.next_to_use);
  1799. rrd_next_to_clean =
  1800. atomic_read(&adapter->rrd_ring.next_to_clean);
  1801. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1802. MB_RFD_PROD_INDX_SHIFT) |
  1803. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1804. MB_RRD_CONS_INDX_SHIFT) |
  1805. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1806. MB_TPD_PROD_INDX_SHIFT);
  1807. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1808. spin_unlock(&adapter->mb_lock);
  1809. }
  1810. }
  1811. static void atl1_intr_tx(struct atl1_adapter *adapter)
  1812. {
  1813. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1814. struct atl1_buffer *buffer_info;
  1815. u16 sw_tpd_next_to_clean;
  1816. u16 cmb_tpd_next_to_clean;
  1817. sw_tpd_next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1818. cmb_tpd_next_to_clean = le16_to_cpu(adapter->cmb.cmb->tpd_cons_idx);
  1819. while (cmb_tpd_next_to_clean != sw_tpd_next_to_clean) {
  1820. struct tx_packet_desc *tpd;
  1821. tpd = ATL1_TPD_DESC(tpd_ring, sw_tpd_next_to_clean);
  1822. buffer_info = &tpd_ring->buffer_info[sw_tpd_next_to_clean];
  1823. if (buffer_info->dma) {
  1824. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1825. buffer_info->length, PCI_DMA_TODEVICE);
  1826. buffer_info->dma = 0;
  1827. }
  1828. if (buffer_info->skb) {
  1829. dev_kfree_skb_irq(buffer_info->skb);
  1830. buffer_info->skb = NULL;
  1831. }
  1832. if (++sw_tpd_next_to_clean == tpd_ring->count)
  1833. sw_tpd_next_to_clean = 0;
  1834. }
  1835. atomic_set(&tpd_ring->next_to_clean, sw_tpd_next_to_clean);
  1836. if (netif_queue_stopped(adapter->netdev) &&
  1837. netif_carrier_ok(adapter->netdev))
  1838. netif_wake_queue(adapter->netdev);
  1839. }
  1840. static u16 atl1_tpd_avail(struct atl1_tpd_ring *tpd_ring)
  1841. {
  1842. u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1843. u16 next_to_use = atomic_read(&tpd_ring->next_to_use);
  1844. return (next_to_clean > next_to_use) ?
  1845. next_to_clean - next_to_use - 1 :
  1846. tpd_ring->count + next_to_clean - next_to_use - 1;
  1847. }
  1848. static int atl1_tso(struct atl1_adapter *adapter, struct sk_buff *skb,
  1849. struct tx_packet_desc *ptpd)
  1850. {
  1851. u8 hdr_len, ip_off;
  1852. u32 real_len;
  1853. int err;
  1854. if (skb_shinfo(skb)->gso_size) {
  1855. if (skb_header_cloned(skb)) {
  1856. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1857. if (unlikely(err))
  1858. return -1;
  1859. }
  1860. if (skb->protocol == htons(ETH_P_IP)) {
  1861. struct iphdr *iph = ip_hdr(skb);
  1862. real_len = (((unsigned char *)iph - skb->data) +
  1863. ntohs(iph->tot_len));
  1864. if (real_len < skb->len)
  1865. pskb_trim(skb, real_len);
  1866. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1867. if (skb->len == hdr_len) {
  1868. iph->check = 0;
  1869. tcp_hdr(skb)->check =
  1870. ~csum_tcpudp_magic(iph->saddr,
  1871. iph->daddr, tcp_hdrlen(skb),
  1872. IPPROTO_TCP, 0);
  1873. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1874. TPD_IPHL_SHIFT;
  1875. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1876. TPD_TCPHDRLEN_MASK) <<
  1877. TPD_TCPHDRLEN_SHIFT;
  1878. ptpd->word3 |= 1 << TPD_IP_CSUM_SHIFT;
  1879. ptpd->word3 |= 1 << TPD_TCP_CSUM_SHIFT;
  1880. return 1;
  1881. }
  1882. iph->check = 0;
  1883. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1884. iph->daddr, 0, IPPROTO_TCP, 0);
  1885. ip_off = (unsigned char *)iph -
  1886. (unsigned char *) skb_network_header(skb);
  1887. if (ip_off == 8) /* 802.3-SNAP frame */
  1888. ptpd->word3 |= 1 << TPD_ETHTYPE_SHIFT;
  1889. else if (ip_off != 0)
  1890. return -2;
  1891. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1892. TPD_IPHL_SHIFT;
  1893. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1894. TPD_TCPHDRLEN_MASK) << TPD_TCPHDRLEN_SHIFT;
  1895. ptpd->word3 |= (skb_shinfo(skb)->gso_size &
  1896. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1897. ptpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1898. return 3;
  1899. }
  1900. }
  1901. return false;
  1902. }
  1903. static int atl1_tx_csum(struct atl1_adapter *adapter, struct sk_buff *skb,
  1904. struct tx_packet_desc *ptpd)
  1905. {
  1906. u8 css, cso;
  1907. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1908. css = skb_checksum_start_offset(skb);
  1909. cso = css + (u8) skb->csum_offset;
  1910. if (unlikely(css & 0x1)) {
  1911. /* L1 hardware requires an even number here */
  1912. if (netif_msg_tx_err(adapter))
  1913. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1914. "payload offset not an even number\n");
  1915. return -1;
  1916. }
  1917. ptpd->word3 |= (css & TPD_PLOADOFFSET_MASK) <<
  1918. TPD_PLOADOFFSET_SHIFT;
  1919. ptpd->word3 |= (cso & TPD_CCSUMOFFSET_MASK) <<
  1920. TPD_CCSUMOFFSET_SHIFT;
  1921. ptpd->word3 |= 1 << TPD_CUST_CSUM_EN_SHIFT;
  1922. return true;
  1923. }
  1924. return 0;
  1925. }
  1926. static void atl1_tx_map(struct atl1_adapter *adapter, struct sk_buff *skb,
  1927. struct tx_packet_desc *ptpd)
  1928. {
  1929. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1930. struct atl1_buffer *buffer_info;
  1931. u16 buf_len = skb->len;
  1932. struct page *page;
  1933. unsigned long offset;
  1934. unsigned int nr_frags;
  1935. unsigned int f;
  1936. int retval;
  1937. u16 next_to_use;
  1938. u16 data_len;
  1939. u8 hdr_len;
  1940. buf_len -= skb->data_len;
  1941. nr_frags = skb_shinfo(skb)->nr_frags;
  1942. next_to_use = atomic_read(&tpd_ring->next_to_use);
  1943. buffer_info = &tpd_ring->buffer_info[next_to_use];
  1944. BUG_ON(buffer_info->skb);
  1945. /* put skb in last TPD */
  1946. buffer_info->skb = NULL;
  1947. retval = (ptpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1948. if (retval) {
  1949. /* TSO */
  1950. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1951. buffer_info->length = hdr_len;
  1952. page = virt_to_page(skb->data);
  1953. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1954. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1955. offset, hdr_len,
  1956. PCI_DMA_TODEVICE);
  1957. if (++next_to_use == tpd_ring->count)
  1958. next_to_use = 0;
  1959. if (buf_len > hdr_len) {
  1960. int i, nseg;
  1961. data_len = buf_len - hdr_len;
  1962. nseg = (data_len + ATL1_MAX_TX_BUF_LEN - 1) /
  1963. ATL1_MAX_TX_BUF_LEN;
  1964. for (i = 0; i < nseg; i++) {
  1965. buffer_info =
  1966. &tpd_ring->buffer_info[next_to_use];
  1967. buffer_info->skb = NULL;
  1968. buffer_info->length =
  1969. (ATL1_MAX_TX_BUF_LEN >=
  1970. data_len) ? ATL1_MAX_TX_BUF_LEN : data_len;
  1971. data_len -= buffer_info->length;
  1972. page = virt_to_page(skb->data +
  1973. (hdr_len + i * ATL1_MAX_TX_BUF_LEN));
  1974. offset = (unsigned long)(skb->data +
  1975. (hdr_len + i * ATL1_MAX_TX_BUF_LEN)) &
  1976. ~PAGE_MASK;
  1977. buffer_info->dma = pci_map_page(adapter->pdev,
  1978. page, offset, buffer_info->length,
  1979. PCI_DMA_TODEVICE);
  1980. if (++next_to_use == tpd_ring->count)
  1981. next_to_use = 0;
  1982. }
  1983. }
  1984. } else {
  1985. /* not TSO */
  1986. buffer_info->length = buf_len;
  1987. page = virt_to_page(skb->data);
  1988. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1989. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1990. offset, buf_len, PCI_DMA_TODEVICE);
  1991. if (++next_to_use == tpd_ring->count)
  1992. next_to_use = 0;
  1993. }
  1994. for (f = 0; f < nr_frags; f++) {
  1995. struct skb_frag_struct *frag;
  1996. u16 i, nseg;
  1997. frag = &skb_shinfo(skb)->frags[f];
  1998. buf_len = frag->size;
  1999. nseg = (buf_len + ATL1_MAX_TX_BUF_LEN - 1) /
  2000. ATL1_MAX_TX_BUF_LEN;
  2001. for (i = 0; i < nseg; i++) {
  2002. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2003. BUG_ON(buffer_info->skb);
  2004. buffer_info->skb = NULL;
  2005. buffer_info->length = (buf_len > ATL1_MAX_TX_BUF_LEN) ?
  2006. ATL1_MAX_TX_BUF_LEN : buf_len;
  2007. buf_len -= buffer_info->length;
  2008. buffer_info->dma = pci_map_page(adapter->pdev,
  2009. frag->page,
  2010. frag->page_offset + (i * ATL1_MAX_TX_BUF_LEN),
  2011. buffer_info->length, PCI_DMA_TODEVICE);
  2012. if (++next_to_use == tpd_ring->count)
  2013. next_to_use = 0;
  2014. }
  2015. }
  2016. /* last tpd's buffer-info */
  2017. buffer_info->skb = skb;
  2018. }
  2019. static void atl1_tx_queue(struct atl1_adapter *adapter, u16 count,
  2020. struct tx_packet_desc *ptpd)
  2021. {
  2022. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2023. struct atl1_buffer *buffer_info;
  2024. struct tx_packet_desc *tpd;
  2025. u16 j;
  2026. u32 val;
  2027. u16 next_to_use = (u16) atomic_read(&tpd_ring->next_to_use);
  2028. for (j = 0; j < count; j++) {
  2029. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2030. tpd = ATL1_TPD_DESC(&adapter->tpd_ring, next_to_use);
  2031. if (tpd != ptpd)
  2032. memcpy(tpd, ptpd, sizeof(struct tx_packet_desc));
  2033. tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  2034. tpd->word2 &= ~(TPD_BUFLEN_MASK << TPD_BUFLEN_SHIFT);
  2035. tpd->word2 |= (cpu_to_le16(buffer_info->length) &
  2036. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT;
  2037. /*
  2038. * if this is the first packet in a TSO chain, set
  2039. * TPD_HDRFLAG, otherwise, clear it.
  2040. */
  2041. val = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) &
  2042. TPD_SEGMENT_EN_MASK;
  2043. if (val) {
  2044. if (!j)
  2045. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  2046. else
  2047. tpd->word3 &= ~(1 << TPD_HDRFLAG_SHIFT);
  2048. }
  2049. if (j == (count - 1))
  2050. tpd->word3 |= 1 << TPD_EOP_SHIFT;
  2051. if (++next_to_use == tpd_ring->count)
  2052. next_to_use = 0;
  2053. }
  2054. /*
  2055. * Force memory writes to complete before letting h/w
  2056. * know there are new descriptors to fetch. (Only
  2057. * applicable for weak-ordered memory model archs,
  2058. * such as IA-64).
  2059. */
  2060. wmb();
  2061. atomic_set(&tpd_ring->next_to_use, next_to_use);
  2062. }
  2063. static netdev_tx_t atl1_xmit_frame(struct sk_buff *skb,
  2064. struct net_device *netdev)
  2065. {
  2066. struct atl1_adapter *adapter = netdev_priv(netdev);
  2067. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2068. int len;
  2069. int tso;
  2070. int count = 1;
  2071. int ret_val;
  2072. struct tx_packet_desc *ptpd;
  2073. u16 frag_size;
  2074. u16 vlan_tag;
  2075. unsigned int nr_frags = 0;
  2076. unsigned int mss = 0;
  2077. unsigned int f;
  2078. unsigned int proto_hdr_len;
  2079. len = skb_headlen(skb);
  2080. if (unlikely(skb->len <= 0)) {
  2081. dev_kfree_skb_any(skb);
  2082. return NETDEV_TX_OK;
  2083. }
  2084. nr_frags = skb_shinfo(skb)->nr_frags;
  2085. for (f = 0; f < nr_frags; f++) {
  2086. frag_size = skb_shinfo(skb)->frags[f].size;
  2087. if (frag_size)
  2088. count += (frag_size + ATL1_MAX_TX_BUF_LEN - 1) /
  2089. ATL1_MAX_TX_BUF_LEN;
  2090. }
  2091. mss = skb_shinfo(skb)->gso_size;
  2092. if (mss) {
  2093. if (skb->protocol == htons(ETH_P_IP)) {
  2094. proto_hdr_len = (skb_transport_offset(skb) +
  2095. tcp_hdrlen(skb));
  2096. if (unlikely(proto_hdr_len > len)) {
  2097. dev_kfree_skb_any(skb);
  2098. return NETDEV_TX_OK;
  2099. }
  2100. /* need additional TPD ? */
  2101. if (proto_hdr_len != len)
  2102. count += (len - proto_hdr_len +
  2103. ATL1_MAX_TX_BUF_LEN - 1) /
  2104. ATL1_MAX_TX_BUF_LEN;
  2105. }
  2106. }
  2107. if (atl1_tpd_avail(&adapter->tpd_ring) < count) {
  2108. /* not enough descriptors */
  2109. netif_stop_queue(netdev);
  2110. if (netif_msg_tx_queued(adapter))
  2111. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2112. "tx busy\n");
  2113. return NETDEV_TX_BUSY;
  2114. }
  2115. ptpd = ATL1_TPD_DESC(tpd_ring,
  2116. (u16) atomic_read(&tpd_ring->next_to_use));
  2117. memset(ptpd, 0, sizeof(struct tx_packet_desc));
  2118. if (vlan_tx_tag_present(skb)) {
  2119. vlan_tag = vlan_tx_tag_get(skb);
  2120. vlan_tag = (vlan_tag << 4) | (vlan_tag >> 13) |
  2121. ((vlan_tag >> 9) & 0x8);
  2122. ptpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  2123. ptpd->word2 |= (vlan_tag & TPD_VLANTAG_MASK) <<
  2124. TPD_VLANTAG_SHIFT;
  2125. }
  2126. tso = atl1_tso(adapter, skb, ptpd);
  2127. if (tso < 0) {
  2128. dev_kfree_skb_any(skb);
  2129. return NETDEV_TX_OK;
  2130. }
  2131. if (!tso) {
  2132. ret_val = atl1_tx_csum(adapter, skb, ptpd);
  2133. if (ret_val < 0) {
  2134. dev_kfree_skb_any(skb);
  2135. return NETDEV_TX_OK;
  2136. }
  2137. }
  2138. atl1_tx_map(adapter, skb, ptpd);
  2139. atl1_tx_queue(adapter, count, ptpd);
  2140. atl1_update_mailbox(adapter);
  2141. mmiowb();
  2142. return NETDEV_TX_OK;
  2143. }
  2144. /*
  2145. * atl1_intr - Interrupt Handler
  2146. * @irq: interrupt number
  2147. * @data: pointer to a network interface device structure
  2148. * @pt_regs: CPU registers structure
  2149. */
  2150. static irqreturn_t atl1_intr(int irq, void *data)
  2151. {
  2152. struct atl1_adapter *adapter = netdev_priv(data);
  2153. u32 status;
  2154. int max_ints = 10;
  2155. status = adapter->cmb.cmb->int_stats;
  2156. if (!status)
  2157. return IRQ_NONE;
  2158. do {
  2159. /* clear CMB interrupt status at once */
  2160. adapter->cmb.cmb->int_stats = 0;
  2161. if (status & ISR_GPHY) /* clear phy status */
  2162. atlx_clear_phy_int(adapter);
  2163. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  2164. iowrite32(status | ISR_DIS_INT, adapter->hw.hw_addr + REG_ISR);
  2165. /* check if SMB intr */
  2166. if (status & ISR_SMB)
  2167. atl1_inc_smb(adapter);
  2168. /* check if PCIE PHY Link down */
  2169. if (status & ISR_PHY_LINKDOWN) {
  2170. if (netif_msg_intr(adapter))
  2171. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2172. "pcie phy link down %x\n", status);
  2173. if (netif_running(adapter->netdev)) { /* reset MAC */
  2174. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2175. schedule_work(&adapter->pcie_dma_to_rst_task);
  2176. return IRQ_HANDLED;
  2177. }
  2178. }
  2179. /* check if DMA read/write error ? */
  2180. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  2181. if (netif_msg_intr(adapter))
  2182. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2183. "pcie DMA r/w error (status = 0x%x)\n",
  2184. status);
  2185. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2186. schedule_work(&adapter->pcie_dma_to_rst_task);
  2187. return IRQ_HANDLED;
  2188. }
  2189. /* link event */
  2190. if (status & ISR_GPHY) {
  2191. adapter->soft_stats.tx_carrier_errors++;
  2192. atl1_check_for_link(adapter);
  2193. }
  2194. /* transmit event */
  2195. if (status & ISR_CMB_TX)
  2196. atl1_intr_tx(adapter);
  2197. /* rx exception */
  2198. if (unlikely(status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2199. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2200. ISR_HOST_RRD_OV | ISR_CMB_RX))) {
  2201. if (status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2202. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2203. ISR_HOST_RRD_OV))
  2204. if (netif_msg_intr(adapter))
  2205. dev_printk(KERN_DEBUG,
  2206. &adapter->pdev->dev,
  2207. "rx exception, ISR = 0x%x\n",
  2208. status);
  2209. atl1_intr_rx(adapter);
  2210. }
  2211. if (--max_ints < 0)
  2212. break;
  2213. } while ((status = adapter->cmb.cmb->int_stats));
  2214. /* re-enable Interrupt */
  2215. iowrite32(ISR_DIS_SMB | ISR_DIS_DMA, adapter->hw.hw_addr + REG_ISR);
  2216. return IRQ_HANDLED;
  2217. }
  2218. /*
  2219. * atl1_phy_config - Timer Call-back
  2220. * @data: pointer to netdev cast into an unsigned long
  2221. */
  2222. static void atl1_phy_config(unsigned long data)
  2223. {
  2224. struct atl1_adapter *adapter = (struct atl1_adapter *)data;
  2225. struct atl1_hw *hw = &adapter->hw;
  2226. unsigned long flags;
  2227. spin_lock_irqsave(&adapter->lock, flags);
  2228. adapter->phy_timer_pending = false;
  2229. atl1_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  2230. atl1_write_phy_reg(hw, MII_ATLX_CR, hw->mii_1000t_ctrl_reg);
  2231. atl1_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN);
  2232. spin_unlock_irqrestore(&adapter->lock, flags);
  2233. }
  2234. /*
  2235. * Orphaned vendor comment left intact here:
  2236. * <vendor comment>
  2237. * If TPD Buffer size equal to 0, PCIE DMAR_TO_INT
  2238. * will assert. We do soft reset <0x1400=1> according
  2239. * with the SPEC. BUT, it seemes that PCIE or DMA
  2240. * state-machine will not be reset. DMAR_TO_INT will
  2241. * assert again and again.
  2242. * </vendor comment>
  2243. */
  2244. static int atl1_reset(struct atl1_adapter *adapter)
  2245. {
  2246. int ret;
  2247. ret = atl1_reset_hw(&adapter->hw);
  2248. if (ret)
  2249. return ret;
  2250. return atl1_init_hw(&adapter->hw);
  2251. }
  2252. static s32 atl1_up(struct atl1_adapter *adapter)
  2253. {
  2254. struct net_device *netdev = adapter->netdev;
  2255. int err;
  2256. int irq_flags = IRQF_SAMPLE_RANDOM;
  2257. /* hardware has been reset, we need to reload some things */
  2258. atlx_set_multi(netdev);
  2259. atl1_init_ring_ptrs(adapter);
  2260. atlx_restore_vlan(adapter);
  2261. err = atl1_alloc_rx_buffers(adapter);
  2262. if (unlikely(!err))
  2263. /* no RX BUFFER allocated */
  2264. return -ENOMEM;
  2265. if (unlikely(atl1_configure(adapter))) {
  2266. err = -EIO;
  2267. goto err_up;
  2268. }
  2269. err = pci_enable_msi(adapter->pdev);
  2270. if (err) {
  2271. if (netif_msg_ifup(adapter))
  2272. dev_info(&adapter->pdev->dev,
  2273. "Unable to enable MSI: %d\n", err);
  2274. irq_flags |= IRQF_SHARED;
  2275. }
  2276. err = request_irq(adapter->pdev->irq, atl1_intr, irq_flags,
  2277. netdev->name, netdev);
  2278. if (unlikely(err))
  2279. goto err_up;
  2280. atlx_irq_enable(adapter);
  2281. atl1_check_link(adapter);
  2282. netif_start_queue(netdev);
  2283. return 0;
  2284. err_up:
  2285. pci_disable_msi(adapter->pdev);
  2286. /* free rx_buffers */
  2287. atl1_clean_rx_ring(adapter);
  2288. return err;
  2289. }
  2290. static void atl1_down(struct atl1_adapter *adapter)
  2291. {
  2292. struct net_device *netdev = adapter->netdev;
  2293. netif_stop_queue(netdev);
  2294. del_timer_sync(&adapter->phy_config_timer);
  2295. adapter->phy_timer_pending = false;
  2296. atlx_irq_disable(adapter);
  2297. free_irq(adapter->pdev->irq, netdev);
  2298. pci_disable_msi(adapter->pdev);
  2299. atl1_reset_hw(&adapter->hw);
  2300. adapter->cmb.cmb->int_stats = 0;
  2301. adapter->link_speed = SPEED_0;
  2302. adapter->link_duplex = -1;
  2303. netif_carrier_off(netdev);
  2304. atl1_clean_tx_ring(adapter);
  2305. atl1_clean_rx_ring(adapter);
  2306. }
  2307. static void atl1_tx_timeout_task(struct work_struct *work)
  2308. {
  2309. struct atl1_adapter *adapter =
  2310. container_of(work, struct atl1_adapter, tx_timeout_task);
  2311. struct net_device *netdev = adapter->netdev;
  2312. netif_device_detach(netdev);
  2313. atl1_down(adapter);
  2314. atl1_up(adapter);
  2315. netif_device_attach(netdev);
  2316. }
  2317. /*
  2318. * atl1_change_mtu - Change the Maximum Transfer Unit
  2319. * @netdev: network interface device structure
  2320. * @new_mtu: new value for maximum frame size
  2321. *
  2322. * Returns 0 on success, negative on failure
  2323. */
  2324. static int atl1_change_mtu(struct net_device *netdev, int new_mtu)
  2325. {
  2326. struct atl1_adapter *adapter = netdev_priv(netdev);
  2327. int old_mtu = netdev->mtu;
  2328. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  2329. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2330. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  2331. if (netif_msg_link(adapter))
  2332. dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
  2333. return -EINVAL;
  2334. }
  2335. adapter->hw.max_frame_size = max_frame;
  2336. adapter->hw.tx_jumbo_task_th = (max_frame + 7) >> 3;
  2337. adapter->rx_buffer_len = (max_frame + 7) & ~7;
  2338. adapter->hw.rx_jumbo_th = adapter->rx_buffer_len / 8;
  2339. netdev->mtu = new_mtu;
  2340. if ((old_mtu != new_mtu) && netif_running(netdev)) {
  2341. atl1_down(adapter);
  2342. atl1_up(adapter);
  2343. }
  2344. return 0;
  2345. }
  2346. /*
  2347. * atl1_open - Called when a network interface is made active
  2348. * @netdev: network interface device structure
  2349. *
  2350. * Returns 0 on success, negative value on failure
  2351. *
  2352. * The open entry point is called when a network interface is made
  2353. * active by the system (IFF_UP). At this point all resources needed
  2354. * for transmit and receive operations are allocated, the interrupt
  2355. * handler is registered with the OS, the watchdog timer is started,
  2356. * and the stack is notified that the interface is ready.
  2357. */
  2358. static int atl1_open(struct net_device *netdev)
  2359. {
  2360. struct atl1_adapter *adapter = netdev_priv(netdev);
  2361. int err;
  2362. netif_carrier_off(netdev);
  2363. /* allocate transmit descriptors */
  2364. err = atl1_setup_ring_resources(adapter);
  2365. if (err)
  2366. return err;
  2367. err = atl1_up(adapter);
  2368. if (err)
  2369. goto err_up;
  2370. return 0;
  2371. err_up:
  2372. atl1_reset(adapter);
  2373. return err;
  2374. }
  2375. /*
  2376. * atl1_close - Disables a network interface
  2377. * @netdev: network interface device structure
  2378. *
  2379. * Returns 0, this is not allowed to fail
  2380. *
  2381. * The close entry point is called when an interface is de-activated
  2382. * by the OS. The hardware is still under the drivers control, but
  2383. * needs to be disabled. A global MAC reset is issued to stop the
  2384. * hardware, and all transmit and receive resources are freed.
  2385. */
  2386. static int atl1_close(struct net_device *netdev)
  2387. {
  2388. struct atl1_adapter *adapter = netdev_priv(netdev);
  2389. atl1_down(adapter);
  2390. atl1_free_ring_resources(adapter);
  2391. return 0;
  2392. }
  2393. #ifdef CONFIG_PM
  2394. static int atl1_suspend(struct device *dev)
  2395. {
  2396. struct pci_dev *pdev = to_pci_dev(dev);
  2397. struct net_device *netdev = pci_get_drvdata(pdev);
  2398. struct atl1_adapter *adapter = netdev_priv(netdev);
  2399. struct atl1_hw *hw = &adapter->hw;
  2400. u32 ctrl = 0;
  2401. u32 wufc = adapter->wol;
  2402. u32 val;
  2403. u16 speed;
  2404. u16 duplex;
  2405. netif_device_detach(netdev);
  2406. if (netif_running(netdev))
  2407. atl1_down(adapter);
  2408. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2409. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2410. val = ctrl & BMSR_LSTATUS;
  2411. if (val)
  2412. wufc &= ~ATLX_WUFC_LNKC;
  2413. if (!wufc)
  2414. goto disable_wol;
  2415. if (val) {
  2416. val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  2417. if (val) {
  2418. if (netif_msg_ifdown(adapter))
  2419. dev_printk(KERN_DEBUG, &pdev->dev,
  2420. "error getting speed/duplex\n");
  2421. goto disable_wol;
  2422. }
  2423. ctrl = 0;
  2424. /* enable magic packet WOL */
  2425. if (wufc & ATLX_WUFC_MAG)
  2426. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  2427. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2428. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2429. /* configure the mac */
  2430. ctrl = MAC_CTRL_RX_EN;
  2431. ctrl |= ((u32)((speed == SPEED_1000) ? MAC_CTRL_SPEED_1000 :
  2432. MAC_CTRL_SPEED_10_100) << MAC_CTRL_SPEED_SHIFT);
  2433. if (duplex == FULL_DUPLEX)
  2434. ctrl |= MAC_CTRL_DUPLX;
  2435. ctrl |= (((u32)adapter->hw.preamble_len &
  2436. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  2437. if (adapter->vlgrp)
  2438. ctrl |= MAC_CTRL_RMV_VLAN;
  2439. if (wufc & ATLX_WUFC_MAG)
  2440. ctrl |= MAC_CTRL_BC_EN;
  2441. iowrite32(ctrl, hw->hw_addr + REG_MAC_CTRL);
  2442. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2443. /* poke the PHY */
  2444. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2445. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2446. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2447. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2448. } else {
  2449. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  2450. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2451. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2452. iowrite32(0, hw->hw_addr + REG_MAC_CTRL);
  2453. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2454. hw->phy_configured = false;
  2455. }
  2456. return 0;
  2457. disable_wol:
  2458. iowrite32(0, hw->hw_addr + REG_WOL_CTRL);
  2459. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2460. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2461. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2462. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2463. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2464. hw->phy_configured = false;
  2465. return 0;
  2466. }
  2467. static int atl1_resume(struct device *dev)
  2468. {
  2469. struct pci_dev *pdev = to_pci_dev(dev);
  2470. struct net_device *netdev = pci_get_drvdata(pdev);
  2471. struct atl1_adapter *adapter = netdev_priv(netdev);
  2472. iowrite32(0, adapter->hw.hw_addr + REG_WOL_CTRL);
  2473. atl1_reset_hw(&adapter->hw);
  2474. if (netif_running(netdev)) {
  2475. adapter->cmb.cmb->int_stats = 0;
  2476. atl1_up(adapter);
  2477. }
  2478. netif_device_attach(netdev);
  2479. return 0;
  2480. }
  2481. static SIMPLE_DEV_PM_OPS(atl1_pm_ops, atl1_suspend, atl1_resume);
  2482. #define ATL1_PM_OPS (&atl1_pm_ops)
  2483. #else
  2484. static int atl1_suspend(struct device *dev) { return 0; }
  2485. #define ATL1_PM_OPS NULL
  2486. #endif
  2487. static void atl1_shutdown(struct pci_dev *pdev)
  2488. {
  2489. struct net_device *netdev = pci_get_drvdata(pdev);
  2490. struct atl1_adapter *adapter = netdev_priv(netdev);
  2491. atl1_suspend(&pdev->dev);
  2492. pci_wake_from_d3(pdev, adapter->wol);
  2493. pci_set_power_state(pdev, PCI_D3hot);
  2494. }
  2495. #ifdef CONFIG_NET_POLL_CONTROLLER
  2496. static void atl1_poll_controller(struct net_device *netdev)
  2497. {
  2498. disable_irq(netdev->irq);
  2499. atl1_intr(netdev->irq, netdev);
  2500. enable_irq(netdev->irq);
  2501. }
  2502. #endif
  2503. static const struct net_device_ops atl1_netdev_ops = {
  2504. .ndo_open = atl1_open,
  2505. .ndo_stop = atl1_close,
  2506. .ndo_start_xmit = atl1_xmit_frame,
  2507. .ndo_set_multicast_list = atlx_set_multi,
  2508. .ndo_validate_addr = eth_validate_addr,
  2509. .ndo_set_mac_address = atl1_set_mac,
  2510. .ndo_change_mtu = atl1_change_mtu,
  2511. .ndo_do_ioctl = atlx_ioctl,
  2512. .ndo_tx_timeout = atlx_tx_timeout,
  2513. .ndo_vlan_rx_register = atlx_vlan_rx_register,
  2514. #ifdef CONFIG_NET_POLL_CONTROLLER
  2515. .ndo_poll_controller = atl1_poll_controller,
  2516. #endif
  2517. };
  2518. /*
  2519. * atl1_probe - Device Initialization Routine
  2520. * @pdev: PCI device information struct
  2521. * @ent: entry in atl1_pci_tbl
  2522. *
  2523. * Returns 0 on success, negative on failure
  2524. *
  2525. * atl1_probe initializes an adapter identified by a pci_dev structure.
  2526. * The OS initialization, configuring of the adapter private structure,
  2527. * and a hardware reset occur.
  2528. */
  2529. static int __devinit atl1_probe(struct pci_dev *pdev,
  2530. const struct pci_device_id *ent)
  2531. {
  2532. struct net_device *netdev;
  2533. struct atl1_adapter *adapter;
  2534. static int cards_found = 0;
  2535. int err;
  2536. err = pci_enable_device(pdev);
  2537. if (err)
  2538. return err;
  2539. /*
  2540. * The atl1 chip can DMA to 64-bit addresses, but it uses a single
  2541. * shared register for the high 32 bits, so only a single, aligned,
  2542. * 4 GB physical address range can be used at a time.
  2543. *
  2544. * Supporting 64-bit DMA on this hardware is more trouble than it's
  2545. * worth. It is far easier to limit to 32-bit DMA than update
  2546. * various kernel subsystems to support the mechanics required by a
  2547. * fixed-high-32-bit system.
  2548. */
  2549. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2550. if (err) {
  2551. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2552. goto err_dma;
  2553. }
  2554. /*
  2555. * Mark all PCI regions associated with PCI device
  2556. * pdev as being reserved by owner atl1_driver_name
  2557. */
  2558. err = pci_request_regions(pdev, ATLX_DRIVER_NAME);
  2559. if (err)
  2560. goto err_request_regions;
  2561. /*
  2562. * Enables bus-mastering on the device and calls
  2563. * pcibios_set_master to do the needed arch specific settings
  2564. */
  2565. pci_set_master(pdev);
  2566. netdev = alloc_etherdev(sizeof(struct atl1_adapter));
  2567. if (!netdev) {
  2568. err = -ENOMEM;
  2569. goto err_alloc_etherdev;
  2570. }
  2571. SET_NETDEV_DEV(netdev, &pdev->dev);
  2572. pci_set_drvdata(pdev, netdev);
  2573. adapter = netdev_priv(netdev);
  2574. adapter->netdev = netdev;
  2575. adapter->pdev = pdev;
  2576. adapter->hw.back = adapter;
  2577. adapter->msg_enable = netif_msg_init(debug, atl1_default_msg);
  2578. adapter->hw.hw_addr = pci_iomap(pdev, 0, 0);
  2579. if (!adapter->hw.hw_addr) {
  2580. err = -EIO;
  2581. goto err_pci_iomap;
  2582. }
  2583. /* get device revision number */
  2584. adapter->hw.dev_rev = ioread16(adapter->hw.hw_addr +
  2585. (REG_MASTER_CTRL + 2));
  2586. if (netif_msg_probe(adapter))
  2587. dev_info(&pdev->dev, "version %s\n", ATLX_DRIVER_VERSION);
  2588. /* set default ring resource counts */
  2589. adapter->rfd_ring.count = adapter->rrd_ring.count = ATL1_DEFAULT_RFD;
  2590. adapter->tpd_ring.count = ATL1_DEFAULT_TPD;
  2591. adapter->mii.dev = netdev;
  2592. adapter->mii.mdio_read = mdio_read;
  2593. adapter->mii.mdio_write = mdio_write;
  2594. adapter->mii.phy_id_mask = 0x1f;
  2595. adapter->mii.reg_num_mask = 0x1f;
  2596. netdev->netdev_ops = &atl1_netdev_ops;
  2597. netdev->watchdog_timeo = 5 * HZ;
  2598. netdev->ethtool_ops = &atl1_ethtool_ops;
  2599. adapter->bd_number = cards_found;
  2600. /* setup the private structure */
  2601. err = atl1_sw_init(adapter);
  2602. if (err)
  2603. goto err_common;
  2604. netdev->features = NETIF_F_HW_CSUM;
  2605. netdev->features |= NETIF_F_SG;
  2606. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2607. /*
  2608. * patch for some L1 of old version,
  2609. * the final version of L1 may not need these
  2610. * patches
  2611. */
  2612. /* atl1_pcie_patch(adapter); */
  2613. /* really reset GPHY core */
  2614. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2615. /*
  2616. * reset the controller to
  2617. * put the device in a known good starting state
  2618. */
  2619. if (atl1_reset_hw(&adapter->hw)) {
  2620. err = -EIO;
  2621. goto err_common;
  2622. }
  2623. /* copy the MAC address out of the EEPROM */
  2624. atl1_read_mac_addr(&adapter->hw);
  2625. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2626. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2627. err = -EIO;
  2628. goto err_common;
  2629. }
  2630. atl1_check_options(adapter);
  2631. /* pre-init the MAC, and setup link */
  2632. err = atl1_init_hw(&adapter->hw);
  2633. if (err) {
  2634. err = -EIO;
  2635. goto err_common;
  2636. }
  2637. atl1_pcie_patch(adapter);
  2638. /* assume we have no link for now */
  2639. netif_carrier_off(netdev);
  2640. setup_timer(&adapter->phy_config_timer, atl1_phy_config,
  2641. (unsigned long)adapter);
  2642. adapter->phy_timer_pending = false;
  2643. INIT_WORK(&adapter->tx_timeout_task, atl1_tx_timeout_task);
  2644. INIT_WORK(&adapter->link_chg_task, atlx_link_chg_task);
  2645. INIT_WORK(&adapter->pcie_dma_to_rst_task, atl1_tx_timeout_task);
  2646. err = register_netdev(netdev);
  2647. if (err)
  2648. goto err_common;
  2649. cards_found++;
  2650. atl1_via_workaround(adapter);
  2651. return 0;
  2652. err_common:
  2653. pci_iounmap(pdev, adapter->hw.hw_addr);
  2654. err_pci_iomap:
  2655. free_netdev(netdev);
  2656. err_alloc_etherdev:
  2657. pci_release_regions(pdev);
  2658. err_dma:
  2659. err_request_regions:
  2660. pci_disable_device(pdev);
  2661. return err;
  2662. }
  2663. /*
  2664. * atl1_remove - Device Removal Routine
  2665. * @pdev: PCI device information struct
  2666. *
  2667. * atl1_remove is called by the PCI subsystem to alert the driver
  2668. * that it should release a PCI device. The could be caused by a
  2669. * Hot-Plug event, or because the driver is going to be removed from
  2670. * memory.
  2671. */
  2672. static void __devexit atl1_remove(struct pci_dev *pdev)
  2673. {
  2674. struct net_device *netdev = pci_get_drvdata(pdev);
  2675. struct atl1_adapter *adapter;
  2676. /* Device not available. Return. */
  2677. if (!netdev)
  2678. return;
  2679. adapter = netdev_priv(netdev);
  2680. /*
  2681. * Some atl1 boards lack persistent storage for their MAC, and get it
  2682. * from the BIOS during POST. If we've been messing with the MAC
  2683. * address, we need to save the permanent one.
  2684. */
  2685. if (memcmp(adapter->hw.mac_addr, adapter->hw.perm_mac_addr, ETH_ALEN)) {
  2686. memcpy(adapter->hw.mac_addr, adapter->hw.perm_mac_addr,
  2687. ETH_ALEN);
  2688. atl1_set_mac_addr(&adapter->hw);
  2689. }
  2690. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2691. unregister_netdev(netdev);
  2692. pci_iounmap(pdev, adapter->hw.hw_addr);
  2693. pci_release_regions(pdev);
  2694. free_netdev(netdev);
  2695. pci_disable_device(pdev);
  2696. }
  2697. static struct pci_driver atl1_driver = {
  2698. .name = ATLX_DRIVER_NAME,
  2699. .id_table = atl1_pci_tbl,
  2700. .probe = atl1_probe,
  2701. .remove = __devexit_p(atl1_remove),
  2702. .shutdown = atl1_shutdown,
  2703. .driver.pm = ATL1_PM_OPS,
  2704. };
  2705. /*
  2706. * atl1_exit_module - Driver Exit Cleanup Routine
  2707. *
  2708. * atl1_exit_module is called just before the driver is removed
  2709. * from memory.
  2710. */
  2711. static void __exit atl1_exit_module(void)
  2712. {
  2713. pci_unregister_driver(&atl1_driver);
  2714. }
  2715. /*
  2716. * atl1_init_module - Driver Registration Routine
  2717. *
  2718. * atl1_init_module is the first routine called when the driver is
  2719. * loaded. All it does is register with the PCI subsystem.
  2720. */
  2721. static int __init atl1_init_module(void)
  2722. {
  2723. return pci_register_driver(&atl1_driver);
  2724. }
  2725. module_init(atl1_init_module);
  2726. module_exit(atl1_exit_module);
  2727. struct atl1_stats {
  2728. char stat_string[ETH_GSTRING_LEN];
  2729. int sizeof_stat;
  2730. int stat_offset;
  2731. };
  2732. #define ATL1_STAT(m) \
  2733. sizeof(((struct atl1_adapter *)0)->m), offsetof(struct atl1_adapter, m)
  2734. static struct atl1_stats atl1_gstrings_stats[] = {
  2735. {"rx_packets", ATL1_STAT(soft_stats.rx_packets)},
  2736. {"tx_packets", ATL1_STAT(soft_stats.tx_packets)},
  2737. {"rx_bytes", ATL1_STAT(soft_stats.rx_bytes)},
  2738. {"tx_bytes", ATL1_STAT(soft_stats.tx_bytes)},
  2739. {"rx_errors", ATL1_STAT(soft_stats.rx_errors)},
  2740. {"tx_errors", ATL1_STAT(soft_stats.tx_errors)},
  2741. {"multicast", ATL1_STAT(soft_stats.multicast)},
  2742. {"collisions", ATL1_STAT(soft_stats.collisions)},
  2743. {"rx_length_errors", ATL1_STAT(soft_stats.rx_length_errors)},
  2744. {"rx_over_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2745. {"rx_crc_errors", ATL1_STAT(soft_stats.rx_crc_errors)},
  2746. {"rx_frame_errors", ATL1_STAT(soft_stats.rx_frame_errors)},
  2747. {"rx_fifo_errors", ATL1_STAT(soft_stats.rx_fifo_errors)},
  2748. {"rx_missed_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2749. {"tx_aborted_errors", ATL1_STAT(soft_stats.tx_aborted_errors)},
  2750. {"tx_carrier_errors", ATL1_STAT(soft_stats.tx_carrier_errors)},
  2751. {"tx_fifo_errors", ATL1_STAT(soft_stats.tx_fifo_errors)},
  2752. {"tx_window_errors", ATL1_STAT(soft_stats.tx_window_errors)},
  2753. {"tx_abort_exce_coll", ATL1_STAT(soft_stats.excecol)},
  2754. {"tx_abort_late_coll", ATL1_STAT(soft_stats.latecol)},
  2755. {"tx_deferred_ok", ATL1_STAT(soft_stats.deffer)},
  2756. {"tx_single_coll_ok", ATL1_STAT(soft_stats.scc)},
  2757. {"tx_multi_coll_ok", ATL1_STAT(soft_stats.mcc)},
  2758. {"tx_underun", ATL1_STAT(soft_stats.tx_underun)},
  2759. {"tx_trunc", ATL1_STAT(soft_stats.tx_trunc)},
  2760. {"tx_pause", ATL1_STAT(soft_stats.tx_pause)},
  2761. {"rx_pause", ATL1_STAT(soft_stats.rx_pause)},
  2762. {"rx_rrd_ov", ATL1_STAT(soft_stats.rx_rrd_ov)},
  2763. {"rx_trunc", ATL1_STAT(soft_stats.rx_trunc)}
  2764. };
  2765. static void atl1_get_ethtool_stats(struct net_device *netdev,
  2766. struct ethtool_stats *stats, u64 *data)
  2767. {
  2768. struct atl1_adapter *adapter = netdev_priv(netdev);
  2769. int i;
  2770. char *p;
  2771. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  2772. p = (char *)adapter+atl1_gstrings_stats[i].stat_offset;
  2773. data[i] = (atl1_gstrings_stats[i].sizeof_stat ==
  2774. sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
  2775. }
  2776. }
  2777. static int atl1_get_sset_count(struct net_device *netdev, int sset)
  2778. {
  2779. switch (sset) {
  2780. case ETH_SS_STATS:
  2781. return ARRAY_SIZE(atl1_gstrings_stats);
  2782. default:
  2783. return -EOPNOTSUPP;
  2784. }
  2785. }
  2786. static int atl1_get_settings(struct net_device *netdev,
  2787. struct ethtool_cmd *ecmd)
  2788. {
  2789. struct atl1_adapter *adapter = netdev_priv(netdev);
  2790. struct atl1_hw *hw = &adapter->hw;
  2791. ecmd->supported = (SUPPORTED_10baseT_Half |
  2792. SUPPORTED_10baseT_Full |
  2793. SUPPORTED_100baseT_Half |
  2794. SUPPORTED_100baseT_Full |
  2795. SUPPORTED_1000baseT_Full |
  2796. SUPPORTED_Autoneg | SUPPORTED_TP);
  2797. ecmd->advertising = ADVERTISED_TP;
  2798. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2799. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  2800. ecmd->advertising |= ADVERTISED_Autoneg;
  2801. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR) {
  2802. ecmd->advertising |= ADVERTISED_Autoneg;
  2803. ecmd->advertising |=
  2804. (ADVERTISED_10baseT_Half |
  2805. ADVERTISED_10baseT_Full |
  2806. ADVERTISED_100baseT_Half |
  2807. ADVERTISED_100baseT_Full |
  2808. ADVERTISED_1000baseT_Full);
  2809. } else
  2810. ecmd->advertising |= (ADVERTISED_1000baseT_Full);
  2811. }
  2812. ecmd->port = PORT_TP;
  2813. ecmd->phy_address = 0;
  2814. ecmd->transceiver = XCVR_INTERNAL;
  2815. if (netif_carrier_ok(adapter->netdev)) {
  2816. u16 link_speed, link_duplex;
  2817. atl1_get_speed_and_duplex(hw, &link_speed, &link_duplex);
  2818. ecmd->speed = link_speed;
  2819. if (link_duplex == FULL_DUPLEX)
  2820. ecmd->duplex = DUPLEX_FULL;
  2821. else
  2822. ecmd->duplex = DUPLEX_HALF;
  2823. } else {
  2824. ecmd->speed = -1;
  2825. ecmd->duplex = -1;
  2826. }
  2827. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2828. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2829. ecmd->autoneg = AUTONEG_ENABLE;
  2830. else
  2831. ecmd->autoneg = AUTONEG_DISABLE;
  2832. return 0;
  2833. }
  2834. static int atl1_set_settings(struct net_device *netdev,
  2835. struct ethtool_cmd *ecmd)
  2836. {
  2837. struct atl1_adapter *adapter = netdev_priv(netdev);
  2838. struct atl1_hw *hw = &adapter->hw;
  2839. u16 phy_data;
  2840. int ret_val = 0;
  2841. u16 old_media_type = hw->media_type;
  2842. if (netif_running(adapter->netdev)) {
  2843. if (netif_msg_link(adapter))
  2844. dev_dbg(&adapter->pdev->dev,
  2845. "ethtool shutting down adapter\n");
  2846. atl1_down(adapter);
  2847. }
  2848. if (ecmd->autoneg == AUTONEG_ENABLE)
  2849. hw->media_type = MEDIA_TYPE_AUTO_SENSOR;
  2850. else {
  2851. if (ecmd->speed == SPEED_1000) {
  2852. if (ecmd->duplex != DUPLEX_FULL) {
  2853. if (netif_msg_link(adapter))
  2854. dev_warn(&adapter->pdev->dev,
  2855. "1000M half is invalid\n");
  2856. ret_val = -EINVAL;
  2857. goto exit_sset;
  2858. }
  2859. hw->media_type = MEDIA_TYPE_1000M_FULL;
  2860. } else if (ecmd->speed == SPEED_100) {
  2861. if (ecmd->duplex == DUPLEX_FULL)
  2862. hw->media_type = MEDIA_TYPE_100M_FULL;
  2863. else
  2864. hw->media_type = MEDIA_TYPE_100M_HALF;
  2865. } else {
  2866. if (ecmd->duplex == DUPLEX_FULL)
  2867. hw->media_type = MEDIA_TYPE_10M_FULL;
  2868. else
  2869. hw->media_type = MEDIA_TYPE_10M_HALF;
  2870. }
  2871. }
  2872. switch (hw->media_type) {
  2873. case MEDIA_TYPE_AUTO_SENSOR:
  2874. ecmd->advertising =
  2875. ADVERTISED_10baseT_Half |
  2876. ADVERTISED_10baseT_Full |
  2877. ADVERTISED_100baseT_Half |
  2878. ADVERTISED_100baseT_Full |
  2879. ADVERTISED_1000baseT_Full |
  2880. ADVERTISED_Autoneg | ADVERTISED_TP;
  2881. break;
  2882. case MEDIA_TYPE_1000M_FULL:
  2883. ecmd->advertising =
  2884. ADVERTISED_1000baseT_Full |
  2885. ADVERTISED_Autoneg | ADVERTISED_TP;
  2886. break;
  2887. default:
  2888. ecmd->advertising = 0;
  2889. break;
  2890. }
  2891. if (atl1_phy_setup_autoneg_adv(hw)) {
  2892. ret_val = -EINVAL;
  2893. if (netif_msg_link(adapter))
  2894. dev_warn(&adapter->pdev->dev,
  2895. "invalid ethtool speed/duplex setting\n");
  2896. goto exit_sset;
  2897. }
  2898. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2899. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2900. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  2901. else {
  2902. switch (hw->media_type) {
  2903. case MEDIA_TYPE_100M_FULL:
  2904. phy_data =
  2905. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  2906. MII_CR_RESET;
  2907. break;
  2908. case MEDIA_TYPE_100M_HALF:
  2909. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  2910. break;
  2911. case MEDIA_TYPE_10M_FULL:
  2912. phy_data =
  2913. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  2914. break;
  2915. default:
  2916. /* MEDIA_TYPE_10M_HALF: */
  2917. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  2918. break;
  2919. }
  2920. }
  2921. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  2922. exit_sset:
  2923. if (ret_val)
  2924. hw->media_type = old_media_type;
  2925. if (netif_running(adapter->netdev)) {
  2926. if (netif_msg_link(adapter))
  2927. dev_dbg(&adapter->pdev->dev,
  2928. "ethtool starting adapter\n");
  2929. atl1_up(adapter);
  2930. } else if (!ret_val) {
  2931. if (netif_msg_link(adapter))
  2932. dev_dbg(&adapter->pdev->dev,
  2933. "ethtool resetting adapter\n");
  2934. atl1_reset(adapter);
  2935. }
  2936. return ret_val;
  2937. }
  2938. static void atl1_get_drvinfo(struct net_device *netdev,
  2939. struct ethtool_drvinfo *drvinfo)
  2940. {
  2941. struct atl1_adapter *adapter = netdev_priv(netdev);
  2942. strlcpy(drvinfo->driver, ATLX_DRIVER_NAME, sizeof(drvinfo->driver));
  2943. strlcpy(drvinfo->version, ATLX_DRIVER_VERSION,
  2944. sizeof(drvinfo->version));
  2945. strlcpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
  2946. strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
  2947. sizeof(drvinfo->bus_info));
  2948. drvinfo->eedump_len = ATL1_EEDUMP_LEN;
  2949. }
  2950. static void atl1_get_wol(struct net_device *netdev,
  2951. struct ethtool_wolinfo *wol)
  2952. {
  2953. struct atl1_adapter *adapter = netdev_priv(netdev);
  2954. wol->supported = WAKE_MAGIC;
  2955. wol->wolopts = 0;
  2956. if (adapter->wol & ATLX_WUFC_MAG)
  2957. wol->wolopts |= WAKE_MAGIC;
  2958. }
  2959. static int atl1_set_wol(struct net_device *netdev,
  2960. struct ethtool_wolinfo *wol)
  2961. {
  2962. struct atl1_adapter *adapter = netdev_priv(netdev);
  2963. if (wol->wolopts & (WAKE_PHY | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST |
  2964. WAKE_ARP | WAKE_MAGICSECURE))
  2965. return -EOPNOTSUPP;
  2966. adapter->wol = 0;
  2967. if (wol->wolopts & WAKE_MAGIC)
  2968. adapter->wol |= ATLX_WUFC_MAG;
  2969. device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
  2970. return 0;
  2971. }
  2972. static u32 atl1_get_msglevel(struct net_device *netdev)
  2973. {
  2974. struct atl1_adapter *adapter = netdev_priv(netdev);
  2975. return adapter->msg_enable;
  2976. }
  2977. static void atl1_set_msglevel(struct net_device *netdev, u32 value)
  2978. {
  2979. struct atl1_adapter *adapter = netdev_priv(netdev);
  2980. adapter->msg_enable = value;
  2981. }
  2982. static int atl1_get_regs_len(struct net_device *netdev)
  2983. {
  2984. return ATL1_REG_COUNT * sizeof(u32);
  2985. }
  2986. static void atl1_get_regs(struct net_device *netdev, struct ethtool_regs *regs,
  2987. void *p)
  2988. {
  2989. struct atl1_adapter *adapter = netdev_priv(netdev);
  2990. struct atl1_hw *hw = &adapter->hw;
  2991. unsigned int i;
  2992. u32 *regbuf = p;
  2993. for (i = 0; i < ATL1_REG_COUNT; i++) {
  2994. /*
  2995. * This switch statement avoids reserved regions
  2996. * of register space.
  2997. */
  2998. switch (i) {
  2999. case 6 ... 9:
  3000. case 14:
  3001. case 29 ... 31:
  3002. case 34 ... 63:
  3003. case 75 ... 127:
  3004. case 136 ... 1023:
  3005. case 1027 ... 1087:
  3006. case 1091 ... 1151:
  3007. case 1194 ... 1195:
  3008. case 1200 ... 1201:
  3009. case 1206 ... 1213:
  3010. case 1216 ... 1279:
  3011. case 1290 ... 1311:
  3012. case 1323 ... 1343:
  3013. case 1358 ... 1359:
  3014. case 1368 ... 1375:
  3015. case 1378 ... 1383:
  3016. case 1388 ... 1391:
  3017. case 1393 ... 1395:
  3018. case 1402 ... 1403:
  3019. case 1410 ... 1471:
  3020. case 1522 ... 1535:
  3021. /* reserved region; don't read it */
  3022. regbuf[i] = 0;
  3023. break;
  3024. default:
  3025. /* unreserved region */
  3026. regbuf[i] = ioread32(hw->hw_addr + (i * sizeof(u32)));
  3027. }
  3028. }
  3029. }
  3030. static void atl1_get_ringparam(struct net_device *netdev,
  3031. struct ethtool_ringparam *ring)
  3032. {
  3033. struct atl1_adapter *adapter = netdev_priv(netdev);
  3034. struct atl1_tpd_ring *txdr = &adapter->tpd_ring;
  3035. struct atl1_rfd_ring *rxdr = &adapter->rfd_ring;
  3036. ring->rx_max_pending = ATL1_MAX_RFD;
  3037. ring->tx_max_pending = ATL1_MAX_TPD;
  3038. ring->rx_mini_max_pending = 0;
  3039. ring->rx_jumbo_max_pending = 0;
  3040. ring->rx_pending = rxdr->count;
  3041. ring->tx_pending = txdr->count;
  3042. ring->rx_mini_pending = 0;
  3043. ring->rx_jumbo_pending = 0;
  3044. }
  3045. static int atl1_set_ringparam(struct net_device *netdev,
  3046. struct ethtool_ringparam *ring)
  3047. {
  3048. struct atl1_adapter *adapter = netdev_priv(netdev);
  3049. struct atl1_tpd_ring *tpdr = &adapter->tpd_ring;
  3050. struct atl1_rrd_ring *rrdr = &adapter->rrd_ring;
  3051. struct atl1_rfd_ring *rfdr = &adapter->rfd_ring;
  3052. struct atl1_tpd_ring tpd_old, tpd_new;
  3053. struct atl1_rfd_ring rfd_old, rfd_new;
  3054. struct atl1_rrd_ring rrd_old, rrd_new;
  3055. struct atl1_ring_header rhdr_old, rhdr_new;
  3056. struct atl1_smb smb;
  3057. struct atl1_cmb cmb;
  3058. int err;
  3059. tpd_old = adapter->tpd_ring;
  3060. rfd_old = adapter->rfd_ring;
  3061. rrd_old = adapter->rrd_ring;
  3062. rhdr_old = adapter->ring_header;
  3063. if (netif_running(adapter->netdev))
  3064. atl1_down(adapter);
  3065. rfdr->count = (u16) max(ring->rx_pending, (u32) ATL1_MIN_RFD);
  3066. rfdr->count = rfdr->count > ATL1_MAX_RFD ? ATL1_MAX_RFD :
  3067. rfdr->count;
  3068. rfdr->count = (rfdr->count + 3) & ~3;
  3069. rrdr->count = rfdr->count;
  3070. tpdr->count = (u16) max(ring->tx_pending, (u32) ATL1_MIN_TPD);
  3071. tpdr->count = tpdr->count > ATL1_MAX_TPD ? ATL1_MAX_TPD :
  3072. tpdr->count;
  3073. tpdr->count = (tpdr->count + 3) & ~3;
  3074. if (netif_running(adapter->netdev)) {
  3075. /* try to get new resources before deleting old */
  3076. err = atl1_setup_ring_resources(adapter);
  3077. if (err)
  3078. goto err_setup_ring;
  3079. /*
  3080. * save the new, restore the old in order to free it,
  3081. * then restore the new back again
  3082. */
  3083. rfd_new = adapter->rfd_ring;
  3084. rrd_new = adapter->rrd_ring;
  3085. tpd_new = adapter->tpd_ring;
  3086. rhdr_new = adapter->ring_header;
  3087. adapter->rfd_ring = rfd_old;
  3088. adapter->rrd_ring = rrd_old;
  3089. adapter->tpd_ring = tpd_old;
  3090. adapter->ring_header = rhdr_old;
  3091. /*
  3092. * Save SMB and CMB, since atl1_free_ring_resources
  3093. * will clear them.
  3094. */
  3095. smb = adapter->smb;
  3096. cmb = adapter->cmb;
  3097. atl1_free_ring_resources(adapter);
  3098. adapter->rfd_ring = rfd_new;
  3099. adapter->rrd_ring = rrd_new;
  3100. adapter->tpd_ring = tpd_new;
  3101. adapter->ring_header = rhdr_new;
  3102. adapter->smb = smb;
  3103. adapter->cmb = cmb;
  3104. err = atl1_up(adapter);
  3105. if (err)
  3106. return err;
  3107. }
  3108. return 0;
  3109. err_setup_ring:
  3110. adapter->rfd_ring = rfd_old;
  3111. adapter->rrd_ring = rrd_old;
  3112. adapter->tpd_ring = tpd_old;
  3113. adapter->ring_header = rhdr_old;
  3114. atl1_up(adapter);
  3115. return err;
  3116. }
  3117. static void atl1_get_pauseparam(struct net_device *netdev,
  3118. struct ethtool_pauseparam *epause)
  3119. {
  3120. struct atl1_adapter *adapter = netdev_priv(netdev);
  3121. struct atl1_hw *hw = &adapter->hw;
  3122. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3123. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3124. epause->autoneg = AUTONEG_ENABLE;
  3125. } else {
  3126. epause->autoneg = AUTONEG_DISABLE;
  3127. }
  3128. epause->rx_pause = 1;
  3129. epause->tx_pause = 1;
  3130. }
  3131. static int atl1_set_pauseparam(struct net_device *netdev,
  3132. struct ethtool_pauseparam *epause)
  3133. {
  3134. struct atl1_adapter *adapter = netdev_priv(netdev);
  3135. struct atl1_hw *hw = &adapter->hw;
  3136. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3137. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3138. epause->autoneg = AUTONEG_ENABLE;
  3139. } else {
  3140. epause->autoneg = AUTONEG_DISABLE;
  3141. }
  3142. epause->rx_pause = 1;
  3143. epause->tx_pause = 1;
  3144. return 0;
  3145. }
  3146. /* FIXME: is this right? -- CHS */
  3147. static u32 atl1_get_rx_csum(struct net_device *netdev)
  3148. {
  3149. return 1;
  3150. }
  3151. static void atl1_get_strings(struct net_device *netdev, u32 stringset,
  3152. u8 *data)
  3153. {
  3154. u8 *p = data;
  3155. int i;
  3156. switch (stringset) {
  3157. case ETH_SS_STATS:
  3158. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  3159. memcpy(p, atl1_gstrings_stats[i].stat_string,
  3160. ETH_GSTRING_LEN);
  3161. p += ETH_GSTRING_LEN;
  3162. }
  3163. break;
  3164. }
  3165. }
  3166. static int atl1_nway_reset(struct net_device *netdev)
  3167. {
  3168. struct atl1_adapter *adapter = netdev_priv(netdev);
  3169. struct atl1_hw *hw = &adapter->hw;
  3170. if (netif_running(netdev)) {
  3171. u16 phy_data;
  3172. atl1_down(adapter);
  3173. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3174. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3175. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  3176. } else {
  3177. switch (hw->media_type) {
  3178. case MEDIA_TYPE_100M_FULL:
  3179. phy_data = MII_CR_FULL_DUPLEX |
  3180. MII_CR_SPEED_100 | MII_CR_RESET;
  3181. break;
  3182. case MEDIA_TYPE_100M_HALF:
  3183. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  3184. break;
  3185. case MEDIA_TYPE_10M_FULL:
  3186. phy_data = MII_CR_FULL_DUPLEX |
  3187. MII_CR_SPEED_10 | MII_CR_RESET;
  3188. break;
  3189. default:
  3190. /* MEDIA_TYPE_10M_HALF */
  3191. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  3192. }
  3193. }
  3194. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  3195. atl1_up(adapter);
  3196. }
  3197. return 0;
  3198. }
  3199. static const struct ethtool_ops atl1_ethtool_ops = {
  3200. .get_settings = atl1_get_settings,
  3201. .set_settings = atl1_set_settings,
  3202. .get_drvinfo = atl1_get_drvinfo,
  3203. .get_wol = atl1_get_wol,
  3204. .set_wol = atl1_set_wol,
  3205. .get_msglevel = atl1_get_msglevel,
  3206. .set_msglevel = atl1_set_msglevel,
  3207. .get_regs_len = atl1_get_regs_len,
  3208. .get_regs = atl1_get_regs,
  3209. .get_ringparam = atl1_get_ringparam,
  3210. .set_ringparam = atl1_set_ringparam,
  3211. .get_pauseparam = atl1_get_pauseparam,
  3212. .set_pauseparam = atl1_set_pauseparam,
  3213. .get_rx_csum = atl1_get_rx_csum,
  3214. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  3215. .get_link = ethtool_op_get_link,
  3216. .set_sg = ethtool_op_set_sg,
  3217. .get_strings = atl1_get_strings,
  3218. .nway_reset = atl1_nway_reset,
  3219. .get_ethtool_stats = atl1_get_ethtool_stats,
  3220. .get_sset_count = atl1_get_sset_count,
  3221. .set_tso = ethtool_op_set_tso,
  3222. };