ep93xx_eth.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903
  1. /*
  2. * EP93xx ethernet network device driver
  3. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  4. * Dedicated to Marija Kulikova.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ":%s: " fmt, __func__
  12. #include <linux/dma-mapping.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/mii.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/ethtool.h>
  19. #include <linux/init.h>
  20. #include <linux/moduleparam.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/delay.h>
  23. #include <linux/io.h>
  24. #include <linux/slab.h>
  25. #include <mach/hardware.h>
  26. #define DRV_MODULE_NAME "ep93xx-eth"
  27. #define DRV_MODULE_VERSION "0.1"
  28. #define RX_QUEUE_ENTRIES 64
  29. #define TX_QUEUE_ENTRIES 8
  30. #define MAX_PKT_SIZE 2044
  31. #define PKT_BUF_SIZE 2048
  32. #define REG_RXCTL 0x0000
  33. #define REG_RXCTL_DEFAULT 0x00073800
  34. #define REG_TXCTL 0x0004
  35. #define REG_TXCTL_ENABLE 0x00000001
  36. #define REG_MIICMD 0x0010
  37. #define REG_MIICMD_READ 0x00008000
  38. #define REG_MIICMD_WRITE 0x00004000
  39. #define REG_MIIDATA 0x0014
  40. #define REG_MIISTS 0x0018
  41. #define REG_MIISTS_BUSY 0x00000001
  42. #define REG_SELFCTL 0x0020
  43. #define REG_SELFCTL_RESET 0x00000001
  44. #define REG_INTEN 0x0024
  45. #define REG_INTEN_TX 0x00000008
  46. #define REG_INTEN_RX 0x00000007
  47. #define REG_INTSTSP 0x0028
  48. #define REG_INTSTS_TX 0x00000008
  49. #define REG_INTSTS_RX 0x00000004
  50. #define REG_INTSTSC 0x002c
  51. #define REG_AFP 0x004c
  52. #define REG_INDAD0 0x0050
  53. #define REG_INDAD1 0x0051
  54. #define REG_INDAD2 0x0052
  55. #define REG_INDAD3 0x0053
  56. #define REG_INDAD4 0x0054
  57. #define REG_INDAD5 0x0055
  58. #define REG_GIINTMSK 0x0064
  59. #define REG_GIINTMSK_ENABLE 0x00008000
  60. #define REG_BMCTL 0x0080
  61. #define REG_BMCTL_ENABLE_TX 0x00000100
  62. #define REG_BMCTL_ENABLE_RX 0x00000001
  63. #define REG_BMSTS 0x0084
  64. #define REG_BMSTS_RX_ACTIVE 0x00000008
  65. #define REG_RXDQBADD 0x0090
  66. #define REG_RXDQBLEN 0x0094
  67. #define REG_RXDCURADD 0x0098
  68. #define REG_RXDENQ 0x009c
  69. #define REG_RXSTSQBADD 0x00a0
  70. #define REG_RXSTSQBLEN 0x00a4
  71. #define REG_RXSTSQCURADD 0x00a8
  72. #define REG_RXSTSENQ 0x00ac
  73. #define REG_TXDQBADD 0x00b0
  74. #define REG_TXDQBLEN 0x00b4
  75. #define REG_TXDQCURADD 0x00b8
  76. #define REG_TXDENQ 0x00bc
  77. #define REG_TXSTSQBADD 0x00c0
  78. #define REG_TXSTSQBLEN 0x00c4
  79. #define REG_TXSTSQCURADD 0x00c8
  80. #define REG_MAXFRMLEN 0x00e8
  81. struct ep93xx_rdesc
  82. {
  83. u32 buf_addr;
  84. u32 rdesc1;
  85. };
  86. #define RDESC1_NSOF 0x80000000
  87. #define RDESC1_BUFFER_INDEX 0x7fff0000
  88. #define RDESC1_BUFFER_LENGTH 0x0000ffff
  89. struct ep93xx_rstat
  90. {
  91. u32 rstat0;
  92. u32 rstat1;
  93. };
  94. #define RSTAT0_RFP 0x80000000
  95. #define RSTAT0_RWE 0x40000000
  96. #define RSTAT0_EOF 0x20000000
  97. #define RSTAT0_EOB 0x10000000
  98. #define RSTAT0_AM 0x00c00000
  99. #define RSTAT0_RX_ERR 0x00200000
  100. #define RSTAT0_OE 0x00100000
  101. #define RSTAT0_FE 0x00080000
  102. #define RSTAT0_RUNT 0x00040000
  103. #define RSTAT0_EDATA 0x00020000
  104. #define RSTAT0_CRCE 0x00010000
  105. #define RSTAT0_CRCI 0x00008000
  106. #define RSTAT0_HTI 0x00003f00
  107. #define RSTAT1_RFP 0x80000000
  108. #define RSTAT1_BUFFER_INDEX 0x7fff0000
  109. #define RSTAT1_FRAME_LENGTH 0x0000ffff
  110. struct ep93xx_tdesc
  111. {
  112. u32 buf_addr;
  113. u32 tdesc1;
  114. };
  115. #define TDESC1_EOF 0x80000000
  116. #define TDESC1_BUFFER_INDEX 0x7fff0000
  117. #define TDESC1_BUFFER_ABORT 0x00008000
  118. #define TDESC1_BUFFER_LENGTH 0x00000fff
  119. struct ep93xx_tstat
  120. {
  121. u32 tstat0;
  122. };
  123. #define TSTAT0_TXFP 0x80000000
  124. #define TSTAT0_TXWE 0x40000000
  125. #define TSTAT0_FA 0x20000000
  126. #define TSTAT0_LCRS 0x10000000
  127. #define TSTAT0_OW 0x04000000
  128. #define TSTAT0_TXU 0x02000000
  129. #define TSTAT0_ECOLL 0x01000000
  130. #define TSTAT0_NCOLL 0x001f0000
  131. #define TSTAT0_BUFFER_INDEX 0x00007fff
  132. struct ep93xx_descs
  133. {
  134. struct ep93xx_rdesc rdesc[RX_QUEUE_ENTRIES];
  135. struct ep93xx_tdesc tdesc[TX_QUEUE_ENTRIES];
  136. struct ep93xx_rstat rstat[RX_QUEUE_ENTRIES];
  137. struct ep93xx_tstat tstat[TX_QUEUE_ENTRIES];
  138. };
  139. struct ep93xx_priv
  140. {
  141. struct resource *res;
  142. void __iomem *base_addr;
  143. int irq;
  144. struct ep93xx_descs *descs;
  145. dma_addr_t descs_dma_addr;
  146. void *rx_buf[RX_QUEUE_ENTRIES];
  147. void *tx_buf[TX_QUEUE_ENTRIES];
  148. spinlock_t rx_lock;
  149. unsigned int rx_pointer;
  150. unsigned int tx_clean_pointer;
  151. unsigned int tx_pointer;
  152. spinlock_t tx_pending_lock;
  153. unsigned int tx_pending;
  154. struct net_device *dev;
  155. struct napi_struct napi;
  156. struct mii_if_info mii;
  157. u8 mdc_divisor;
  158. };
  159. #define rdb(ep, off) __raw_readb((ep)->base_addr + (off))
  160. #define rdw(ep, off) __raw_readw((ep)->base_addr + (off))
  161. #define rdl(ep, off) __raw_readl((ep)->base_addr + (off))
  162. #define wrb(ep, off, val) __raw_writeb((val), (ep)->base_addr + (off))
  163. #define wrw(ep, off, val) __raw_writew((val), (ep)->base_addr + (off))
  164. #define wrl(ep, off, val) __raw_writel((val), (ep)->base_addr + (off))
  165. static int ep93xx_mdio_read(struct net_device *dev, int phy_id, int reg)
  166. {
  167. struct ep93xx_priv *ep = netdev_priv(dev);
  168. int data;
  169. int i;
  170. wrl(ep, REG_MIICMD, REG_MIICMD_READ | (phy_id << 5) | reg);
  171. for (i = 0; i < 10; i++) {
  172. if ((rdl(ep, REG_MIISTS) & REG_MIISTS_BUSY) == 0)
  173. break;
  174. msleep(1);
  175. }
  176. if (i == 10) {
  177. pr_info("mdio read timed out\n");
  178. data = 0xffff;
  179. } else {
  180. data = rdl(ep, REG_MIIDATA);
  181. }
  182. return data;
  183. }
  184. static void ep93xx_mdio_write(struct net_device *dev, int phy_id, int reg, int data)
  185. {
  186. struct ep93xx_priv *ep = netdev_priv(dev);
  187. int i;
  188. wrl(ep, REG_MIIDATA, data);
  189. wrl(ep, REG_MIICMD, REG_MIICMD_WRITE | (phy_id << 5) | reg);
  190. for (i = 0; i < 10; i++) {
  191. if ((rdl(ep, REG_MIISTS) & REG_MIISTS_BUSY) == 0)
  192. break;
  193. msleep(1);
  194. }
  195. if (i == 10)
  196. pr_info("mdio write timed out\n");
  197. }
  198. static int ep93xx_rx(struct net_device *dev, int processed, int budget)
  199. {
  200. struct ep93xx_priv *ep = netdev_priv(dev);
  201. while (processed < budget) {
  202. int entry;
  203. struct ep93xx_rstat *rstat;
  204. u32 rstat0;
  205. u32 rstat1;
  206. int length;
  207. struct sk_buff *skb;
  208. entry = ep->rx_pointer;
  209. rstat = ep->descs->rstat + entry;
  210. rstat0 = rstat->rstat0;
  211. rstat1 = rstat->rstat1;
  212. if (!(rstat0 & RSTAT0_RFP) || !(rstat1 & RSTAT1_RFP))
  213. break;
  214. rstat->rstat0 = 0;
  215. rstat->rstat1 = 0;
  216. if (!(rstat0 & RSTAT0_EOF))
  217. pr_crit("not end-of-frame %.8x %.8x\n", rstat0, rstat1);
  218. if (!(rstat0 & RSTAT0_EOB))
  219. pr_crit("not end-of-buffer %.8x %.8x\n", rstat0, rstat1);
  220. if ((rstat1 & RSTAT1_BUFFER_INDEX) >> 16 != entry)
  221. pr_crit("entry mismatch %.8x %.8x\n", rstat0, rstat1);
  222. if (!(rstat0 & RSTAT0_RWE)) {
  223. dev->stats.rx_errors++;
  224. if (rstat0 & RSTAT0_OE)
  225. dev->stats.rx_fifo_errors++;
  226. if (rstat0 & RSTAT0_FE)
  227. dev->stats.rx_frame_errors++;
  228. if (rstat0 & (RSTAT0_RUNT | RSTAT0_EDATA))
  229. dev->stats.rx_length_errors++;
  230. if (rstat0 & RSTAT0_CRCE)
  231. dev->stats.rx_crc_errors++;
  232. goto err;
  233. }
  234. length = rstat1 & RSTAT1_FRAME_LENGTH;
  235. if (length > MAX_PKT_SIZE) {
  236. pr_notice("invalid length %.8x %.8x\n", rstat0, rstat1);
  237. goto err;
  238. }
  239. /* Strip FCS. */
  240. if (rstat0 & RSTAT0_CRCI)
  241. length -= 4;
  242. skb = dev_alloc_skb(length + 2);
  243. if (likely(skb != NULL)) {
  244. skb_reserve(skb, 2);
  245. dma_sync_single_for_cpu(NULL, ep->descs->rdesc[entry].buf_addr,
  246. length, DMA_FROM_DEVICE);
  247. skb_copy_to_linear_data(skb, ep->rx_buf[entry], length);
  248. skb_put(skb, length);
  249. skb->protocol = eth_type_trans(skb, dev);
  250. netif_receive_skb(skb);
  251. dev->stats.rx_packets++;
  252. dev->stats.rx_bytes += length;
  253. } else {
  254. dev->stats.rx_dropped++;
  255. }
  256. err:
  257. ep->rx_pointer = (entry + 1) & (RX_QUEUE_ENTRIES - 1);
  258. processed++;
  259. }
  260. return processed;
  261. }
  262. static int ep93xx_have_more_rx(struct ep93xx_priv *ep)
  263. {
  264. struct ep93xx_rstat *rstat = ep->descs->rstat + ep->rx_pointer;
  265. return !!((rstat->rstat0 & RSTAT0_RFP) && (rstat->rstat1 & RSTAT1_RFP));
  266. }
  267. static int ep93xx_poll(struct napi_struct *napi, int budget)
  268. {
  269. struct ep93xx_priv *ep = container_of(napi, struct ep93xx_priv, napi);
  270. struct net_device *dev = ep->dev;
  271. int rx = 0;
  272. poll_some_more:
  273. rx = ep93xx_rx(dev, rx, budget);
  274. if (rx < budget) {
  275. int more = 0;
  276. spin_lock_irq(&ep->rx_lock);
  277. __napi_complete(napi);
  278. wrl(ep, REG_INTEN, REG_INTEN_TX | REG_INTEN_RX);
  279. if (ep93xx_have_more_rx(ep)) {
  280. wrl(ep, REG_INTEN, REG_INTEN_TX);
  281. wrl(ep, REG_INTSTSP, REG_INTSTS_RX);
  282. more = 1;
  283. }
  284. spin_unlock_irq(&ep->rx_lock);
  285. if (more && napi_reschedule(napi))
  286. goto poll_some_more;
  287. }
  288. if (rx) {
  289. wrw(ep, REG_RXDENQ, rx);
  290. wrw(ep, REG_RXSTSENQ, rx);
  291. }
  292. return rx;
  293. }
  294. static int ep93xx_xmit(struct sk_buff *skb, struct net_device *dev)
  295. {
  296. struct ep93xx_priv *ep = netdev_priv(dev);
  297. int entry;
  298. if (unlikely(skb->len > MAX_PKT_SIZE)) {
  299. dev->stats.tx_dropped++;
  300. dev_kfree_skb(skb);
  301. return NETDEV_TX_OK;
  302. }
  303. entry = ep->tx_pointer;
  304. ep->tx_pointer = (ep->tx_pointer + 1) & (TX_QUEUE_ENTRIES - 1);
  305. ep->descs->tdesc[entry].tdesc1 =
  306. TDESC1_EOF | (entry << 16) | (skb->len & 0xfff);
  307. skb_copy_and_csum_dev(skb, ep->tx_buf[entry]);
  308. dma_sync_single_for_cpu(NULL, ep->descs->tdesc[entry].buf_addr,
  309. skb->len, DMA_TO_DEVICE);
  310. dev_kfree_skb(skb);
  311. spin_lock_irq(&ep->tx_pending_lock);
  312. ep->tx_pending++;
  313. if (ep->tx_pending == TX_QUEUE_ENTRIES)
  314. netif_stop_queue(dev);
  315. spin_unlock_irq(&ep->tx_pending_lock);
  316. wrl(ep, REG_TXDENQ, 1);
  317. return NETDEV_TX_OK;
  318. }
  319. static void ep93xx_tx_complete(struct net_device *dev)
  320. {
  321. struct ep93xx_priv *ep = netdev_priv(dev);
  322. int wake;
  323. wake = 0;
  324. spin_lock(&ep->tx_pending_lock);
  325. while (1) {
  326. int entry;
  327. struct ep93xx_tstat *tstat;
  328. u32 tstat0;
  329. entry = ep->tx_clean_pointer;
  330. tstat = ep->descs->tstat + entry;
  331. tstat0 = tstat->tstat0;
  332. if (!(tstat0 & TSTAT0_TXFP))
  333. break;
  334. tstat->tstat0 = 0;
  335. if (tstat0 & TSTAT0_FA)
  336. pr_crit("frame aborted %.8x\n", tstat0);
  337. if ((tstat0 & TSTAT0_BUFFER_INDEX) != entry)
  338. pr_crit("entry mismatch %.8x\n", tstat0);
  339. if (tstat0 & TSTAT0_TXWE) {
  340. int length = ep->descs->tdesc[entry].tdesc1 & 0xfff;
  341. dev->stats.tx_packets++;
  342. dev->stats.tx_bytes += length;
  343. } else {
  344. dev->stats.tx_errors++;
  345. }
  346. if (tstat0 & TSTAT0_OW)
  347. dev->stats.tx_window_errors++;
  348. if (tstat0 & TSTAT0_TXU)
  349. dev->stats.tx_fifo_errors++;
  350. dev->stats.collisions += (tstat0 >> 16) & 0x1f;
  351. ep->tx_clean_pointer = (entry + 1) & (TX_QUEUE_ENTRIES - 1);
  352. if (ep->tx_pending == TX_QUEUE_ENTRIES)
  353. wake = 1;
  354. ep->tx_pending--;
  355. }
  356. spin_unlock(&ep->tx_pending_lock);
  357. if (wake)
  358. netif_wake_queue(dev);
  359. }
  360. static irqreturn_t ep93xx_irq(int irq, void *dev_id)
  361. {
  362. struct net_device *dev = dev_id;
  363. struct ep93xx_priv *ep = netdev_priv(dev);
  364. u32 status;
  365. status = rdl(ep, REG_INTSTSC);
  366. if (status == 0)
  367. return IRQ_NONE;
  368. if (status & REG_INTSTS_RX) {
  369. spin_lock(&ep->rx_lock);
  370. if (likely(napi_schedule_prep(&ep->napi))) {
  371. wrl(ep, REG_INTEN, REG_INTEN_TX);
  372. __napi_schedule(&ep->napi);
  373. }
  374. spin_unlock(&ep->rx_lock);
  375. }
  376. if (status & REG_INTSTS_TX)
  377. ep93xx_tx_complete(dev);
  378. return IRQ_HANDLED;
  379. }
  380. static void ep93xx_free_buffers(struct ep93xx_priv *ep)
  381. {
  382. int i;
  383. for (i = 0; i < RX_QUEUE_ENTRIES; i += 2) {
  384. dma_addr_t d;
  385. d = ep->descs->rdesc[i].buf_addr;
  386. if (d)
  387. dma_unmap_single(NULL, d, PAGE_SIZE, DMA_FROM_DEVICE);
  388. if (ep->rx_buf[i] != NULL)
  389. free_page((unsigned long)ep->rx_buf[i]);
  390. }
  391. for (i = 0; i < TX_QUEUE_ENTRIES; i += 2) {
  392. dma_addr_t d;
  393. d = ep->descs->tdesc[i].buf_addr;
  394. if (d)
  395. dma_unmap_single(NULL, d, PAGE_SIZE, DMA_TO_DEVICE);
  396. if (ep->tx_buf[i] != NULL)
  397. free_page((unsigned long)ep->tx_buf[i]);
  398. }
  399. dma_free_coherent(NULL, sizeof(struct ep93xx_descs), ep->descs,
  400. ep->descs_dma_addr);
  401. }
  402. /*
  403. * The hardware enforces a sub-2K maximum packet size, so we put
  404. * two buffers on every hardware page.
  405. */
  406. static int ep93xx_alloc_buffers(struct ep93xx_priv *ep)
  407. {
  408. int i;
  409. ep->descs = dma_alloc_coherent(NULL, sizeof(struct ep93xx_descs),
  410. &ep->descs_dma_addr, GFP_KERNEL | GFP_DMA);
  411. if (ep->descs == NULL)
  412. return 1;
  413. for (i = 0; i < RX_QUEUE_ENTRIES; i += 2) {
  414. void *page;
  415. dma_addr_t d;
  416. page = (void *)__get_free_page(GFP_KERNEL | GFP_DMA);
  417. if (page == NULL)
  418. goto err;
  419. d = dma_map_single(NULL, page, PAGE_SIZE, DMA_FROM_DEVICE);
  420. if (dma_mapping_error(NULL, d)) {
  421. free_page((unsigned long)page);
  422. goto err;
  423. }
  424. ep->rx_buf[i] = page;
  425. ep->descs->rdesc[i].buf_addr = d;
  426. ep->descs->rdesc[i].rdesc1 = (i << 16) | PKT_BUF_SIZE;
  427. ep->rx_buf[i + 1] = page + PKT_BUF_SIZE;
  428. ep->descs->rdesc[i + 1].buf_addr = d + PKT_BUF_SIZE;
  429. ep->descs->rdesc[i + 1].rdesc1 = ((i + 1) << 16) | PKT_BUF_SIZE;
  430. }
  431. for (i = 0; i < TX_QUEUE_ENTRIES; i += 2) {
  432. void *page;
  433. dma_addr_t d;
  434. page = (void *)__get_free_page(GFP_KERNEL | GFP_DMA);
  435. if (page == NULL)
  436. goto err;
  437. d = dma_map_single(NULL, page, PAGE_SIZE, DMA_TO_DEVICE);
  438. if (dma_mapping_error(NULL, d)) {
  439. free_page((unsigned long)page);
  440. goto err;
  441. }
  442. ep->tx_buf[i] = page;
  443. ep->descs->tdesc[i].buf_addr = d;
  444. ep->tx_buf[i + 1] = page + PKT_BUF_SIZE;
  445. ep->descs->tdesc[i + 1].buf_addr = d + PKT_BUF_SIZE;
  446. }
  447. return 0;
  448. err:
  449. ep93xx_free_buffers(ep);
  450. return 1;
  451. }
  452. static int ep93xx_start_hw(struct net_device *dev)
  453. {
  454. struct ep93xx_priv *ep = netdev_priv(dev);
  455. unsigned long addr;
  456. int i;
  457. wrl(ep, REG_SELFCTL, REG_SELFCTL_RESET);
  458. for (i = 0; i < 10; i++) {
  459. if ((rdl(ep, REG_SELFCTL) & REG_SELFCTL_RESET) == 0)
  460. break;
  461. msleep(1);
  462. }
  463. if (i == 10) {
  464. pr_crit("hw failed to reset\n");
  465. return 1;
  466. }
  467. wrl(ep, REG_SELFCTL, ((ep->mdc_divisor - 1) << 9));
  468. /* Does the PHY support preamble suppress? */
  469. if ((ep93xx_mdio_read(dev, ep->mii.phy_id, MII_BMSR) & 0x0040) != 0)
  470. wrl(ep, REG_SELFCTL, ((ep->mdc_divisor - 1) << 9) | (1 << 8));
  471. /* Receive descriptor ring. */
  472. addr = ep->descs_dma_addr + offsetof(struct ep93xx_descs, rdesc);
  473. wrl(ep, REG_RXDQBADD, addr);
  474. wrl(ep, REG_RXDCURADD, addr);
  475. wrw(ep, REG_RXDQBLEN, RX_QUEUE_ENTRIES * sizeof(struct ep93xx_rdesc));
  476. /* Receive status ring. */
  477. addr = ep->descs_dma_addr + offsetof(struct ep93xx_descs, rstat);
  478. wrl(ep, REG_RXSTSQBADD, addr);
  479. wrl(ep, REG_RXSTSQCURADD, addr);
  480. wrw(ep, REG_RXSTSQBLEN, RX_QUEUE_ENTRIES * sizeof(struct ep93xx_rstat));
  481. /* Transmit descriptor ring. */
  482. addr = ep->descs_dma_addr + offsetof(struct ep93xx_descs, tdesc);
  483. wrl(ep, REG_TXDQBADD, addr);
  484. wrl(ep, REG_TXDQCURADD, addr);
  485. wrw(ep, REG_TXDQBLEN, TX_QUEUE_ENTRIES * sizeof(struct ep93xx_tdesc));
  486. /* Transmit status ring. */
  487. addr = ep->descs_dma_addr + offsetof(struct ep93xx_descs, tstat);
  488. wrl(ep, REG_TXSTSQBADD, addr);
  489. wrl(ep, REG_TXSTSQCURADD, addr);
  490. wrw(ep, REG_TXSTSQBLEN, TX_QUEUE_ENTRIES * sizeof(struct ep93xx_tstat));
  491. wrl(ep, REG_BMCTL, REG_BMCTL_ENABLE_TX | REG_BMCTL_ENABLE_RX);
  492. wrl(ep, REG_INTEN, REG_INTEN_TX | REG_INTEN_RX);
  493. wrl(ep, REG_GIINTMSK, 0);
  494. for (i = 0; i < 10; i++) {
  495. if ((rdl(ep, REG_BMSTS) & REG_BMSTS_RX_ACTIVE) != 0)
  496. break;
  497. msleep(1);
  498. }
  499. if (i == 10) {
  500. pr_crit("hw failed to start\n");
  501. return 1;
  502. }
  503. wrl(ep, REG_RXDENQ, RX_QUEUE_ENTRIES);
  504. wrl(ep, REG_RXSTSENQ, RX_QUEUE_ENTRIES);
  505. wrb(ep, REG_INDAD0, dev->dev_addr[0]);
  506. wrb(ep, REG_INDAD1, dev->dev_addr[1]);
  507. wrb(ep, REG_INDAD2, dev->dev_addr[2]);
  508. wrb(ep, REG_INDAD3, dev->dev_addr[3]);
  509. wrb(ep, REG_INDAD4, dev->dev_addr[4]);
  510. wrb(ep, REG_INDAD5, dev->dev_addr[5]);
  511. wrl(ep, REG_AFP, 0);
  512. wrl(ep, REG_MAXFRMLEN, (MAX_PKT_SIZE << 16) | MAX_PKT_SIZE);
  513. wrl(ep, REG_RXCTL, REG_RXCTL_DEFAULT);
  514. wrl(ep, REG_TXCTL, REG_TXCTL_ENABLE);
  515. return 0;
  516. }
  517. static void ep93xx_stop_hw(struct net_device *dev)
  518. {
  519. struct ep93xx_priv *ep = netdev_priv(dev);
  520. int i;
  521. wrl(ep, REG_SELFCTL, REG_SELFCTL_RESET);
  522. for (i = 0; i < 10; i++) {
  523. if ((rdl(ep, REG_SELFCTL) & REG_SELFCTL_RESET) == 0)
  524. break;
  525. msleep(1);
  526. }
  527. if (i == 10)
  528. pr_crit("hw failed to reset\n");
  529. }
  530. static int ep93xx_open(struct net_device *dev)
  531. {
  532. struct ep93xx_priv *ep = netdev_priv(dev);
  533. int err;
  534. if (ep93xx_alloc_buffers(ep))
  535. return -ENOMEM;
  536. napi_enable(&ep->napi);
  537. if (ep93xx_start_hw(dev)) {
  538. napi_disable(&ep->napi);
  539. ep93xx_free_buffers(ep);
  540. return -EIO;
  541. }
  542. spin_lock_init(&ep->rx_lock);
  543. ep->rx_pointer = 0;
  544. ep->tx_clean_pointer = 0;
  545. ep->tx_pointer = 0;
  546. spin_lock_init(&ep->tx_pending_lock);
  547. ep->tx_pending = 0;
  548. err = request_irq(ep->irq, ep93xx_irq, IRQF_SHARED, dev->name, dev);
  549. if (err) {
  550. napi_disable(&ep->napi);
  551. ep93xx_stop_hw(dev);
  552. ep93xx_free_buffers(ep);
  553. return err;
  554. }
  555. wrl(ep, REG_GIINTMSK, REG_GIINTMSK_ENABLE);
  556. netif_start_queue(dev);
  557. return 0;
  558. }
  559. static int ep93xx_close(struct net_device *dev)
  560. {
  561. struct ep93xx_priv *ep = netdev_priv(dev);
  562. napi_disable(&ep->napi);
  563. netif_stop_queue(dev);
  564. wrl(ep, REG_GIINTMSK, 0);
  565. free_irq(ep->irq, dev);
  566. ep93xx_stop_hw(dev);
  567. ep93xx_free_buffers(ep);
  568. return 0;
  569. }
  570. static int ep93xx_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  571. {
  572. struct ep93xx_priv *ep = netdev_priv(dev);
  573. struct mii_ioctl_data *data = if_mii(ifr);
  574. return generic_mii_ioctl(&ep->mii, data, cmd, NULL);
  575. }
  576. static void ep93xx_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  577. {
  578. strcpy(info->driver, DRV_MODULE_NAME);
  579. strcpy(info->version, DRV_MODULE_VERSION);
  580. }
  581. static int ep93xx_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  582. {
  583. struct ep93xx_priv *ep = netdev_priv(dev);
  584. return mii_ethtool_gset(&ep->mii, cmd);
  585. }
  586. static int ep93xx_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  587. {
  588. struct ep93xx_priv *ep = netdev_priv(dev);
  589. return mii_ethtool_sset(&ep->mii, cmd);
  590. }
  591. static int ep93xx_nway_reset(struct net_device *dev)
  592. {
  593. struct ep93xx_priv *ep = netdev_priv(dev);
  594. return mii_nway_restart(&ep->mii);
  595. }
  596. static u32 ep93xx_get_link(struct net_device *dev)
  597. {
  598. struct ep93xx_priv *ep = netdev_priv(dev);
  599. return mii_link_ok(&ep->mii);
  600. }
  601. static const struct ethtool_ops ep93xx_ethtool_ops = {
  602. .get_drvinfo = ep93xx_get_drvinfo,
  603. .get_settings = ep93xx_get_settings,
  604. .set_settings = ep93xx_set_settings,
  605. .nway_reset = ep93xx_nway_reset,
  606. .get_link = ep93xx_get_link,
  607. };
  608. static const struct net_device_ops ep93xx_netdev_ops = {
  609. .ndo_open = ep93xx_open,
  610. .ndo_stop = ep93xx_close,
  611. .ndo_start_xmit = ep93xx_xmit,
  612. .ndo_do_ioctl = ep93xx_ioctl,
  613. .ndo_validate_addr = eth_validate_addr,
  614. .ndo_change_mtu = eth_change_mtu,
  615. .ndo_set_mac_address = eth_mac_addr,
  616. };
  617. static struct net_device *ep93xx_dev_alloc(struct ep93xx_eth_data *data)
  618. {
  619. struct net_device *dev;
  620. dev = alloc_etherdev(sizeof(struct ep93xx_priv));
  621. if (dev == NULL)
  622. return NULL;
  623. memcpy(dev->dev_addr, data->dev_addr, ETH_ALEN);
  624. dev->ethtool_ops = &ep93xx_ethtool_ops;
  625. dev->netdev_ops = &ep93xx_netdev_ops;
  626. dev->features |= NETIF_F_SG | NETIF_F_HW_CSUM;
  627. return dev;
  628. }
  629. static int ep93xx_eth_remove(struct platform_device *pdev)
  630. {
  631. struct net_device *dev;
  632. struct ep93xx_priv *ep;
  633. dev = platform_get_drvdata(pdev);
  634. if (dev == NULL)
  635. return 0;
  636. platform_set_drvdata(pdev, NULL);
  637. ep = netdev_priv(dev);
  638. /* @@@ Force down. */
  639. unregister_netdev(dev);
  640. ep93xx_free_buffers(ep);
  641. if (ep->base_addr != NULL)
  642. iounmap(ep->base_addr);
  643. if (ep->res != NULL) {
  644. release_resource(ep->res);
  645. kfree(ep->res);
  646. }
  647. free_netdev(dev);
  648. return 0;
  649. }
  650. static int ep93xx_eth_probe(struct platform_device *pdev)
  651. {
  652. struct ep93xx_eth_data *data;
  653. struct net_device *dev;
  654. struct ep93xx_priv *ep;
  655. struct resource *mem;
  656. int irq;
  657. int err;
  658. if (pdev == NULL)
  659. return -ENODEV;
  660. data = pdev->dev.platform_data;
  661. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  662. irq = platform_get_irq(pdev, 0);
  663. if (!mem || irq < 0)
  664. return -ENXIO;
  665. dev = ep93xx_dev_alloc(data);
  666. if (dev == NULL) {
  667. err = -ENOMEM;
  668. goto err_out;
  669. }
  670. ep = netdev_priv(dev);
  671. ep->dev = dev;
  672. netif_napi_add(dev, &ep->napi, ep93xx_poll, 64);
  673. platform_set_drvdata(pdev, dev);
  674. ep->res = request_mem_region(mem->start, resource_size(mem),
  675. dev_name(&pdev->dev));
  676. if (ep->res == NULL) {
  677. dev_err(&pdev->dev, "Could not reserve memory region\n");
  678. err = -ENOMEM;
  679. goto err_out;
  680. }
  681. ep->base_addr = ioremap(mem->start, resource_size(mem));
  682. if (ep->base_addr == NULL) {
  683. dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
  684. err = -EIO;
  685. goto err_out;
  686. }
  687. ep->irq = irq;
  688. ep->mii.phy_id = data->phy_id;
  689. ep->mii.phy_id_mask = 0x1f;
  690. ep->mii.reg_num_mask = 0x1f;
  691. ep->mii.dev = dev;
  692. ep->mii.mdio_read = ep93xx_mdio_read;
  693. ep->mii.mdio_write = ep93xx_mdio_write;
  694. ep->mdc_divisor = 40; /* Max HCLK 100 MHz, min MDIO clk 2.5 MHz. */
  695. if (is_zero_ether_addr(dev->dev_addr))
  696. random_ether_addr(dev->dev_addr);
  697. err = register_netdev(dev);
  698. if (err) {
  699. dev_err(&pdev->dev, "Failed to register netdev\n");
  700. goto err_out;
  701. }
  702. printk(KERN_INFO "%s: ep93xx on-chip ethernet, IRQ %d, %pM\n",
  703. dev->name, ep->irq, dev->dev_addr);
  704. return 0;
  705. err_out:
  706. ep93xx_eth_remove(pdev);
  707. return err;
  708. }
  709. static struct platform_driver ep93xx_eth_driver = {
  710. .probe = ep93xx_eth_probe,
  711. .remove = ep93xx_eth_remove,
  712. .driver = {
  713. .name = "ep93xx-eth",
  714. .owner = THIS_MODULE,
  715. },
  716. };
  717. static int __init ep93xx_eth_init_module(void)
  718. {
  719. printk(KERN_INFO DRV_MODULE_NAME " version " DRV_MODULE_VERSION " loading\n");
  720. return platform_driver_register(&ep93xx_eth_driver);
  721. }
  722. static void __exit ep93xx_eth_cleanup_module(void)
  723. {
  724. platform_driver_unregister(&ep93xx_eth_driver);
  725. }
  726. module_init(ep93xx_eth_init_module);
  727. module_exit(ep93xx_eth_cleanup_module);
  728. MODULE_LICENSE("GPL");
  729. MODULE_ALIAS("platform:ep93xx-eth");