qib_init.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587
  1. /*
  2. * Copyright (c) 2006, 2007, 2008, 2009, 2010 QLogic Corporation.
  3. * All rights reserved.
  4. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/pci.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/vmalloc.h>
  37. #include <linux/delay.h>
  38. #include <linux/idr.h>
  39. #include "qib.h"
  40. #include "qib_common.h"
  41. /*
  42. * min buffers we want to have per context, after driver
  43. */
  44. #define QIB_MIN_USER_CTXT_BUFCNT 7
  45. #define QLOGIC_IB_R_SOFTWARE_MASK 0xFF
  46. #define QLOGIC_IB_R_SOFTWARE_SHIFT 24
  47. #define QLOGIC_IB_R_EMULATOR_MASK (1ULL<<62)
  48. /*
  49. * Number of ctxts we are configured to use (to allow for more pio
  50. * buffers per ctxt, etc.) Zero means use chip value.
  51. */
  52. ushort qib_cfgctxts;
  53. module_param_named(cfgctxts, qib_cfgctxts, ushort, S_IRUGO);
  54. MODULE_PARM_DESC(cfgctxts, "Set max number of contexts to use");
  55. /*
  56. * If set, do not write to any regs if avoidable, hack to allow
  57. * check for deranged default register values.
  58. */
  59. ushort qib_mini_init;
  60. module_param_named(mini_init, qib_mini_init, ushort, S_IRUGO);
  61. MODULE_PARM_DESC(mini_init, "If set, do minimal diag init");
  62. unsigned qib_n_krcv_queues;
  63. module_param_named(krcvqs, qib_n_krcv_queues, uint, S_IRUGO);
  64. MODULE_PARM_DESC(krcvqs, "number of kernel receive queues per IB port");
  65. /*
  66. * qib_wc_pat parameter:
  67. * 0 is WC via MTRR
  68. * 1 is WC via PAT
  69. * If PAT initialization fails, code reverts back to MTRR
  70. */
  71. unsigned qib_wc_pat = 1; /* default (1) is to use PAT, not MTRR */
  72. module_param_named(wc_pat, qib_wc_pat, uint, S_IRUGO);
  73. MODULE_PARM_DESC(wc_pat, "enable write-combining via PAT mechanism");
  74. struct workqueue_struct *qib_cq_wq;
  75. static void verify_interrupt(unsigned long);
  76. static struct idr qib_unit_table;
  77. u32 qib_cpulist_count;
  78. unsigned long *qib_cpulist;
  79. /* set number of contexts we'll actually use */
  80. void qib_set_ctxtcnt(struct qib_devdata *dd)
  81. {
  82. if (!qib_cfgctxts) {
  83. dd->cfgctxts = dd->first_user_ctxt + num_online_cpus();
  84. if (dd->cfgctxts > dd->ctxtcnt)
  85. dd->cfgctxts = dd->ctxtcnt;
  86. } else if (qib_cfgctxts < dd->num_pports)
  87. dd->cfgctxts = dd->ctxtcnt;
  88. else if (qib_cfgctxts <= dd->ctxtcnt)
  89. dd->cfgctxts = qib_cfgctxts;
  90. else
  91. dd->cfgctxts = dd->ctxtcnt;
  92. }
  93. /*
  94. * Common code for creating the receive context array.
  95. */
  96. int qib_create_ctxts(struct qib_devdata *dd)
  97. {
  98. unsigned i;
  99. int ret;
  100. /*
  101. * Allocate full ctxtcnt array, rather than just cfgctxts, because
  102. * cleanup iterates across all possible ctxts.
  103. */
  104. dd->rcd = kzalloc(sizeof(*dd->rcd) * dd->ctxtcnt, GFP_KERNEL);
  105. if (!dd->rcd) {
  106. qib_dev_err(dd, "Unable to allocate ctxtdata array, "
  107. "failing\n");
  108. ret = -ENOMEM;
  109. goto done;
  110. }
  111. /* create (one or more) kctxt */
  112. for (i = 0; i < dd->first_user_ctxt; ++i) {
  113. struct qib_pportdata *ppd;
  114. struct qib_ctxtdata *rcd;
  115. if (dd->skip_kctxt_mask & (1 << i))
  116. continue;
  117. ppd = dd->pport + (i % dd->num_pports);
  118. rcd = qib_create_ctxtdata(ppd, i);
  119. if (!rcd) {
  120. qib_dev_err(dd, "Unable to allocate ctxtdata"
  121. " for Kernel ctxt, failing\n");
  122. ret = -ENOMEM;
  123. goto done;
  124. }
  125. rcd->pkeys[0] = QIB_DEFAULT_P_KEY;
  126. rcd->seq_cnt = 1;
  127. }
  128. ret = 0;
  129. done:
  130. return ret;
  131. }
  132. /*
  133. * Common code for user and kernel context setup.
  134. */
  135. struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *ppd, u32 ctxt)
  136. {
  137. struct qib_devdata *dd = ppd->dd;
  138. struct qib_ctxtdata *rcd;
  139. rcd = kzalloc(sizeof(*rcd), GFP_KERNEL);
  140. if (rcd) {
  141. INIT_LIST_HEAD(&rcd->qp_wait_list);
  142. rcd->ppd = ppd;
  143. rcd->dd = dd;
  144. rcd->cnt = 1;
  145. rcd->ctxt = ctxt;
  146. dd->rcd[ctxt] = rcd;
  147. dd->f_init_ctxt(rcd);
  148. /*
  149. * To avoid wasting a lot of memory, we allocate 32KB chunks
  150. * of physically contiguous memory, advance through it until
  151. * used up and then allocate more. Of course, we need
  152. * memory to store those extra pointers, now. 32KB seems to
  153. * be the most that is "safe" under memory pressure
  154. * (creating large files and then copying them over
  155. * NFS while doing lots of MPI jobs). The OOM killer can
  156. * get invoked, even though we say we can sleep and this can
  157. * cause significant system problems....
  158. */
  159. rcd->rcvegrbuf_size = 0x8000;
  160. rcd->rcvegrbufs_perchunk =
  161. rcd->rcvegrbuf_size / dd->rcvegrbufsize;
  162. rcd->rcvegrbuf_chunks = (rcd->rcvegrcnt +
  163. rcd->rcvegrbufs_perchunk - 1) /
  164. rcd->rcvegrbufs_perchunk;
  165. }
  166. return rcd;
  167. }
  168. /*
  169. * Common code for initializing the physical port structure.
  170. */
  171. void qib_init_pportdata(struct qib_pportdata *ppd, struct qib_devdata *dd,
  172. u8 hw_pidx, u8 port)
  173. {
  174. ppd->dd = dd;
  175. ppd->hw_pidx = hw_pidx;
  176. ppd->port = port; /* IB port number, not index */
  177. spin_lock_init(&ppd->sdma_lock);
  178. spin_lock_init(&ppd->lflags_lock);
  179. init_waitqueue_head(&ppd->state_wait);
  180. init_timer(&ppd->symerr_clear_timer);
  181. ppd->symerr_clear_timer.function = qib_clear_symerror_on_linkup;
  182. ppd->symerr_clear_timer.data = (unsigned long)ppd;
  183. }
  184. static int init_pioavailregs(struct qib_devdata *dd)
  185. {
  186. int ret, pidx;
  187. u64 *status_page;
  188. dd->pioavailregs_dma = dma_alloc_coherent(
  189. &dd->pcidev->dev, PAGE_SIZE, &dd->pioavailregs_phys,
  190. GFP_KERNEL);
  191. if (!dd->pioavailregs_dma) {
  192. qib_dev_err(dd, "failed to allocate PIOavail reg area "
  193. "in memory\n");
  194. ret = -ENOMEM;
  195. goto done;
  196. }
  197. /*
  198. * We really want L2 cache aligned, but for current CPUs of
  199. * interest, they are the same.
  200. */
  201. status_page = (u64 *)
  202. ((char *) dd->pioavailregs_dma +
  203. ((2 * L1_CACHE_BYTES +
  204. dd->pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
  205. /* device status comes first, for backwards compatibility */
  206. dd->devstatusp = status_page;
  207. *status_page++ = 0;
  208. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  209. dd->pport[pidx].statusp = status_page;
  210. *status_page++ = 0;
  211. }
  212. /*
  213. * Setup buffer to hold freeze and other messages, accessible to
  214. * apps, following statusp. This is per-unit, not per port.
  215. */
  216. dd->freezemsg = (char *) status_page;
  217. *dd->freezemsg = 0;
  218. /* length of msg buffer is "whatever is left" */
  219. ret = (char *) status_page - (char *) dd->pioavailregs_dma;
  220. dd->freezelen = PAGE_SIZE - ret;
  221. ret = 0;
  222. done:
  223. return ret;
  224. }
  225. /**
  226. * init_shadow_tids - allocate the shadow TID array
  227. * @dd: the qlogic_ib device
  228. *
  229. * allocate the shadow TID array, so we can qib_munlock previous
  230. * entries. It may make more sense to move the pageshadow to the
  231. * ctxt data structure, so we only allocate memory for ctxts actually
  232. * in use, since we at 8k per ctxt, now.
  233. * We don't want failures here to prevent use of the driver/chip,
  234. * so no return value.
  235. */
  236. static void init_shadow_tids(struct qib_devdata *dd)
  237. {
  238. struct page **pages;
  239. dma_addr_t *addrs;
  240. pages = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(struct page *));
  241. if (!pages) {
  242. qib_dev_err(dd, "failed to allocate shadow page * "
  243. "array, no expected sends!\n");
  244. goto bail;
  245. }
  246. addrs = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(dma_addr_t));
  247. if (!addrs) {
  248. qib_dev_err(dd, "failed to allocate shadow dma handle "
  249. "array, no expected sends!\n");
  250. goto bail_free;
  251. }
  252. dd->pageshadow = pages;
  253. dd->physshadow = addrs;
  254. return;
  255. bail_free:
  256. vfree(pages);
  257. bail:
  258. dd->pageshadow = NULL;
  259. }
  260. /*
  261. * Do initialization for device that is only needed on
  262. * first detect, not on resets.
  263. */
  264. static int loadtime_init(struct qib_devdata *dd)
  265. {
  266. int ret = 0;
  267. if (((dd->revision >> QLOGIC_IB_R_SOFTWARE_SHIFT) &
  268. QLOGIC_IB_R_SOFTWARE_MASK) != QIB_CHIP_SWVERSION) {
  269. qib_dev_err(dd, "Driver only handles version %d, "
  270. "chip swversion is %d (%llx), failng\n",
  271. QIB_CHIP_SWVERSION,
  272. (int)(dd->revision >>
  273. QLOGIC_IB_R_SOFTWARE_SHIFT) &
  274. QLOGIC_IB_R_SOFTWARE_MASK,
  275. (unsigned long long) dd->revision);
  276. ret = -ENOSYS;
  277. goto done;
  278. }
  279. if (dd->revision & QLOGIC_IB_R_EMULATOR_MASK)
  280. qib_devinfo(dd->pcidev, "%s", dd->boardversion);
  281. spin_lock_init(&dd->pioavail_lock);
  282. spin_lock_init(&dd->sendctrl_lock);
  283. spin_lock_init(&dd->uctxt_lock);
  284. spin_lock_init(&dd->qib_diag_trans_lock);
  285. spin_lock_init(&dd->eep_st_lock);
  286. mutex_init(&dd->eep_lock);
  287. if (qib_mini_init)
  288. goto done;
  289. ret = init_pioavailregs(dd);
  290. init_shadow_tids(dd);
  291. qib_get_eeprom_info(dd);
  292. /* setup time (don't start yet) to verify we got interrupt */
  293. init_timer(&dd->intrchk_timer);
  294. dd->intrchk_timer.function = verify_interrupt;
  295. dd->intrchk_timer.data = (unsigned long) dd;
  296. done:
  297. return ret;
  298. }
  299. /**
  300. * init_after_reset - re-initialize after a reset
  301. * @dd: the qlogic_ib device
  302. *
  303. * sanity check at least some of the values after reset, and
  304. * ensure no receive or transmit (explictly, in case reset
  305. * failed
  306. */
  307. static int init_after_reset(struct qib_devdata *dd)
  308. {
  309. int i;
  310. /*
  311. * Ensure chip does no sends or receives, tail updates, or
  312. * pioavail updates while we re-initialize. This is mostly
  313. * for the driver data structures, not chip registers.
  314. */
  315. for (i = 0; i < dd->num_pports; ++i) {
  316. /*
  317. * ctxt == -1 means "all contexts". Only really safe for
  318. * _dis_abling things, as here.
  319. */
  320. dd->f_rcvctrl(dd->pport + i, QIB_RCVCTRL_CTXT_DIS |
  321. QIB_RCVCTRL_INTRAVAIL_DIS |
  322. QIB_RCVCTRL_TAILUPD_DIS, -1);
  323. /* Redundant across ports for some, but no big deal. */
  324. dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_DIS |
  325. QIB_SENDCTRL_AVAIL_DIS);
  326. }
  327. return 0;
  328. }
  329. static void enable_chip(struct qib_devdata *dd)
  330. {
  331. u64 rcvmask;
  332. int i;
  333. /*
  334. * Enable PIO send, and update of PIOavail regs to memory.
  335. */
  336. for (i = 0; i < dd->num_pports; ++i)
  337. dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_ENB |
  338. QIB_SENDCTRL_AVAIL_ENB);
  339. /*
  340. * Enable kernel ctxts' receive and receive interrupt.
  341. * Other ctxts done as user opens and inits them.
  342. */
  343. rcvmask = QIB_RCVCTRL_CTXT_ENB | QIB_RCVCTRL_INTRAVAIL_ENB;
  344. rcvmask |= (dd->flags & QIB_NODMA_RTAIL) ?
  345. QIB_RCVCTRL_TAILUPD_DIS : QIB_RCVCTRL_TAILUPD_ENB;
  346. for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
  347. struct qib_ctxtdata *rcd = dd->rcd[i];
  348. if (rcd)
  349. dd->f_rcvctrl(rcd->ppd, rcvmask, i);
  350. }
  351. }
  352. static void verify_interrupt(unsigned long opaque)
  353. {
  354. struct qib_devdata *dd = (struct qib_devdata *) opaque;
  355. if (!dd)
  356. return; /* being torn down */
  357. /*
  358. * If we don't have a lid or any interrupts, let the user know and
  359. * don't bother checking again.
  360. */
  361. if (dd->int_counter == 0) {
  362. if (!dd->f_intr_fallback(dd))
  363. dev_err(&dd->pcidev->dev, "No interrupts detected, "
  364. "not usable.\n");
  365. else /* re-arm the timer to see if fallback works */
  366. mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
  367. }
  368. }
  369. static void init_piobuf_state(struct qib_devdata *dd)
  370. {
  371. int i, pidx;
  372. u32 uctxts;
  373. /*
  374. * Ensure all buffers are free, and fifos empty. Buffers
  375. * are common, so only do once for port 0.
  376. *
  377. * After enable and qib_chg_pioavailkernel so we can safely
  378. * enable pioavail updates and PIOENABLE. After this, packets
  379. * are ready and able to go out.
  380. */
  381. dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_ALL);
  382. for (pidx = 0; pidx < dd->num_pports; ++pidx)
  383. dd->f_sendctrl(dd->pport + pidx, QIB_SENDCTRL_FLUSH);
  384. /*
  385. * If not all sendbufs are used, add the one to each of the lower
  386. * numbered contexts. pbufsctxt and lastctxt_piobuf are
  387. * calculated in chip-specific code because it may cause some
  388. * chip-specific adjustments to be made.
  389. */
  390. uctxts = dd->cfgctxts - dd->first_user_ctxt;
  391. dd->ctxts_extrabuf = dd->pbufsctxt ?
  392. dd->lastctxt_piobuf - (dd->pbufsctxt * uctxts) : 0;
  393. /*
  394. * Set up the shadow copies of the piobufavail registers,
  395. * which we compare against the chip registers for now, and
  396. * the in memory DMA'ed copies of the registers.
  397. * By now pioavail updates to memory should have occurred, so
  398. * copy them into our working/shadow registers; this is in
  399. * case something went wrong with abort, but mostly to get the
  400. * initial values of the generation bit correct.
  401. */
  402. for (i = 0; i < dd->pioavregs; i++) {
  403. __le64 tmp;
  404. tmp = dd->pioavailregs_dma[i];
  405. /*
  406. * Don't need to worry about pioavailkernel here
  407. * because we will call qib_chg_pioavailkernel() later
  408. * in initialization, to busy out buffers as needed.
  409. */
  410. dd->pioavailshadow[i] = le64_to_cpu(tmp);
  411. }
  412. while (i < ARRAY_SIZE(dd->pioavailshadow))
  413. dd->pioavailshadow[i++] = 0; /* for debugging sanity */
  414. /* after pioavailshadow is setup */
  415. qib_chg_pioavailkernel(dd, 0, dd->piobcnt2k + dd->piobcnt4k,
  416. TXCHK_CHG_TYPE_KERN, NULL);
  417. dd->f_initvl15_bufs(dd);
  418. }
  419. /**
  420. * qib_init - do the actual initialization sequence on the chip
  421. * @dd: the qlogic_ib device
  422. * @reinit: reinitializing, so don't allocate new memory
  423. *
  424. * Do the actual initialization sequence on the chip. This is done
  425. * both from the init routine called from the PCI infrastructure, and
  426. * when we reset the chip, or detect that it was reset internally,
  427. * or it's administratively re-enabled.
  428. *
  429. * Memory allocation here and in called routines is only done in
  430. * the first case (reinit == 0). We have to be careful, because even
  431. * without memory allocation, we need to re-write all the chip registers
  432. * TIDs, etc. after the reset or enable has completed.
  433. */
  434. int qib_init(struct qib_devdata *dd, int reinit)
  435. {
  436. int ret = 0, pidx, lastfail = 0;
  437. u32 portok = 0;
  438. unsigned i;
  439. struct qib_ctxtdata *rcd;
  440. struct qib_pportdata *ppd;
  441. unsigned long flags;
  442. /* Set linkstate to unknown, so we can watch for a transition. */
  443. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  444. ppd = dd->pport + pidx;
  445. spin_lock_irqsave(&ppd->lflags_lock, flags);
  446. ppd->lflags &= ~(QIBL_LINKACTIVE | QIBL_LINKARMED |
  447. QIBL_LINKDOWN | QIBL_LINKINIT |
  448. QIBL_LINKV);
  449. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  450. }
  451. if (reinit)
  452. ret = init_after_reset(dd);
  453. else
  454. ret = loadtime_init(dd);
  455. if (ret)
  456. goto done;
  457. /* Bypass most chip-init, to get to device creation */
  458. if (qib_mini_init)
  459. return 0;
  460. ret = dd->f_late_initreg(dd);
  461. if (ret)
  462. goto done;
  463. /* dd->rcd can be NULL if early init failed */
  464. for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
  465. /*
  466. * Set up the (kernel) rcvhdr queue and egr TIDs. If doing
  467. * re-init, the simplest way to handle this is to free
  468. * existing, and re-allocate.
  469. * Need to re-create rest of ctxt 0 ctxtdata as well.
  470. */
  471. rcd = dd->rcd[i];
  472. if (!rcd)
  473. continue;
  474. lastfail = qib_create_rcvhdrq(dd, rcd);
  475. if (!lastfail)
  476. lastfail = qib_setup_eagerbufs(rcd);
  477. if (lastfail) {
  478. qib_dev_err(dd, "failed to allocate kernel ctxt's "
  479. "rcvhdrq and/or egr bufs\n");
  480. continue;
  481. }
  482. }
  483. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  484. int mtu;
  485. if (lastfail)
  486. ret = lastfail;
  487. ppd = dd->pport + pidx;
  488. mtu = ib_mtu_enum_to_int(qib_ibmtu);
  489. if (mtu == -1) {
  490. mtu = QIB_DEFAULT_MTU;
  491. qib_ibmtu = 0; /* don't leave invalid value */
  492. }
  493. /* set max we can ever have for this driver load */
  494. ppd->init_ibmaxlen = min(mtu > 2048 ?
  495. dd->piosize4k : dd->piosize2k,
  496. dd->rcvegrbufsize +
  497. (dd->rcvhdrentsize << 2));
  498. /*
  499. * Have to initialize ibmaxlen, but this will normally
  500. * change immediately in qib_set_mtu().
  501. */
  502. ppd->ibmaxlen = ppd->init_ibmaxlen;
  503. qib_set_mtu(ppd, mtu);
  504. spin_lock_irqsave(&ppd->lflags_lock, flags);
  505. ppd->lflags |= QIBL_IB_LINK_DISABLED;
  506. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  507. lastfail = dd->f_bringup_serdes(ppd);
  508. if (lastfail) {
  509. qib_devinfo(dd->pcidev,
  510. "Failed to bringup IB port %u\n", ppd->port);
  511. lastfail = -ENETDOWN;
  512. continue;
  513. }
  514. /* let link come up, and enable IBC */
  515. spin_lock_irqsave(&ppd->lflags_lock, flags);
  516. ppd->lflags &= ~QIBL_IB_LINK_DISABLED;
  517. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  518. portok++;
  519. }
  520. if (!portok) {
  521. /* none of the ports initialized */
  522. if (!ret && lastfail)
  523. ret = lastfail;
  524. else if (!ret)
  525. ret = -ENETDOWN;
  526. /* but continue on, so we can debug cause */
  527. }
  528. enable_chip(dd);
  529. init_piobuf_state(dd);
  530. done:
  531. if (!ret) {
  532. /* chip is OK for user apps; mark it as initialized */
  533. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  534. ppd = dd->pport + pidx;
  535. /*
  536. * Set status even if port serdes is not initialized
  537. * so that diags will work.
  538. */
  539. *ppd->statusp |= QIB_STATUS_CHIP_PRESENT |
  540. QIB_STATUS_INITTED;
  541. if (!ppd->link_speed_enabled)
  542. continue;
  543. if (dd->flags & QIB_HAS_SEND_DMA)
  544. ret = qib_setup_sdma(ppd);
  545. init_timer(&ppd->hol_timer);
  546. ppd->hol_timer.function = qib_hol_event;
  547. ppd->hol_timer.data = (unsigned long)ppd;
  548. ppd->hol_state = QIB_HOL_UP;
  549. }
  550. /* now we can enable all interrupts from the chip */
  551. dd->f_set_intr_state(dd, 1);
  552. /*
  553. * Setup to verify we get an interrupt, and fallback
  554. * to an alternate if necessary and possible.
  555. */
  556. mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
  557. /* start stats retrieval timer */
  558. mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
  559. }
  560. /* if ret is non-zero, we probably should do some cleanup here... */
  561. return ret;
  562. }
  563. /*
  564. * These next two routines are placeholders in case we don't have per-arch
  565. * code for controlling write combining. If explicit control of write
  566. * combining is not available, performance will probably be awful.
  567. */
  568. int __attribute__((weak)) qib_enable_wc(struct qib_devdata *dd)
  569. {
  570. return -EOPNOTSUPP;
  571. }
  572. void __attribute__((weak)) qib_disable_wc(struct qib_devdata *dd)
  573. {
  574. }
  575. static inline struct qib_devdata *__qib_lookup(int unit)
  576. {
  577. return idr_find(&qib_unit_table, unit);
  578. }
  579. struct qib_devdata *qib_lookup(int unit)
  580. {
  581. struct qib_devdata *dd;
  582. unsigned long flags;
  583. spin_lock_irqsave(&qib_devs_lock, flags);
  584. dd = __qib_lookup(unit);
  585. spin_unlock_irqrestore(&qib_devs_lock, flags);
  586. return dd;
  587. }
  588. /*
  589. * Stop the timers during unit shutdown, or after an error late
  590. * in initialization.
  591. */
  592. static void qib_stop_timers(struct qib_devdata *dd)
  593. {
  594. struct qib_pportdata *ppd;
  595. int pidx;
  596. if (dd->stats_timer.data) {
  597. del_timer_sync(&dd->stats_timer);
  598. dd->stats_timer.data = 0;
  599. }
  600. if (dd->intrchk_timer.data) {
  601. del_timer_sync(&dd->intrchk_timer);
  602. dd->intrchk_timer.data = 0;
  603. }
  604. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  605. ppd = dd->pport + pidx;
  606. if (ppd->hol_timer.data)
  607. del_timer_sync(&ppd->hol_timer);
  608. if (ppd->led_override_timer.data) {
  609. del_timer_sync(&ppd->led_override_timer);
  610. atomic_set(&ppd->led_override_timer_active, 0);
  611. }
  612. if (ppd->symerr_clear_timer.data)
  613. del_timer_sync(&ppd->symerr_clear_timer);
  614. }
  615. }
  616. /**
  617. * qib_shutdown_device - shut down a device
  618. * @dd: the qlogic_ib device
  619. *
  620. * This is called to make the device quiet when we are about to
  621. * unload the driver, and also when the device is administratively
  622. * disabled. It does not free any data structures.
  623. * Everything it does has to be setup again by qib_init(dd, 1)
  624. */
  625. static void qib_shutdown_device(struct qib_devdata *dd)
  626. {
  627. struct qib_pportdata *ppd;
  628. unsigned pidx;
  629. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  630. ppd = dd->pport + pidx;
  631. spin_lock_irq(&ppd->lflags_lock);
  632. ppd->lflags &= ~(QIBL_LINKDOWN | QIBL_LINKINIT |
  633. QIBL_LINKARMED | QIBL_LINKACTIVE |
  634. QIBL_LINKV);
  635. spin_unlock_irq(&ppd->lflags_lock);
  636. *ppd->statusp &= ~(QIB_STATUS_IB_CONF | QIB_STATUS_IB_READY);
  637. }
  638. dd->flags &= ~QIB_INITTED;
  639. /* mask interrupts, but not errors */
  640. dd->f_set_intr_state(dd, 0);
  641. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  642. ppd = dd->pport + pidx;
  643. dd->f_rcvctrl(ppd, QIB_RCVCTRL_TAILUPD_DIS |
  644. QIB_RCVCTRL_CTXT_DIS |
  645. QIB_RCVCTRL_INTRAVAIL_DIS |
  646. QIB_RCVCTRL_PKEY_ENB, -1);
  647. /*
  648. * Gracefully stop all sends allowing any in progress to
  649. * trickle out first.
  650. */
  651. dd->f_sendctrl(ppd, QIB_SENDCTRL_CLEAR);
  652. }
  653. /*
  654. * Enough for anything that's going to trickle out to have actually
  655. * done so.
  656. */
  657. udelay(20);
  658. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  659. ppd = dd->pport + pidx;
  660. dd->f_setextled(ppd, 0); /* make sure LEDs are off */
  661. if (dd->flags & QIB_HAS_SEND_DMA)
  662. qib_teardown_sdma(ppd);
  663. dd->f_sendctrl(ppd, QIB_SENDCTRL_AVAIL_DIS |
  664. QIB_SENDCTRL_SEND_DIS);
  665. /*
  666. * Clear SerdesEnable.
  667. * We can't count on interrupts since we are stopping.
  668. */
  669. dd->f_quiet_serdes(ppd);
  670. }
  671. qib_update_eeprom_log(dd);
  672. }
  673. /**
  674. * qib_free_ctxtdata - free a context's allocated data
  675. * @dd: the qlogic_ib device
  676. * @rcd: the ctxtdata structure
  677. *
  678. * free up any allocated data for a context
  679. * This should not touch anything that would affect a simultaneous
  680. * re-allocation of context data, because it is called after qib_mutex
  681. * is released (and can be called from reinit as well).
  682. * It should never change any chip state, or global driver state.
  683. */
  684. void qib_free_ctxtdata(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
  685. {
  686. if (!rcd)
  687. return;
  688. if (rcd->rcvhdrq) {
  689. dma_free_coherent(&dd->pcidev->dev, rcd->rcvhdrq_size,
  690. rcd->rcvhdrq, rcd->rcvhdrq_phys);
  691. rcd->rcvhdrq = NULL;
  692. if (rcd->rcvhdrtail_kvaddr) {
  693. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  694. rcd->rcvhdrtail_kvaddr,
  695. rcd->rcvhdrqtailaddr_phys);
  696. rcd->rcvhdrtail_kvaddr = NULL;
  697. }
  698. }
  699. if (rcd->rcvegrbuf) {
  700. unsigned e;
  701. for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
  702. void *base = rcd->rcvegrbuf[e];
  703. size_t size = rcd->rcvegrbuf_size;
  704. dma_free_coherent(&dd->pcidev->dev, size,
  705. base, rcd->rcvegrbuf_phys[e]);
  706. }
  707. kfree(rcd->rcvegrbuf);
  708. rcd->rcvegrbuf = NULL;
  709. kfree(rcd->rcvegrbuf_phys);
  710. rcd->rcvegrbuf_phys = NULL;
  711. rcd->rcvegrbuf_chunks = 0;
  712. }
  713. kfree(rcd->tid_pg_list);
  714. vfree(rcd->user_event_mask);
  715. vfree(rcd->subctxt_uregbase);
  716. vfree(rcd->subctxt_rcvegrbuf);
  717. vfree(rcd->subctxt_rcvhdr_base);
  718. kfree(rcd);
  719. }
  720. /*
  721. * Perform a PIO buffer bandwidth write test, to verify proper system
  722. * configuration. Even when all the setup calls work, occasionally
  723. * BIOS or other issues can prevent write combining from working, or
  724. * can cause other bandwidth problems to the chip.
  725. *
  726. * This test simply writes the same buffer over and over again, and
  727. * measures close to the peak bandwidth to the chip (not testing
  728. * data bandwidth to the wire). On chips that use an address-based
  729. * trigger to send packets to the wire, this is easy. On chips that
  730. * use a count to trigger, we want to make sure that the packet doesn't
  731. * go out on the wire, or trigger flow control checks.
  732. */
  733. static void qib_verify_pioperf(struct qib_devdata *dd)
  734. {
  735. u32 pbnum, cnt, lcnt;
  736. u32 __iomem *piobuf;
  737. u32 *addr;
  738. u64 msecs, emsecs;
  739. piobuf = dd->f_getsendbuf(dd->pport, 0ULL, &pbnum);
  740. if (!piobuf) {
  741. qib_devinfo(dd->pcidev,
  742. "No PIObufs for checking perf, skipping\n");
  743. return;
  744. }
  745. /*
  746. * Enough to give us a reasonable test, less than piobuf size, and
  747. * likely multiple of store buffer length.
  748. */
  749. cnt = 1024;
  750. addr = vmalloc(cnt);
  751. if (!addr) {
  752. qib_devinfo(dd->pcidev,
  753. "Couldn't get memory for checking PIO perf,"
  754. " skipping\n");
  755. goto done;
  756. }
  757. preempt_disable(); /* we want reasonably accurate elapsed time */
  758. msecs = 1 + jiffies_to_msecs(jiffies);
  759. for (lcnt = 0; lcnt < 10000U; lcnt++) {
  760. /* wait until we cross msec boundary */
  761. if (jiffies_to_msecs(jiffies) >= msecs)
  762. break;
  763. udelay(1);
  764. }
  765. dd->f_set_armlaunch(dd, 0);
  766. /*
  767. * length 0, no dwords actually sent
  768. */
  769. writeq(0, piobuf);
  770. qib_flush_wc();
  771. /*
  772. * This is only roughly accurate, since even with preempt we
  773. * still take interrupts that could take a while. Running for
  774. * >= 5 msec seems to get us "close enough" to accurate values.
  775. */
  776. msecs = jiffies_to_msecs(jiffies);
  777. for (emsecs = lcnt = 0; emsecs <= 5UL; lcnt++) {
  778. qib_pio_copy(piobuf + 64, addr, cnt >> 2);
  779. emsecs = jiffies_to_msecs(jiffies) - msecs;
  780. }
  781. /* 1 GiB/sec, slightly over IB SDR line rate */
  782. if (lcnt < (emsecs * 1024U))
  783. qib_dev_err(dd,
  784. "Performance problem: bandwidth to PIO buffers is "
  785. "only %u MiB/sec\n",
  786. lcnt / (u32) emsecs);
  787. preempt_enable();
  788. vfree(addr);
  789. done:
  790. /* disarm piobuf, so it's available again */
  791. dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_BUF(pbnum));
  792. qib_sendbuf_done(dd, pbnum);
  793. dd->f_set_armlaunch(dd, 1);
  794. }
  795. void qib_free_devdata(struct qib_devdata *dd)
  796. {
  797. unsigned long flags;
  798. spin_lock_irqsave(&qib_devs_lock, flags);
  799. idr_remove(&qib_unit_table, dd->unit);
  800. list_del(&dd->list);
  801. spin_unlock_irqrestore(&qib_devs_lock, flags);
  802. ib_dealloc_device(&dd->verbs_dev.ibdev);
  803. }
  804. /*
  805. * Allocate our primary per-unit data structure. Must be done via verbs
  806. * allocator, because the verbs cleanup process both does cleanup and
  807. * free of the data structure.
  808. * "extra" is for chip-specific data.
  809. *
  810. * Use the idr mechanism to get a unit number for this unit.
  811. */
  812. struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra)
  813. {
  814. unsigned long flags;
  815. struct qib_devdata *dd;
  816. int ret;
  817. if (!idr_pre_get(&qib_unit_table, GFP_KERNEL)) {
  818. dd = ERR_PTR(-ENOMEM);
  819. goto bail;
  820. }
  821. dd = (struct qib_devdata *) ib_alloc_device(sizeof(*dd) + extra);
  822. if (!dd) {
  823. dd = ERR_PTR(-ENOMEM);
  824. goto bail;
  825. }
  826. spin_lock_irqsave(&qib_devs_lock, flags);
  827. ret = idr_get_new(&qib_unit_table, dd, &dd->unit);
  828. if (ret >= 0)
  829. list_add(&dd->list, &qib_dev_list);
  830. spin_unlock_irqrestore(&qib_devs_lock, flags);
  831. if (ret < 0) {
  832. qib_early_err(&pdev->dev,
  833. "Could not allocate unit ID: error %d\n", -ret);
  834. ib_dealloc_device(&dd->verbs_dev.ibdev);
  835. dd = ERR_PTR(ret);
  836. goto bail;
  837. }
  838. if (!qib_cpulist_count) {
  839. u32 count = num_online_cpus();
  840. qib_cpulist = kzalloc(BITS_TO_LONGS(count) *
  841. sizeof(long), GFP_KERNEL);
  842. if (qib_cpulist)
  843. qib_cpulist_count = count;
  844. else
  845. qib_early_err(&pdev->dev, "Could not alloc cpulist "
  846. "info, cpu affinity might be wrong\n");
  847. }
  848. bail:
  849. return dd;
  850. }
  851. /*
  852. * Called from freeze mode handlers, and from PCI error
  853. * reporting code. Should be paranoid about state of
  854. * system and data structures.
  855. */
  856. void qib_disable_after_error(struct qib_devdata *dd)
  857. {
  858. if (dd->flags & QIB_INITTED) {
  859. u32 pidx;
  860. dd->flags &= ~QIB_INITTED;
  861. if (dd->pport)
  862. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  863. struct qib_pportdata *ppd;
  864. ppd = dd->pport + pidx;
  865. if (dd->flags & QIB_PRESENT) {
  866. qib_set_linkstate(ppd,
  867. QIB_IB_LINKDOWN_DISABLE);
  868. dd->f_setextled(ppd, 0);
  869. }
  870. *ppd->statusp &= ~QIB_STATUS_IB_READY;
  871. }
  872. }
  873. /*
  874. * Mark as having had an error for driver, and also
  875. * for /sys and status word mapped to user programs.
  876. * This marks unit as not usable, until reset.
  877. */
  878. if (dd->devstatusp)
  879. *dd->devstatusp |= QIB_STATUS_HWERROR;
  880. }
  881. static void __devexit qib_remove_one(struct pci_dev *);
  882. static int __devinit qib_init_one(struct pci_dev *,
  883. const struct pci_device_id *);
  884. #define DRIVER_LOAD_MSG "QLogic " QIB_DRV_NAME " loaded: "
  885. #define PFX QIB_DRV_NAME ": "
  886. static const struct pci_device_id qib_pci_tbl[] = {
  887. { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_QLOGIC_IB_6120) },
  888. { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7220) },
  889. { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7322) },
  890. { 0, }
  891. };
  892. MODULE_DEVICE_TABLE(pci, qib_pci_tbl);
  893. struct pci_driver qib_driver = {
  894. .name = QIB_DRV_NAME,
  895. .probe = qib_init_one,
  896. .remove = __devexit_p(qib_remove_one),
  897. .id_table = qib_pci_tbl,
  898. .err_handler = &qib_pci_err_handler,
  899. };
  900. /*
  901. * Do all the generic driver unit- and chip-independent memory
  902. * allocation and initialization.
  903. */
  904. static int __init qlogic_ib_init(void)
  905. {
  906. int ret;
  907. ret = qib_dev_init();
  908. if (ret)
  909. goto bail;
  910. qib_cq_wq = create_singlethread_workqueue("qib_cq");
  911. if (!qib_cq_wq) {
  912. ret = -ENOMEM;
  913. goto bail_dev;
  914. }
  915. /*
  916. * These must be called before the driver is registered with
  917. * the PCI subsystem.
  918. */
  919. idr_init(&qib_unit_table);
  920. if (!idr_pre_get(&qib_unit_table, GFP_KERNEL)) {
  921. printk(KERN_ERR QIB_DRV_NAME ": idr_pre_get() failed\n");
  922. ret = -ENOMEM;
  923. goto bail_cq_wq;
  924. }
  925. ret = pci_register_driver(&qib_driver);
  926. if (ret < 0) {
  927. printk(KERN_ERR QIB_DRV_NAME
  928. ": Unable to register driver: error %d\n", -ret);
  929. goto bail_unit;
  930. }
  931. /* not fatal if it doesn't work */
  932. if (qib_init_qibfs())
  933. printk(KERN_ERR QIB_DRV_NAME ": Unable to register ipathfs\n");
  934. goto bail; /* all OK */
  935. bail_unit:
  936. idr_destroy(&qib_unit_table);
  937. bail_cq_wq:
  938. destroy_workqueue(qib_cq_wq);
  939. bail_dev:
  940. qib_dev_cleanup();
  941. bail:
  942. return ret;
  943. }
  944. module_init(qlogic_ib_init);
  945. /*
  946. * Do the non-unit driver cleanup, memory free, etc. at unload.
  947. */
  948. static void __exit qlogic_ib_cleanup(void)
  949. {
  950. int ret;
  951. ret = qib_exit_qibfs();
  952. if (ret)
  953. printk(KERN_ERR QIB_DRV_NAME ": "
  954. "Unable to cleanup counter filesystem: "
  955. "error %d\n", -ret);
  956. pci_unregister_driver(&qib_driver);
  957. destroy_workqueue(qib_cq_wq);
  958. qib_cpulist_count = 0;
  959. kfree(qib_cpulist);
  960. idr_destroy(&qib_unit_table);
  961. qib_dev_cleanup();
  962. }
  963. module_exit(qlogic_ib_cleanup);
  964. /* this can only be called after a successful initialization */
  965. static void cleanup_device_data(struct qib_devdata *dd)
  966. {
  967. int ctxt;
  968. int pidx;
  969. struct qib_ctxtdata **tmp;
  970. unsigned long flags;
  971. /* users can't do anything more with chip */
  972. for (pidx = 0; pidx < dd->num_pports; ++pidx)
  973. if (dd->pport[pidx].statusp)
  974. *dd->pport[pidx].statusp &= ~QIB_STATUS_CHIP_PRESENT;
  975. if (!qib_wc_pat)
  976. qib_disable_wc(dd);
  977. if (dd->pioavailregs_dma) {
  978. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  979. (void *) dd->pioavailregs_dma,
  980. dd->pioavailregs_phys);
  981. dd->pioavailregs_dma = NULL;
  982. }
  983. if (dd->pageshadow) {
  984. struct page **tmpp = dd->pageshadow;
  985. dma_addr_t *tmpd = dd->physshadow;
  986. int i, cnt = 0;
  987. for (ctxt = 0; ctxt < dd->cfgctxts; ctxt++) {
  988. int ctxt_tidbase = ctxt * dd->rcvtidcnt;
  989. int maxtid = ctxt_tidbase + dd->rcvtidcnt;
  990. for (i = ctxt_tidbase; i < maxtid; i++) {
  991. if (!tmpp[i])
  992. continue;
  993. pci_unmap_page(dd->pcidev, tmpd[i],
  994. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  995. qib_release_user_pages(&tmpp[i], 1);
  996. tmpp[i] = NULL;
  997. cnt++;
  998. }
  999. }
  1000. tmpp = dd->pageshadow;
  1001. dd->pageshadow = NULL;
  1002. vfree(tmpp);
  1003. }
  1004. /*
  1005. * Free any resources still in use (usually just kernel contexts)
  1006. * at unload; we do for ctxtcnt, because that's what we allocate.
  1007. * We acquire lock to be really paranoid that rcd isn't being
  1008. * accessed from some interrupt-related code (that should not happen,
  1009. * but best to be sure).
  1010. */
  1011. spin_lock_irqsave(&dd->uctxt_lock, flags);
  1012. tmp = dd->rcd;
  1013. dd->rcd = NULL;
  1014. spin_unlock_irqrestore(&dd->uctxt_lock, flags);
  1015. for (ctxt = 0; tmp && ctxt < dd->ctxtcnt; ctxt++) {
  1016. struct qib_ctxtdata *rcd = tmp[ctxt];
  1017. tmp[ctxt] = NULL; /* debugging paranoia */
  1018. qib_free_ctxtdata(dd, rcd);
  1019. }
  1020. kfree(tmp);
  1021. kfree(dd->boardname);
  1022. }
  1023. /*
  1024. * Clean up on unit shutdown, or error during unit load after
  1025. * successful initialization.
  1026. */
  1027. static void qib_postinit_cleanup(struct qib_devdata *dd)
  1028. {
  1029. /*
  1030. * Clean up chip-specific stuff.
  1031. * We check for NULL here, because it's outside
  1032. * the kregbase check, and we need to call it
  1033. * after the free_irq. Thus it's possible that
  1034. * the function pointers were never initialized.
  1035. */
  1036. if (dd->f_cleanup)
  1037. dd->f_cleanup(dd);
  1038. qib_pcie_ddcleanup(dd);
  1039. cleanup_device_data(dd);
  1040. qib_free_devdata(dd);
  1041. }
  1042. static int __devinit qib_init_one(struct pci_dev *pdev,
  1043. const struct pci_device_id *ent)
  1044. {
  1045. int ret, j, pidx, initfail;
  1046. struct qib_devdata *dd = NULL;
  1047. ret = qib_pcie_init(pdev, ent);
  1048. if (ret)
  1049. goto bail;
  1050. /*
  1051. * Do device-specific initialiation, function table setup, dd
  1052. * allocation, etc.
  1053. */
  1054. switch (ent->device) {
  1055. case PCI_DEVICE_ID_QLOGIC_IB_6120:
  1056. #ifdef CONFIG_PCI_MSI
  1057. dd = qib_init_iba6120_funcs(pdev, ent);
  1058. #else
  1059. qib_early_err(&pdev->dev, "QLogic PCIE device 0x%x cannot "
  1060. "work if CONFIG_PCI_MSI is not enabled\n",
  1061. ent->device);
  1062. dd = ERR_PTR(-ENODEV);
  1063. #endif
  1064. break;
  1065. case PCI_DEVICE_ID_QLOGIC_IB_7220:
  1066. dd = qib_init_iba7220_funcs(pdev, ent);
  1067. break;
  1068. case PCI_DEVICE_ID_QLOGIC_IB_7322:
  1069. dd = qib_init_iba7322_funcs(pdev, ent);
  1070. break;
  1071. default:
  1072. qib_early_err(&pdev->dev, "Failing on unknown QLogic "
  1073. "deviceid 0x%x\n", ent->device);
  1074. ret = -ENODEV;
  1075. }
  1076. if (IS_ERR(dd))
  1077. ret = PTR_ERR(dd);
  1078. if (ret)
  1079. goto bail; /* error already printed */
  1080. /* do the generic initialization */
  1081. initfail = qib_init(dd, 0);
  1082. ret = qib_register_ib_device(dd);
  1083. /*
  1084. * Now ready for use. this should be cleared whenever we
  1085. * detect a reset, or initiate one. If earlier failure,
  1086. * we still create devices, so diags, etc. can be used
  1087. * to determine cause of problem.
  1088. */
  1089. if (!qib_mini_init && !initfail && !ret)
  1090. dd->flags |= QIB_INITTED;
  1091. j = qib_device_create(dd);
  1092. if (j)
  1093. qib_dev_err(dd, "Failed to create /dev devices: %d\n", -j);
  1094. j = qibfs_add(dd);
  1095. if (j)
  1096. qib_dev_err(dd, "Failed filesystem setup for counters: %d\n",
  1097. -j);
  1098. if (qib_mini_init || initfail || ret) {
  1099. qib_stop_timers(dd);
  1100. flush_workqueue(ib_wq);
  1101. for (pidx = 0; pidx < dd->num_pports; ++pidx)
  1102. dd->f_quiet_serdes(dd->pport + pidx);
  1103. if (qib_mini_init)
  1104. goto bail;
  1105. if (!j) {
  1106. (void) qibfs_remove(dd);
  1107. qib_device_remove(dd);
  1108. }
  1109. if (!ret)
  1110. qib_unregister_ib_device(dd);
  1111. qib_postinit_cleanup(dd);
  1112. if (initfail)
  1113. ret = initfail;
  1114. goto bail;
  1115. }
  1116. if (!qib_wc_pat) {
  1117. ret = qib_enable_wc(dd);
  1118. if (ret) {
  1119. qib_dev_err(dd, "Write combining not enabled "
  1120. "(err %d): performance may be poor\n",
  1121. -ret);
  1122. ret = 0;
  1123. }
  1124. }
  1125. qib_verify_pioperf(dd);
  1126. bail:
  1127. return ret;
  1128. }
  1129. static void __devexit qib_remove_one(struct pci_dev *pdev)
  1130. {
  1131. struct qib_devdata *dd = pci_get_drvdata(pdev);
  1132. int ret;
  1133. /* unregister from IB core */
  1134. qib_unregister_ib_device(dd);
  1135. /*
  1136. * Disable the IB link, disable interrupts on the device,
  1137. * clear dma engines, etc.
  1138. */
  1139. if (!qib_mini_init)
  1140. qib_shutdown_device(dd);
  1141. qib_stop_timers(dd);
  1142. /* wait until all of our (qsfp) queue_work() calls complete */
  1143. flush_workqueue(ib_wq);
  1144. ret = qibfs_remove(dd);
  1145. if (ret)
  1146. qib_dev_err(dd, "Failed counters filesystem cleanup: %d\n",
  1147. -ret);
  1148. qib_device_remove(dd);
  1149. qib_postinit_cleanup(dd);
  1150. }
  1151. /**
  1152. * qib_create_rcvhdrq - create a receive header queue
  1153. * @dd: the qlogic_ib device
  1154. * @rcd: the context data
  1155. *
  1156. * This must be contiguous memory (from an i/o perspective), and must be
  1157. * DMA'able (which means for some systems, it will go through an IOMMU,
  1158. * or be forced into a low address range).
  1159. */
  1160. int qib_create_rcvhdrq(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
  1161. {
  1162. unsigned amt;
  1163. if (!rcd->rcvhdrq) {
  1164. dma_addr_t phys_hdrqtail;
  1165. gfp_t gfp_flags;
  1166. amt = ALIGN(dd->rcvhdrcnt * dd->rcvhdrentsize *
  1167. sizeof(u32), PAGE_SIZE);
  1168. gfp_flags = (rcd->ctxt >= dd->first_user_ctxt) ?
  1169. GFP_USER : GFP_KERNEL;
  1170. rcd->rcvhdrq = dma_alloc_coherent(
  1171. &dd->pcidev->dev, amt, &rcd->rcvhdrq_phys,
  1172. gfp_flags | __GFP_COMP);
  1173. if (!rcd->rcvhdrq) {
  1174. qib_dev_err(dd, "attempt to allocate %d bytes "
  1175. "for ctxt %u rcvhdrq failed\n",
  1176. amt, rcd->ctxt);
  1177. goto bail;
  1178. }
  1179. if (rcd->ctxt >= dd->first_user_ctxt) {
  1180. rcd->user_event_mask = vmalloc_user(PAGE_SIZE);
  1181. if (!rcd->user_event_mask)
  1182. goto bail_free_hdrq;
  1183. }
  1184. if (!(dd->flags & QIB_NODMA_RTAIL)) {
  1185. rcd->rcvhdrtail_kvaddr = dma_alloc_coherent(
  1186. &dd->pcidev->dev, PAGE_SIZE, &phys_hdrqtail,
  1187. gfp_flags);
  1188. if (!rcd->rcvhdrtail_kvaddr)
  1189. goto bail_free;
  1190. rcd->rcvhdrqtailaddr_phys = phys_hdrqtail;
  1191. }
  1192. rcd->rcvhdrq_size = amt;
  1193. }
  1194. /* clear for security and sanity on each use */
  1195. memset(rcd->rcvhdrq, 0, rcd->rcvhdrq_size);
  1196. if (rcd->rcvhdrtail_kvaddr)
  1197. memset(rcd->rcvhdrtail_kvaddr, 0, PAGE_SIZE);
  1198. return 0;
  1199. bail_free:
  1200. qib_dev_err(dd, "attempt to allocate 1 page for ctxt %u "
  1201. "rcvhdrqtailaddr failed\n", rcd->ctxt);
  1202. vfree(rcd->user_event_mask);
  1203. rcd->user_event_mask = NULL;
  1204. bail_free_hdrq:
  1205. dma_free_coherent(&dd->pcidev->dev, amt, rcd->rcvhdrq,
  1206. rcd->rcvhdrq_phys);
  1207. rcd->rcvhdrq = NULL;
  1208. bail:
  1209. return -ENOMEM;
  1210. }
  1211. /**
  1212. * allocate eager buffers, both kernel and user contexts.
  1213. * @rcd: the context we are setting up.
  1214. *
  1215. * Allocate the eager TID buffers and program them into hip.
  1216. * They are no longer completely contiguous, we do multiple allocation
  1217. * calls. Otherwise we get the OOM code involved, by asking for too
  1218. * much per call, with disastrous results on some kernels.
  1219. */
  1220. int qib_setup_eagerbufs(struct qib_ctxtdata *rcd)
  1221. {
  1222. struct qib_devdata *dd = rcd->dd;
  1223. unsigned e, egrcnt, egrperchunk, chunk, egrsize, egroff;
  1224. size_t size;
  1225. gfp_t gfp_flags;
  1226. /*
  1227. * GFP_USER, but without GFP_FS, so buffer cache can be
  1228. * coalesced (we hope); otherwise, even at order 4,
  1229. * heavy filesystem activity makes these fail, and we can
  1230. * use compound pages.
  1231. */
  1232. gfp_flags = __GFP_WAIT | __GFP_IO | __GFP_COMP;
  1233. egrcnt = rcd->rcvegrcnt;
  1234. egroff = rcd->rcvegr_tid_base;
  1235. egrsize = dd->rcvegrbufsize;
  1236. chunk = rcd->rcvegrbuf_chunks;
  1237. egrperchunk = rcd->rcvegrbufs_perchunk;
  1238. size = rcd->rcvegrbuf_size;
  1239. if (!rcd->rcvegrbuf) {
  1240. rcd->rcvegrbuf =
  1241. kzalloc(chunk * sizeof(rcd->rcvegrbuf[0]),
  1242. GFP_KERNEL);
  1243. if (!rcd->rcvegrbuf)
  1244. goto bail;
  1245. }
  1246. if (!rcd->rcvegrbuf_phys) {
  1247. rcd->rcvegrbuf_phys =
  1248. kmalloc(chunk * sizeof(rcd->rcvegrbuf_phys[0]),
  1249. GFP_KERNEL);
  1250. if (!rcd->rcvegrbuf_phys)
  1251. goto bail_rcvegrbuf;
  1252. }
  1253. for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
  1254. if (rcd->rcvegrbuf[e])
  1255. continue;
  1256. rcd->rcvegrbuf[e] =
  1257. dma_alloc_coherent(&dd->pcidev->dev, size,
  1258. &rcd->rcvegrbuf_phys[e],
  1259. gfp_flags);
  1260. if (!rcd->rcvegrbuf[e])
  1261. goto bail_rcvegrbuf_phys;
  1262. }
  1263. rcd->rcvegr_phys = rcd->rcvegrbuf_phys[0];
  1264. for (e = chunk = 0; chunk < rcd->rcvegrbuf_chunks; chunk++) {
  1265. dma_addr_t pa = rcd->rcvegrbuf_phys[chunk];
  1266. unsigned i;
  1267. /* clear for security and sanity on each use */
  1268. memset(rcd->rcvegrbuf[chunk], 0, size);
  1269. for (i = 0; e < egrcnt && i < egrperchunk; e++, i++) {
  1270. dd->f_put_tid(dd, e + egroff +
  1271. (u64 __iomem *)
  1272. ((char __iomem *)
  1273. dd->kregbase +
  1274. dd->rcvegrbase),
  1275. RCVHQ_RCV_TYPE_EAGER, pa);
  1276. pa += egrsize;
  1277. }
  1278. cond_resched(); /* don't hog the cpu */
  1279. }
  1280. return 0;
  1281. bail_rcvegrbuf_phys:
  1282. for (e = 0; e < rcd->rcvegrbuf_chunks && rcd->rcvegrbuf[e]; e++)
  1283. dma_free_coherent(&dd->pcidev->dev, size,
  1284. rcd->rcvegrbuf[e], rcd->rcvegrbuf_phys[e]);
  1285. kfree(rcd->rcvegrbuf_phys);
  1286. rcd->rcvegrbuf_phys = NULL;
  1287. bail_rcvegrbuf:
  1288. kfree(rcd->rcvegrbuf);
  1289. rcd->rcvegrbuf = NULL;
  1290. bail:
  1291. return -ENOMEM;
  1292. }
  1293. /*
  1294. * Note: Changes to this routine should be mirrored
  1295. * for the diagnostics routine qib_remap_ioaddr32().
  1296. * There is also related code for VL15 buffers in qib_init_7322_variables().
  1297. * The teardown code that unmaps is in qib_pcie_ddcleanup()
  1298. */
  1299. int init_chip_wc_pat(struct qib_devdata *dd, u32 vl15buflen)
  1300. {
  1301. u64 __iomem *qib_kregbase = NULL;
  1302. void __iomem *qib_piobase = NULL;
  1303. u64 __iomem *qib_userbase = NULL;
  1304. u64 qib_kreglen;
  1305. u64 qib_pio2koffset = dd->piobufbase & 0xffffffff;
  1306. u64 qib_pio4koffset = dd->piobufbase >> 32;
  1307. u64 qib_pio2klen = dd->piobcnt2k * dd->palign;
  1308. u64 qib_pio4klen = dd->piobcnt4k * dd->align4k;
  1309. u64 qib_physaddr = dd->physaddr;
  1310. u64 qib_piolen;
  1311. u64 qib_userlen = 0;
  1312. /*
  1313. * Free the old mapping because the kernel will try to reuse the
  1314. * old mapping and not create a new mapping with the
  1315. * write combining attribute.
  1316. */
  1317. iounmap(dd->kregbase);
  1318. dd->kregbase = NULL;
  1319. /*
  1320. * Assumes chip address space looks like:
  1321. * - kregs + sregs + cregs + uregs (in any order)
  1322. * - piobufs (2K and 4K bufs in either order)
  1323. * or:
  1324. * - kregs + sregs + cregs (in any order)
  1325. * - piobufs (2K and 4K bufs in either order)
  1326. * - uregs
  1327. */
  1328. if (dd->piobcnt4k == 0) {
  1329. qib_kreglen = qib_pio2koffset;
  1330. qib_piolen = qib_pio2klen;
  1331. } else if (qib_pio2koffset < qib_pio4koffset) {
  1332. qib_kreglen = qib_pio2koffset;
  1333. qib_piolen = qib_pio4koffset + qib_pio4klen - qib_kreglen;
  1334. } else {
  1335. qib_kreglen = qib_pio4koffset;
  1336. qib_piolen = qib_pio2koffset + qib_pio2klen - qib_kreglen;
  1337. }
  1338. qib_piolen += vl15buflen;
  1339. /* Map just the configured ports (not all hw ports) */
  1340. if (dd->uregbase > qib_kreglen)
  1341. qib_userlen = dd->ureg_align * dd->cfgctxts;
  1342. /* Sanity checks passed, now create the new mappings */
  1343. qib_kregbase = ioremap_nocache(qib_physaddr, qib_kreglen);
  1344. if (!qib_kregbase)
  1345. goto bail;
  1346. qib_piobase = ioremap_wc(qib_physaddr + qib_kreglen, qib_piolen);
  1347. if (!qib_piobase)
  1348. goto bail_kregbase;
  1349. if (qib_userlen) {
  1350. qib_userbase = ioremap_nocache(qib_physaddr + dd->uregbase,
  1351. qib_userlen);
  1352. if (!qib_userbase)
  1353. goto bail_piobase;
  1354. }
  1355. dd->kregbase = qib_kregbase;
  1356. dd->kregend = (u64 __iomem *)
  1357. ((char __iomem *) qib_kregbase + qib_kreglen);
  1358. dd->piobase = qib_piobase;
  1359. dd->pio2kbase = (void __iomem *)
  1360. (((char __iomem *) dd->piobase) +
  1361. qib_pio2koffset - qib_kreglen);
  1362. if (dd->piobcnt4k)
  1363. dd->pio4kbase = (void __iomem *)
  1364. (((char __iomem *) dd->piobase) +
  1365. qib_pio4koffset - qib_kreglen);
  1366. if (qib_userlen)
  1367. /* ureg will now be accessed relative to dd->userbase */
  1368. dd->userbase = qib_userbase;
  1369. return 0;
  1370. bail_piobase:
  1371. iounmap(qib_piobase);
  1372. bail_kregbase:
  1373. iounmap(qib_kregbase);
  1374. bail:
  1375. return -ENOMEM;
  1376. }