radeon_pm.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #ifdef CONFIG_ACPI
  27. #include <linux/acpi.h>
  28. #endif
  29. #include <linux/power_supply.h>
  30. #include <linux/hwmon.h>
  31. #include <linux/hwmon-sysfs.h>
  32. #define RADEON_IDLE_LOOP_MS 100
  33. #define RADEON_RECLOCK_DELAY_MS 200
  34. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  35. #define RADEON_WAIT_IDLE_TIMEOUT 200
  36. static const char *radeon_pm_state_type_name[5] = {
  37. "Default",
  38. "Powersave",
  39. "Battery",
  40. "Balanced",
  41. "Performance",
  42. };
  43. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  44. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  45. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  46. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  47. static void radeon_pm_update_profile(struct radeon_device *rdev);
  48. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  49. #define ACPI_AC_CLASS "ac_adapter"
  50. #ifdef CONFIG_ACPI
  51. static int radeon_acpi_event(struct notifier_block *nb,
  52. unsigned long val,
  53. void *data)
  54. {
  55. struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb);
  56. struct acpi_bus_event *entry = (struct acpi_bus_event *)data;
  57. if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) {
  58. if (power_supply_is_system_supplied() > 0)
  59. DRM_DEBUG_DRIVER("pm: AC\n");
  60. else
  61. DRM_DEBUG_DRIVER("pm: DC\n");
  62. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  63. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  64. mutex_lock(&rdev->pm.mutex);
  65. radeon_pm_update_profile(rdev);
  66. radeon_pm_set_clocks(rdev);
  67. mutex_unlock(&rdev->pm.mutex);
  68. }
  69. }
  70. }
  71. return NOTIFY_OK;
  72. }
  73. #endif
  74. static void radeon_pm_update_profile(struct radeon_device *rdev)
  75. {
  76. switch (rdev->pm.profile) {
  77. case PM_PROFILE_DEFAULT:
  78. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  79. break;
  80. case PM_PROFILE_AUTO:
  81. if (power_supply_is_system_supplied() > 0) {
  82. if (rdev->pm.active_crtc_count > 1)
  83. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  84. else
  85. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  86. } else {
  87. if (rdev->pm.active_crtc_count > 1)
  88. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  89. else
  90. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  91. }
  92. break;
  93. case PM_PROFILE_LOW:
  94. if (rdev->pm.active_crtc_count > 1)
  95. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  96. else
  97. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  98. break;
  99. case PM_PROFILE_MID:
  100. if (rdev->pm.active_crtc_count > 1)
  101. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  102. else
  103. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  104. break;
  105. case PM_PROFILE_HIGH:
  106. if (rdev->pm.active_crtc_count > 1)
  107. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  108. else
  109. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  110. break;
  111. }
  112. if (rdev->pm.active_crtc_count == 0) {
  113. rdev->pm.requested_power_state_index =
  114. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  115. rdev->pm.requested_clock_mode_index =
  116. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  117. } else {
  118. rdev->pm.requested_power_state_index =
  119. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  120. rdev->pm.requested_clock_mode_index =
  121. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  122. }
  123. }
  124. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  125. {
  126. struct radeon_bo *bo, *n;
  127. if (list_empty(&rdev->gem.objects))
  128. return;
  129. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  130. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  131. ttm_bo_unmap_virtual(&bo->tbo);
  132. }
  133. }
  134. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  135. {
  136. if (rdev->pm.active_crtcs) {
  137. rdev->pm.vblank_sync = false;
  138. wait_event_timeout(
  139. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  140. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  141. }
  142. }
  143. static void radeon_set_power_state(struct radeon_device *rdev)
  144. {
  145. u32 sclk, mclk;
  146. bool misc_after = false;
  147. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  148. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  149. return;
  150. if (radeon_gui_idle(rdev)) {
  151. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  152. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  153. if (sclk > rdev->pm.default_sclk)
  154. sclk = rdev->pm.default_sclk;
  155. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  156. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  157. if (mclk > rdev->pm.default_mclk)
  158. mclk = rdev->pm.default_mclk;
  159. /* upvolt before raising clocks, downvolt after lowering clocks */
  160. if (sclk < rdev->pm.current_sclk)
  161. misc_after = true;
  162. radeon_sync_with_vblank(rdev);
  163. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  164. if (!radeon_pm_in_vbl(rdev))
  165. return;
  166. }
  167. radeon_pm_prepare(rdev);
  168. if (!misc_after)
  169. /* voltage, pcie lanes, etc.*/
  170. radeon_pm_misc(rdev);
  171. /* set engine clock */
  172. if (sclk != rdev->pm.current_sclk) {
  173. radeon_pm_debug_check_in_vbl(rdev, false);
  174. radeon_set_engine_clock(rdev, sclk);
  175. radeon_pm_debug_check_in_vbl(rdev, true);
  176. rdev->pm.current_sclk = sclk;
  177. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  178. }
  179. /* set memory clock */
  180. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  181. radeon_pm_debug_check_in_vbl(rdev, false);
  182. radeon_set_memory_clock(rdev, mclk);
  183. radeon_pm_debug_check_in_vbl(rdev, true);
  184. rdev->pm.current_mclk = mclk;
  185. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  186. }
  187. if (misc_after)
  188. /* voltage, pcie lanes, etc.*/
  189. radeon_pm_misc(rdev);
  190. radeon_pm_finish(rdev);
  191. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  192. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  193. } else
  194. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  195. }
  196. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  197. {
  198. int i;
  199. /* no need to take locks, etc. if nothing's going to change */
  200. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  201. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  202. return;
  203. mutex_lock(&rdev->ddev->struct_mutex);
  204. mutex_lock(&rdev->vram_mutex);
  205. mutex_lock(&rdev->cp.mutex);
  206. /* gui idle int has issues on older chips it seems */
  207. if (rdev->family >= CHIP_R600) {
  208. if (rdev->irq.installed) {
  209. /* wait for GPU idle */
  210. rdev->pm.gui_idle = false;
  211. rdev->irq.gui_idle = true;
  212. radeon_irq_set(rdev);
  213. wait_event_interruptible_timeout(
  214. rdev->irq.idle_queue, rdev->pm.gui_idle,
  215. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  216. rdev->irq.gui_idle = false;
  217. radeon_irq_set(rdev);
  218. }
  219. } else {
  220. if (rdev->cp.ready) {
  221. struct radeon_fence *fence;
  222. radeon_ring_alloc(rdev, 64);
  223. radeon_fence_create(rdev, &fence);
  224. radeon_fence_emit(rdev, fence);
  225. radeon_ring_commit(rdev);
  226. radeon_fence_wait(fence, false);
  227. radeon_fence_unref(&fence);
  228. }
  229. }
  230. radeon_unmap_vram_bos(rdev);
  231. if (rdev->irq.installed) {
  232. for (i = 0; i < rdev->num_crtc; i++) {
  233. if (rdev->pm.active_crtcs & (1 << i)) {
  234. rdev->pm.req_vblank |= (1 << i);
  235. drm_vblank_get(rdev->ddev, i);
  236. }
  237. }
  238. }
  239. radeon_set_power_state(rdev);
  240. if (rdev->irq.installed) {
  241. for (i = 0; i < rdev->num_crtc; i++) {
  242. if (rdev->pm.req_vblank & (1 << i)) {
  243. rdev->pm.req_vblank &= ~(1 << i);
  244. drm_vblank_put(rdev->ddev, i);
  245. }
  246. }
  247. }
  248. /* update display watermarks based on new power state */
  249. radeon_update_bandwidth_info(rdev);
  250. if (rdev->pm.active_crtc_count)
  251. radeon_bandwidth_update(rdev);
  252. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  253. mutex_unlock(&rdev->cp.mutex);
  254. mutex_unlock(&rdev->vram_mutex);
  255. mutex_unlock(&rdev->ddev->struct_mutex);
  256. }
  257. static void radeon_pm_print_states(struct radeon_device *rdev)
  258. {
  259. int i, j;
  260. struct radeon_power_state *power_state;
  261. struct radeon_pm_clock_info *clock_info;
  262. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  263. for (i = 0; i < rdev->pm.num_power_states; i++) {
  264. power_state = &rdev->pm.power_state[i];
  265. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  266. radeon_pm_state_type_name[power_state->type]);
  267. if (i == rdev->pm.default_power_state_index)
  268. DRM_DEBUG_DRIVER("\tDefault");
  269. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  270. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  271. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  272. DRM_DEBUG_DRIVER("\tSingle display only\n");
  273. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  274. for (j = 0; j < power_state->num_clock_modes; j++) {
  275. clock_info = &(power_state->clock_info[j]);
  276. if (rdev->flags & RADEON_IS_IGP)
  277. DRM_DEBUG_DRIVER("\t\t%d e: %d%s\n",
  278. j,
  279. clock_info->sclk * 10,
  280. clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
  281. else
  282. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d%s\n",
  283. j,
  284. clock_info->sclk * 10,
  285. clock_info->mclk * 10,
  286. clock_info->voltage.voltage,
  287. clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
  288. }
  289. }
  290. }
  291. static ssize_t radeon_get_pm_profile(struct device *dev,
  292. struct device_attribute *attr,
  293. char *buf)
  294. {
  295. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  296. struct radeon_device *rdev = ddev->dev_private;
  297. int cp = rdev->pm.profile;
  298. return snprintf(buf, PAGE_SIZE, "%s\n",
  299. (cp == PM_PROFILE_AUTO) ? "auto" :
  300. (cp == PM_PROFILE_LOW) ? "low" :
  301. (cp == PM_PROFILE_MID) ? "mid" :
  302. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  303. }
  304. static ssize_t radeon_set_pm_profile(struct device *dev,
  305. struct device_attribute *attr,
  306. const char *buf,
  307. size_t count)
  308. {
  309. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  310. struct radeon_device *rdev = ddev->dev_private;
  311. mutex_lock(&rdev->pm.mutex);
  312. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  313. if (strncmp("default", buf, strlen("default")) == 0)
  314. rdev->pm.profile = PM_PROFILE_DEFAULT;
  315. else if (strncmp("auto", buf, strlen("auto")) == 0)
  316. rdev->pm.profile = PM_PROFILE_AUTO;
  317. else if (strncmp("low", buf, strlen("low")) == 0)
  318. rdev->pm.profile = PM_PROFILE_LOW;
  319. else if (strncmp("mid", buf, strlen("mid")) == 0)
  320. rdev->pm.profile = PM_PROFILE_MID;
  321. else if (strncmp("high", buf, strlen("high")) == 0)
  322. rdev->pm.profile = PM_PROFILE_HIGH;
  323. else {
  324. count = -EINVAL;
  325. goto fail;
  326. }
  327. radeon_pm_update_profile(rdev);
  328. radeon_pm_set_clocks(rdev);
  329. } else
  330. count = -EINVAL;
  331. fail:
  332. mutex_unlock(&rdev->pm.mutex);
  333. return count;
  334. }
  335. static ssize_t radeon_get_pm_method(struct device *dev,
  336. struct device_attribute *attr,
  337. char *buf)
  338. {
  339. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  340. struct radeon_device *rdev = ddev->dev_private;
  341. int pm = rdev->pm.pm_method;
  342. return snprintf(buf, PAGE_SIZE, "%s\n",
  343. (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
  344. }
  345. static ssize_t radeon_set_pm_method(struct device *dev,
  346. struct device_attribute *attr,
  347. const char *buf,
  348. size_t count)
  349. {
  350. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  351. struct radeon_device *rdev = ddev->dev_private;
  352. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  353. mutex_lock(&rdev->pm.mutex);
  354. rdev->pm.pm_method = PM_METHOD_DYNPM;
  355. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  356. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  357. mutex_unlock(&rdev->pm.mutex);
  358. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  359. mutex_lock(&rdev->pm.mutex);
  360. /* disable dynpm */
  361. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  362. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  363. rdev->pm.pm_method = PM_METHOD_PROFILE;
  364. mutex_unlock(&rdev->pm.mutex);
  365. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  366. } else {
  367. count = -EINVAL;
  368. goto fail;
  369. }
  370. radeon_pm_compute_clocks(rdev);
  371. fail:
  372. return count;
  373. }
  374. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  375. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  376. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  377. struct device_attribute *attr,
  378. char *buf)
  379. {
  380. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  381. struct radeon_device *rdev = ddev->dev_private;
  382. int temp;
  383. switch (rdev->pm.int_thermal_type) {
  384. case THERMAL_TYPE_RV6XX:
  385. temp = rv6xx_get_temp(rdev);
  386. break;
  387. case THERMAL_TYPE_RV770:
  388. temp = rv770_get_temp(rdev);
  389. break;
  390. case THERMAL_TYPE_EVERGREEN:
  391. case THERMAL_TYPE_NI:
  392. temp = evergreen_get_temp(rdev);
  393. break;
  394. case THERMAL_TYPE_SUMO:
  395. temp = sumo_get_temp(rdev);
  396. break;
  397. default:
  398. temp = 0;
  399. break;
  400. }
  401. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  402. }
  403. static ssize_t radeon_hwmon_show_name(struct device *dev,
  404. struct device_attribute *attr,
  405. char *buf)
  406. {
  407. return sprintf(buf, "radeon\n");
  408. }
  409. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  410. static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
  411. static struct attribute *hwmon_attributes[] = {
  412. &sensor_dev_attr_temp1_input.dev_attr.attr,
  413. &sensor_dev_attr_name.dev_attr.attr,
  414. NULL
  415. };
  416. static const struct attribute_group hwmon_attrgroup = {
  417. .attrs = hwmon_attributes,
  418. };
  419. static int radeon_hwmon_init(struct radeon_device *rdev)
  420. {
  421. int err = 0;
  422. rdev->pm.int_hwmon_dev = NULL;
  423. switch (rdev->pm.int_thermal_type) {
  424. case THERMAL_TYPE_RV6XX:
  425. case THERMAL_TYPE_RV770:
  426. case THERMAL_TYPE_EVERGREEN:
  427. case THERMAL_TYPE_SUMO:
  428. rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
  429. if (IS_ERR(rdev->pm.int_hwmon_dev)) {
  430. err = PTR_ERR(rdev->pm.int_hwmon_dev);
  431. dev_err(rdev->dev,
  432. "Unable to register hwmon device: %d\n", err);
  433. break;
  434. }
  435. dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
  436. err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
  437. &hwmon_attrgroup);
  438. if (err) {
  439. dev_err(rdev->dev,
  440. "Unable to create hwmon sysfs file: %d\n", err);
  441. hwmon_device_unregister(rdev->dev);
  442. }
  443. break;
  444. default:
  445. break;
  446. }
  447. return err;
  448. }
  449. static void radeon_hwmon_fini(struct radeon_device *rdev)
  450. {
  451. if (rdev->pm.int_hwmon_dev) {
  452. sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
  453. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  454. }
  455. }
  456. void radeon_pm_suspend(struct radeon_device *rdev)
  457. {
  458. mutex_lock(&rdev->pm.mutex);
  459. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  460. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  461. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  462. }
  463. mutex_unlock(&rdev->pm.mutex);
  464. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  465. }
  466. void radeon_pm_resume(struct radeon_device *rdev)
  467. {
  468. /* set up the default clocks if the MC ucode is loaded */
  469. if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) {
  470. if (rdev->pm.default_vddc)
  471. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc);
  472. if (rdev->pm.default_sclk)
  473. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  474. if (rdev->pm.default_mclk)
  475. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  476. }
  477. /* asic init will reset the default power state */
  478. mutex_lock(&rdev->pm.mutex);
  479. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  480. rdev->pm.current_clock_mode_index = 0;
  481. rdev->pm.current_sclk = rdev->pm.default_sclk;
  482. rdev->pm.current_mclk = rdev->pm.default_mclk;
  483. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  484. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  485. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  486. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  487. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  488. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  489. }
  490. mutex_unlock(&rdev->pm.mutex);
  491. radeon_pm_compute_clocks(rdev);
  492. }
  493. int radeon_pm_init(struct radeon_device *rdev)
  494. {
  495. int ret;
  496. /* default to profile method */
  497. rdev->pm.pm_method = PM_METHOD_PROFILE;
  498. rdev->pm.profile = PM_PROFILE_DEFAULT;
  499. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  500. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  501. rdev->pm.dynpm_can_upclock = true;
  502. rdev->pm.dynpm_can_downclock = true;
  503. rdev->pm.default_sclk = rdev->clock.default_sclk;
  504. rdev->pm.default_mclk = rdev->clock.default_mclk;
  505. rdev->pm.current_sclk = rdev->clock.default_sclk;
  506. rdev->pm.current_mclk = rdev->clock.default_mclk;
  507. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  508. if (rdev->bios) {
  509. if (rdev->is_atom_bios)
  510. radeon_atombios_get_power_modes(rdev);
  511. else
  512. radeon_combios_get_power_modes(rdev);
  513. radeon_pm_print_states(rdev);
  514. radeon_pm_init_profile(rdev);
  515. /* set up the default clocks if the MC ucode is loaded */
  516. if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) {
  517. if (rdev->pm.default_vddc)
  518. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc);
  519. if (rdev->pm.default_sclk)
  520. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  521. if (rdev->pm.default_mclk)
  522. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  523. }
  524. }
  525. /* set up the internal thermal sensor if applicable */
  526. ret = radeon_hwmon_init(rdev);
  527. if (ret)
  528. return ret;
  529. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  530. if (rdev->pm.num_power_states > 1) {
  531. /* where's the best place to put these? */
  532. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  533. if (ret)
  534. DRM_ERROR("failed to create device file for power profile\n");
  535. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  536. if (ret)
  537. DRM_ERROR("failed to create device file for power method\n");
  538. #ifdef CONFIG_ACPI
  539. rdev->acpi_nb.notifier_call = radeon_acpi_event;
  540. register_acpi_notifier(&rdev->acpi_nb);
  541. #endif
  542. if (radeon_debugfs_pm_init(rdev)) {
  543. DRM_ERROR("Failed to register debugfs file for PM!\n");
  544. }
  545. DRM_INFO("radeon: power management initialized\n");
  546. }
  547. return 0;
  548. }
  549. void radeon_pm_fini(struct radeon_device *rdev)
  550. {
  551. if (rdev->pm.num_power_states > 1) {
  552. mutex_lock(&rdev->pm.mutex);
  553. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  554. rdev->pm.profile = PM_PROFILE_DEFAULT;
  555. radeon_pm_update_profile(rdev);
  556. radeon_pm_set_clocks(rdev);
  557. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  558. /* reset default clocks */
  559. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  560. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  561. radeon_pm_set_clocks(rdev);
  562. }
  563. mutex_unlock(&rdev->pm.mutex);
  564. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  565. device_remove_file(rdev->dev, &dev_attr_power_profile);
  566. device_remove_file(rdev->dev, &dev_attr_power_method);
  567. #ifdef CONFIG_ACPI
  568. unregister_acpi_notifier(&rdev->acpi_nb);
  569. #endif
  570. }
  571. if (rdev->pm.power_state)
  572. kfree(rdev->pm.power_state);
  573. radeon_hwmon_fini(rdev);
  574. }
  575. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  576. {
  577. struct drm_device *ddev = rdev->ddev;
  578. struct drm_crtc *crtc;
  579. struct radeon_crtc *radeon_crtc;
  580. if (rdev->pm.num_power_states < 2)
  581. return;
  582. mutex_lock(&rdev->pm.mutex);
  583. rdev->pm.active_crtcs = 0;
  584. rdev->pm.active_crtc_count = 0;
  585. list_for_each_entry(crtc,
  586. &ddev->mode_config.crtc_list, head) {
  587. radeon_crtc = to_radeon_crtc(crtc);
  588. if (radeon_crtc->enabled) {
  589. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  590. rdev->pm.active_crtc_count++;
  591. }
  592. }
  593. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  594. radeon_pm_update_profile(rdev);
  595. radeon_pm_set_clocks(rdev);
  596. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  597. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  598. if (rdev->pm.active_crtc_count > 1) {
  599. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  600. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  601. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  602. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  603. radeon_pm_get_dynpm_state(rdev);
  604. radeon_pm_set_clocks(rdev);
  605. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  606. }
  607. } else if (rdev->pm.active_crtc_count == 1) {
  608. /* TODO: Increase clocks if needed for current mode */
  609. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  610. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  611. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  612. radeon_pm_get_dynpm_state(rdev);
  613. radeon_pm_set_clocks(rdev);
  614. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  615. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  616. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  617. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  618. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  619. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  620. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  621. }
  622. } else { /* count == 0 */
  623. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  624. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  625. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  626. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  627. radeon_pm_get_dynpm_state(rdev);
  628. radeon_pm_set_clocks(rdev);
  629. }
  630. }
  631. }
  632. }
  633. mutex_unlock(&rdev->pm.mutex);
  634. }
  635. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  636. {
  637. int crtc, vpos, hpos, vbl_status;
  638. bool in_vbl = true;
  639. /* Iterate over all active crtc's. All crtc's must be in vblank,
  640. * otherwise return in_vbl == false.
  641. */
  642. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  643. if (rdev->pm.active_crtcs & (1 << crtc)) {
  644. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
  645. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  646. !(vbl_status & DRM_SCANOUTPOS_INVBL))
  647. in_vbl = false;
  648. }
  649. }
  650. return in_vbl;
  651. }
  652. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  653. {
  654. u32 stat_crtc = 0;
  655. bool in_vbl = radeon_pm_in_vbl(rdev);
  656. if (in_vbl == false)
  657. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  658. finish ? "exit" : "entry");
  659. return in_vbl;
  660. }
  661. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  662. {
  663. struct radeon_device *rdev;
  664. int resched;
  665. rdev = container_of(work, struct radeon_device,
  666. pm.dynpm_idle_work.work);
  667. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  668. mutex_lock(&rdev->pm.mutex);
  669. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  670. unsigned long irq_flags;
  671. int not_processed = 0;
  672. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  673. if (!list_empty(&rdev->fence_drv.emited)) {
  674. struct list_head *ptr;
  675. list_for_each(ptr, &rdev->fence_drv.emited) {
  676. /* count up to 3, that's enought info */
  677. if (++not_processed >= 3)
  678. break;
  679. }
  680. }
  681. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  682. if (not_processed >= 3) { /* should upclock */
  683. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  684. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  685. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  686. rdev->pm.dynpm_can_upclock) {
  687. rdev->pm.dynpm_planned_action =
  688. DYNPM_ACTION_UPCLOCK;
  689. rdev->pm.dynpm_action_timeout = jiffies +
  690. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  691. }
  692. } else if (not_processed == 0) { /* should downclock */
  693. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  694. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  695. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  696. rdev->pm.dynpm_can_downclock) {
  697. rdev->pm.dynpm_planned_action =
  698. DYNPM_ACTION_DOWNCLOCK;
  699. rdev->pm.dynpm_action_timeout = jiffies +
  700. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  701. }
  702. }
  703. /* Note, radeon_pm_set_clocks is called with static_switch set
  704. * to false since we want to wait for vbl to avoid flicker.
  705. */
  706. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  707. jiffies > rdev->pm.dynpm_action_timeout) {
  708. radeon_pm_get_dynpm_state(rdev);
  709. radeon_pm_set_clocks(rdev);
  710. }
  711. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  712. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  713. }
  714. mutex_unlock(&rdev->pm.mutex);
  715. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  716. }
  717. /*
  718. * Debugfs info
  719. */
  720. #if defined(CONFIG_DEBUG_FS)
  721. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  722. {
  723. struct drm_info_node *node = (struct drm_info_node *) m->private;
  724. struct drm_device *dev = node->minor->dev;
  725. struct radeon_device *rdev = dev->dev_private;
  726. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  727. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  728. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  729. if (rdev->asic->get_memory_clock)
  730. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  731. if (rdev->pm.current_vddc)
  732. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  733. if (rdev->asic->get_pcie_lanes)
  734. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  735. return 0;
  736. }
  737. static struct drm_info_list radeon_pm_info_list[] = {
  738. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  739. };
  740. #endif
  741. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  742. {
  743. #if defined(CONFIG_DEBUG_FS)
  744. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  745. #else
  746. return 0;
  747. #endif
  748. }