radeon_atombios.c 97 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. /* from radeon_encoder.c */
  32. extern uint32_t
  33. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
  34. uint8_t dac);
  35. extern void radeon_link_encoder_connector(struct drm_device *dev);
  36. extern void
  37. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum,
  38. uint32_t supported_device, u16 caps);
  39. /* from radeon_connector.c */
  40. extern void
  41. radeon_add_atom_connector(struct drm_device *dev,
  42. uint32_t connector_id,
  43. uint32_t supported_device,
  44. int connector_type,
  45. struct radeon_i2c_bus_rec *i2c_bus,
  46. uint32_t igp_lane_info,
  47. uint16_t connector_object_id,
  48. struct radeon_hpd *hpd,
  49. struct radeon_router *router);
  50. /* from radeon_legacy_encoder.c */
  51. extern void
  52. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
  53. uint32_t supported_device);
  54. union atom_supported_devices {
  55. struct _ATOM_SUPPORTED_DEVICES_INFO info;
  56. struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
  57. struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
  58. };
  59. static inline struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
  60. uint8_t id)
  61. {
  62. struct atom_context *ctx = rdev->mode_info.atom_context;
  63. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  64. struct radeon_i2c_bus_rec i2c;
  65. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  66. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  67. uint16_t data_offset, size;
  68. int i, num_indices;
  69. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  70. i2c.valid = false;
  71. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  72. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  73. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  74. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  75. for (i = 0; i < num_indices; i++) {
  76. gpio = &i2c_info->asGPIO_Info[i];
  77. /* some evergreen boards have bad data for this entry */
  78. if (ASIC_IS_DCE4(rdev)) {
  79. if ((i == 7) &&
  80. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1936) &&
  81. (gpio->sucI2cId.ucAccess == 0)) {
  82. gpio->sucI2cId.ucAccess = 0x97;
  83. gpio->ucDataMaskShift = 8;
  84. gpio->ucDataEnShift = 8;
  85. gpio->ucDataY_Shift = 8;
  86. gpio->ucDataA_Shift = 8;
  87. }
  88. }
  89. /* some DCE3 boards have bad data for this entry */
  90. if (ASIC_IS_DCE3(rdev)) {
  91. if ((i == 4) &&
  92. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1fda) &&
  93. (gpio->sucI2cId.ucAccess == 0x94))
  94. gpio->sucI2cId.ucAccess = 0x14;
  95. }
  96. if (gpio->sucI2cId.ucAccess == id) {
  97. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
  98. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
  99. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
  100. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
  101. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
  102. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
  103. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
  104. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
  105. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  106. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  107. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  108. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  109. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  110. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  111. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  112. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  113. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  114. i2c.hw_capable = true;
  115. else
  116. i2c.hw_capable = false;
  117. if (gpio->sucI2cId.ucAccess == 0xa0)
  118. i2c.mm_i2c = true;
  119. else
  120. i2c.mm_i2c = false;
  121. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  122. if (i2c.mask_clk_reg)
  123. i2c.valid = true;
  124. break;
  125. }
  126. }
  127. }
  128. return i2c;
  129. }
  130. void radeon_atombios_i2c_init(struct radeon_device *rdev)
  131. {
  132. struct atom_context *ctx = rdev->mode_info.atom_context;
  133. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  134. struct radeon_i2c_bus_rec i2c;
  135. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  136. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  137. uint16_t data_offset, size;
  138. int i, num_indices;
  139. char stmp[32];
  140. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  141. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  142. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  143. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  144. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  145. for (i = 0; i < num_indices; i++) {
  146. gpio = &i2c_info->asGPIO_Info[i];
  147. i2c.valid = false;
  148. /* some evergreen boards have bad data for this entry */
  149. if (ASIC_IS_DCE4(rdev)) {
  150. if ((i == 7) &&
  151. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1936) &&
  152. (gpio->sucI2cId.ucAccess == 0)) {
  153. gpio->sucI2cId.ucAccess = 0x97;
  154. gpio->ucDataMaskShift = 8;
  155. gpio->ucDataEnShift = 8;
  156. gpio->ucDataY_Shift = 8;
  157. gpio->ucDataA_Shift = 8;
  158. }
  159. }
  160. /* some DCE3 boards have bad data for this entry */
  161. if (ASIC_IS_DCE3(rdev)) {
  162. if ((i == 4) &&
  163. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1fda) &&
  164. (gpio->sucI2cId.ucAccess == 0x94))
  165. gpio->sucI2cId.ucAccess = 0x14;
  166. }
  167. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
  168. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
  169. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
  170. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
  171. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
  172. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
  173. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
  174. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
  175. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  176. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  177. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  178. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  179. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  180. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  181. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  182. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  183. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  184. i2c.hw_capable = true;
  185. else
  186. i2c.hw_capable = false;
  187. if (gpio->sucI2cId.ucAccess == 0xa0)
  188. i2c.mm_i2c = true;
  189. else
  190. i2c.mm_i2c = false;
  191. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  192. if (i2c.mask_clk_reg) {
  193. i2c.valid = true;
  194. sprintf(stmp, "0x%x", i2c.i2c_id);
  195. rdev->i2c_bus[i] = radeon_i2c_create(rdev->ddev, &i2c, stmp);
  196. }
  197. }
  198. }
  199. }
  200. static inline struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
  201. u8 id)
  202. {
  203. struct atom_context *ctx = rdev->mode_info.atom_context;
  204. struct radeon_gpio_rec gpio;
  205. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  206. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  207. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  208. u16 data_offset, size;
  209. int i, num_indices;
  210. memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
  211. gpio.valid = false;
  212. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  213. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  214. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  215. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  216. for (i = 0; i < num_indices; i++) {
  217. pin = &gpio_info->asGPIO_Pin[i];
  218. if (id == pin->ucGPIO_ID) {
  219. gpio.id = pin->ucGPIO_ID;
  220. gpio.reg = le16_to_cpu(pin->usGpioPin_AIndex) * 4;
  221. gpio.mask = (1 << pin->ucGpioPinBitShift);
  222. gpio.valid = true;
  223. break;
  224. }
  225. }
  226. }
  227. return gpio;
  228. }
  229. static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
  230. struct radeon_gpio_rec *gpio)
  231. {
  232. struct radeon_hpd hpd;
  233. u32 reg;
  234. memset(&hpd, 0, sizeof(struct radeon_hpd));
  235. if (ASIC_IS_DCE4(rdev))
  236. reg = EVERGREEN_DC_GPIO_HPD_A;
  237. else
  238. reg = AVIVO_DC_GPIO_HPD_A;
  239. hpd.gpio = *gpio;
  240. if (gpio->reg == reg) {
  241. switch(gpio->mask) {
  242. case (1 << 0):
  243. hpd.hpd = RADEON_HPD_1;
  244. break;
  245. case (1 << 8):
  246. hpd.hpd = RADEON_HPD_2;
  247. break;
  248. case (1 << 16):
  249. hpd.hpd = RADEON_HPD_3;
  250. break;
  251. case (1 << 24):
  252. hpd.hpd = RADEON_HPD_4;
  253. break;
  254. case (1 << 26):
  255. hpd.hpd = RADEON_HPD_5;
  256. break;
  257. case (1 << 28):
  258. hpd.hpd = RADEON_HPD_6;
  259. break;
  260. default:
  261. hpd.hpd = RADEON_HPD_NONE;
  262. break;
  263. }
  264. } else
  265. hpd.hpd = RADEON_HPD_NONE;
  266. return hpd;
  267. }
  268. static bool radeon_atom_apply_quirks(struct drm_device *dev,
  269. uint32_t supported_device,
  270. int *connector_type,
  271. struct radeon_i2c_bus_rec *i2c_bus,
  272. uint16_t *line_mux,
  273. struct radeon_hpd *hpd)
  274. {
  275. /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
  276. if ((dev->pdev->device == 0x791e) &&
  277. (dev->pdev->subsystem_vendor == 0x1043) &&
  278. (dev->pdev->subsystem_device == 0x826d)) {
  279. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  280. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  281. *connector_type = DRM_MODE_CONNECTOR_DVID;
  282. }
  283. /* Asrock RS600 board lists the DVI port as HDMI */
  284. if ((dev->pdev->device == 0x7941) &&
  285. (dev->pdev->subsystem_vendor == 0x1849) &&
  286. (dev->pdev->subsystem_device == 0x7941)) {
  287. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  288. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  289. *connector_type = DRM_MODE_CONNECTOR_DVID;
  290. }
  291. /* MSI K9A2GM V2/V3 board has no HDMI or DVI */
  292. if ((dev->pdev->device == 0x796e) &&
  293. (dev->pdev->subsystem_vendor == 0x1462) &&
  294. (dev->pdev->subsystem_device == 0x7302)) {
  295. if ((supported_device == ATOM_DEVICE_DFP2_SUPPORT) ||
  296. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  297. return false;
  298. }
  299. /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
  300. if ((dev->pdev->device == 0x7941) &&
  301. (dev->pdev->subsystem_vendor == 0x147b) &&
  302. (dev->pdev->subsystem_device == 0x2412)) {
  303. if (*connector_type == DRM_MODE_CONNECTOR_DVII)
  304. return false;
  305. }
  306. /* Falcon NW laptop lists vga ddc line for LVDS */
  307. if ((dev->pdev->device == 0x5653) &&
  308. (dev->pdev->subsystem_vendor == 0x1462) &&
  309. (dev->pdev->subsystem_device == 0x0291)) {
  310. if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
  311. i2c_bus->valid = false;
  312. *line_mux = 53;
  313. }
  314. }
  315. /* HIS X1300 is DVI+VGA, not DVI+DVI */
  316. if ((dev->pdev->device == 0x7146) &&
  317. (dev->pdev->subsystem_vendor == 0x17af) &&
  318. (dev->pdev->subsystem_device == 0x2058)) {
  319. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  320. return false;
  321. }
  322. /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
  323. if ((dev->pdev->device == 0x7142) &&
  324. (dev->pdev->subsystem_vendor == 0x1458) &&
  325. (dev->pdev->subsystem_device == 0x2134)) {
  326. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  327. return false;
  328. }
  329. /* Funky macbooks */
  330. if ((dev->pdev->device == 0x71C5) &&
  331. (dev->pdev->subsystem_vendor == 0x106b) &&
  332. (dev->pdev->subsystem_device == 0x0080)) {
  333. if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
  334. (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
  335. return false;
  336. if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
  337. *line_mux = 0x90;
  338. }
  339. /* mac rv630, rv730, others */
  340. if ((supported_device == ATOM_DEVICE_TV1_SUPPORT) &&
  341. (*connector_type == DRM_MODE_CONNECTOR_DVII)) {
  342. *connector_type = DRM_MODE_CONNECTOR_9PinDIN;
  343. *line_mux = CONNECTOR_7PIN_DIN_ENUM_ID1;
  344. }
  345. /* ASUS HD 3600 XT board lists the DVI port as HDMI */
  346. if ((dev->pdev->device == 0x9598) &&
  347. (dev->pdev->subsystem_vendor == 0x1043) &&
  348. (dev->pdev->subsystem_device == 0x01da)) {
  349. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  350. *connector_type = DRM_MODE_CONNECTOR_DVII;
  351. }
  352. }
  353. /* ASUS HD 3600 board lists the DVI port as HDMI */
  354. if ((dev->pdev->device == 0x9598) &&
  355. (dev->pdev->subsystem_vendor == 0x1043) &&
  356. (dev->pdev->subsystem_device == 0x01e4)) {
  357. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  358. *connector_type = DRM_MODE_CONNECTOR_DVII;
  359. }
  360. }
  361. /* ASUS HD 3450 board lists the DVI port as HDMI */
  362. if ((dev->pdev->device == 0x95C5) &&
  363. (dev->pdev->subsystem_vendor == 0x1043) &&
  364. (dev->pdev->subsystem_device == 0x01e2)) {
  365. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  366. *connector_type = DRM_MODE_CONNECTOR_DVII;
  367. }
  368. }
  369. /* some BIOSes seem to report DAC on HDMI - usually this is a board with
  370. * HDMI + VGA reporting as HDMI
  371. */
  372. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  373. if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
  374. *connector_type = DRM_MODE_CONNECTOR_VGA;
  375. *line_mux = 0;
  376. }
  377. }
  378. /* Acer laptop (Acer TravelMate 5730G) has an HDMI port
  379. * on the laptop and a DVI port on the docking station and
  380. * both share the same encoder, hpd pin, and ddc line.
  381. * So while the bios table is technically correct,
  382. * we drop the DVI port here since xrandr has no concept of
  383. * encoders and will try and drive both connectors
  384. * with different crtcs which isn't possible on the hardware
  385. * side and leaves no crtcs for LVDS or VGA.
  386. */
  387. if ((dev->pdev->device == 0x95c4) &&
  388. (dev->pdev->subsystem_vendor == 0x1025) &&
  389. (dev->pdev->subsystem_device == 0x013c)) {
  390. if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
  391. (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
  392. /* actually it's a DVI-D port not DVI-I */
  393. *connector_type = DRM_MODE_CONNECTOR_DVID;
  394. return false;
  395. }
  396. }
  397. /* XFX Pine Group device rv730 reports no VGA DDC lines
  398. * even though they are wired up to record 0x93
  399. */
  400. if ((dev->pdev->device == 0x9498) &&
  401. (dev->pdev->subsystem_vendor == 0x1682) &&
  402. (dev->pdev->subsystem_device == 0x2452)) {
  403. struct radeon_device *rdev = dev->dev_private;
  404. *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
  405. }
  406. return true;
  407. }
  408. const int supported_devices_connector_convert[] = {
  409. DRM_MODE_CONNECTOR_Unknown,
  410. DRM_MODE_CONNECTOR_VGA,
  411. DRM_MODE_CONNECTOR_DVII,
  412. DRM_MODE_CONNECTOR_DVID,
  413. DRM_MODE_CONNECTOR_DVIA,
  414. DRM_MODE_CONNECTOR_SVIDEO,
  415. DRM_MODE_CONNECTOR_Composite,
  416. DRM_MODE_CONNECTOR_LVDS,
  417. DRM_MODE_CONNECTOR_Unknown,
  418. DRM_MODE_CONNECTOR_Unknown,
  419. DRM_MODE_CONNECTOR_HDMIA,
  420. DRM_MODE_CONNECTOR_HDMIB,
  421. DRM_MODE_CONNECTOR_Unknown,
  422. DRM_MODE_CONNECTOR_Unknown,
  423. DRM_MODE_CONNECTOR_9PinDIN,
  424. DRM_MODE_CONNECTOR_DisplayPort
  425. };
  426. const uint16_t supported_devices_connector_object_id_convert[] = {
  427. CONNECTOR_OBJECT_ID_NONE,
  428. CONNECTOR_OBJECT_ID_VGA,
  429. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
  430. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
  431. CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
  432. CONNECTOR_OBJECT_ID_COMPOSITE,
  433. CONNECTOR_OBJECT_ID_SVIDEO,
  434. CONNECTOR_OBJECT_ID_LVDS,
  435. CONNECTOR_OBJECT_ID_9PIN_DIN,
  436. CONNECTOR_OBJECT_ID_9PIN_DIN,
  437. CONNECTOR_OBJECT_ID_DISPLAYPORT,
  438. CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
  439. CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
  440. CONNECTOR_OBJECT_ID_SVIDEO
  441. };
  442. const int object_connector_convert[] = {
  443. DRM_MODE_CONNECTOR_Unknown,
  444. DRM_MODE_CONNECTOR_DVII,
  445. DRM_MODE_CONNECTOR_DVII,
  446. DRM_MODE_CONNECTOR_DVID,
  447. DRM_MODE_CONNECTOR_DVID,
  448. DRM_MODE_CONNECTOR_VGA,
  449. DRM_MODE_CONNECTOR_Composite,
  450. DRM_MODE_CONNECTOR_SVIDEO,
  451. DRM_MODE_CONNECTOR_Unknown,
  452. DRM_MODE_CONNECTOR_Unknown,
  453. DRM_MODE_CONNECTOR_9PinDIN,
  454. DRM_MODE_CONNECTOR_Unknown,
  455. DRM_MODE_CONNECTOR_HDMIA,
  456. DRM_MODE_CONNECTOR_HDMIB,
  457. DRM_MODE_CONNECTOR_LVDS,
  458. DRM_MODE_CONNECTOR_9PinDIN,
  459. DRM_MODE_CONNECTOR_Unknown,
  460. DRM_MODE_CONNECTOR_Unknown,
  461. DRM_MODE_CONNECTOR_Unknown,
  462. DRM_MODE_CONNECTOR_DisplayPort,
  463. DRM_MODE_CONNECTOR_eDP,
  464. DRM_MODE_CONNECTOR_Unknown
  465. };
  466. bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
  467. {
  468. struct radeon_device *rdev = dev->dev_private;
  469. struct radeon_mode_info *mode_info = &rdev->mode_info;
  470. struct atom_context *ctx = mode_info->atom_context;
  471. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  472. u16 size, data_offset;
  473. u8 frev, crev;
  474. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  475. ATOM_ENCODER_OBJECT_TABLE *enc_obj;
  476. ATOM_OBJECT_TABLE *router_obj;
  477. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  478. ATOM_OBJECT_HEADER *obj_header;
  479. int i, j, k, path_size, device_support;
  480. int connector_type;
  481. u16 igp_lane_info, conn_id, connector_object_id;
  482. struct radeon_i2c_bus_rec ddc_bus;
  483. struct radeon_router router;
  484. struct radeon_gpio_rec gpio;
  485. struct radeon_hpd hpd;
  486. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  487. return false;
  488. if (crev < 2)
  489. return false;
  490. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  491. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  492. (ctx->bios + data_offset +
  493. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  494. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  495. (ctx->bios + data_offset +
  496. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  497. enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
  498. (ctx->bios + data_offset +
  499. le16_to_cpu(obj_header->usEncoderObjectTableOffset));
  500. router_obj = (ATOM_OBJECT_TABLE *)
  501. (ctx->bios + data_offset +
  502. le16_to_cpu(obj_header->usRouterObjectTableOffset));
  503. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  504. path_size = 0;
  505. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  506. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  507. ATOM_DISPLAY_OBJECT_PATH *path;
  508. addr += path_size;
  509. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  510. path_size += le16_to_cpu(path->usSize);
  511. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  512. uint8_t con_obj_id, con_obj_num, con_obj_type;
  513. con_obj_id =
  514. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  515. >> OBJECT_ID_SHIFT;
  516. con_obj_num =
  517. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  518. >> ENUM_ID_SHIFT;
  519. con_obj_type =
  520. (le16_to_cpu(path->usConnObjectId) &
  521. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  522. /* TODO CV support */
  523. if (le16_to_cpu(path->usDeviceTag) ==
  524. ATOM_DEVICE_CV_SUPPORT)
  525. continue;
  526. /* IGP chips */
  527. if ((rdev->flags & RADEON_IS_IGP) &&
  528. (con_obj_id ==
  529. CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
  530. uint16_t igp_offset = 0;
  531. ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
  532. index =
  533. GetIndexIntoMasterTable(DATA,
  534. IntegratedSystemInfo);
  535. if (atom_parse_data_header(ctx, index, &size, &frev,
  536. &crev, &igp_offset)) {
  537. if (crev >= 2) {
  538. igp_obj =
  539. (ATOM_INTEGRATED_SYSTEM_INFO_V2
  540. *) (ctx->bios + igp_offset);
  541. if (igp_obj) {
  542. uint32_t slot_config, ct;
  543. if (con_obj_num == 1)
  544. slot_config =
  545. igp_obj->
  546. ulDDISlot1Config;
  547. else
  548. slot_config =
  549. igp_obj->
  550. ulDDISlot2Config;
  551. ct = (slot_config >> 16) & 0xff;
  552. connector_type =
  553. object_connector_convert
  554. [ct];
  555. connector_object_id = ct;
  556. igp_lane_info =
  557. slot_config & 0xffff;
  558. } else
  559. continue;
  560. } else
  561. continue;
  562. } else {
  563. igp_lane_info = 0;
  564. connector_type =
  565. object_connector_convert[con_obj_id];
  566. connector_object_id = con_obj_id;
  567. }
  568. } else {
  569. igp_lane_info = 0;
  570. connector_type =
  571. object_connector_convert[con_obj_id];
  572. connector_object_id = con_obj_id;
  573. }
  574. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  575. continue;
  576. router.ddc_valid = false;
  577. router.cd_valid = false;
  578. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
  579. uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
  580. grph_obj_id =
  581. (le16_to_cpu(path->usGraphicObjIds[j]) &
  582. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  583. grph_obj_num =
  584. (le16_to_cpu(path->usGraphicObjIds[j]) &
  585. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  586. grph_obj_type =
  587. (le16_to_cpu(path->usGraphicObjIds[j]) &
  588. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  589. if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  590. for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
  591. u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
  592. if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
  593. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  594. (ctx->bios + data_offset +
  595. le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
  596. ATOM_ENCODER_CAP_RECORD *cap_record;
  597. u16 caps = 0;
  598. while (record->ucRecordType > 0 &&
  599. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  600. switch (record->ucRecordType) {
  601. case ATOM_ENCODER_CAP_RECORD_TYPE:
  602. cap_record =(ATOM_ENCODER_CAP_RECORD *)
  603. record;
  604. caps = le16_to_cpu(cap_record->usEncoderCap);
  605. break;
  606. }
  607. record = (ATOM_COMMON_RECORD_HEADER *)
  608. ((char *)record + record->ucRecordSize);
  609. }
  610. radeon_add_atom_encoder(dev,
  611. encoder_obj,
  612. le16_to_cpu
  613. (path->
  614. usDeviceTag),
  615. caps);
  616. }
  617. }
  618. } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
  619. for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
  620. u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
  621. if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
  622. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  623. (ctx->bios + data_offset +
  624. le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
  625. ATOM_I2C_RECORD *i2c_record;
  626. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  627. ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
  628. ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
  629. ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
  630. (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
  631. (ctx->bios + data_offset +
  632. le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
  633. int enum_id;
  634. router.router_id = router_obj_id;
  635. for (enum_id = 0; enum_id < router_src_dst_table->ucNumberOfDst;
  636. enum_id++) {
  637. if (le16_to_cpu(path->usConnObjectId) ==
  638. le16_to_cpu(router_src_dst_table->usDstObjectID[enum_id]))
  639. break;
  640. }
  641. while (record->ucRecordType > 0 &&
  642. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  643. switch (record->ucRecordType) {
  644. case ATOM_I2C_RECORD_TYPE:
  645. i2c_record =
  646. (ATOM_I2C_RECORD *)
  647. record;
  648. i2c_config =
  649. (ATOM_I2C_ID_CONFIG_ACCESS *)
  650. &i2c_record->sucI2cId;
  651. router.i2c_info =
  652. radeon_lookup_i2c_gpio(rdev,
  653. i2c_config->
  654. ucAccess);
  655. router.i2c_addr = i2c_record->ucI2CAddr >> 1;
  656. break;
  657. case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
  658. ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
  659. record;
  660. router.ddc_valid = true;
  661. router.ddc_mux_type = ddc_path->ucMuxType;
  662. router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
  663. router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
  664. break;
  665. case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
  666. cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
  667. record;
  668. router.cd_valid = true;
  669. router.cd_mux_type = cd_path->ucMuxType;
  670. router.cd_mux_control_pin = cd_path->ucMuxControlPin;
  671. router.cd_mux_state = cd_path->ucMuxState[enum_id];
  672. break;
  673. }
  674. record = (ATOM_COMMON_RECORD_HEADER *)
  675. ((char *)record + record->ucRecordSize);
  676. }
  677. }
  678. }
  679. }
  680. }
  681. /* look up gpio for ddc, hpd */
  682. ddc_bus.valid = false;
  683. hpd.hpd = RADEON_HPD_NONE;
  684. if ((le16_to_cpu(path->usDeviceTag) &
  685. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  686. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  687. if (le16_to_cpu(path->usConnObjectId) ==
  688. le16_to_cpu(con_obj->asObjects[j].
  689. usObjectID)) {
  690. ATOM_COMMON_RECORD_HEADER
  691. *record =
  692. (ATOM_COMMON_RECORD_HEADER
  693. *)
  694. (ctx->bios + data_offset +
  695. le16_to_cpu(con_obj->
  696. asObjects[j].
  697. usRecordOffset));
  698. ATOM_I2C_RECORD *i2c_record;
  699. ATOM_HPD_INT_RECORD *hpd_record;
  700. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  701. while (record->ucRecordType > 0
  702. && record->
  703. ucRecordType <=
  704. ATOM_MAX_OBJECT_RECORD_NUMBER) {
  705. switch (record->ucRecordType) {
  706. case ATOM_I2C_RECORD_TYPE:
  707. i2c_record =
  708. (ATOM_I2C_RECORD *)
  709. record;
  710. i2c_config =
  711. (ATOM_I2C_ID_CONFIG_ACCESS *)
  712. &i2c_record->sucI2cId;
  713. ddc_bus = radeon_lookup_i2c_gpio(rdev,
  714. i2c_config->
  715. ucAccess);
  716. break;
  717. case ATOM_HPD_INT_RECORD_TYPE:
  718. hpd_record =
  719. (ATOM_HPD_INT_RECORD *)
  720. record;
  721. gpio = radeon_lookup_gpio(rdev,
  722. hpd_record->ucHPDIntGPIOID);
  723. hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
  724. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  725. break;
  726. }
  727. record =
  728. (ATOM_COMMON_RECORD_HEADER
  729. *) ((char *)record
  730. +
  731. record->
  732. ucRecordSize);
  733. }
  734. break;
  735. }
  736. }
  737. }
  738. /* needed for aux chan transactions */
  739. ddc_bus.hpd = hpd.hpd;
  740. conn_id = le16_to_cpu(path->usConnObjectId);
  741. if (!radeon_atom_apply_quirks
  742. (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
  743. &ddc_bus, &conn_id, &hpd))
  744. continue;
  745. radeon_add_atom_connector(dev,
  746. conn_id,
  747. le16_to_cpu(path->
  748. usDeviceTag),
  749. connector_type, &ddc_bus,
  750. igp_lane_info,
  751. connector_object_id,
  752. &hpd,
  753. &router);
  754. }
  755. }
  756. radeon_link_encoder_connector(dev);
  757. return true;
  758. }
  759. static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
  760. int connector_type,
  761. uint16_t devices)
  762. {
  763. struct radeon_device *rdev = dev->dev_private;
  764. if (rdev->flags & RADEON_IS_IGP) {
  765. return supported_devices_connector_object_id_convert
  766. [connector_type];
  767. } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
  768. (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
  769. (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  770. struct radeon_mode_info *mode_info = &rdev->mode_info;
  771. struct atom_context *ctx = mode_info->atom_context;
  772. int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
  773. uint16_t size, data_offset;
  774. uint8_t frev, crev;
  775. ATOM_XTMDS_INFO *xtmds;
  776. if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
  777. xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
  778. if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
  779. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  780. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
  781. else
  782. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
  783. } else {
  784. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  785. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
  786. else
  787. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
  788. }
  789. } else
  790. return supported_devices_connector_object_id_convert
  791. [connector_type];
  792. } else {
  793. return supported_devices_connector_object_id_convert
  794. [connector_type];
  795. }
  796. }
  797. struct bios_connector {
  798. bool valid;
  799. uint16_t line_mux;
  800. uint16_t devices;
  801. int connector_type;
  802. struct radeon_i2c_bus_rec ddc_bus;
  803. struct radeon_hpd hpd;
  804. };
  805. bool radeon_get_atom_connector_info_from_supported_devices_table(struct
  806. drm_device
  807. *dev)
  808. {
  809. struct radeon_device *rdev = dev->dev_private;
  810. struct radeon_mode_info *mode_info = &rdev->mode_info;
  811. struct atom_context *ctx = mode_info->atom_context;
  812. int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
  813. uint16_t size, data_offset;
  814. uint8_t frev, crev;
  815. uint16_t device_support;
  816. uint8_t dac;
  817. union atom_supported_devices *supported_devices;
  818. int i, j, max_device;
  819. struct bios_connector *bios_connectors;
  820. size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
  821. struct radeon_router router;
  822. router.ddc_valid = false;
  823. router.cd_valid = false;
  824. bios_connectors = kzalloc(bc_size, GFP_KERNEL);
  825. if (!bios_connectors)
  826. return false;
  827. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
  828. &data_offset)) {
  829. kfree(bios_connectors);
  830. return false;
  831. }
  832. supported_devices =
  833. (union atom_supported_devices *)(ctx->bios + data_offset);
  834. device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
  835. if (frev > 1)
  836. max_device = ATOM_MAX_SUPPORTED_DEVICE;
  837. else
  838. max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
  839. for (i = 0; i < max_device; i++) {
  840. ATOM_CONNECTOR_INFO_I2C ci =
  841. supported_devices->info.asConnInfo[i];
  842. bios_connectors[i].valid = false;
  843. if (!(device_support & (1 << i))) {
  844. continue;
  845. }
  846. if (i == ATOM_DEVICE_CV_INDEX) {
  847. DRM_DEBUG_KMS("Skipping Component Video\n");
  848. continue;
  849. }
  850. bios_connectors[i].connector_type =
  851. supported_devices_connector_convert[ci.sucConnectorInfo.
  852. sbfAccess.
  853. bfConnectorType];
  854. if (bios_connectors[i].connector_type ==
  855. DRM_MODE_CONNECTOR_Unknown)
  856. continue;
  857. dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
  858. bios_connectors[i].line_mux =
  859. ci.sucI2cId.ucAccess;
  860. /* give tv unique connector ids */
  861. if (i == ATOM_DEVICE_TV1_INDEX) {
  862. bios_connectors[i].ddc_bus.valid = false;
  863. bios_connectors[i].line_mux = 50;
  864. } else if (i == ATOM_DEVICE_TV2_INDEX) {
  865. bios_connectors[i].ddc_bus.valid = false;
  866. bios_connectors[i].line_mux = 51;
  867. } else if (i == ATOM_DEVICE_CV_INDEX) {
  868. bios_connectors[i].ddc_bus.valid = false;
  869. bios_connectors[i].line_mux = 52;
  870. } else
  871. bios_connectors[i].ddc_bus =
  872. radeon_lookup_i2c_gpio(rdev,
  873. bios_connectors[i].line_mux);
  874. if ((crev > 1) && (frev > 1)) {
  875. u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
  876. switch (isb) {
  877. case 0x4:
  878. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  879. break;
  880. case 0xa:
  881. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  882. break;
  883. default:
  884. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  885. break;
  886. }
  887. } else {
  888. if (i == ATOM_DEVICE_DFP1_INDEX)
  889. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  890. else if (i == ATOM_DEVICE_DFP2_INDEX)
  891. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  892. else
  893. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  894. }
  895. /* Always set the connector type to VGA for CRT1/CRT2. if they are
  896. * shared with a DVI port, we'll pick up the DVI connector when we
  897. * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
  898. */
  899. if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
  900. bios_connectors[i].connector_type =
  901. DRM_MODE_CONNECTOR_VGA;
  902. if (!radeon_atom_apply_quirks
  903. (dev, (1 << i), &bios_connectors[i].connector_type,
  904. &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
  905. &bios_connectors[i].hpd))
  906. continue;
  907. bios_connectors[i].valid = true;
  908. bios_connectors[i].devices = (1 << i);
  909. if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
  910. radeon_add_atom_encoder(dev,
  911. radeon_get_encoder_enum(dev,
  912. (1 << i),
  913. dac),
  914. (1 << i),
  915. 0);
  916. else
  917. radeon_add_legacy_encoder(dev,
  918. radeon_get_encoder_enum(dev,
  919. (1 << i),
  920. dac),
  921. (1 << i));
  922. }
  923. /* combine shared connectors */
  924. for (i = 0; i < max_device; i++) {
  925. if (bios_connectors[i].valid) {
  926. for (j = 0; j < max_device; j++) {
  927. if (bios_connectors[j].valid && (i != j)) {
  928. if (bios_connectors[i].line_mux ==
  929. bios_connectors[j].line_mux) {
  930. /* make sure not to combine LVDS */
  931. if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  932. bios_connectors[i].line_mux = 53;
  933. bios_connectors[i].ddc_bus.valid = false;
  934. continue;
  935. }
  936. if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  937. bios_connectors[j].line_mux = 53;
  938. bios_connectors[j].ddc_bus.valid = false;
  939. continue;
  940. }
  941. /* combine analog and digital for DVI-I */
  942. if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  943. (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
  944. ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  945. (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
  946. bios_connectors[i].devices |=
  947. bios_connectors[j].devices;
  948. bios_connectors[i].connector_type =
  949. DRM_MODE_CONNECTOR_DVII;
  950. if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
  951. bios_connectors[i].hpd =
  952. bios_connectors[j].hpd;
  953. bios_connectors[j].valid = false;
  954. }
  955. }
  956. }
  957. }
  958. }
  959. }
  960. /* add the connectors */
  961. for (i = 0; i < max_device; i++) {
  962. if (bios_connectors[i].valid) {
  963. uint16_t connector_object_id =
  964. atombios_get_connector_object_id(dev,
  965. bios_connectors[i].connector_type,
  966. bios_connectors[i].devices);
  967. radeon_add_atom_connector(dev,
  968. bios_connectors[i].line_mux,
  969. bios_connectors[i].devices,
  970. bios_connectors[i].
  971. connector_type,
  972. &bios_connectors[i].ddc_bus,
  973. 0,
  974. connector_object_id,
  975. &bios_connectors[i].hpd,
  976. &router);
  977. }
  978. }
  979. radeon_link_encoder_connector(dev);
  980. kfree(bios_connectors);
  981. return true;
  982. }
  983. union firmware_info {
  984. ATOM_FIRMWARE_INFO info;
  985. ATOM_FIRMWARE_INFO_V1_2 info_12;
  986. ATOM_FIRMWARE_INFO_V1_3 info_13;
  987. ATOM_FIRMWARE_INFO_V1_4 info_14;
  988. ATOM_FIRMWARE_INFO_V2_1 info_21;
  989. ATOM_FIRMWARE_INFO_V2_2 info_22;
  990. };
  991. bool radeon_atom_get_clock_info(struct drm_device *dev)
  992. {
  993. struct radeon_device *rdev = dev->dev_private;
  994. struct radeon_mode_info *mode_info = &rdev->mode_info;
  995. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  996. union firmware_info *firmware_info;
  997. uint8_t frev, crev;
  998. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  999. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  1000. struct radeon_pll *dcpll = &rdev->clock.dcpll;
  1001. struct radeon_pll *spll = &rdev->clock.spll;
  1002. struct radeon_pll *mpll = &rdev->clock.mpll;
  1003. uint16_t data_offset;
  1004. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1005. &frev, &crev, &data_offset)) {
  1006. firmware_info =
  1007. (union firmware_info *)(mode_info->atom_context->bios +
  1008. data_offset);
  1009. /* pixel clocks */
  1010. p1pll->reference_freq =
  1011. le16_to_cpu(firmware_info->info.usReferenceClock);
  1012. p1pll->reference_div = 0;
  1013. if (crev < 2)
  1014. p1pll->pll_out_min =
  1015. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
  1016. else
  1017. p1pll->pll_out_min =
  1018. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  1019. p1pll->pll_out_max =
  1020. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  1021. if (crev >= 4) {
  1022. p1pll->lcd_pll_out_min =
  1023. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  1024. if (p1pll->lcd_pll_out_min == 0)
  1025. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  1026. p1pll->lcd_pll_out_max =
  1027. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  1028. if (p1pll->lcd_pll_out_max == 0)
  1029. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  1030. } else {
  1031. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  1032. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  1033. }
  1034. if (p1pll->pll_out_min == 0) {
  1035. if (ASIC_IS_AVIVO(rdev))
  1036. p1pll->pll_out_min = 64800;
  1037. else
  1038. p1pll->pll_out_min = 20000;
  1039. }
  1040. p1pll->pll_in_min =
  1041. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  1042. p1pll->pll_in_max =
  1043. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  1044. *p2pll = *p1pll;
  1045. /* system clock */
  1046. if (ASIC_IS_DCE4(rdev))
  1047. spll->reference_freq =
  1048. le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
  1049. else
  1050. spll->reference_freq =
  1051. le16_to_cpu(firmware_info->info.usReferenceClock);
  1052. spll->reference_div = 0;
  1053. spll->pll_out_min =
  1054. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  1055. spll->pll_out_max =
  1056. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  1057. /* ??? */
  1058. if (spll->pll_out_min == 0) {
  1059. if (ASIC_IS_AVIVO(rdev))
  1060. spll->pll_out_min = 64800;
  1061. else
  1062. spll->pll_out_min = 20000;
  1063. }
  1064. spll->pll_in_min =
  1065. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  1066. spll->pll_in_max =
  1067. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  1068. /* memory clock */
  1069. if (ASIC_IS_DCE4(rdev))
  1070. mpll->reference_freq =
  1071. le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
  1072. else
  1073. mpll->reference_freq =
  1074. le16_to_cpu(firmware_info->info.usReferenceClock);
  1075. mpll->reference_div = 0;
  1076. mpll->pll_out_min =
  1077. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  1078. mpll->pll_out_max =
  1079. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  1080. /* ??? */
  1081. if (mpll->pll_out_min == 0) {
  1082. if (ASIC_IS_AVIVO(rdev))
  1083. mpll->pll_out_min = 64800;
  1084. else
  1085. mpll->pll_out_min = 20000;
  1086. }
  1087. mpll->pll_in_min =
  1088. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  1089. mpll->pll_in_max =
  1090. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  1091. rdev->clock.default_sclk =
  1092. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  1093. rdev->clock.default_mclk =
  1094. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  1095. if (ASIC_IS_DCE4(rdev)) {
  1096. rdev->clock.default_dispclk =
  1097. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  1098. if (rdev->clock.default_dispclk == 0) {
  1099. if (ASIC_IS_DCE5(rdev))
  1100. rdev->clock.default_dispclk = 54000; /* 540 Mhz */
  1101. else
  1102. rdev->clock.default_dispclk = 60000; /* 600 Mhz */
  1103. }
  1104. rdev->clock.dp_extclk =
  1105. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  1106. }
  1107. *dcpll = *p1pll;
  1108. return true;
  1109. }
  1110. return false;
  1111. }
  1112. union igp_info {
  1113. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  1114. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  1115. };
  1116. bool radeon_atombios_sideport_present(struct radeon_device *rdev)
  1117. {
  1118. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1119. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1120. union igp_info *igp_info;
  1121. u8 frev, crev;
  1122. u16 data_offset;
  1123. /* sideport is AMD only */
  1124. if (rdev->family == CHIP_RS600)
  1125. return false;
  1126. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1127. &frev, &crev, &data_offset)) {
  1128. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  1129. data_offset);
  1130. switch (crev) {
  1131. case 1:
  1132. if (le32_to_cpu(igp_info->info.ulBootUpMemoryClock))
  1133. return true;
  1134. break;
  1135. case 2:
  1136. if (le32_to_cpu(igp_info->info_2.ulBootUpSidePortClock))
  1137. return true;
  1138. break;
  1139. default:
  1140. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  1141. break;
  1142. }
  1143. }
  1144. return false;
  1145. }
  1146. bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  1147. struct radeon_encoder_int_tmds *tmds)
  1148. {
  1149. struct drm_device *dev = encoder->base.dev;
  1150. struct radeon_device *rdev = dev->dev_private;
  1151. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1152. int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
  1153. uint16_t data_offset;
  1154. struct _ATOM_TMDS_INFO *tmds_info;
  1155. uint8_t frev, crev;
  1156. uint16_t maxfreq;
  1157. int i;
  1158. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1159. &frev, &crev, &data_offset)) {
  1160. tmds_info =
  1161. (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
  1162. data_offset);
  1163. maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
  1164. for (i = 0; i < 4; i++) {
  1165. tmds->tmds_pll[i].freq =
  1166. le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
  1167. tmds->tmds_pll[i].value =
  1168. tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
  1169. tmds->tmds_pll[i].value |=
  1170. (tmds_info->asMiscInfo[i].
  1171. ucPLL_VCO_Gain & 0x3f) << 6;
  1172. tmds->tmds_pll[i].value |=
  1173. (tmds_info->asMiscInfo[i].
  1174. ucPLL_DutyCycle & 0xf) << 12;
  1175. tmds->tmds_pll[i].value |=
  1176. (tmds_info->asMiscInfo[i].
  1177. ucPLL_VoltageSwing & 0xf) << 16;
  1178. DRM_DEBUG_KMS("TMDS PLL From ATOMBIOS %u %x\n",
  1179. tmds->tmds_pll[i].freq,
  1180. tmds->tmds_pll[i].value);
  1181. if (maxfreq == tmds->tmds_pll[i].freq) {
  1182. tmds->tmds_pll[i].freq = 0xffffffff;
  1183. break;
  1184. }
  1185. }
  1186. return true;
  1187. }
  1188. return false;
  1189. }
  1190. bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
  1191. struct radeon_atom_ss *ss,
  1192. int id)
  1193. {
  1194. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1195. int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
  1196. uint16_t data_offset, size;
  1197. struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
  1198. uint8_t frev, crev;
  1199. int i, num_indices;
  1200. memset(ss, 0, sizeof(struct radeon_atom_ss));
  1201. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1202. &frev, &crev, &data_offset)) {
  1203. ss_info =
  1204. (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
  1205. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1206. sizeof(ATOM_SPREAD_SPECTRUM_ASSIGNMENT);
  1207. for (i = 0; i < num_indices; i++) {
  1208. if (ss_info->asSS_Info[i].ucSS_Id == id) {
  1209. ss->percentage =
  1210. le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
  1211. ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
  1212. ss->step = ss_info->asSS_Info[i].ucSS_Step;
  1213. ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
  1214. ss->range = ss_info->asSS_Info[i].ucSS_Range;
  1215. ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
  1216. return true;
  1217. }
  1218. }
  1219. }
  1220. return false;
  1221. }
  1222. static void radeon_atombios_get_igp_ss_overrides(struct radeon_device *rdev,
  1223. struct radeon_atom_ss *ss,
  1224. int id)
  1225. {
  1226. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1227. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1228. u16 data_offset, size;
  1229. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 *igp_info;
  1230. u8 frev, crev;
  1231. u16 percentage = 0, rate = 0;
  1232. /* get any igp specific overrides */
  1233. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1234. &frev, &crev, &data_offset)) {
  1235. igp_info = (struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 *)
  1236. (mode_info->atom_context->bios + data_offset);
  1237. switch (id) {
  1238. case ASIC_INTERNAL_SS_ON_TMDS:
  1239. percentage = le16_to_cpu(igp_info->usDVISSPercentage);
  1240. rate = le16_to_cpu(igp_info->usDVISSpreadRateIn10Hz);
  1241. break;
  1242. case ASIC_INTERNAL_SS_ON_HDMI:
  1243. percentage = le16_to_cpu(igp_info->usHDMISSPercentage);
  1244. rate = le16_to_cpu(igp_info->usHDMISSpreadRateIn10Hz);
  1245. break;
  1246. case ASIC_INTERNAL_SS_ON_LVDS:
  1247. percentage = le16_to_cpu(igp_info->usLvdsSSPercentage);
  1248. rate = le16_to_cpu(igp_info->usLvdsSSpreadRateIn10Hz);
  1249. break;
  1250. }
  1251. if (percentage)
  1252. ss->percentage = percentage;
  1253. if (rate)
  1254. ss->rate = rate;
  1255. }
  1256. }
  1257. union asic_ss_info {
  1258. struct _ATOM_ASIC_INTERNAL_SS_INFO info;
  1259. struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
  1260. struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
  1261. };
  1262. bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
  1263. struct radeon_atom_ss *ss,
  1264. int id, u32 clock)
  1265. {
  1266. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1267. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  1268. uint16_t data_offset, size;
  1269. union asic_ss_info *ss_info;
  1270. uint8_t frev, crev;
  1271. int i, num_indices;
  1272. memset(ss, 0, sizeof(struct radeon_atom_ss));
  1273. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1274. &frev, &crev, &data_offset)) {
  1275. ss_info =
  1276. (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
  1277. switch (frev) {
  1278. case 1:
  1279. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1280. sizeof(ATOM_ASIC_SS_ASSIGNMENT);
  1281. for (i = 0; i < num_indices; i++) {
  1282. if ((ss_info->info.asSpreadSpectrum[i].ucClockIndication == id) &&
  1283. (clock <= le32_to_cpu(ss_info->info.asSpreadSpectrum[i].ulTargetClockRange))) {
  1284. ss->percentage =
  1285. le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1286. ss->type = ss_info->info.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1287. ss->rate = le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadRateInKhz);
  1288. return true;
  1289. }
  1290. }
  1291. break;
  1292. case 2:
  1293. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1294. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
  1295. for (i = 0; i < num_indices; i++) {
  1296. if ((ss_info->info_2.asSpreadSpectrum[i].ucClockIndication == id) &&
  1297. (clock <= le32_to_cpu(ss_info->info_2.asSpreadSpectrum[i].ulTargetClockRange))) {
  1298. ss->percentage =
  1299. le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1300. ss->type = ss_info->info_2.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1301. ss->rate = le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadRateIn10Hz);
  1302. return true;
  1303. }
  1304. }
  1305. break;
  1306. case 3:
  1307. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1308. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
  1309. for (i = 0; i < num_indices; i++) {
  1310. if ((ss_info->info_3.asSpreadSpectrum[i].ucClockIndication == id) &&
  1311. (clock <= le32_to_cpu(ss_info->info_3.asSpreadSpectrum[i].ulTargetClockRange))) {
  1312. ss->percentage =
  1313. le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1314. ss->type = ss_info->info_3.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1315. ss->rate = le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadRateIn10Hz);
  1316. if (rdev->flags & RADEON_IS_IGP)
  1317. radeon_atombios_get_igp_ss_overrides(rdev, ss, id);
  1318. return true;
  1319. }
  1320. }
  1321. break;
  1322. default:
  1323. DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
  1324. break;
  1325. }
  1326. }
  1327. return false;
  1328. }
  1329. union lvds_info {
  1330. struct _ATOM_LVDS_INFO info;
  1331. struct _ATOM_LVDS_INFO_V12 info_12;
  1332. };
  1333. struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
  1334. radeon_encoder
  1335. *encoder)
  1336. {
  1337. struct drm_device *dev = encoder->base.dev;
  1338. struct radeon_device *rdev = dev->dev_private;
  1339. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1340. int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
  1341. uint16_t data_offset, misc;
  1342. union lvds_info *lvds_info;
  1343. uint8_t frev, crev;
  1344. struct radeon_encoder_atom_dig *lvds = NULL;
  1345. int encoder_enum = (encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1346. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1347. &frev, &crev, &data_offset)) {
  1348. lvds_info =
  1349. (union lvds_info *)(mode_info->atom_context->bios + data_offset);
  1350. lvds =
  1351. kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1352. if (!lvds)
  1353. return NULL;
  1354. lvds->native_mode.clock =
  1355. le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
  1356. lvds->native_mode.hdisplay =
  1357. le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
  1358. lvds->native_mode.vdisplay =
  1359. le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
  1360. lvds->native_mode.htotal = lvds->native_mode.hdisplay +
  1361. le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
  1362. lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
  1363. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
  1364. lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
  1365. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
  1366. lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
  1367. le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
  1368. lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
  1369. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
  1370. lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
  1371. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
  1372. lvds->panel_pwr_delay =
  1373. le16_to_cpu(lvds_info->info.usOffDelayInMs);
  1374. lvds->lcd_misc = lvds_info->info.ucLVDS_Misc;
  1375. misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
  1376. if (misc & ATOM_VSYNC_POLARITY)
  1377. lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  1378. if (misc & ATOM_HSYNC_POLARITY)
  1379. lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  1380. if (misc & ATOM_COMPOSITESYNC)
  1381. lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
  1382. if (misc & ATOM_INTERLACE)
  1383. lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  1384. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1385. lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
  1386. lvds->native_mode.width_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageHSize);
  1387. lvds->native_mode.height_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageVSize);
  1388. /* set crtc values */
  1389. drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
  1390. lvds->lcd_ss_id = lvds_info->info.ucSS_Id;
  1391. encoder->native_mode = lvds->native_mode;
  1392. if (encoder_enum == 2)
  1393. lvds->linkb = true;
  1394. else
  1395. lvds->linkb = false;
  1396. /* parse the lcd record table */
  1397. if (le16_to_cpu(lvds_info->info.usModePatchTableOffset)) {
  1398. ATOM_FAKE_EDID_PATCH_RECORD *fake_edid_record;
  1399. ATOM_PANEL_RESOLUTION_PATCH_RECORD *panel_res_record;
  1400. bool bad_record = false;
  1401. u8 *record = (u8 *)(mode_info->atom_context->bios +
  1402. data_offset +
  1403. le16_to_cpu(lvds_info->info.usModePatchTableOffset));
  1404. while (*record != ATOM_RECORD_END_TYPE) {
  1405. switch (*record) {
  1406. case LCD_MODE_PATCH_RECORD_MODE_TYPE:
  1407. record += sizeof(ATOM_PATCH_RECORD_MODE);
  1408. break;
  1409. case LCD_RTS_RECORD_TYPE:
  1410. record += sizeof(ATOM_LCD_RTS_RECORD);
  1411. break;
  1412. case LCD_CAP_RECORD_TYPE:
  1413. record += sizeof(ATOM_LCD_MODE_CONTROL_CAP);
  1414. break;
  1415. case LCD_FAKE_EDID_PATCH_RECORD_TYPE:
  1416. fake_edid_record = (ATOM_FAKE_EDID_PATCH_RECORD *)record;
  1417. if (fake_edid_record->ucFakeEDIDLength) {
  1418. struct edid *edid;
  1419. int edid_size =
  1420. max((int)EDID_LENGTH, (int)fake_edid_record->ucFakeEDIDLength);
  1421. edid = kmalloc(edid_size, GFP_KERNEL);
  1422. if (edid) {
  1423. memcpy((u8 *)edid, (u8 *)&fake_edid_record->ucFakeEDIDString[0],
  1424. fake_edid_record->ucFakeEDIDLength);
  1425. if (drm_edid_is_valid(edid))
  1426. rdev->mode_info.bios_hardcoded_edid = edid;
  1427. else
  1428. kfree(edid);
  1429. }
  1430. }
  1431. record += sizeof(ATOM_FAKE_EDID_PATCH_RECORD);
  1432. break;
  1433. case LCD_PANEL_RESOLUTION_RECORD_TYPE:
  1434. panel_res_record = (ATOM_PANEL_RESOLUTION_PATCH_RECORD *)record;
  1435. lvds->native_mode.width_mm = panel_res_record->usHSize;
  1436. lvds->native_mode.height_mm = panel_res_record->usVSize;
  1437. record += sizeof(ATOM_PANEL_RESOLUTION_PATCH_RECORD);
  1438. break;
  1439. default:
  1440. DRM_ERROR("Bad LCD record %d\n", *record);
  1441. bad_record = true;
  1442. break;
  1443. }
  1444. if (bad_record)
  1445. break;
  1446. }
  1447. }
  1448. }
  1449. return lvds;
  1450. }
  1451. struct radeon_encoder_primary_dac *
  1452. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
  1453. {
  1454. struct drm_device *dev = encoder->base.dev;
  1455. struct radeon_device *rdev = dev->dev_private;
  1456. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1457. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1458. uint16_t data_offset;
  1459. struct _COMPASSIONATE_DATA *dac_info;
  1460. uint8_t frev, crev;
  1461. uint8_t bg, dac;
  1462. struct radeon_encoder_primary_dac *p_dac = NULL;
  1463. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1464. &frev, &crev, &data_offset)) {
  1465. dac_info = (struct _COMPASSIONATE_DATA *)
  1466. (mode_info->atom_context->bios + data_offset);
  1467. p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
  1468. if (!p_dac)
  1469. return NULL;
  1470. bg = dac_info->ucDAC1_BG_Adjustment;
  1471. dac = dac_info->ucDAC1_DAC_Adjustment;
  1472. p_dac->ps2_pdac_adj = (bg << 8) | (dac);
  1473. }
  1474. return p_dac;
  1475. }
  1476. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  1477. struct drm_display_mode *mode)
  1478. {
  1479. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1480. ATOM_ANALOG_TV_INFO *tv_info;
  1481. ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
  1482. ATOM_DTD_FORMAT *dtd_timings;
  1483. int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1484. u8 frev, crev;
  1485. u16 data_offset, misc;
  1486. if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
  1487. &frev, &crev, &data_offset))
  1488. return false;
  1489. switch (crev) {
  1490. case 1:
  1491. tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
  1492. if (index >= MAX_SUPPORTED_TV_TIMING)
  1493. return false;
  1494. mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
  1495. mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
  1496. mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
  1497. mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
  1498. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
  1499. mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
  1500. mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
  1501. mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
  1502. mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
  1503. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
  1504. mode->flags = 0;
  1505. misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
  1506. if (misc & ATOM_VSYNC_POLARITY)
  1507. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1508. if (misc & ATOM_HSYNC_POLARITY)
  1509. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1510. if (misc & ATOM_COMPOSITESYNC)
  1511. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1512. if (misc & ATOM_INTERLACE)
  1513. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1514. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1515. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1516. mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
  1517. if (index == 1) {
  1518. /* PAL timings appear to have wrong values for totals */
  1519. mode->crtc_htotal -= 1;
  1520. mode->crtc_vtotal -= 1;
  1521. }
  1522. break;
  1523. case 2:
  1524. tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
  1525. if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
  1526. return false;
  1527. dtd_timings = &tv_info_v1_2->aModeTimings[index];
  1528. mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
  1529. le16_to_cpu(dtd_timings->usHBlanking_Time);
  1530. mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
  1531. mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
  1532. le16_to_cpu(dtd_timings->usHSyncOffset);
  1533. mode->crtc_hsync_end = mode->crtc_hsync_start +
  1534. le16_to_cpu(dtd_timings->usHSyncWidth);
  1535. mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
  1536. le16_to_cpu(dtd_timings->usVBlanking_Time);
  1537. mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
  1538. mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
  1539. le16_to_cpu(dtd_timings->usVSyncOffset);
  1540. mode->crtc_vsync_end = mode->crtc_vsync_start +
  1541. le16_to_cpu(dtd_timings->usVSyncWidth);
  1542. mode->flags = 0;
  1543. misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
  1544. if (misc & ATOM_VSYNC_POLARITY)
  1545. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1546. if (misc & ATOM_HSYNC_POLARITY)
  1547. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1548. if (misc & ATOM_COMPOSITESYNC)
  1549. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1550. if (misc & ATOM_INTERLACE)
  1551. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1552. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1553. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1554. mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
  1555. break;
  1556. }
  1557. return true;
  1558. }
  1559. enum radeon_tv_std
  1560. radeon_atombios_get_tv_info(struct radeon_device *rdev)
  1561. {
  1562. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1563. int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1564. uint16_t data_offset;
  1565. uint8_t frev, crev;
  1566. struct _ATOM_ANALOG_TV_INFO *tv_info;
  1567. enum radeon_tv_std tv_std = TV_STD_NTSC;
  1568. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1569. &frev, &crev, &data_offset)) {
  1570. tv_info = (struct _ATOM_ANALOG_TV_INFO *)
  1571. (mode_info->atom_context->bios + data_offset);
  1572. switch (tv_info->ucTV_BootUpDefaultStandard) {
  1573. case ATOM_TV_NTSC:
  1574. tv_std = TV_STD_NTSC;
  1575. DRM_DEBUG_KMS("Default TV standard: NTSC\n");
  1576. break;
  1577. case ATOM_TV_NTSCJ:
  1578. tv_std = TV_STD_NTSC_J;
  1579. DRM_DEBUG_KMS("Default TV standard: NTSC-J\n");
  1580. break;
  1581. case ATOM_TV_PAL:
  1582. tv_std = TV_STD_PAL;
  1583. DRM_DEBUG_KMS("Default TV standard: PAL\n");
  1584. break;
  1585. case ATOM_TV_PALM:
  1586. tv_std = TV_STD_PAL_M;
  1587. DRM_DEBUG_KMS("Default TV standard: PAL-M\n");
  1588. break;
  1589. case ATOM_TV_PALN:
  1590. tv_std = TV_STD_PAL_N;
  1591. DRM_DEBUG_KMS("Default TV standard: PAL-N\n");
  1592. break;
  1593. case ATOM_TV_PALCN:
  1594. tv_std = TV_STD_PAL_CN;
  1595. DRM_DEBUG_KMS("Default TV standard: PAL-CN\n");
  1596. break;
  1597. case ATOM_TV_PAL60:
  1598. tv_std = TV_STD_PAL_60;
  1599. DRM_DEBUG_KMS("Default TV standard: PAL-60\n");
  1600. break;
  1601. case ATOM_TV_SECAM:
  1602. tv_std = TV_STD_SECAM;
  1603. DRM_DEBUG_KMS("Default TV standard: SECAM\n");
  1604. break;
  1605. default:
  1606. tv_std = TV_STD_NTSC;
  1607. DRM_DEBUG_KMS("Unknown TV standard; defaulting to NTSC\n");
  1608. break;
  1609. }
  1610. }
  1611. return tv_std;
  1612. }
  1613. struct radeon_encoder_tv_dac *
  1614. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
  1615. {
  1616. struct drm_device *dev = encoder->base.dev;
  1617. struct radeon_device *rdev = dev->dev_private;
  1618. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1619. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1620. uint16_t data_offset;
  1621. struct _COMPASSIONATE_DATA *dac_info;
  1622. uint8_t frev, crev;
  1623. uint8_t bg, dac;
  1624. struct radeon_encoder_tv_dac *tv_dac = NULL;
  1625. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1626. &frev, &crev, &data_offset)) {
  1627. dac_info = (struct _COMPASSIONATE_DATA *)
  1628. (mode_info->atom_context->bios + data_offset);
  1629. tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
  1630. if (!tv_dac)
  1631. return NULL;
  1632. bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
  1633. dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
  1634. tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
  1635. bg = dac_info->ucDAC2_PAL_BG_Adjustment;
  1636. dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
  1637. tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
  1638. bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
  1639. dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
  1640. tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
  1641. tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1642. }
  1643. return tv_dac;
  1644. }
  1645. static const char *thermal_controller_names[] = {
  1646. "NONE",
  1647. "lm63",
  1648. "adm1032",
  1649. "adm1030",
  1650. "max6649",
  1651. "lm64",
  1652. "f75375",
  1653. "asc7xxx",
  1654. };
  1655. static const char *pp_lib_thermal_controller_names[] = {
  1656. "NONE",
  1657. "lm63",
  1658. "adm1032",
  1659. "adm1030",
  1660. "max6649",
  1661. "lm64",
  1662. "f75375",
  1663. "RV6xx",
  1664. "RV770",
  1665. "adt7473",
  1666. "NONE",
  1667. "External GPIO",
  1668. "Evergreen",
  1669. "emc2103",
  1670. "Sumo",
  1671. "Northern Islands",
  1672. };
  1673. union power_info {
  1674. struct _ATOM_POWERPLAY_INFO info;
  1675. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1676. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1677. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  1678. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  1679. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  1680. };
  1681. union pplib_clock_info {
  1682. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  1683. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  1684. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  1685. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  1686. };
  1687. union pplib_power_state {
  1688. struct _ATOM_PPLIB_STATE v1;
  1689. struct _ATOM_PPLIB_STATE_V2 v2;
  1690. };
  1691. static void radeon_atombios_parse_misc_flags_1_3(struct radeon_device *rdev,
  1692. int state_index,
  1693. u32 misc, u32 misc2)
  1694. {
  1695. rdev->pm.power_state[state_index].misc = misc;
  1696. rdev->pm.power_state[state_index].misc2 = misc2;
  1697. /* order matters! */
  1698. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1699. rdev->pm.power_state[state_index].type =
  1700. POWER_STATE_TYPE_POWERSAVE;
  1701. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1702. rdev->pm.power_state[state_index].type =
  1703. POWER_STATE_TYPE_BATTERY;
  1704. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1705. rdev->pm.power_state[state_index].type =
  1706. POWER_STATE_TYPE_BATTERY;
  1707. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1708. rdev->pm.power_state[state_index].type =
  1709. POWER_STATE_TYPE_BALANCED;
  1710. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1711. rdev->pm.power_state[state_index].type =
  1712. POWER_STATE_TYPE_PERFORMANCE;
  1713. rdev->pm.power_state[state_index].flags &=
  1714. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1715. }
  1716. if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
  1717. rdev->pm.power_state[state_index].type =
  1718. POWER_STATE_TYPE_BALANCED;
  1719. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1720. rdev->pm.power_state[state_index].type =
  1721. POWER_STATE_TYPE_DEFAULT;
  1722. rdev->pm.default_power_state_index = state_index;
  1723. rdev->pm.power_state[state_index].default_clock_mode =
  1724. &rdev->pm.power_state[state_index].clock_info[0];
  1725. } else if (state_index == 0) {
  1726. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1727. RADEON_PM_MODE_NO_DISPLAY;
  1728. }
  1729. }
  1730. static int radeon_atombios_parse_power_table_1_3(struct radeon_device *rdev)
  1731. {
  1732. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1733. u32 misc, misc2 = 0;
  1734. int num_modes = 0, i;
  1735. int state_index = 0;
  1736. struct radeon_i2c_bus_rec i2c_bus;
  1737. union power_info *power_info;
  1738. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1739. u16 data_offset;
  1740. u8 frev, crev;
  1741. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  1742. &frev, &crev, &data_offset))
  1743. return state_index;
  1744. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1745. /* add the i2c bus for thermal/fan chip */
  1746. if (power_info->info.ucOverdriveThermalController > 0) {
  1747. DRM_INFO("Possible %s thermal controller at 0x%02x\n",
  1748. thermal_controller_names[power_info->info.ucOverdriveThermalController],
  1749. power_info->info.ucOverdriveControllerAddress >> 1);
  1750. i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
  1751. rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
  1752. if (rdev->pm.i2c_bus) {
  1753. struct i2c_board_info info = { };
  1754. const char *name = thermal_controller_names[power_info->info.
  1755. ucOverdriveThermalController];
  1756. info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
  1757. strlcpy(info.type, name, sizeof(info.type));
  1758. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1759. }
  1760. }
  1761. num_modes = power_info->info.ucNumOfPowerModeEntries;
  1762. if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
  1763. num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
  1764. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) * num_modes, GFP_KERNEL);
  1765. if (!rdev->pm.power_state)
  1766. return state_index;
  1767. /* last mode is usually default, array is low to high */
  1768. for (i = 0; i < num_modes; i++) {
  1769. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  1770. switch (frev) {
  1771. case 1:
  1772. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1773. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1774. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
  1775. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1776. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
  1777. /* skip invalid modes */
  1778. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1779. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1780. continue;
  1781. rdev->pm.power_state[state_index].pcie_lanes =
  1782. power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
  1783. misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
  1784. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1785. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1786. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1787. VOLTAGE_GPIO;
  1788. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1789. radeon_lookup_gpio(rdev,
  1790. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
  1791. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1792. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1793. true;
  1794. else
  1795. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1796. false;
  1797. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1798. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1799. VOLTAGE_VDDC;
  1800. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1801. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
  1802. }
  1803. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1804. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, 0);
  1805. state_index++;
  1806. break;
  1807. case 2:
  1808. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1809. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1810. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
  1811. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1812. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
  1813. /* skip invalid modes */
  1814. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1815. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1816. continue;
  1817. rdev->pm.power_state[state_index].pcie_lanes =
  1818. power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
  1819. misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
  1820. misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
  1821. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1822. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1823. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1824. VOLTAGE_GPIO;
  1825. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1826. radeon_lookup_gpio(rdev,
  1827. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
  1828. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1829. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1830. true;
  1831. else
  1832. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1833. false;
  1834. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1835. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1836. VOLTAGE_VDDC;
  1837. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1838. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
  1839. }
  1840. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1841. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
  1842. state_index++;
  1843. break;
  1844. case 3:
  1845. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1846. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1847. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
  1848. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1849. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
  1850. /* skip invalid modes */
  1851. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1852. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1853. continue;
  1854. rdev->pm.power_state[state_index].pcie_lanes =
  1855. power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
  1856. misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
  1857. misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
  1858. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1859. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1860. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1861. VOLTAGE_GPIO;
  1862. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1863. radeon_lookup_gpio(rdev,
  1864. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
  1865. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1866. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1867. true;
  1868. else
  1869. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1870. false;
  1871. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1872. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1873. VOLTAGE_VDDC;
  1874. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1875. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
  1876. if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
  1877. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
  1878. true;
  1879. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
  1880. power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
  1881. }
  1882. }
  1883. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1884. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
  1885. state_index++;
  1886. break;
  1887. }
  1888. }
  1889. /* last mode is usually default */
  1890. if (rdev->pm.default_power_state_index == -1) {
  1891. rdev->pm.power_state[state_index - 1].type =
  1892. POWER_STATE_TYPE_DEFAULT;
  1893. rdev->pm.default_power_state_index = state_index - 1;
  1894. rdev->pm.power_state[state_index - 1].default_clock_mode =
  1895. &rdev->pm.power_state[state_index - 1].clock_info[0];
  1896. rdev->pm.power_state[state_index].flags &=
  1897. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1898. rdev->pm.power_state[state_index].misc = 0;
  1899. rdev->pm.power_state[state_index].misc2 = 0;
  1900. }
  1901. return state_index;
  1902. }
  1903. static void radeon_atombios_add_pplib_thermal_controller(struct radeon_device *rdev,
  1904. ATOM_PPLIB_THERMALCONTROLLER *controller)
  1905. {
  1906. struct radeon_i2c_bus_rec i2c_bus;
  1907. /* add the i2c bus for thermal/fan chip */
  1908. if (controller->ucType > 0) {
  1909. if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) {
  1910. DRM_INFO("Internal thermal controller %s fan control\n",
  1911. (controller->ucFanParameters &
  1912. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1913. rdev->pm.int_thermal_type = THERMAL_TYPE_RV6XX;
  1914. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) {
  1915. DRM_INFO("Internal thermal controller %s fan control\n",
  1916. (controller->ucFanParameters &
  1917. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1918. rdev->pm.int_thermal_type = THERMAL_TYPE_RV770;
  1919. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN) {
  1920. DRM_INFO("Internal thermal controller %s fan control\n",
  1921. (controller->ucFanParameters &
  1922. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1923. rdev->pm.int_thermal_type = THERMAL_TYPE_EVERGREEN;
  1924. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SUMO) {
  1925. DRM_INFO("Internal thermal controller %s fan control\n",
  1926. (controller->ucFanParameters &
  1927. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1928. rdev->pm.int_thermal_type = THERMAL_TYPE_SUMO;
  1929. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_NISLANDS) {
  1930. DRM_INFO("Internal thermal controller %s fan control\n",
  1931. (controller->ucFanParameters &
  1932. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1933. rdev->pm.int_thermal_type = THERMAL_TYPE_NI;
  1934. } else if ((controller->ucType ==
  1935. ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
  1936. (controller->ucType ==
  1937. ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL) ||
  1938. (controller->ucType ==
  1939. ATOM_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL)) {
  1940. DRM_INFO("Special thermal controller config\n");
  1941. } else {
  1942. DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
  1943. pp_lib_thermal_controller_names[controller->ucType],
  1944. controller->ucI2cAddress >> 1,
  1945. (controller->ucFanParameters &
  1946. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1947. i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
  1948. rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
  1949. if (rdev->pm.i2c_bus) {
  1950. struct i2c_board_info info = { };
  1951. const char *name = pp_lib_thermal_controller_names[controller->ucType];
  1952. info.addr = controller->ucI2cAddress >> 1;
  1953. strlcpy(info.type, name, sizeof(info.type));
  1954. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1955. }
  1956. }
  1957. }
  1958. }
  1959. static u16 radeon_atombios_get_default_vddc(struct radeon_device *rdev)
  1960. {
  1961. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1962. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  1963. u8 frev, crev;
  1964. u16 data_offset;
  1965. union firmware_info *firmware_info;
  1966. u16 vddc = 0;
  1967. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1968. &frev, &crev, &data_offset)) {
  1969. firmware_info =
  1970. (union firmware_info *)(mode_info->atom_context->bios +
  1971. data_offset);
  1972. vddc = le16_to_cpu(firmware_info->info_14.usBootUpVDDCVoltage);
  1973. }
  1974. return vddc;
  1975. }
  1976. static void radeon_atombios_parse_pplib_non_clock_info(struct radeon_device *rdev,
  1977. int state_index, int mode_index,
  1978. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
  1979. {
  1980. int j;
  1981. u32 misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  1982. u32 misc2 = le16_to_cpu(non_clock_info->usClassification);
  1983. u16 vddc = radeon_atombios_get_default_vddc(rdev);
  1984. rdev->pm.power_state[state_index].misc = misc;
  1985. rdev->pm.power_state[state_index].misc2 = misc2;
  1986. rdev->pm.power_state[state_index].pcie_lanes =
  1987. ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
  1988. ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
  1989. switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  1990. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  1991. rdev->pm.power_state[state_index].type =
  1992. POWER_STATE_TYPE_BATTERY;
  1993. break;
  1994. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  1995. rdev->pm.power_state[state_index].type =
  1996. POWER_STATE_TYPE_BALANCED;
  1997. break;
  1998. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  1999. rdev->pm.power_state[state_index].type =
  2000. POWER_STATE_TYPE_PERFORMANCE;
  2001. break;
  2002. case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
  2003. if (misc2 & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  2004. rdev->pm.power_state[state_index].type =
  2005. POWER_STATE_TYPE_PERFORMANCE;
  2006. break;
  2007. }
  2008. rdev->pm.power_state[state_index].flags = 0;
  2009. if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  2010. rdev->pm.power_state[state_index].flags |=
  2011. RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  2012. if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  2013. rdev->pm.power_state[state_index].type =
  2014. POWER_STATE_TYPE_DEFAULT;
  2015. rdev->pm.default_power_state_index = state_index;
  2016. rdev->pm.power_state[state_index].default_clock_mode =
  2017. &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
  2018. if (ASIC_IS_DCE5(rdev)) {
  2019. /* NI chips post without MC ucode, so default clocks are strobe mode only */
  2020. rdev->pm.default_sclk = rdev->pm.power_state[state_index].clock_info[0].sclk;
  2021. rdev->pm.default_mclk = rdev->pm.power_state[state_index].clock_info[0].mclk;
  2022. rdev->pm.default_vddc = rdev->pm.power_state[state_index].clock_info[0].voltage.voltage;
  2023. } else {
  2024. /* patch the table values with the default slck/mclk from firmware info */
  2025. for (j = 0; j < mode_index; j++) {
  2026. rdev->pm.power_state[state_index].clock_info[j].mclk =
  2027. rdev->clock.default_mclk;
  2028. rdev->pm.power_state[state_index].clock_info[j].sclk =
  2029. rdev->clock.default_sclk;
  2030. if (vddc)
  2031. rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
  2032. vddc;
  2033. }
  2034. }
  2035. }
  2036. }
  2037. static bool radeon_atombios_parse_pplib_clock_info(struct radeon_device *rdev,
  2038. int state_index, int mode_index,
  2039. union pplib_clock_info *clock_info)
  2040. {
  2041. u32 sclk, mclk;
  2042. if (rdev->flags & RADEON_IS_IGP) {
  2043. if (rdev->family >= CHIP_PALM) {
  2044. sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
  2045. sclk |= clock_info->sumo.ucEngineClockHigh << 16;
  2046. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2047. } else {
  2048. sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
  2049. sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
  2050. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2051. }
  2052. } else if (ASIC_IS_DCE4(rdev)) {
  2053. sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
  2054. sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
  2055. mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
  2056. mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
  2057. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2058. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2059. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2060. VOLTAGE_SW;
  2061. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2062. le16_to_cpu(clock_info->evergreen.usVDDC);
  2063. } else {
  2064. sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
  2065. sclk |= clock_info->r600.ucEngineClockHigh << 16;
  2066. mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
  2067. mclk |= clock_info->r600.ucMemoryClockHigh << 16;
  2068. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2069. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2070. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2071. VOLTAGE_SW;
  2072. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2073. le16_to_cpu(clock_info->r600.usVDDC);
  2074. }
  2075. if (rdev->flags & RADEON_IS_IGP) {
  2076. /* skip invalid modes */
  2077. if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
  2078. return false;
  2079. } else {
  2080. /* skip invalid modes */
  2081. if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
  2082. (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
  2083. return false;
  2084. }
  2085. return true;
  2086. }
  2087. static int radeon_atombios_parse_power_table_4_5(struct radeon_device *rdev)
  2088. {
  2089. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2090. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  2091. union pplib_power_state *power_state;
  2092. int i, j;
  2093. int state_index = 0, mode_index = 0;
  2094. union pplib_clock_info *clock_info;
  2095. bool valid;
  2096. union power_info *power_info;
  2097. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2098. u16 data_offset;
  2099. u8 frev, crev;
  2100. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  2101. &frev, &crev, &data_offset))
  2102. return state_index;
  2103. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  2104. radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
  2105. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
  2106. power_info->pplib.ucNumStates, GFP_KERNEL);
  2107. if (!rdev->pm.power_state)
  2108. return state_index;
  2109. /* first mode is usually default, followed by low to high */
  2110. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  2111. mode_index = 0;
  2112. power_state = (union pplib_power_state *)
  2113. (mode_info->atom_context->bios + data_offset +
  2114. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  2115. i * power_info->pplib.ucStateEntrySize);
  2116. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  2117. (mode_info->atom_context->bios + data_offset +
  2118. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  2119. (power_state->v1.ucNonClockStateIndex *
  2120. power_info->pplib.ucNonClockSize));
  2121. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  2122. clock_info = (union pplib_clock_info *)
  2123. (mode_info->atom_context->bios + data_offset +
  2124. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  2125. (power_state->v1.ucClockStateIndices[j] *
  2126. power_info->pplib.ucClockInfoSize));
  2127. valid = radeon_atombios_parse_pplib_clock_info(rdev,
  2128. state_index, mode_index,
  2129. clock_info);
  2130. if (valid)
  2131. mode_index++;
  2132. }
  2133. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  2134. if (mode_index) {
  2135. radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
  2136. non_clock_info);
  2137. state_index++;
  2138. }
  2139. }
  2140. /* if multiple clock modes, mark the lowest as no display */
  2141. for (i = 0; i < state_index; i++) {
  2142. if (rdev->pm.power_state[i].num_clock_modes > 1)
  2143. rdev->pm.power_state[i].clock_info[0].flags |=
  2144. RADEON_PM_MODE_NO_DISPLAY;
  2145. }
  2146. /* first mode is usually default */
  2147. if (rdev->pm.default_power_state_index == -1) {
  2148. rdev->pm.power_state[0].type =
  2149. POWER_STATE_TYPE_DEFAULT;
  2150. rdev->pm.default_power_state_index = 0;
  2151. rdev->pm.power_state[0].default_clock_mode =
  2152. &rdev->pm.power_state[0].clock_info[0];
  2153. }
  2154. return state_index;
  2155. }
  2156. static int radeon_atombios_parse_power_table_6(struct radeon_device *rdev)
  2157. {
  2158. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2159. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  2160. union pplib_power_state *power_state;
  2161. int i, j, non_clock_array_index, clock_array_index;
  2162. int state_index = 0, mode_index = 0;
  2163. union pplib_clock_info *clock_info;
  2164. struct StateArray *state_array;
  2165. struct ClockInfoArray *clock_info_array;
  2166. struct NonClockInfoArray *non_clock_info_array;
  2167. bool valid;
  2168. union power_info *power_info;
  2169. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2170. u16 data_offset;
  2171. u8 frev, crev;
  2172. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  2173. &frev, &crev, &data_offset))
  2174. return state_index;
  2175. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  2176. radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
  2177. state_array = (struct StateArray *)
  2178. (mode_info->atom_context->bios + data_offset +
  2179. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  2180. clock_info_array = (struct ClockInfoArray *)
  2181. (mode_info->atom_context->bios + data_offset +
  2182. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  2183. non_clock_info_array = (struct NonClockInfoArray *)
  2184. (mode_info->atom_context->bios + data_offset +
  2185. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  2186. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
  2187. state_array->ucNumEntries, GFP_KERNEL);
  2188. if (!rdev->pm.power_state)
  2189. return state_index;
  2190. for (i = 0; i < state_array->ucNumEntries; i++) {
  2191. mode_index = 0;
  2192. power_state = (union pplib_power_state *)&state_array->states[i];
  2193. /* XXX this might be an inagua bug... */
  2194. non_clock_array_index = i; /* power_state->v2.nonClockInfoIndex */
  2195. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  2196. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  2197. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  2198. clock_array_index = power_state->v2.clockInfoIndex[j];
  2199. /* XXX this might be an inagua bug... */
  2200. if (clock_array_index >= clock_info_array->ucNumEntries)
  2201. continue;
  2202. clock_info = (union pplib_clock_info *)
  2203. &clock_info_array->clockInfo[clock_array_index];
  2204. valid = radeon_atombios_parse_pplib_clock_info(rdev,
  2205. state_index, mode_index,
  2206. clock_info);
  2207. if (valid)
  2208. mode_index++;
  2209. }
  2210. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  2211. if (mode_index) {
  2212. radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
  2213. non_clock_info);
  2214. state_index++;
  2215. }
  2216. }
  2217. /* if multiple clock modes, mark the lowest as no display */
  2218. for (i = 0; i < state_index; i++) {
  2219. if (rdev->pm.power_state[i].num_clock_modes > 1)
  2220. rdev->pm.power_state[i].clock_info[0].flags |=
  2221. RADEON_PM_MODE_NO_DISPLAY;
  2222. }
  2223. /* first mode is usually default */
  2224. if (rdev->pm.default_power_state_index == -1) {
  2225. rdev->pm.power_state[0].type =
  2226. POWER_STATE_TYPE_DEFAULT;
  2227. rdev->pm.default_power_state_index = 0;
  2228. rdev->pm.power_state[0].default_clock_mode =
  2229. &rdev->pm.power_state[0].clock_info[0];
  2230. }
  2231. return state_index;
  2232. }
  2233. void radeon_atombios_get_power_modes(struct radeon_device *rdev)
  2234. {
  2235. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2236. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2237. u16 data_offset;
  2238. u8 frev, crev;
  2239. int state_index = 0;
  2240. rdev->pm.default_power_state_index = -1;
  2241. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  2242. &frev, &crev, &data_offset)) {
  2243. switch (frev) {
  2244. case 1:
  2245. case 2:
  2246. case 3:
  2247. state_index = radeon_atombios_parse_power_table_1_3(rdev);
  2248. break;
  2249. case 4:
  2250. case 5:
  2251. state_index = radeon_atombios_parse_power_table_4_5(rdev);
  2252. break;
  2253. case 6:
  2254. state_index = radeon_atombios_parse_power_table_6(rdev);
  2255. break;
  2256. default:
  2257. break;
  2258. }
  2259. } else {
  2260. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state), GFP_KERNEL);
  2261. if (rdev->pm.power_state) {
  2262. /* add the default mode */
  2263. rdev->pm.power_state[state_index].type =
  2264. POWER_STATE_TYPE_DEFAULT;
  2265. rdev->pm.power_state[state_index].num_clock_modes = 1;
  2266. rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
  2267. rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
  2268. rdev->pm.power_state[state_index].default_clock_mode =
  2269. &rdev->pm.power_state[state_index].clock_info[0];
  2270. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  2271. rdev->pm.power_state[state_index].pcie_lanes = 16;
  2272. rdev->pm.default_power_state_index = state_index;
  2273. rdev->pm.power_state[state_index].flags = 0;
  2274. state_index++;
  2275. }
  2276. }
  2277. rdev->pm.num_power_states = state_index;
  2278. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  2279. rdev->pm.current_clock_mode_index = 0;
  2280. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  2281. }
  2282. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
  2283. {
  2284. DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
  2285. int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
  2286. args.ucEnable = enable;
  2287. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2288. }
  2289. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
  2290. {
  2291. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  2292. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  2293. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2294. return le32_to_cpu(args.ulReturnEngineClock);
  2295. }
  2296. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
  2297. {
  2298. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  2299. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  2300. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2301. return le32_to_cpu(args.ulReturnMemoryClock);
  2302. }
  2303. void radeon_atom_set_engine_clock(struct radeon_device *rdev,
  2304. uint32_t eng_clock)
  2305. {
  2306. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  2307. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  2308. args.ulTargetEngineClock = cpu_to_le32(eng_clock); /* 10 khz */
  2309. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2310. }
  2311. void radeon_atom_set_memory_clock(struct radeon_device *rdev,
  2312. uint32_t mem_clock)
  2313. {
  2314. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  2315. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  2316. if (rdev->flags & RADEON_IS_IGP)
  2317. return;
  2318. args.ulTargetMemoryClock = cpu_to_le32(mem_clock); /* 10 khz */
  2319. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2320. }
  2321. union set_voltage {
  2322. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  2323. struct _SET_VOLTAGE_PARAMETERS v1;
  2324. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  2325. };
  2326. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level)
  2327. {
  2328. union set_voltage args;
  2329. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  2330. u8 frev, crev, volt_index = level;
  2331. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2332. return;
  2333. switch (crev) {
  2334. case 1:
  2335. args.v1.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
  2336. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  2337. args.v1.ucVoltageIndex = volt_index;
  2338. break;
  2339. case 2:
  2340. args.v2.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
  2341. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  2342. args.v2.usVoltageLevel = cpu_to_le16(level);
  2343. break;
  2344. default:
  2345. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2346. return;
  2347. }
  2348. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2349. }
  2350. void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
  2351. {
  2352. struct radeon_device *rdev = dev->dev_private;
  2353. uint32_t bios_2_scratch, bios_6_scratch;
  2354. if (rdev->family >= CHIP_R600) {
  2355. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  2356. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2357. } else {
  2358. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  2359. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2360. }
  2361. /* let the bios control the backlight */
  2362. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  2363. /* tell the bios not to handle mode switching */
  2364. bios_6_scratch |= ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH;
  2365. if (rdev->family >= CHIP_R600) {
  2366. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  2367. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2368. } else {
  2369. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  2370. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2371. }
  2372. }
  2373. void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
  2374. {
  2375. uint32_t scratch_reg;
  2376. int i;
  2377. if (rdev->family >= CHIP_R600)
  2378. scratch_reg = R600_BIOS_0_SCRATCH;
  2379. else
  2380. scratch_reg = RADEON_BIOS_0_SCRATCH;
  2381. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  2382. rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
  2383. }
  2384. void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
  2385. {
  2386. uint32_t scratch_reg;
  2387. int i;
  2388. if (rdev->family >= CHIP_R600)
  2389. scratch_reg = R600_BIOS_0_SCRATCH;
  2390. else
  2391. scratch_reg = RADEON_BIOS_0_SCRATCH;
  2392. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  2393. WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
  2394. }
  2395. void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
  2396. {
  2397. struct drm_device *dev = encoder->dev;
  2398. struct radeon_device *rdev = dev->dev_private;
  2399. uint32_t bios_6_scratch;
  2400. if (rdev->family >= CHIP_R600)
  2401. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2402. else
  2403. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2404. if (lock) {
  2405. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  2406. bios_6_scratch &= ~ATOM_S6_ACC_MODE;
  2407. } else {
  2408. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  2409. bios_6_scratch |= ATOM_S6_ACC_MODE;
  2410. }
  2411. if (rdev->family >= CHIP_R600)
  2412. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2413. else
  2414. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2415. }
  2416. /* at some point we may want to break this out into individual functions */
  2417. void
  2418. radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
  2419. struct drm_encoder *encoder,
  2420. bool connected)
  2421. {
  2422. struct drm_device *dev = connector->dev;
  2423. struct radeon_device *rdev = dev->dev_private;
  2424. struct radeon_connector *radeon_connector =
  2425. to_radeon_connector(connector);
  2426. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2427. uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
  2428. if (rdev->family >= CHIP_R600) {
  2429. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2430. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  2431. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2432. } else {
  2433. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2434. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  2435. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2436. }
  2437. if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
  2438. (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
  2439. if (connected) {
  2440. DRM_DEBUG_KMS("TV1 connected\n");
  2441. bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
  2442. bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
  2443. } else {
  2444. DRM_DEBUG_KMS("TV1 disconnected\n");
  2445. bios_0_scratch &= ~ATOM_S0_TV1_MASK;
  2446. bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
  2447. bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
  2448. }
  2449. }
  2450. if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
  2451. (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
  2452. if (connected) {
  2453. DRM_DEBUG_KMS("CV connected\n");
  2454. bios_3_scratch |= ATOM_S3_CV_ACTIVE;
  2455. bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
  2456. } else {
  2457. DRM_DEBUG_KMS("CV disconnected\n");
  2458. bios_0_scratch &= ~ATOM_S0_CV_MASK;
  2459. bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
  2460. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
  2461. }
  2462. }
  2463. if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
  2464. (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
  2465. if (connected) {
  2466. DRM_DEBUG_KMS("LCD1 connected\n");
  2467. bios_0_scratch |= ATOM_S0_LCD1;
  2468. bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
  2469. bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
  2470. } else {
  2471. DRM_DEBUG_KMS("LCD1 disconnected\n");
  2472. bios_0_scratch &= ~ATOM_S0_LCD1;
  2473. bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
  2474. bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
  2475. }
  2476. }
  2477. if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
  2478. (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
  2479. if (connected) {
  2480. DRM_DEBUG_KMS("CRT1 connected\n");
  2481. bios_0_scratch |= ATOM_S0_CRT1_COLOR;
  2482. bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
  2483. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
  2484. } else {
  2485. DRM_DEBUG_KMS("CRT1 disconnected\n");
  2486. bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
  2487. bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
  2488. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
  2489. }
  2490. }
  2491. if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
  2492. (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
  2493. if (connected) {
  2494. DRM_DEBUG_KMS("CRT2 connected\n");
  2495. bios_0_scratch |= ATOM_S0_CRT2_COLOR;
  2496. bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
  2497. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
  2498. } else {
  2499. DRM_DEBUG_KMS("CRT2 disconnected\n");
  2500. bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
  2501. bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
  2502. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
  2503. }
  2504. }
  2505. if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
  2506. (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
  2507. if (connected) {
  2508. DRM_DEBUG_KMS("DFP1 connected\n");
  2509. bios_0_scratch |= ATOM_S0_DFP1;
  2510. bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
  2511. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
  2512. } else {
  2513. DRM_DEBUG_KMS("DFP1 disconnected\n");
  2514. bios_0_scratch &= ~ATOM_S0_DFP1;
  2515. bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
  2516. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
  2517. }
  2518. }
  2519. if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
  2520. (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  2521. if (connected) {
  2522. DRM_DEBUG_KMS("DFP2 connected\n");
  2523. bios_0_scratch |= ATOM_S0_DFP2;
  2524. bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
  2525. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
  2526. } else {
  2527. DRM_DEBUG_KMS("DFP2 disconnected\n");
  2528. bios_0_scratch &= ~ATOM_S0_DFP2;
  2529. bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
  2530. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
  2531. }
  2532. }
  2533. if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
  2534. (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
  2535. if (connected) {
  2536. DRM_DEBUG_KMS("DFP3 connected\n");
  2537. bios_0_scratch |= ATOM_S0_DFP3;
  2538. bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
  2539. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
  2540. } else {
  2541. DRM_DEBUG_KMS("DFP3 disconnected\n");
  2542. bios_0_scratch &= ~ATOM_S0_DFP3;
  2543. bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
  2544. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
  2545. }
  2546. }
  2547. if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
  2548. (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
  2549. if (connected) {
  2550. DRM_DEBUG_KMS("DFP4 connected\n");
  2551. bios_0_scratch |= ATOM_S0_DFP4;
  2552. bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
  2553. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
  2554. } else {
  2555. DRM_DEBUG_KMS("DFP4 disconnected\n");
  2556. bios_0_scratch &= ~ATOM_S0_DFP4;
  2557. bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
  2558. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
  2559. }
  2560. }
  2561. if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
  2562. (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
  2563. if (connected) {
  2564. DRM_DEBUG_KMS("DFP5 connected\n");
  2565. bios_0_scratch |= ATOM_S0_DFP5;
  2566. bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
  2567. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
  2568. } else {
  2569. DRM_DEBUG_KMS("DFP5 disconnected\n");
  2570. bios_0_scratch &= ~ATOM_S0_DFP5;
  2571. bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
  2572. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
  2573. }
  2574. }
  2575. if (rdev->family >= CHIP_R600) {
  2576. WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
  2577. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2578. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2579. } else {
  2580. WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
  2581. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2582. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2583. }
  2584. }
  2585. void
  2586. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
  2587. {
  2588. struct drm_device *dev = encoder->dev;
  2589. struct radeon_device *rdev = dev->dev_private;
  2590. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2591. uint32_t bios_3_scratch;
  2592. if (rdev->family >= CHIP_R600)
  2593. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  2594. else
  2595. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  2596. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2597. bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
  2598. bios_3_scratch |= (crtc << 18);
  2599. }
  2600. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2601. bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
  2602. bios_3_scratch |= (crtc << 24);
  2603. }
  2604. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2605. bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
  2606. bios_3_scratch |= (crtc << 16);
  2607. }
  2608. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2609. bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
  2610. bios_3_scratch |= (crtc << 20);
  2611. }
  2612. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2613. bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
  2614. bios_3_scratch |= (crtc << 17);
  2615. }
  2616. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2617. bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
  2618. bios_3_scratch |= (crtc << 19);
  2619. }
  2620. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2621. bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
  2622. bios_3_scratch |= (crtc << 23);
  2623. }
  2624. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2625. bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
  2626. bios_3_scratch |= (crtc << 25);
  2627. }
  2628. if (rdev->family >= CHIP_R600)
  2629. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2630. else
  2631. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2632. }
  2633. void
  2634. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
  2635. {
  2636. struct drm_device *dev = encoder->dev;
  2637. struct radeon_device *rdev = dev->dev_private;
  2638. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2639. uint32_t bios_2_scratch;
  2640. if (rdev->family >= CHIP_R600)
  2641. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  2642. else
  2643. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  2644. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2645. if (on)
  2646. bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
  2647. else
  2648. bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
  2649. }
  2650. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2651. if (on)
  2652. bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
  2653. else
  2654. bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
  2655. }
  2656. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2657. if (on)
  2658. bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
  2659. else
  2660. bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
  2661. }
  2662. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2663. if (on)
  2664. bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
  2665. else
  2666. bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
  2667. }
  2668. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2669. if (on)
  2670. bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
  2671. else
  2672. bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
  2673. }
  2674. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2675. if (on)
  2676. bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
  2677. else
  2678. bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
  2679. }
  2680. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2681. if (on)
  2682. bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
  2683. else
  2684. bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
  2685. }
  2686. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2687. if (on)
  2688. bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
  2689. else
  2690. bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
  2691. }
  2692. if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
  2693. if (on)
  2694. bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
  2695. else
  2696. bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
  2697. }
  2698. if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
  2699. if (on)
  2700. bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
  2701. else
  2702. bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
  2703. }
  2704. if (rdev->family >= CHIP_R600)
  2705. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  2706. else
  2707. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  2708. }