r600_cs.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kernel.h>
  29. #include "drmP.h"
  30. #include "radeon.h"
  31. #include "r600d.h"
  32. #include "r600_reg_safe.h"
  33. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  34. struct radeon_cs_reloc **cs_reloc);
  35. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  38. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  39. extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
  40. struct r600_cs_track {
  41. /* configuration we miror so that we use same code btw kms/ums */
  42. u32 group_size;
  43. u32 nbanks;
  44. u32 npipes;
  45. /* value we track */
  46. u32 sq_config;
  47. u32 nsamples;
  48. u32 cb_color_base_last[8];
  49. struct radeon_bo *cb_color_bo[8];
  50. u64 cb_color_bo_mc[8];
  51. u32 cb_color_bo_offset[8];
  52. struct radeon_bo *cb_color_frag_bo[8];
  53. struct radeon_bo *cb_color_tile_bo[8];
  54. u32 cb_color_info[8];
  55. u32 cb_color_size_idx[8];
  56. u32 cb_target_mask;
  57. u32 cb_shader_mask;
  58. u32 cb_color_size[8];
  59. u32 vgt_strmout_en;
  60. u32 vgt_strmout_buffer_en;
  61. u32 db_depth_control;
  62. u32 db_depth_info;
  63. u32 db_depth_size_idx;
  64. u32 db_depth_view;
  65. u32 db_depth_size;
  66. u32 db_offset;
  67. struct radeon_bo *db_bo;
  68. u64 db_bo_mc;
  69. };
  70. #define FMT_8_BIT(fmt, vc) [fmt] = { 1, 1, 1, vc }
  71. #define FMT_16_BIT(fmt, vc) [fmt] = { 1, 1, 2, vc }
  72. #define FMT_24_BIT(fmt) [fmt] = { 1, 1, 3, 0 }
  73. #define FMT_32_BIT(fmt, vc) [fmt] = { 1, 1, 4, vc }
  74. #define FMT_48_BIT(fmt) [fmt] = { 1, 1, 6, 0 }
  75. #define FMT_64_BIT(fmt, vc) [fmt] = { 1, 1, 8, vc }
  76. #define FMT_96_BIT(fmt) [fmt] = { 1, 1, 12, 0 }
  77. #define FMT_128_BIT(fmt, vc) [fmt] = { 1, 1, 16, vc }
  78. struct gpu_formats {
  79. unsigned blockwidth;
  80. unsigned blockheight;
  81. unsigned blocksize;
  82. unsigned valid_color;
  83. };
  84. static const struct gpu_formats color_formats_table[] = {
  85. /* 8 bit */
  86. FMT_8_BIT(V_038004_COLOR_8, 1),
  87. FMT_8_BIT(V_038004_COLOR_4_4, 1),
  88. FMT_8_BIT(V_038004_COLOR_3_3_2, 1),
  89. FMT_8_BIT(V_038004_FMT_1, 0),
  90. /* 16-bit */
  91. FMT_16_BIT(V_038004_COLOR_16, 1),
  92. FMT_16_BIT(V_038004_COLOR_16_FLOAT, 1),
  93. FMT_16_BIT(V_038004_COLOR_8_8, 1),
  94. FMT_16_BIT(V_038004_COLOR_5_6_5, 1),
  95. FMT_16_BIT(V_038004_COLOR_6_5_5, 1),
  96. FMT_16_BIT(V_038004_COLOR_1_5_5_5, 1),
  97. FMT_16_BIT(V_038004_COLOR_4_4_4_4, 1),
  98. FMT_16_BIT(V_038004_COLOR_5_5_5_1, 1),
  99. /* 24-bit */
  100. FMT_24_BIT(V_038004_FMT_8_8_8),
  101. /* 32-bit */
  102. FMT_32_BIT(V_038004_COLOR_32, 1),
  103. FMT_32_BIT(V_038004_COLOR_32_FLOAT, 1),
  104. FMT_32_BIT(V_038004_COLOR_16_16, 1),
  105. FMT_32_BIT(V_038004_COLOR_16_16_FLOAT, 1),
  106. FMT_32_BIT(V_038004_COLOR_8_24, 1),
  107. FMT_32_BIT(V_038004_COLOR_8_24_FLOAT, 1),
  108. FMT_32_BIT(V_038004_COLOR_24_8, 1),
  109. FMT_32_BIT(V_038004_COLOR_24_8_FLOAT, 1),
  110. FMT_32_BIT(V_038004_COLOR_10_11_11, 1),
  111. FMT_32_BIT(V_038004_COLOR_10_11_11_FLOAT, 1),
  112. FMT_32_BIT(V_038004_COLOR_11_11_10, 1),
  113. FMT_32_BIT(V_038004_COLOR_11_11_10_FLOAT, 1),
  114. FMT_32_BIT(V_038004_COLOR_2_10_10_10, 1),
  115. FMT_32_BIT(V_038004_COLOR_8_8_8_8, 1),
  116. FMT_32_BIT(V_038004_COLOR_10_10_10_2, 1),
  117. FMT_32_BIT(V_038004_FMT_5_9_9_9_SHAREDEXP, 0),
  118. FMT_32_BIT(V_038004_FMT_32_AS_8, 0),
  119. FMT_32_BIT(V_038004_FMT_32_AS_8_8, 0),
  120. /* 48-bit */
  121. FMT_48_BIT(V_038004_FMT_16_16_16),
  122. FMT_48_BIT(V_038004_FMT_16_16_16_FLOAT),
  123. /* 64-bit */
  124. FMT_64_BIT(V_038004_COLOR_X24_8_32_FLOAT, 1),
  125. FMT_64_BIT(V_038004_COLOR_32_32, 1),
  126. FMT_64_BIT(V_038004_COLOR_32_32_FLOAT, 1),
  127. FMT_64_BIT(V_038004_COLOR_16_16_16_16, 1),
  128. FMT_64_BIT(V_038004_COLOR_16_16_16_16_FLOAT, 1),
  129. FMT_96_BIT(V_038004_FMT_32_32_32),
  130. FMT_96_BIT(V_038004_FMT_32_32_32_FLOAT),
  131. /* 128-bit */
  132. FMT_128_BIT(V_038004_COLOR_32_32_32_32, 1),
  133. FMT_128_BIT(V_038004_COLOR_32_32_32_32_FLOAT, 1),
  134. [V_038004_FMT_GB_GR] = { 2, 1, 4, 0 },
  135. [V_038004_FMT_BG_RG] = { 2, 1, 4, 0 },
  136. /* block compressed formats */
  137. [V_038004_FMT_BC1] = { 4, 4, 8, 0 },
  138. [V_038004_FMT_BC2] = { 4, 4, 16, 0 },
  139. [V_038004_FMT_BC3] = { 4, 4, 16, 0 },
  140. [V_038004_FMT_BC4] = { 4, 4, 8, 0 },
  141. [V_038004_FMT_BC5] = { 4, 4, 16, 0},
  142. };
  143. static inline bool fmt_is_valid_color(u32 format)
  144. {
  145. if (format >= ARRAY_SIZE(color_formats_table))
  146. return false;
  147. if (color_formats_table[format].valid_color)
  148. return true;
  149. return false;
  150. }
  151. static inline bool fmt_is_valid_texture(u32 format)
  152. {
  153. if (format >= ARRAY_SIZE(color_formats_table))
  154. return false;
  155. if (color_formats_table[format].blockwidth > 0)
  156. return true;
  157. return false;
  158. }
  159. static inline int fmt_get_blocksize(u32 format)
  160. {
  161. if (format >= ARRAY_SIZE(color_formats_table))
  162. return 0;
  163. return color_formats_table[format].blocksize;
  164. }
  165. static inline int fmt_get_nblocksx(u32 format, u32 w)
  166. {
  167. unsigned bw;
  168. if (format >= ARRAY_SIZE(color_formats_table))
  169. return 0;
  170. bw = color_formats_table[format].blockwidth;
  171. if (bw == 0)
  172. return 0;
  173. return (w + bw - 1) / bw;
  174. }
  175. static inline int fmt_get_nblocksy(u32 format, u32 h)
  176. {
  177. unsigned bh;
  178. if (format >= ARRAY_SIZE(color_formats_table))
  179. return 0;
  180. bh = color_formats_table[format].blockheight;
  181. if (bh == 0)
  182. return 0;
  183. return (h + bh - 1) / bh;
  184. }
  185. static inline int r600_bpe_from_format(u32 *bpe, u32 format)
  186. {
  187. unsigned res;
  188. if (format >= ARRAY_SIZE(color_formats_table))
  189. goto fail;
  190. res = color_formats_table[format].blocksize;
  191. if (res == 0)
  192. goto fail;
  193. *bpe = res;
  194. return 0;
  195. fail:
  196. *bpe = 16;
  197. return -EINVAL;
  198. }
  199. struct array_mode_checker {
  200. int array_mode;
  201. u32 group_size;
  202. u32 nbanks;
  203. u32 npipes;
  204. u32 nsamples;
  205. u32 blocksize;
  206. };
  207. /* returns alignment in pixels for pitch/height/depth and bytes for base */
  208. static inline int r600_get_array_mode_alignment(struct array_mode_checker *values,
  209. u32 *pitch_align,
  210. u32 *height_align,
  211. u32 *depth_align,
  212. u64 *base_align)
  213. {
  214. u32 tile_width = 8;
  215. u32 tile_height = 8;
  216. u32 macro_tile_width = values->nbanks;
  217. u32 macro_tile_height = values->npipes;
  218. u32 tile_bytes = tile_width * tile_height * values->blocksize * values->nsamples;
  219. u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
  220. switch (values->array_mode) {
  221. case ARRAY_LINEAR_GENERAL:
  222. /* technically tile_width/_height for pitch/height */
  223. *pitch_align = 1; /* tile_width */
  224. *height_align = 1; /* tile_height */
  225. *depth_align = 1;
  226. *base_align = 1;
  227. break;
  228. case ARRAY_LINEAR_ALIGNED:
  229. *pitch_align = max((u32)64, (u32)(values->group_size / values->blocksize));
  230. *height_align = tile_height;
  231. *depth_align = 1;
  232. *base_align = values->group_size;
  233. break;
  234. case ARRAY_1D_TILED_THIN1:
  235. *pitch_align = max((u32)tile_width,
  236. (u32)(values->group_size /
  237. (tile_height * values->blocksize * values->nsamples)));
  238. *height_align = tile_height;
  239. *depth_align = 1;
  240. *base_align = values->group_size;
  241. break;
  242. case ARRAY_2D_TILED_THIN1:
  243. *pitch_align = max((u32)macro_tile_width,
  244. (u32)(((values->group_size / tile_height) /
  245. (values->blocksize * values->nsamples)) *
  246. values->nbanks)) * tile_width;
  247. *height_align = macro_tile_height * tile_height;
  248. *depth_align = 1;
  249. *base_align = max(macro_tile_bytes,
  250. (*pitch_align) * values->blocksize * (*height_align) * values->nsamples);
  251. break;
  252. default:
  253. return -EINVAL;
  254. }
  255. return 0;
  256. }
  257. static void r600_cs_track_init(struct r600_cs_track *track)
  258. {
  259. int i;
  260. /* assume DX9 mode */
  261. track->sq_config = DX9_CONSTS;
  262. for (i = 0; i < 8; i++) {
  263. track->cb_color_base_last[i] = 0;
  264. track->cb_color_size[i] = 0;
  265. track->cb_color_size_idx[i] = 0;
  266. track->cb_color_info[i] = 0;
  267. track->cb_color_bo[i] = NULL;
  268. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  269. track->cb_color_bo_mc[i] = 0xFFFFFFFF;
  270. }
  271. track->cb_target_mask = 0xFFFFFFFF;
  272. track->cb_shader_mask = 0xFFFFFFFF;
  273. track->db_bo = NULL;
  274. track->db_bo_mc = 0xFFFFFFFF;
  275. /* assume the biggest format and that htile is enabled */
  276. track->db_depth_info = 7 | (1 << 25);
  277. track->db_depth_view = 0xFFFFC000;
  278. track->db_depth_size = 0xFFFFFFFF;
  279. track->db_depth_size_idx = 0;
  280. track->db_depth_control = 0xFFFFFFFF;
  281. }
  282. static inline int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
  283. {
  284. struct r600_cs_track *track = p->track;
  285. u32 slice_tile_max, size, tmp;
  286. u32 height, height_align, pitch, pitch_align, depth_align;
  287. u64 base_offset, base_align;
  288. struct array_mode_checker array_check;
  289. volatile u32 *ib = p->ib->ptr;
  290. unsigned array_mode;
  291. u32 format;
  292. if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
  293. dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
  294. return -EINVAL;
  295. }
  296. size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
  297. format = G_0280A0_FORMAT(track->cb_color_info[i]);
  298. if (!fmt_is_valid_color(format)) {
  299. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
  300. __func__, __LINE__, format,
  301. i, track->cb_color_info[i]);
  302. return -EINVAL;
  303. }
  304. /* pitch in pixels */
  305. pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
  306. slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
  307. slice_tile_max *= 64;
  308. height = slice_tile_max / pitch;
  309. if (height > 8192)
  310. height = 8192;
  311. array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
  312. base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
  313. array_check.array_mode = array_mode;
  314. array_check.group_size = track->group_size;
  315. array_check.nbanks = track->nbanks;
  316. array_check.npipes = track->npipes;
  317. array_check.nsamples = track->nsamples;
  318. array_check.blocksize = fmt_get_blocksize(format);
  319. if (r600_get_array_mode_alignment(&array_check,
  320. &pitch_align, &height_align, &depth_align, &base_align)) {
  321. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  322. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  323. track->cb_color_info[i]);
  324. return -EINVAL;
  325. }
  326. switch (array_mode) {
  327. case V_0280A0_ARRAY_LINEAR_GENERAL:
  328. break;
  329. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  330. break;
  331. case V_0280A0_ARRAY_1D_TILED_THIN1:
  332. /* avoid breaking userspace */
  333. if (height > 7)
  334. height &= ~0x7;
  335. break;
  336. case V_0280A0_ARRAY_2D_TILED_THIN1:
  337. break;
  338. default:
  339. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  340. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  341. track->cb_color_info[i]);
  342. return -EINVAL;
  343. }
  344. if (!IS_ALIGNED(pitch, pitch_align)) {
  345. dev_warn(p->dev, "%s:%d cb pitch (%d, 0x%x, %d) invalid\n",
  346. __func__, __LINE__, pitch, pitch_align, array_mode);
  347. return -EINVAL;
  348. }
  349. if (!IS_ALIGNED(height, height_align)) {
  350. dev_warn(p->dev, "%s:%d cb height (%d, 0x%x, %d) invalid\n",
  351. __func__, __LINE__, height, height_align, array_mode);
  352. return -EINVAL;
  353. }
  354. if (!IS_ALIGNED(base_offset, base_align)) {
  355. dev_warn(p->dev, "%s offset[%d] 0x%llx 0x%llx, %d not aligned\n", __func__, i,
  356. base_offset, base_align, array_mode);
  357. return -EINVAL;
  358. }
  359. /* check offset */
  360. tmp = fmt_get_nblocksy(format, height) * fmt_get_nblocksx(format, pitch) * fmt_get_blocksize(format);
  361. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  362. if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
  363. /* the initial DDX does bad things with the CB size occasionally */
  364. /* it rounds up height too far for slice tile max but the BO is smaller */
  365. /* r600c,g also seem to flush at bad times in some apps resulting in
  366. * bogus values here. So for linear just allow anything to avoid breaking
  367. * broken userspace.
  368. */
  369. } else {
  370. dev_warn(p->dev, "%s offset[%d] %d %d %d %lu too big\n", __func__, i,
  371. array_mode,
  372. track->cb_color_bo_offset[i], tmp,
  373. radeon_bo_size(track->cb_color_bo[i]));
  374. return -EINVAL;
  375. }
  376. }
  377. /* limit max tile */
  378. tmp = (height * pitch) >> 6;
  379. if (tmp < slice_tile_max)
  380. slice_tile_max = tmp;
  381. tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
  382. S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
  383. ib[track->cb_color_size_idx[i]] = tmp;
  384. return 0;
  385. }
  386. static int r600_cs_track_check(struct radeon_cs_parser *p)
  387. {
  388. struct r600_cs_track *track = p->track;
  389. u32 tmp;
  390. int r, i;
  391. volatile u32 *ib = p->ib->ptr;
  392. /* on legacy kernel we don't perform advanced check */
  393. if (p->rdev == NULL)
  394. return 0;
  395. /* we don't support out buffer yet */
  396. if (track->vgt_strmout_en || track->vgt_strmout_buffer_en) {
  397. dev_warn(p->dev, "this kernel doesn't support SMX output buffer\n");
  398. return -EINVAL;
  399. }
  400. /* check that we have a cb for each enabled target, we don't check
  401. * shader_mask because it seems mesa isn't always setting it :(
  402. */
  403. tmp = track->cb_target_mask;
  404. for (i = 0; i < 8; i++) {
  405. if ((tmp >> (i * 4)) & 0xF) {
  406. /* at least one component is enabled */
  407. if (track->cb_color_bo[i] == NULL) {
  408. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  409. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  410. return -EINVAL;
  411. }
  412. /* perform rewrite of CB_COLOR[0-7]_SIZE */
  413. r = r600_cs_track_validate_cb(p, i);
  414. if (r)
  415. return r;
  416. }
  417. }
  418. /* Check depth buffer */
  419. if (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
  420. G_028800_Z_ENABLE(track->db_depth_control)) {
  421. u32 nviews, bpe, ntiles, size, slice_tile_max;
  422. u32 height, height_align, pitch, pitch_align, depth_align;
  423. u64 base_offset, base_align;
  424. struct array_mode_checker array_check;
  425. int array_mode;
  426. if (track->db_bo == NULL) {
  427. dev_warn(p->dev, "z/stencil with no depth buffer\n");
  428. return -EINVAL;
  429. }
  430. if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
  431. dev_warn(p->dev, "this kernel doesn't support z/stencil htile\n");
  432. return -EINVAL;
  433. }
  434. switch (G_028010_FORMAT(track->db_depth_info)) {
  435. case V_028010_DEPTH_16:
  436. bpe = 2;
  437. break;
  438. case V_028010_DEPTH_X8_24:
  439. case V_028010_DEPTH_8_24:
  440. case V_028010_DEPTH_X8_24_FLOAT:
  441. case V_028010_DEPTH_8_24_FLOAT:
  442. case V_028010_DEPTH_32_FLOAT:
  443. bpe = 4;
  444. break;
  445. case V_028010_DEPTH_X24_8_32_FLOAT:
  446. bpe = 8;
  447. break;
  448. default:
  449. dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
  450. return -EINVAL;
  451. }
  452. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  453. if (!track->db_depth_size_idx) {
  454. dev_warn(p->dev, "z/stencil buffer size not set\n");
  455. return -EINVAL;
  456. }
  457. tmp = radeon_bo_size(track->db_bo) - track->db_offset;
  458. tmp = (tmp / bpe) >> 6;
  459. if (!tmp) {
  460. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
  461. track->db_depth_size, bpe, track->db_offset,
  462. radeon_bo_size(track->db_bo));
  463. return -EINVAL;
  464. }
  465. ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
  466. } else {
  467. size = radeon_bo_size(track->db_bo);
  468. /* pitch in pixels */
  469. pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
  470. slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  471. slice_tile_max *= 64;
  472. height = slice_tile_max / pitch;
  473. if (height > 8192)
  474. height = 8192;
  475. base_offset = track->db_bo_mc + track->db_offset;
  476. array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
  477. array_check.array_mode = array_mode;
  478. array_check.group_size = track->group_size;
  479. array_check.nbanks = track->nbanks;
  480. array_check.npipes = track->npipes;
  481. array_check.nsamples = track->nsamples;
  482. array_check.blocksize = bpe;
  483. if (r600_get_array_mode_alignment(&array_check,
  484. &pitch_align, &height_align, &depth_align, &base_align)) {
  485. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  486. G_028010_ARRAY_MODE(track->db_depth_info),
  487. track->db_depth_info);
  488. return -EINVAL;
  489. }
  490. switch (array_mode) {
  491. case V_028010_ARRAY_1D_TILED_THIN1:
  492. /* don't break userspace */
  493. height &= ~0x7;
  494. break;
  495. case V_028010_ARRAY_2D_TILED_THIN1:
  496. break;
  497. default:
  498. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  499. G_028010_ARRAY_MODE(track->db_depth_info),
  500. track->db_depth_info);
  501. return -EINVAL;
  502. }
  503. if (!IS_ALIGNED(pitch, pitch_align)) {
  504. dev_warn(p->dev, "%s:%d db pitch (%d, 0x%x, %d) invalid\n",
  505. __func__, __LINE__, pitch, pitch_align, array_mode);
  506. return -EINVAL;
  507. }
  508. if (!IS_ALIGNED(height, height_align)) {
  509. dev_warn(p->dev, "%s:%d db height (%d, 0x%x, %d) invalid\n",
  510. __func__, __LINE__, height, height_align, array_mode);
  511. return -EINVAL;
  512. }
  513. if (!IS_ALIGNED(base_offset, base_align)) {
  514. dev_warn(p->dev, "%s offset[%d] 0x%llx, 0x%llx, %d not aligned\n", __func__, i,
  515. base_offset, base_align, array_mode);
  516. return -EINVAL;
  517. }
  518. ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  519. nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
  520. tmp = ntiles * bpe * 64 * nviews;
  521. if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
  522. dev_warn(p->dev, "z/stencil buffer (%d) too small (0x%08X %d %d %d -> %u have %lu)\n",
  523. array_mode,
  524. track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
  525. radeon_bo_size(track->db_bo));
  526. return -EINVAL;
  527. }
  528. }
  529. }
  530. return 0;
  531. }
  532. /**
  533. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  534. * @parser: parser structure holding parsing context.
  535. * @pkt: where to store packet informations
  536. *
  537. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  538. * if packet is bigger than remaining ib size. or if packets is unknown.
  539. **/
  540. int r600_cs_packet_parse(struct radeon_cs_parser *p,
  541. struct radeon_cs_packet *pkt,
  542. unsigned idx)
  543. {
  544. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  545. uint32_t header;
  546. if (idx >= ib_chunk->length_dw) {
  547. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  548. idx, ib_chunk->length_dw);
  549. return -EINVAL;
  550. }
  551. header = radeon_get_ib_value(p, idx);
  552. pkt->idx = idx;
  553. pkt->type = CP_PACKET_GET_TYPE(header);
  554. pkt->count = CP_PACKET_GET_COUNT(header);
  555. pkt->one_reg_wr = 0;
  556. switch (pkt->type) {
  557. case PACKET_TYPE0:
  558. pkt->reg = CP_PACKET0_GET_REG(header);
  559. break;
  560. case PACKET_TYPE3:
  561. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  562. break;
  563. case PACKET_TYPE2:
  564. pkt->count = -1;
  565. break;
  566. default:
  567. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  568. return -EINVAL;
  569. }
  570. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  571. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  572. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  573. return -EINVAL;
  574. }
  575. return 0;
  576. }
  577. /**
  578. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  579. * @parser: parser structure holding parsing context.
  580. * @data: pointer to relocation data
  581. * @offset_start: starting offset
  582. * @offset_mask: offset mask (to align start offset on)
  583. * @reloc: reloc informations
  584. *
  585. * Check next packet is relocation packet3, do bo validation and compute
  586. * GPU offset using the provided start.
  587. **/
  588. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  589. struct radeon_cs_reloc **cs_reloc)
  590. {
  591. struct radeon_cs_chunk *relocs_chunk;
  592. struct radeon_cs_packet p3reloc;
  593. unsigned idx;
  594. int r;
  595. if (p->chunk_relocs_idx == -1) {
  596. DRM_ERROR("No relocation chunk !\n");
  597. return -EINVAL;
  598. }
  599. *cs_reloc = NULL;
  600. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  601. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  602. if (r) {
  603. return r;
  604. }
  605. p->idx += p3reloc.count + 2;
  606. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  607. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  608. p3reloc.idx);
  609. return -EINVAL;
  610. }
  611. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  612. if (idx >= relocs_chunk->length_dw) {
  613. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  614. idx, relocs_chunk->length_dw);
  615. return -EINVAL;
  616. }
  617. /* FIXME: we assume reloc size is 4 dwords */
  618. *cs_reloc = p->relocs_ptr[(idx / 4)];
  619. return 0;
  620. }
  621. /**
  622. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  623. * @parser: parser structure holding parsing context.
  624. * @data: pointer to relocation data
  625. * @offset_start: starting offset
  626. * @offset_mask: offset mask (to align start offset on)
  627. * @reloc: reloc informations
  628. *
  629. * Check next packet is relocation packet3, do bo validation and compute
  630. * GPU offset using the provided start.
  631. **/
  632. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  633. struct radeon_cs_reloc **cs_reloc)
  634. {
  635. struct radeon_cs_chunk *relocs_chunk;
  636. struct radeon_cs_packet p3reloc;
  637. unsigned idx;
  638. int r;
  639. if (p->chunk_relocs_idx == -1) {
  640. DRM_ERROR("No relocation chunk !\n");
  641. return -EINVAL;
  642. }
  643. *cs_reloc = NULL;
  644. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  645. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  646. if (r) {
  647. return r;
  648. }
  649. p->idx += p3reloc.count + 2;
  650. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  651. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  652. p3reloc.idx);
  653. return -EINVAL;
  654. }
  655. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  656. if (idx >= relocs_chunk->length_dw) {
  657. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  658. idx, relocs_chunk->length_dw);
  659. return -EINVAL;
  660. }
  661. *cs_reloc = p->relocs;
  662. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  663. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  664. return 0;
  665. }
  666. /**
  667. * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
  668. * @parser: parser structure holding parsing context.
  669. *
  670. * Check next packet is relocation packet3, do bo validation and compute
  671. * GPU offset using the provided start.
  672. **/
  673. static inline int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  674. {
  675. struct radeon_cs_packet p3reloc;
  676. int r;
  677. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  678. if (r) {
  679. return 0;
  680. }
  681. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  682. return 0;
  683. }
  684. return 1;
  685. }
  686. /**
  687. * r600_cs_packet_next_vline() - parse userspace VLINE packet
  688. * @parser: parser structure holding parsing context.
  689. *
  690. * Userspace sends a special sequence for VLINE waits.
  691. * PACKET0 - VLINE_START_END + value
  692. * PACKET3 - WAIT_REG_MEM poll vline status reg
  693. * RELOC (P3) - crtc_id in reloc.
  694. *
  695. * This function parses this and relocates the VLINE START END
  696. * and WAIT_REG_MEM packets to the correct crtc.
  697. * It also detects a switched off crtc and nulls out the
  698. * wait in that case.
  699. */
  700. static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
  701. {
  702. struct drm_mode_object *obj;
  703. struct drm_crtc *crtc;
  704. struct radeon_crtc *radeon_crtc;
  705. struct radeon_cs_packet p3reloc, wait_reg_mem;
  706. int crtc_id;
  707. int r;
  708. uint32_t header, h_idx, reg, wait_reg_mem_info;
  709. volatile uint32_t *ib;
  710. ib = p->ib->ptr;
  711. /* parse the WAIT_REG_MEM */
  712. r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
  713. if (r)
  714. return r;
  715. /* check its a WAIT_REG_MEM */
  716. if (wait_reg_mem.type != PACKET_TYPE3 ||
  717. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  718. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  719. return -EINVAL;
  720. }
  721. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  722. /* bit 4 is reg (0) or mem (1) */
  723. if (wait_reg_mem_info & 0x10) {
  724. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  725. return -EINVAL;
  726. }
  727. /* waiting for value to be equal */
  728. if ((wait_reg_mem_info & 0x7) != 0x3) {
  729. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  730. return -EINVAL;
  731. }
  732. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
  733. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  734. return -EINVAL;
  735. }
  736. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
  737. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  738. return -EINVAL;
  739. }
  740. /* jump over the NOP */
  741. r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  742. if (r)
  743. return r;
  744. h_idx = p->idx - 2;
  745. p->idx += wait_reg_mem.count + 2;
  746. p->idx += p3reloc.count + 2;
  747. header = radeon_get_ib_value(p, h_idx);
  748. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  749. reg = CP_PACKET0_GET_REG(header);
  750. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  751. if (!obj) {
  752. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  753. return -EINVAL;
  754. }
  755. crtc = obj_to_crtc(obj);
  756. radeon_crtc = to_radeon_crtc(crtc);
  757. crtc_id = radeon_crtc->crtc_id;
  758. if (!crtc->enabled) {
  759. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  760. ib[h_idx + 2] = PACKET2(0);
  761. ib[h_idx + 3] = PACKET2(0);
  762. ib[h_idx + 4] = PACKET2(0);
  763. ib[h_idx + 5] = PACKET2(0);
  764. ib[h_idx + 6] = PACKET2(0);
  765. ib[h_idx + 7] = PACKET2(0);
  766. ib[h_idx + 8] = PACKET2(0);
  767. } else if (crtc_id == 1) {
  768. switch (reg) {
  769. case AVIVO_D1MODE_VLINE_START_END:
  770. header &= ~R600_CP_PACKET0_REG_MASK;
  771. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  772. break;
  773. default:
  774. DRM_ERROR("unknown crtc reloc\n");
  775. return -EINVAL;
  776. }
  777. ib[h_idx] = header;
  778. ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
  779. }
  780. return 0;
  781. }
  782. static int r600_packet0_check(struct radeon_cs_parser *p,
  783. struct radeon_cs_packet *pkt,
  784. unsigned idx, unsigned reg)
  785. {
  786. int r;
  787. switch (reg) {
  788. case AVIVO_D1MODE_VLINE_START_END:
  789. r = r600_cs_packet_parse_vline(p);
  790. if (r) {
  791. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  792. idx, reg);
  793. return r;
  794. }
  795. break;
  796. default:
  797. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  798. reg, idx);
  799. return -EINVAL;
  800. }
  801. return 0;
  802. }
  803. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  804. struct radeon_cs_packet *pkt)
  805. {
  806. unsigned reg, i;
  807. unsigned idx;
  808. int r;
  809. idx = pkt->idx + 1;
  810. reg = pkt->reg;
  811. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  812. r = r600_packet0_check(p, pkt, idx, reg);
  813. if (r) {
  814. return r;
  815. }
  816. }
  817. return 0;
  818. }
  819. /**
  820. * r600_cs_check_reg() - check if register is authorized or not
  821. * @parser: parser structure holding parsing context
  822. * @reg: register we are testing
  823. * @idx: index into the cs buffer
  824. *
  825. * This function will test against r600_reg_safe_bm and return 0
  826. * if register is safe. If register is not flag as safe this function
  827. * will test it against a list of register needind special handling.
  828. */
  829. static inline int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  830. {
  831. struct r600_cs_track *track = (struct r600_cs_track *)p->track;
  832. struct radeon_cs_reloc *reloc;
  833. u32 last_reg = ARRAY_SIZE(r600_reg_safe_bm);
  834. u32 m, i, tmp, *ib;
  835. int r;
  836. i = (reg >> 7);
  837. if (i > last_reg) {
  838. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  839. return -EINVAL;
  840. }
  841. m = 1 << ((reg >> 2) & 31);
  842. if (!(r600_reg_safe_bm[i] & m))
  843. return 0;
  844. ib = p->ib->ptr;
  845. switch (reg) {
  846. /* force following reg to 0 in an attemp to disable out buffer
  847. * which will need us to better understand how it works to perform
  848. * security check on it (Jerome)
  849. */
  850. case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
  851. case R_008C44_SQ_ESGS_RING_SIZE:
  852. case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
  853. case R_008C54_SQ_ESTMP_RING_SIZE:
  854. case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
  855. case R_008C74_SQ_FBUF_RING_SIZE:
  856. case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
  857. case R_008C5C_SQ_GSTMP_RING_SIZE:
  858. case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
  859. case R_008C4C_SQ_GSVS_RING_SIZE:
  860. case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
  861. case R_008C6C_SQ_PSTMP_RING_SIZE:
  862. case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
  863. case R_008C7C_SQ_REDUC_RING_SIZE:
  864. case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
  865. case R_008C64_SQ_VSTMP_RING_SIZE:
  866. case R_0288C8_SQ_GS_VERT_ITEMSIZE:
  867. /* get value to populate the IB don't remove */
  868. tmp =radeon_get_ib_value(p, idx);
  869. ib[idx] = 0;
  870. break;
  871. case SQ_CONFIG:
  872. track->sq_config = radeon_get_ib_value(p, idx);
  873. break;
  874. case R_028800_DB_DEPTH_CONTROL:
  875. track->db_depth_control = radeon_get_ib_value(p, idx);
  876. break;
  877. case R_028010_DB_DEPTH_INFO:
  878. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  879. r = r600_cs_packet_next_reloc(p, &reloc);
  880. if (r) {
  881. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  882. "0x%04X\n", reg);
  883. return -EINVAL;
  884. }
  885. track->db_depth_info = radeon_get_ib_value(p, idx);
  886. ib[idx] &= C_028010_ARRAY_MODE;
  887. track->db_depth_info &= C_028010_ARRAY_MODE;
  888. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  889. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  890. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  891. } else {
  892. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  893. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  894. }
  895. } else
  896. track->db_depth_info = radeon_get_ib_value(p, idx);
  897. break;
  898. case R_028004_DB_DEPTH_VIEW:
  899. track->db_depth_view = radeon_get_ib_value(p, idx);
  900. break;
  901. case R_028000_DB_DEPTH_SIZE:
  902. track->db_depth_size = radeon_get_ib_value(p, idx);
  903. track->db_depth_size_idx = idx;
  904. break;
  905. case R_028AB0_VGT_STRMOUT_EN:
  906. track->vgt_strmout_en = radeon_get_ib_value(p, idx);
  907. break;
  908. case R_028B20_VGT_STRMOUT_BUFFER_EN:
  909. track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
  910. break;
  911. case R_028238_CB_TARGET_MASK:
  912. track->cb_target_mask = radeon_get_ib_value(p, idx);
  913. break;
  914. case R_02823C_CB_SHADER_MASK:
  915. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  916. break;
  917. case R_028C04_PA_SC_AA_CONFIG:
  918. tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
  919. track->nsamples = 1 << tmp;
  920. break;
  921. case R_0280A0_CB_COLOR0_INFO:
  922. case R_0280A4_CB_COLOR1_INFO:
  923. case R_0280A8_CB_COLOR2_INFO:
  924. case R_0280AC_CB_COLOR3_INFO:
  925. case R_0280B0_CB_COLOR4_INFO:
  926. case R_0280B4_CB_COLOR5_INFO:
  927. case R_0280B8_CB_COLOR6_INFO:
  928. case R_0280BC_CB_COLOR7_INFO:
  929. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  930. r = r600_cs_packet_next_reloc(p, &reloc);
  931. if (r) {
  932. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  933. return -EINVAL;
  934. }
  935. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  936. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  937. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  938. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  939. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  940. } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  941. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  942. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  943. }
  944. } else {
  945. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  946. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  947. }
  948. break;
  949. case R_028060_CB_COLOR0_SIZE:
  950. case R_028064_CB_COLOR1_SIZE:
  951. case R_028068_CB_COLOR2_SIZE:
  952. case R_02806C_CB_COLOR3_SIZE:
  953. case R_028070_CB_COLOR4_SIZE:
  954. case R_028074_CB_COLOR5_SIZE:
  955. case R_028078_CB_COLOR6_SIZE:
  956. case R_02807C_CB_COLOR7_SIZE:
  957. tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
  958. track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
  959. track->cb_color_size_idx[tmp] = idx;
  960. break;
  961. /* This register were added late, there is userspace
  962. * which does provide relocation for those but set
  963. * 0 offset. In order to avoid breaking old userspace
  964. * we detect this and set address to point to last
  965. * CB_COLOR0_BASE, note that if userspace doesn't set
  966. * CB_COLOR0_BASE before this register we will report
  967. * error. Old userspace always set CB_COLOR0_BASE
  968. * before any of this.
  969. */
  970. case R_0280E0_CB_COLOR0_FRAG:
  971. case R_0280E4_CB_COLOR1_FRAG:
  972. case R_0280E8_CB_COLOR2_FRAG:
  973. case R_0280EC_CB_COLOR3_FRAG:
  974. case R_0280F0_CB_COLOR4_FRAG:
  975. case R_0280F4_CB_COLOR5_FRAG:
  976. case R_0280F8_CB_COLOR6_FRAG:
  977. case R_0280FC_CB_COLOR7_FRAG:
  978. tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
  979. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  980. if (!track->cb_color_base_last[tmp]) {
  981. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  982. return -EINVAL;
  983. }
  984. ib[idx] = track->cb_color_base_last[tmp];
  985. track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
  986. } else {
  987. r = r600_cs_packet_next_reloc(p, &reloc);
  988. if (r) {
  989. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  990. return -EINVAL;
  991. }
  992. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  993. track->cb_color_frag_bo[tmp] = reloc->robj;
  994. }
  995. break;
  996. case R_0280C0_CB_COLOR0_TILE:
  997. case R_0280C4_CB_COLOR1_TILE:
  998. case R_0280C8_CB_COLOR2_TILE:
  999. case R_0280CC_CB_COLOR3_TILE:
  1000. case R_0280D0_CB_COLOR4_TILE:
  1001. case R_0280D4_CB_COLOR5_TILE:
  1002. case R_0280D8_CB_COLOR6_TILE:
  1003. case R_0280DC_CB_COLOR7_TILE:
  1004. tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
  1005. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  1006. if (!track->cb_color_base_last[tmp]) {
  1007. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  1008. return -EINVAL;
  1009. }
  1010. ib[idx] = track->cb_color_base_last[tmp];
  1011. track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
  1012. } else {
  1013. r = r600_cs_packet_next_reloc(p, &reloc);
  1014. if (r) {
  1015. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1016. return -EINVAL;
  1017. }
  1018. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1019. track->cb_color_tile_bo[tmp] = reloc->robj;
  1020. }
  1021. break;
  1022. case CB_COLOR0_BASE:
  1023. case CB_COLOR1_BASE:
  1024. case CB_COLOR2_BASE:
  1025. case CB_COLOR3_BASE:
  1026. case CB_COLOR4_BASE:
  1027. case CB_COLOR5_BASE:
  1028. case CB_COLOR6_BASE:
  1029. case CB_COLOR7_BASE:
  1030. r = r600_cs_packet_next_reloc(p, &reloc);
  1031. if (r) {
  1032. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1033. "0x%04X\n", reg);
  1034. return -EINVAL;
  1035. }
  1036. tmp = (reg - CB_COLOR0_BASE) / 4;
  1037. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1038. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1039. track->cb_color_base_last[tmp] = ib[idx];
  1040. track->cb_color_bo[tmp] = reloc->robj;
  1041. track->cb_color_bo_mc[tmp] = reloc->lobj.gpu_offset;
  1042. break;
  1043. case DB_DEPTH_BASE:
  1044. r = r600_cs_packet_next_reloc(p, &reloc);
  1045. if (r) {
  1046. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1047. "0x%04X\n", reg);
  1048. return -EINVAL;
  1049. }
  1050. track->db_offset = radeon_get_ib_value(p, idx) << 8;
  1051. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1052. track->db_bo = reloc->robj;
  1053. track->db_bo_mc = reloc->lobj.gpu_offset;
  1054. break;
  1055. case DB_HTILE_DATA_BASE:
  1056. case SQ_PGM_START_FS:
  1057. case SQ_PGM_START_ES:
  1058. case SQ_PGM_START_VS:
  1059. case SQ_PGM_START_GS:
  1060. case SQ_PGM_START_PS:
  1061. case SQ_ALU_CONST_CACHE_GS_0:
  1062. case SQ_ALU_CONST_CACHE_GS_1:
  1063. case SQ_ALU_CONST_CACHE_GS_2:
  1064. case SQ_ALU_CONST_CACHE_GS_3:
  1065. case SQ_ALU_CONST_CACHE_GS_4:
  1066. case SQ_ALU_CONST_CACHE_GS_5:
  1067. case SQ_ALU_CONST_CACHE_GS_6:
  1068. case SQ_ALU_CONST_CACHE_GS_7:
  1069. case SQ_ALU_CONST_CACHE_GS_8:
  1070. case SQ_ALU_CONST_CACHE_GS_9:
  1071. case SQ_ALU_CONST_CACHE_GS_10:
  1072. case SQ_ALU_CONST_CACHE_GS_11:
  1073. case SQ_ALU_CONST_CACHE_GS_12:
  1074. case SQ_ALU_CONST_CACHE_GS_13:
  1075. case SQ_ALU_CONST_CACHE_GS_14:
  1076. case SQ_ALU_CONST_CACHE_GS_15:
  1077. case SQ_ALU_CONST_CACHE_PS_0:
  1078. case SQ_ALU_CONST_CACHE_PS_1:
  1079. case SQ_ALU_CONST_CACHE_PS_2:
  1080. case SQ_ALU_CONST_CACHE_PS_3:
  1081. case SQ_ALU_CONST_CACHE_PS_4:
  1082. case SQ_ALU_CONST_CACHE_PS_5:
  1083. case SQ_ALU_CONST_CACHE_PS_6:
  1084. case SQ_ALU_CONST_CACHE_PS_7:
  1085. case SQ_ALU_CONST_CACHE_PS_8:
  1086. case SQ_ALU_CONST_CACHE_PS_9:
  1087. case SQ_ALU_CONST_CACHE_PS_10:
  1088. case SQ_ALU_CONST_CACHE_PS_11:
  1089. case SQ_ALU_CONST_CACHE_PS_12:
  1090. case SQ_ALU_CONST_CACHE_PS_13:
  1091. case SQ_ALU_CONST_CACHE_PS_14:
  1092. case SQ_ALU_CONST_CACHE_PS_15:
  1093. case SQ_ALU_CONST_CACHE_VS_0:
  1094. case SQ_ALU_CONST_CACHE_VS_1:
  1095. case SQ_ALU_CONST_CACHE_VS_2:
  1096. case SQ_ALU_CONST_CACHE_VS_3:
  1097. case SQ_ALU_CONST_CACHE_VS_4:
  1098. case SQ_ALU_CONST_CACHE_VS_5:
  1099. case SQ_ALU_CONST_CACHE_VS_6:
  1100. case SQ_ALU_CONST_CACHE_VS_7:
  1101. case SQ_ALU_CONST_CACHE_VS_8:
  1102. case SQ_ALU_CONST_CACHE_VS_9:
  1103. case SQ_ALU_CONST_CACHE_VS_10:
  1104. case SQ_ALU_CONST_CACHE_VS_11:
  1105. case SQ_ALU_CONST_CACHE_VS_12:
  1106. case SQ_ALU_CONST_CACHE_VS_13:
  1107. case SQ_ALU_CONST_CACHE_VS_14:
  1108. case SQ_ALU_CONST_CACHE_VS_15:
  1109. r = r600_cs_packet_next_reloc(p, &reloc);
  1110. if (r) {
  1111. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1112. "0x%04X\n", reg);
  1113. return -EINVAL;
  1114. }
  1115. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1116. break;
  1117. default:
  1118. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1119. return -EINVAL;
  1120. }
  1121. return 0;
  1122. }
  1123. static inline unsigned mip_minify(unsigned size, unsigned level)
  1124. {
  1125. unsigned val;
  1126. val = max(1U, size >> level);
  1127. if (level > 0)
  1128. val = roundup_pow_of_two(val);
  1129. return val;
  1130. }
  1131. static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned llevel,
  1132. unsigned w0, unsigned h0, unsigned d0, unsigned format,
  1133. unsigned block_align, unsigned height_align, unsigned base_align,
  1134. unsigned *l0_size, unsigned *mipmap_size)
  1135. {
  1136. unsigned offset, i, level;
  1137. unsigned width, height, depth, size;
  1138. unsigned blocksize;
  1139. unsigned nbx, nby;
  1140. unsigned nlevels = llevel - blevel + 1;
  1141. *l0_size = -1;
  1142. blocksize = fmt_get_blocksize(format);
  1143. w0 = mip_minify(w0, 0);
  1144. h0 = mip_minify(h0, 0);
  1145. d0 = mip_minify(d0, 0);
  1146. for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
  1147. width = mip_minify(w0, i);
  1148. nbx = fmt_get_nblocksx(format, width);
  1149. nbx = round_up(nbx, block_align);
  1150. height = mip_minify(h0, i);
  1151. nby = fmt_get_nblocksy(format, height);
  1152. nby = round_up(nby, height_align);
  1153. depth = mip_minify(d0, i);
  1154. size = nbx * nby * blocksize;
  1155. if (nfaces)
  1156. size *= nfaces;
  1157. else
  1158. size *= depth;
  1159. if (i == 0)
  1160. *l0_size = size;
  1161. if (i == 0 || i == 1)
  1162. offset = round_up(offset, base_align);
  1163. offset += size;
  1164. }
  1165. *mipmap_size = offset;
  1166. if (llevel == 0)
  1167. *mipmap_size = *l0_size;
  1168. if (!blevel)
  1169. *mipmap_size -= *l0_size;
  1170. }
  1171. /**
  1172. * r600_check_texture_resource() - check if register is authorized or not
  1173. * @p: parser structure holding parsing context
  1174. * @idx: index into the cs buffer
  1175. * @texture: texture's bo structure
  1176. * @mipmap: mipmap's bo structure
  1177. *
  1178. * This function will check that the resource has valid field and that
  1179. * the texture and mipmap bo object are big enough to cover this resource.
  1180. */
  1181. static inline int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
  1182. struct radeon_bo *texture,
  1183. struct radeon_bo *mipmap,
  1184. u64 base_offset,
  1185. u64 mip_offset,
  1186. u32 tiling_flags)
  1187. {
  1188. struct r600_cs_track *track = p->track;
  1189. u32 nfaces, llevel, blevel, w0, h0, d0;
  1190. u32 word0, word1, l0_size, mipmap_size, word2, word3;
  1191. u32 height_align, pitch, pitch_align, depth_align;
  1192. u32 array, barray, larray;
  1193. u64 base_align;
  1194. struct array_mode_checker array_check;
  1195. u32 format;
  1196. /* on legacy kernel we don't perform advanced check */
  1197. if (p->rdev == NULL)
  1198. return 0;
  1199. /* convert to bytes */
  1200. base_offset <<= 8;
  1201. mip_offset <<= 8;
  1202. word0 = radeon_get_ib_value(p, idx + 0);
  1203. if (tiling_flags & RADEON_TILING_MACRO)
  1204. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1205. else if (tiling_flags & RADEON_TILING_MICRO)
  1206. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1207. word1 = radeon_get_ib_value(p, idx + 1);
  1208. w0 = G_038000_TEX_WIDTH(word0) + 1;
  1209. h0 = G_038004_TEX_HEIGHT(word1) + 1;
  1210. d0 = G_038004_TEX_DEPTH(word1);
  1211. nfaces = 1;
  1212. switch (G_038000_DIM(word0)) {
  1213. case V_038000_SQ_TEX_DIM_1D:
  1214. case V_038000_SQ_TEX_DIM_2D:
  1215. case V_038000_SQ_TEX_DIM_3D:
  1216. break;
  1217. case V_038000_SQ_TEX_DIM_CUBEMAP:
  1218. if (p->family >= CHIP_RV770)
  1219. nfaces = 8;
  1220. else
  1221. nfaces = 6;
  1222. break;
  1223. case V_038000_SQ_TEX_DIM_1D_ARRAY:
  1224. case V_038000_SQ_TEX_DIM_2D_ARRAY:
  1225. array = 1;
  1226. break;
  1227. case V_038000_SQ_TEX_DIM_2D_MSAA:
  1228. case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  1229. default:
  1230. dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
  1231. return -EINVAL;
  1232. }
  1233. format = G_038004_DATA_FORMAT(word1);
  1234. if (!fmt_is_valid_texture(format)) {
  1235. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  1236. __func__, __LINE__, format);
  1237. return -EINVAL;
  1238. }
  1239. /* pitch in texels */
  1240. pitch = (G_038000_PITCH(word0) + 1) * 8;
  1241. array_check.array_mode = G_038000_TILE_MODE(word0);
  1242. array_check.group_size = track->group_size;
  1243. array_check.nbanks = track->nbanks;
  1244. array_check.npipes = track->npipes;
  1245. array_check.nsamples = 1;
  1246. array_check.blocksize = fmt_get_blocksize(format);
  1247. if (r600_get_array_mode_alignment(&array_check,
  1248. &pitch_align, &height_align, &depth_align, &base_align)) {
  1249. dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
  1250. __func__, __LINE__, G_038000_TILE_MODE(word0));
  1251. return -EINVAL;
  1252. }
  1253. /* XXX check height as well... */
  1254. if (!IS_ALIGNED(pitch, pitch_align)) {
  1255. dev_warn(p->dev, "%s:%d tex pitch (%d, 0x%x, %d) invalid\n",
  1256. __func__, __LINE__, pitch, pitch_align, G_038000_TILE_MODE(word0));
  1257. return -EINVAL;
  1258. }
  1259. if (!IS_ALIGNED(base_offset, base_align)) {
  1260. dev_warn(p->dev, "%s:%d tex base offset (0x%llx, 0x%llx, %d) invalid\n",
  1261. __func__, __LINE__, base_offset, base_align, G_038000_TILE_MODE(word0));
  1262. return -EINVAL;
  1263. }
  1264. if (!IS_ALIGNED(mip_offset, base_align)) {
  1265. dev_warn(p->dev, "%s:%d tex mip offset (0x%llx, 0x%llx, %d) invalid\n",
  1266. __func__, __LINE__, mip_offset, base_align, G_038000_TILE_MODE(word0));
  1267. return -EINVAL;
  1268. }
  1269. word2 = radeon_get_ib_value(p, idx + 2) << 8;
  1270. word3 = radeon_get_ib_value(p, idx + 3) << 8;
  1271. word0 = radeon_get_ib_value(p, idx + 4);
  1272. word1 = radeon_get_ib_value(p, idx + 5);
  1273. blevel = G_038010_BASE_LEVEL(word0);
  1274. llevel = G_038014_LAST_LEVEL(word1);
  1275. if (array == 1) {
  1276. barray = G_038014_BASE_ARRAY(word1);
  1277. larray = G_038014_LAST_ARRAY(word1);
  1278. nfaces = larray - barray + 1;
  1279. }
  1280. r600_texture_size(nfaces, blevel, llevel, w0, h0, d0, format,
  1281. pitch_align, height_align, base_align,
  1282. &l0_size, &mipmap_size);
  1283. /* using get ib will give us the offset into the texture bo */
  1284. if ((l0_size + word2) > radeon_bo_size(texture)) {
  1285. dev_warn(p->dev, "texture bo too small (%d %d %d %d -> %d have %ld)\n",
  1286. w0, h0, format, word2, l0_size, radeon_bo_size(texture));
  1287. dev_warn(p->dev, "alignments %d %d %d %lld\n", pitch, pitch_align, height_align, base_align);
  1288. return -EINVAL;
  1289. }
  1290. /* using get ib will give us the offset into the mipmap bo */
  1291. word3 = radeon_get_ib_value(p, idx + 3) << 8;
  1292. if ((mipmap_size + word3) > radeon_bo_size(mipmap)) {
  1293. /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
  1294. w0, h0, format, blevel, nlevels, word3, mipmap_size, radeon_bo_size(texture));*/
  1295. }
  1296. return 0;
  1297. }
  1298. static int r600_packet3_check(struct radeon_cs_parser *p,
  1299. struct radeon_cs_packet *pkt)
  1300. {
  1301. struct radeon_cs_reloc *reloc;
  1302. struct r600_cs_track *track;
  1303. volatile u32 *ib;
  1304. unsigned idx;
  1305. unsigned i;
  1306. unsigned start_reg, end_reg, reg;
  1307. int r;
  1308. u32 idx_value;
  1309. track = (struct r600_cs_track *)p->track;
  1310. ib = p->ib->ptr;
  1311. idx = pkt->idx + 1;
  1312. idx_value = radeon_get_ib_value(p, idx);
  1313. switch (pkt->opcode) {
  1314. case PACKET3_SET_PREDICATION:
  1315. {
  1316. int pred_op;
  1317. int tmp;
  1318. if (pkt->count != 1) {
  1319. DRM_ERROR("bad SET PREDICATION\n");
  1320. return -EINVAL;
  1321. }
  1322. tmp = radeon_get_ib_value(p, idx + 1);
  1323. pred_op = (tmp >> 16) & 0x7;
  1324. /* for the clear predicate operation */
  1325. if (pred_op == 0)
  1326. return 0;
  1327. if (pred_op > 2) {
  1328. DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
  1329. return -EINVAL;
  1330. }
  1331. r = r600_cs_packet_next_reloc(p, &reloc);
  1332. if (r) {
  1333. DRM_ERROR("bad SET PREDICATION\n");
  1334. return -EINVAL;
  1335. }
  1336. ib[idx + 0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1337. ib[idx + 1] = tmp + (upper_32_bits(reloc->lobj.gpu_offset) & 0xff);
  1338. }
  1339. break;
  1340. case PACKET3_START_3D_CMDBUF:
  1341. if (p->family >= CHIP_RV770 || pkt->count) {
  1342. DRM_ERROR("bad START_3D\n");
  1343. return -EINVAL;
  1344. }
  1345. break;
  1346. case PACKET3_CONTEXT_CONTROL:
  1347. if (pkt->count != 1) {
  1348. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1349. return -EINVAL;
  1350. }
  1351. break;
  1352. case PACKET3_INDEX_TYPE:
  1353. case PACKET3_NUM_INSTANCES:
  1354. if (pkt->count) {
  1355. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  1356. return -EINVAL;
  1357. }
  1358. break;
  1359. case PACKET3_DRAW_INDEX:
  1360. if (pkt->count != 3) {
  1361. DRM_ERROR("bad DRAW_INDEX\n");
  1362. return -EINVAL;
  1363. }
  1364. r = r600_cs_packet_next_reloc(p, &reloc);
  1365. if (r) {
  1366. DRM_ERROR("bad DRAW_INDEX\n");
  1367. return -EINVAL;
  1368. }
  1369. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1370. ib[idx+1] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1371. r = r600_cs_track_check(p);
  1372. if (r) {
  1373. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1374. return r;
  1375. }
  1376. break;
  1377. case PACKET3_DRAW_INDEX_AUTO:
  1378. if (pkt->count != 1) {
  1379. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1380. return -EINVAL;
  1381. }
  1382. r = r600_cs_track_check(p);
  1383. if (r) {
  1384. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1385. return r;
  1386. }
  1387. break;
  1388. case PACKET3_DRAW_INDEX_IMMD_BE:
  1389. case PACKET3_DRAW_INDEX_IMMD:
  1390. if (pkt->count < 2) {
  1391. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1392. return -EINVAL;
  1393. }
  1394. r = r600_cs_track_check(p);
  1395. if (r) {
  1396. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1397. return r;
  1398. }
  1399. break;
  1400. case PACKET3_WAIT_REG_MEM:
  1401. if (pkt->count != 5) {
  1402. DRM_ERROR("bad WAIT_REG_MEM\n");
  1403. return -EINVAL;
  1404. }
  1405. /* bit 4 is reg (0) or mem (1) */
  1406. if (idx_value & 0x10) {
  1407. r = r600_cs_packet_next_reloc(p, &reloc);
  1408. if (r) {
  1409. DRM_ERROR("bad WAIT_REG_MEM\n");
  1410. return -EINVAL;
  1411. }
  1412. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1413. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1414. }
  1415. break;
  1416. case PACKET3_SURFACE_SYNC:
  1417. if (pkt->count != 3) {
  1418. DRM_ERROR("bad SURFACE_SYNC\n");
  1419. return -EINVAL;
  1420. }
  1421. /* 0xffffffff/0x0 is flush all cache flag */
  1422. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1423. radeon_get_ib_value(p, idx + 2) != 0) {
  1424. r = r600_cs_packet_next_reloc(p, &reloc);
  1425. if (r) {
  1426. DRM_ERROR("bad SURFACE_SYNC\n");
  1427. return -EINVAL;
  1428. }
  1429. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1430. }
  1431. break;
  1432. case PACKET3_EVENT_WRITE:
  1433. if (pkt->count != 2 && pkt->count != 0) {
  1434. DRM_ERROR("bad EVENT_WRITE\n");
  1435. return -EINVAL;
  1436. }
  1437. if (pkt->count) {
  1438. r = r600_cs_packet_next_reloc(p, &reloc);
  1439. if (r) {
  1440. DRM_ERROR("bad EVENT_WRITE\n");
  1441. return -EINVAL;
  1442. }
  1443. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1444. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1445. }
  1446. break;
  1447. case PACKET3_EVENT_WRITE_EOP:
  1448. if (pkt->count != 4) {
  1449. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1450. return -EINVAL;
  1451. }
  1452. r = r600_cs_packet_next_reloc(p, &reloc);
  1453. if (r) {
  1454. DRM_ERROR("bad EVENT_WRITE\n");
  1455. return -EINVAL;
  1456. }
  1457. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1458. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1459. break;
  1460. case PACKET3_SET_CONFIG_REG:
  1461. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  1462. end_reg = 4 * pkt->count + start_reg - 4;
  1463. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  1464. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  1465. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  1466. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  1467. return -EINVAL;
  1468. }
  1469. for (i = 0; i < pkt->count; i++) {
  1470. reg = start_reg + (4 * i);
  1471. r = r600_cs_check_reg(p, reg, idx+1+i);
  1472. if (r)
  1473. return r;
  1474. }
  1475. break;
  1476. case PACKET3_SET_CONTEXT_REG:
  1477. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  1478. end_reg = 4 * pkt->count + start_reg - 4;
  1479. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  1480. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  1481. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  1482. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  1483. return -EINVAL;
  1484. }
  1485. for (i = 0; i < pkt->count; i++) {
  1486. reg = start_reg + (4 * i);
  1487. r = r600_cs_check_reg(p, reg, idx+1+i);
  1488. if (r)
  1489. return r;
  1490. }
  1491. break;
  1492. case PACKET3_SET_RESOURCE:
  1493. if (pkt->count % 7) {
  1494. DRM_ERROR("bad SET_RESOURCE\n");
  1495. return -EINVAL;
  1496. }
  1497. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
  1498. end_reg = 4 * pkt->count + start_reg - 4;
  1499. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  1500. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  1501. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  1502. DRM_ERROR("bad SET_RESOURCE\n");
  1503. return -EINVAL;
  1504. }
  1505. for (i = 0; i < (pkt->count / 7); i++) {
  1506. struct radeon_bo *texture, *mipmap;
  1507. u32 size, offset, base_offset, mip_offset;
  1508. switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
  1509. case SQ_TEX_VTX_VALID_TEXTURE:
  1510. /* tex base */
  1511. r = r600_cs_packet_next_reloc(p, &reloc);
  1512. if (r) {
  1513. DRM_ERROR("bad SET_RESOURCE\n");
  1514. return -EINVAL;
  1515. }
  1516. base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1517. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1518. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1519. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1520. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1521. texture = reloc->robj;
  1522. /* tex mip base */
  1523. r = r600_cs_packet_next_reloc(p, &reloc);
  1524. if (r) {
  1525. DRM_ERROR("bad SET_RESOURCE\n");
  1526. return -EINVAL;
  1527. }
  1528. mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1529. mipmap = reloc->robj;
  1530. r = r600_check_texture_resource(p, idx+(i*7)+1,
  1531. texture, mipmap,
  1532. base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
  1533. mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
  1534. reloc->lobj.tiling_flags);
  1535. if (r)
  1536. return r;
  1537. ib[idx+1+(i*7)+2] += base_offset;
  1538. ib[idx+1+(i*7)+3] += mip_offset;
  1539. break;
  1540. case SQ_TEX_VTX_VALID_BUFFER:
  1541. /* vtx base */
  1542. r = r600_cs_packet_next_reloc(p, &reloc);
  1543. if (r) {
  1544. DRM_ERROR("bad SET_RESOURCE\n");
  1545. return -EINVAL;
  1546. }
  1547. offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
  1548. size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
  1549. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  1550. /* force size to size of the buffer */
  1551. dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
  1552. size + offset, radeon_bo_size(reloc->robj));
  1553. ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj);
  1554. }
  1555. ib[idx+1+(i*7)+0] += (u32)((reloc->lobj.gpu_offset) & 0xffffffff);
  1556. ib[idx+1+(i*7)+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1557. break;
  1558. case SQ_TEX_VTX_INVALID_TEXTURE:
  1559. case SQ_TEX_VTX_INVALID_BUFFER:
  1560. default:
  1561. DRM_ERROR("bad SET_RESOURCE\n");
  1562. return -EINVAL;
  1563. }
  1564. }
  1565. break;
  1566. case PACKET3_SET_ALU_CONST:
  1567. if (track->sq_config & DX9_CONSTS) {
  1568. start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  1569. end_reg = 4 * pkt->count + start_reg - 4;
  1570. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  1571. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  1572. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  1573. DRM_ERROR("bad SET_ALU_CONST\n");
  1574. return -EINVAL;
  1575. }
  1576. }
  1577. break;
  1578. case PACKET3_SET_BOOL_CONST:
  1579. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  1580. end_reg = 4 * pkt->count + start_reg - 4;
  1581. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  1582. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  1583. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  1584. DRM_ERROR("bad SET_BOOL_CONST\n");
  1585. return -EINVAL;
  1586. }
  1587. break;
  1588. case PACKET3_SET_LOOP_CONST:
  1589. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  1590. end_reg = 4 * pkt->count + start_reg - 4;
  1591. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  1592. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  1593. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  1594. DRM_ERROR("bad SET_LOOP_CONST\n");
  1595. return -EINVAL;
  1596. }
  1597. break;
  1598. case PACKET3_SET_CTL_CONST:
  1599. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  1600. end_reg = 4 * pkt->count + start_reg - 4;
  1601. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  1602. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  1603. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  1604. DRM_ERROR("bad SET_CTL_CONST\n");
  1605. return -EINVAL;
  1606. }
  1607. break;
  1608. case PACKET3_SET_SAMPLER:
  1609. if (pkt->count % 3) {
  1610. DRM_ERROR("bad SET_SAMPLER\n");
  1611. return -EINVAL;
  1612. }
  1613. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
  1614. end_reg = 4 * pkt->count + start_reg - 4;
  1615. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  1616. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  1617. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  1618. DRM_ERROR("bad SET_SAMPLER\n");
  1619. return -EINVAL;
  1620. }
  1621. break;
  1622. case PACKET3_SURFACE_BASE_UPDATE:
  1623. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  1624. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1625. return -EINVAL;
  1626. }
  1627. if (pkt->count) {
  1628. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1629. return -EINVAL;
  1630. }
  1631. break;
  1632. case PACKET3_NOP:
  1633. break;
  1634. default:
  1635. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1636. return -EINVAL;
  1637. }
  1638. return 0;
  1639. }
  1640. int r600_cs_parse(struct radeon_cs_parser *p)
  1641. {
  1642. struct radeon_cs_packet pkt;
  1643. struct r600_cs_track *track;
  1644. int r;
  1645. if (p->track == NULL) {
  1646. /* initialize tracker, we are in kms */
  1647. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1648. if (track == NULL)
  1649. return -ENOMEM;
  1650. r600_cs_track_init(track);
  1651. if (p->rdev->family < CHIP_RV770) {
  1652. track->npipes = p->rdev->config.r600.tiling_npipes;
  1653. track->nbanks = p->rdev->config.r600.tiling_nbanks;
  1654. track->group_size = p->rdev->config.r600.tiling_group_size;
  1655. } else if (p->rdev->family <= CHIP_RV740) {
  1656. track->npipes = p->rdev->config.rv770.tiling_npipes;
  1657. track->nbanks = p->rdev->config.rv770.tiling_nbanks;
  1658. track->group_size = p->rdev->config.rv770.tiling_group_size;
  1659. }
  1660. p->track = track;
  1661. }
  1662. do {
  1663. r = r600_cs_packet_parse(p, &pkt, p->idx);
  1664. if (r) {
  1665. kfree(p->track);
  1666. p->track = NULL;
  1667. return r;
  1668. }
  1669. p->idx += pkt.count + 2;
  1670. switch (pkt.type) {
  1671. case PACKET_TYPE0:
  1672. r = r600_cs_parse_packet0(p, &pkt);
  1673. break;
  1674. case PACKET_TYPE2:
  1675. break;
  1676. case PACKET_TYPE3:
  1677. r = r600_packet3_check(p, &pkt);
  1678. break;
  1679. default:
  1680. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1681. kfree(p->track);
  1682. p->track = NULL;
  1683. return -EINVAL;
  1684. }
  1685. if (r) {
  1686. kfree(p->track);
  1687. p->track = NULL;
  1688. return r;
  1689. }
  1690. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1691. #if 0
  1692. for (r = 0; r < p->ib->length_dw; r++) {
  1693. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  1694. mdelay(1);
  1695. }
  1696. #endif
  1697. kfree(p->track);
  1698. p->track = NULL;
  1699. return 0;
  1700. }
  1701. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  1702. {
  1703. if (p->chunk_relocs_idx == -1) {
  1704. return 0;
  1705. }
  1706. p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  1707. if (p->relocs == NULL) {
  1708. return -ENOMEM;
  1709. }
  1710. return 0;
  1711. }
  1712. /**
  1713. * cs_parser_fini() - clean parser states
  1714. * @parser: parser structure holding parsing context.
  1715. * @error: error number
  1716. *
  1717. * If error is set than unvalidate buffer, otherwise just free memory
  1718. * used by parsing context.
  1719. **/
  1720. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  1721. {
  1722. unsigned i;
  1723. kfree(parser->relocs);
  1724. for (i = 0; i < parser->nchunks; i++) {
  1725. kfree(parser->chunks[i].kdata);
  1726. kfree(parser->chunks[i].kpage[0]);
  1727. kfree(parser->chunks[i].kpage[1]);
  1728. }
  1729. kfree(parser->chunks);
  1730. kfree(parser->chunks_array);
  1731. }
  1732. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  1733. unsigned family, u32 *ib, int *l)
  1734. {
  1735. struct radeon_cs_parser parser;
  1736. struct radeon_cs_chunk *ib_chunk;
  1737. struct radeon_ib fake_ib;
  1738. struct r600_cs_track *track;
  1739. int r;
  1740. /* initialize tracker */
  1741. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1742. if (track == NULL)
  1743. return -ENOMEM;
  1744. r600_cs_track_init(track);
  1745. r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
  1746. /* initialize parser */
  1747. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  1748. parser.filp = filp;
  1749. parser.dev = &dev->pdev->dev;
  1750. parser.rdev = NULL;
  1751. parser.family = family;
  1752. parser.ib = &fake_ib;
  1753. parser.track = track;
  1754. fake_ib.ptr = ib;
  1755. r = radeon_cs_parser_init(&parser, data);
  1756. if (r) {
  1757. DRM_ERROR("Failed to initialize parser !\n");
  1758. r600_cs_parser_fini(&parser, r);
  1759. return r;
  1760. }
  1761. r = r600_cs_parser_relocs_legacy(&parser);
  1762. if (r) {
  1763. DRM_ERROR("Failed to parse relocation !\n");
  1764. r600_cs_parser_fini(&parser, r);
  1765. return r;
  1766. }
  1767. /* Copy the packet into the IB, the parser will read from the
  1768. * input memory (cached) and write to the IB (which can be
  1769. * uncached). */
  1770. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  1771. parser.ib->length_dw = ib_chunk->length_dw;
  1772. *l = parser.ib->length_dw;
  1773. r = r600_cs_parse(&parser);
  1774. if (r) {
  1775. DRM_ERROR("Invalid command stream !\n");
  1776. r600_cs_parser_fini(&parser, r);
  1777. return r;
  1778. }
  1779. r = radeon_cs_finish_pages(&parser);
  1780. if (r) {
  1781. DRM_ERROR("Invalid command stream !\n");
  1782. r600_cs_parser_fini(&parser, r);
  1783. return r;
  1784. }
  1785. r600_cs_parser_fini(&parser, r);
  1786. return r;
  1787. }
  1788. void r600_cs_legacy_init(void)
  1789. {
  1790. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  1791. }