evergreen.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  42. {
  43. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  44. u32 tmp;
  45. /* make sure flip is at vb rather than hb */
  46. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  47. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  48. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  49. /* set pageflip to happen anywhere in vblank interval */
  50. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  51. /* enable the pflip int */
  52. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  53. }
  54. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  55. {
  56. /* disable the pflip int */
  57. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  58. }
  59. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  60. {
  61. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  62. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  63. /* Lock the graphics update lock */
  64. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  65. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  66. /* update the scanout addresses */
  67. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  68. upper_32_bits(crtc_base));
  69. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  70. (u32)crtc_base);
  71. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  72. upper_32_bits(crtc_base));
  73. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  74. (u32)crtc_base);
  75. /* Wait for update_pending to go high. */
  76. while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
  77. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  78. /* Unlock the lock, so double-buffering can take place inside vblank */
  79. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  80. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  81. /* Return current update_pending status: */
  82. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  83. }
  84. /* get temperature in millidegrees */
  85. int evergreen_get_temp(struct radeon_device *rdev)
  86. {
  87. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  88. ASIC_T_SHIFT;
  89. u32 actual_temp = 0;
  90. if (temp & 0x400)
  91. actual_temp = -256;
  92. else if (temp & 0x200)
  93. actual_temp = 255;
  94. else if (temp & 0x100) {
  95. actual_temp = temp & 0x1ff;
  96. actual_temp |= ~0x1ff;
  97. } else
  98. actual_temp = temp & 0xff;
  99. return (actual_temp * 1000) / 2;
  100. }
  101. int sumo_get_temp(struct radeon_device *rdev)
  102. {
  103. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  104. int actual_temp = temp - 49;
  105. return actual_temp * 1000;
  106. }
  107. void evergreen_pm_misc(struct radeon_device *rdev)
  108. {
  109. int req_ps_idx = rdev->pm.requested_power_state_index;
  110. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  111. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  112. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  113. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  114. if (voltage->voltage != rdev->pm.current_vddc) {
  115. radeon_atom_set_voltage(rdev, voltage->voltage);
  116. rdev->pm.current_vddc = voltage->voltage;
  117. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  118. }
  119. }
  120. }
  121. void evergreen_pm_prepare(struct radeon_device *rdev)
  122. {
  123. struct drm_device *ddev = rdev->ddev;
  124. struct drm_crtc *crtc;
  125. struct radeon_crtc *radeon_crtc;
  126. u32 tmp;
  127. /* disable any active CRTCs */
  128. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  129. radeon_crtc = to_radeon_crtc(crtc);
  130. if (radeon_crtc->enabled) {
  131. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  132. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  133. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  134. }
  135. }
  136. }
  137. void evergreen_pm_finish(struct radeon_device *rdev)
  138. {
  139. struct drm_device *ddev = rdev->ddev;
  140. struct drm_crtc *crtc;
  141. struct radeon_crtc *radeon_crtc;
  142. u32 tmp;
  143. /* enable any active CRTCs */
  144. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  145. radeon_crtc = to_radeon_crtc(crtc);
  146. if (radeon_crtc->enabled) {
  147. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  148. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  149. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  150. }
  151. }
  152. }
  153. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  154. {
  155. bool connected = false;
  156. switch (hpd) {
  157. case RADEON_HPD_1:
  158. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  159. connected = true;
  160. break;
  161. case RADEON_HPD_2:
  162. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  163. connected = true;
  164. break;
  165. case RADEON_HPD_3:
  166. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  167. connected = true;
  168. break;
  169. case RADEON_HPD_4:
  170. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  171. connected = true;
  172. break;
  173. case RADEON_HPD_5:
  174. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  175. connected = true;
  176. break;
  177. case RADEON_HPD_6:
  178. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  179. connected = true;
  180. break;
  181. default:
  182. break;
  183. }
  184. return connected;
  185. }
  186. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  187. enum radeon_hpd_id hpd)
  188. {
  189. u32 tmp;
  190. bool connected = evergreen_hpd_sense(rdev, hpd);
  191. switch (hpd) {
  192. case RADEON_HPD_1:
  193. tmp = RREG32(DC_HPD1_INT_CONTROL);
  194. if (connected)
  195. tmp &= ~DC_HPDx_INT_POLARITY;
  196. else
  197. tmp |= DC_HPDx_INT_POLARITY;
  198. WREG32(DC_HPD1_INT_CONTROL, tmp);
  199. break;
  200. case RADEON_HPD_2:
  201. tmp = RREG32(DC_HPD2_INT_CONTROL);
  202. if (connected)
  203. tmp &= ~DC_HPDx_INT_POLARITY;
  204. else
  205. tmp |= DC_HPDx_INT_POLARITY;
  206. WREG32(DC_HPD2_INT_CONTROL, tmp);
  207. break;
  208. case RADEON_HPD_3:
  209. tmp = RREG32(DC_HPD3_INT_CONTROL);
  210. if (connected)
  211. tmp &= ~DC_HPDx_INT_POLARITY;
  212. else
  213. tmp |= DC_HPDx_INT_POLARITY;
  214. WREG32(DC_HPD3_INT_CONTROL, tmp);
  215. break;
  216. case RADEON_HPD_4:
  217. tmp = RREG32(DC_HPD4_INT_CONTROL);
  218. if (connected)
  219. tmp &= ~DC_HPDx_INT_POLARITY;
  220. else
  221. tmp |= DC_HPDx_INT_POLARITY;
  222. WREG32(DC_HPD4_INT_CONTROL, tmp);
  223. break;
  224. case RADEON_HPD_5:
  225. tmp = RREG32(DC_HPD5_INT_CONTROL);
  226. if (connected)
  227. tmp &= ~DC_HPDx_INT_POLARITY;
  228. else
  229. tmp |= DC_HPDx_INT_POLARITY;
  230. WREG32(DC_HPD5_INT_CONTROL, tmp);
  231. break;
  232. case RADEON_HPD_6:
  233. tmp = RREG32(DC_HPD6_INT_CONTROL);
  234. if (connected)
  235. tmp &= ~DC_HPDx_INT_POLARITY;
  236. else
  237. tmp |= DC_HPDx_INT_POLARITY;
  238. WREG32(DC_HPD6_INT_CONTROL, tmp);
  239. break;
  240. default:
  241. break;
  242. }
  243. }
  244. void evergreen_hpd_init(struct radeon_device *rdev)
  245. {
  246. struct drm_device *dev = rdev->ddev;
  247. struct drm_connector *connector;
  248. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  249. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  250. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  251. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  252. switch (radeon_connector->hpd.hpd) {
  253. case RADEON_HPD_1:
  254. WREG32(DC_HPD1_CONTROL, tmp);
  255. rdev->irq.hpd[0] = true;
  256. break;
  257. case RADEON_HPD_2:
  258. WREG32(DC_HPD2_CONTROL, tmp);
  259. rdev->irq.hpd[1] = true;
  260. break;
  261. case RADEON_HPD_3:
  262. WREG32(DC_HPD3_CONTROL, tmp);
  263. rdev->irq.hpd[2] = true;
  264. break;
  265. case RADEON_HPD_4:
  266. WREG32(DC_HPD4_CONTROL, tmp);
  267. rdev->irq.hpd[3] = true;
  268. break;
  269. case RADEON_HPD_5:
  270. WREG32(DC_HPD5_CONTROL, tmp);
  271. rdev->irq.hpd[4] = true;
  272. break;
  273. case RADEON_HPD_6:
  274. WREG32(DC_HPD6_CONTROL, tmp);
  275. rdev->irq.hpd[5] = true;
  276. break;
  277. default:
  278. break;
  279. }
  280. }
  281. if (rdev->irq.installed)
  282. evergreen_irq_set(rdev);
  283. }
  284. void evergreen_hpd_fini(struct radeon_device *rdev)
  285. {
  286. struct drm_device *dev = rdev->ddev;
  287. struct drm_connector *connector;
  288. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  289. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  290. switch (radeon_connector->hpd.hpd) {
  291. case RADEON_HPD_1:
  292. WREG32(DC_HPD1_CONTROL, 0);
  293. rdev->irq.hpd[0] = false;
  294. break;
  295. case RADEON_HPD_2:
  296. WREG32(DC_HPD2_CONTROL, 0);
  297. rdev->irq.hpd[1] = false;
  298. break;
  299. case RADEON_HPD_3:
  300. WREG32(DC_HPD3_CONTROL, 0);
  301. rdev->irq.hpd[2] = false;
  302. break;
  303. case RADEON_HPD_4:
  304. WREG32(DC_HPD4_CONTROL, 0);
  305. rdev->irq.hpd[3] = false;
  306. break;
  307. case RADEON_HPD_5:
  308. WREG32(DC_HPD5_CONTROL, 0);
  309. rdev->irq.hpd[4] = false;
  310. break;
  311. case RADEON_HPD_6:
  312. WREG32(DC_HPD6_CONTROL, 0);
  313. rdev->irq.hpd[5] = false;
  314. break;
  315. default:
  316. break;
  317. }
  318. }
  319. }
  320. /* watermark setup */
  321. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  322. struct radeon_crtc *radeon_crtc,
  323. struct drm_display_mode *mode,
  324. struct drm_display_mode *other_mode)
  325. {
  326. u32 tmp = 0;
  327. /*
  328. * Line Buffer Setup
  329. * There are 3 line buffers, each one shared by 2 display controllers.
  330. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  331. * the display controllers. The paritioning is done via one of four
  332. * preset allocations specified in bits 2:0:
  333. * first display controller
  334. * 0 - first half of lb (3840 * 2)
  335. * 1 - first 3/4 of lb (5760 * 2)
  336. * 2 - whole lb (7680 * 2)
  337. * 3 - first 1/4 of lb (1920 * 2)
  338. * second display controller
  339. * 4 - second half of lb (3840 * 2)
  340. * 5 - second 3/4 of lb (5760 * 2)
  341. * 6 - whole lb (7680 * 2)
  342. * 7 - last 1/4 of lb (1920 * 2)
  343. */
  344. if (mode && other_mode) {
  345. if (mode->hdisplay > other_mode->hdisplay) {
  346. if (mode->hdisplay > 2560)
  347. tmp = 1; /* 3/4 */
  348. else
  349. tmp = 0; /* 1/2 */
  350. } else if (other_mode->hdisplay > mode->hdisplay) {
  351. if (other_mode->hdisplay > 2560)
  352. tmp = 3; /* 1/4 */
  353. else
  354. tmp = 0; /* 1/2 */
  355. } else
  356. tmp = 0; /* 1/2 */
  357. } else if (mode)
  358. tmp = 2; /* whole */
  359. else if (other_mode)
  360. tmp = 3; /* 1/4 */
  361. /* second controller of the pair uses second half of the lb */
  362. if (radeon_crtc->crtc_id % 2)
  363. tmp += 4;
  364. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  365. switch (tmp) {
  366. case 0:
  367. case 4:
  368. default:
  369. if (ASIC_IS_DCE5(rdev))
  370. return 4096 * 2;
  371. else
  372. return 3840 * 2;
  373. case 1:
  374. case 5:
  375. if (ASIC_IS_DCE5(rdev))
  376. return 6144 * 2;
  377. else
  378. return 5760 * 2;
  379. case 2:
  380. case 6:
  381. if (ASIC_IS_DCE5(rdev))
  382. return 8192 * 2;
  383. else
  384. return 7680 * 2;
  385. case 3:
  386. case 7:
  387. if (ASIC_IS_DCE5(rdev))
  388. return 2048 * 2;
  389. else
  390. return 1920 * 2;
  391. }
  392. }
  393. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  394. {
  395. u32 tmp = RREG32(MC_SHARED_CHMAP);
  396. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  397. case 0:
  398. default:
  399. return 1;
  400. case 1:
  401. return 2;
  402. case 2:
  403. return 4;
  404. case 3:
  405. return 8;
  406. }
  407. }
  408. struct evergreen_wm_params {
  409. u32 dram_channels; /* number of dram channels */
  410. u32 yclk; /* bandwidth per dram data pin in kHz */
  411. u32 sclk; /* engine clock in kHz */
  412. u32 disp_clk; /* display clock in kHz */
  413. u32 src_width; /* viewport width */
  414. u32 active_time; /* active display time in ns */
  415. u32 blank_time; /* blank time in ns */
  416. bool interlaced; /* mode is interlaced */
  417. fixed20_12 vsc; /* vertical scale ratio */
  418. u32 num_heads; /* number of active crtcs */
  419. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  420. u32 lb_size; /* line buffer allocated to pipe */
  421. u32 vtaps; /* vertical scaler taps */
  422. };
  423. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  424. {
  425. /* Calculate DRAM Bandwidth and the part allocated to display. */
  426. fixed20_12 dram_efficiency; /* 0.7 */
  427. fixed20_12 yclk, dram_channels, bandwidth;
  428. fixed20_12 a;
  429. a.full = dfixed_const(1000);
  430. yclk.full = dfixed_const(wm->yclk);
  431. yclk.full = dfixed_div(yclk, a);
  432. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  433. a.full = dfixed_const(10);
  434. dram_efficiency.full = dfixed_const(7);
  435. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  436. bandwidth.full = dfixed_mul(dram_channels, yclk);
  437. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  438. return dfixed_trunc(bandwidth);
  439. }
  440. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  441. {
  442. /* Calculate DRAM Bandwidth and the part allocated to display. */
  443. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  444. fixed20_12 yclk, dram_channels, bandwidth;
  445. fixed20_12 a;
  446. a.full = dfixed_const(1000);
  447. yclk.full = dfixed_const(wm->yclk);
  448. yclk.full = dfixed_div(yclk, a);
  449. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  450. a.full = dfixed_const(10);
  451. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  452. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  453. bandwidth.full = dfixed_mul(dram_channels, yclk);
  454. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  455. return dfixed_trunc(bandwidth);
  456. }
  457. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  458. {
  459. /* Calculate the display Data return Bandwidth */
  460. fixed20_12 return_efficiency; /* 0.8 */
  461. fixed20_12 sclk, bandwidth;
  462. fixed20_12 a;
  463. a.full = dfixed_const(1000);
  464. sclk.full = dfixed_const(wm->sclk);
  465. sclk.full = dfixed_div(sclk, a);
  466. a.full = dfixed_const(10);
  467. return_efficiency.full = dfixed_const(8);
  468. return_efficiency.full = dfixed_div(return_efficiency, a);
  469. a.full = dfixed_const(32);
  470. bandwidth.full = dfixed_mul(a, sclk);
  471. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  472. return dfixed_trunc(bandwidth);
  473. }
  474. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  475. {
  476. /* Calculate the DMIF Request Bandwidth */
  477. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  478. fixed20_12 disp_clk, bandwidth;
  479. fixed20_12 a;
  480. a.full = dfixed_const(1000);
  481. disp_clk.full = dfixed_const(wm->disp_clk);
  482. disp_clk.full = dfixed_div(disp_clk, a);
  483. a.full = dfixed_const(10);
  484. disp_clk_request_efficiency.full = dfixed_const(8);
  485. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  486. a.full = dfixed_const(32);
  487. bandwidth.full = dfixed_mul(a, disp_clk);
  488. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  489. return dfixed_trunc(bandwidth);
  490. }
  491. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  492. {
  493. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  494. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  495. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  496. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  497. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  498. }
  499. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  500. {
  501. /* Calculate the display mode Average Bandwidth
  502. * DisplayMode should contain the source and destination dimensions,
  503. * timing, etc.
  504. */
  505. fixed20_12 bpp;
  506. fixed20_12 line_time;
  507. fixed20_12 src_width;
  508. fixed20_12 bandwidth;
  509. fixed20_12 a;
  510. a.full = dfixed_const(1000);
  511. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  512. line_time.full = dfixed_div(line_time, a);
  513. bpp.full = dfixed_const(wm->bytes_per_pixel);
  514. src_width.full = dfixed_const(wm->src_width);
  515. bandwidth.full = dfixed_mul(src_width, bpp);
  516. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  517. bandwidth.full = dfixed_div(bandwidth, line_time);
  518. return dfixed_trunc(bandwidth);
  519. }
  520. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  521. {
  522. /* First calcualte the latency in ns */
  523. u32 mc_latency = 2000; /* 2000 ns. */
  524. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  525. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  526. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  527. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  528. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  529. (wm->num_heads * cursor_line_pair_return_time);
  530. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  531. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  532. fixed20_12 a, b, c;
  533. if (wm->num_heads == 0)
  534. return 0;
  535. a.full = dfixed_const(2);
  536. b.full = dfixed_const(1);
  537. if ((wm->vsc.full > a.full) ||
  538. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  539. (wm->vtaps >= 5) ||
  540. ((wm->vsc.full >= a.full) && wm->interlaced))
  541. max_src_lines_per_dst_line = 4;
  542. else
  543. max_src_lines_per_dst_line = 2;
  544. a.full = dfixed_const(available_bandwidth);
  545. b.full = dfixed_const(wm->num_heads);
  546. a.full = dfixed_div(a, b);
  547. b.full = dfixed_const(1000);
  548. c.full = dfixed_const(wm->disp_clk);
  549. b.full = dfixed_div(c, b);
  550. c.full = dfixed_const(wm->bytes_per_pixel);
  551. b.full = dfixed_mul(b, c);
  552. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  553. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  554. b.full = dfixed_const(1000);
  555. c.full = dfixed_const(lb_fill_bw);
  556. b.full = dfixed_div(c, b);
  557. a.full = dfixed_div(a, b);
  558. line_fill_time = dfixed_trunc(a);
  559. if (line_fill_time < wm->active_time)
  560. return latency;
  561. else
  562. return latency + (line_fill_time - wm->active_time);
  563. }
  564. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  565. {
  566. if (evergreen_average_bandwidth(wm) <=
  567. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  568. return true;
  569. else
  570. return false;
  571. };
  572. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  573. {
  574. if (evergreen_average_bandwidth(wm) <=
  575. (evergreen_available_bandwidth(wm) / wm->num_heads))
  576. return true;
  577. else
  578. return false;
  579. };
  580. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  581. {
  582. u32 lb_partitions = wm->lb_size / wm->src_width;
  583. u32 line_time = wm->active_time + wm->blank_time;
  584. u32 latency_tolerant_lines;
  585. u32 latency_hiding;
  586. fixed20_12 a;
  587. a.full = dfixed_const(1);
  588. if (wm->vsc.full > a.full)
  589. latency_tolerant_lines = 1;
  590. else {
  591. if (lb_partitions <= (wm->vtaps + 1))
  592. latency_tolerant_lines = 1;
  593. else
  594. latency_tolerant_lines = 2;
  595. }
  596. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  597. if (evergreen_latency_watermark(wm) <= latency_hiding)
  598. return true;
  599. else
  600. return false;
  601. }
  602. static void evergreen_program_watermarks(struct radeon_device *rdev,
  603. struct radeon_crtc *radeon_crtc,
  604. u32 lb_size, u32 num_heads)
  605. {
  606. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  607. struct evergreen_wm_params wm;
  608. u32 pixel_period;
  609. u32 line_time = 0;
  610. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  611. u32 priority_a_mark = 0, priority_b_mark = 0;
  612. u32 priority_a_cnt = PRIORITY_OFF;
  613. u32 priority_b_cnt = PRIORITY_OFF;
  614. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  615. u32 tmp, arb_control3;
  616. fixed20_12 a, b, c;
  617. if (radeon_crtc->base.enabled && num_heads && mode) {
  618. pixel_period = 1000000 / (u32)mode->clock;
  619. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  620. priority_a_cnt = 0;
  621. priority_b_cnt = 0;
  622. wm.yclk = rdev->pm.current_mclk * 10;
  623. wm.sclk = rdev->pm.current_sclk * 10;
  624. wm.disp_clk = mode->clock;
  625. wm.src_width = mode->crtc_hdisplay;
  626. wm.active_time = mode->crtc_hdisplay * pixel_period;
  627. wm.blank_time = line_time - wm.active_time;
  628. wm.interlaced = false;
  629. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  630. wm.interlaced = true;
  631. wm.vsc = radeon_crtc->vsc;
  632. wm.vtaps = 1;
  633. if (radeon_crtc->rmx_type != RMX_OFF)
  634. wm.vtaps = 2;
  635. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  636. wm.lb_size = lb_size;
  637. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  638. wm.num_heads = num_heads;
  639. /* set for high clocks */
  640. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  641. /* set for low clocks */
  642. /* wm.yclk = low clk; wm.sclk = low clk */
  643. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  644. /* possibly force display priority to high */
  645. /* should really do this at mode validation time... */
  646. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  647. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  648. !evergreen_check_latency_hiding(&wm) ||
  649. (rdev->disp_priority == 2)) {
  650. DRM_INFO("force priority to high\n");
  651. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  652. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  653. }
  654. a.full = dfixed_const(1000);
  655. b.full = dfixed_const(mode->clock);
  656. b.full = dfixed_div(b, a);
  657. c.full = dfixed_const(latency_watermark_a);
  658. c.full = dfixed_mul(c, b);
  659. c.full = dfixed_mul(c, radeon_crtc->hsc);
  660. c.full = dfixed_div(c, a);
  661. a.full = dfixed_const(16);
  662. c.full = dfixed_div(c, a);
  663. priority_a_mark = dfixed_trunc(c);
  664. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  665. a.full = dfixed_const(1000);
  666. b.full = dfixed_const(mode->clock);
  667. b.full = dfixed_div(b, a);
  668. c.full = dfixed_const(latency_watermark_b);
  669. c.full = dfixed_mul(c, b);
  670. c.full = dfixed_mul(c, radeon_crtc->hsc);
  671. c.full = dfixed_div(c, a);
  672. a.full = dfixed_const(16);
  673. c.full = dfixed_div(c, a);
  674. priority_b_mark = dfixed_trunc(c);
  675. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  676. }
  677. /* select wm A */
  678. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  679. tmp = arb_control3;
  680. tmp &= ~LATENCY_WATERMARK_MASK(3);
  681. tmp |= LATENCY_WATERMARK_MASK(1);
  682. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  683. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  684. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  685. LATENCY_HIGH_WATERMARK(line_time)));
  686. /* select wm B */
  687. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  688. tmp &= ~LATENCY_WATERMARK_MASK(3);
  689. tmp |= LATENCY_WATERMARK_MASK(2);
  690. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  691. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  692. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  693. LATENCY_HIGH_WATERMARK(line_time)));
  694. /* restore original selection */
  695. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  696. /* write the priority marks */
  697. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  698. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  699. }
  700. void evergreen_bandwidth_update(struct radeon_device *rdev)
  701. {
  702. struct drm_display_mode *mode0 = NULL;
  703. struct drm_display_mode *mode1 = NULL;
  704. u32 num_heads = 0, lb_size;
  705. int i;
  706. radeon_update_display_priority(rdev);
  707. for (i = 0; i < rdev->num_crtc; i++) {
  708. if (rdev->mode_info.crtcs[i]->base.enabled)
  709. num_heads++;
  710. }
  711. for (i = 0; i < rdev->num_crtc; i += 2) {
  712. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  713. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  714. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  715. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  716. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  717. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  718. }
  719. }
  720. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  721. {
  722. unsigned i;
  723. u32 tmp;
  724. for (i = 0; i < rdev->usec_timeout; i++) {
  725. /* read MC_STATUS */
  726. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  727. if (!tmp)
  728. return 0;
  729. udelay(1);
  730. }
  731. return -1;
  732. }
  733. /*
  734. * GART
  735. */
  736. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  737. {
  738. unsigned i;
  739. u32 tmp;
  740. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  741. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  742. for (i = 0; i < rdev->usec_timeout; i++) {
  743. /* read MC_STATUS */
  744. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  745. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  746. if (tmp == 2) {
  747. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  748. return;
  749. }
  750. if (tmp) {
  751. return;
  752. }
  753. udelay(1);
  754. }
  755. }
  756. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  757. {
  758. u32 tmp;
  759. int r;
  760. if (rdev->gart.table.vram.robj == NULL) {
  761. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  762. return -EINVAL;
  763. }
  764. r = radeon_gart_table_vram_pin(rdev);
  765. if (r)
  766. return r;
  767. radeon_gart_restore(rdev);
  768. /* Setup L2 cache */
  769. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  770. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  771. EFFECTIVE_L2_QUEUE_SIZE(7));
  772. WREG32(VM_L2_CNTL2, 0);
  773. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  774. /* Setup TLB control */
  775. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  776. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  777. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  778. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  779. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  780. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  781. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  782. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  783. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  784. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  785. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  786. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  787. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  788. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  789. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  790. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  791. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  792. (u32)(rdev->dummy_page.addr >> 12));
  793. WREG32(VM_CONTEXT1_CNTL, 0);
  794. evergreen_pcie_gart_tlb_flush(rdev);
  795. rdev->gart.ready = true;
  796. return 0;
  797. }
  798. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  799. {
  800. u32 tmp;
  801. int r;
  802. /* Disable all tables */
  803. WREG32(VM_CONTEXT0_CNTL, 0);
  804. WREG32(VM_CONTEXT1_CNTL, 0);
  805. /* Setup L2 cache */
  806. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  807. EFFECTIVE_L2_QUEUE_SIZE(7));
  808. WREG32(VM_L2_CNTL2, 0);
  809. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  810. /* Setup TLB control */
  811. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  812. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  813. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  814. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  815. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  816. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  817. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  818. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  819. if (rdev->gart.table.vram.robj) {
  820. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  821. if (likely(r == 0)) {
  822. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  823. radeon_bo_unpin(rdev->gart.table.vram.robj);
  824. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  825. }
  826. }
  827. }
  828. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  829. {
  830. evergreen_pcie_gart_disable(rdev);
  831. radeon_gart_table_vram_free(rdev);
  832. radeon_gart_fini(rdev);
  833. }
  834. void evergreen_agp_enable(struct radeon_device *rdev)
  835. {
  836. u32 tmp;
  837. /* Setup L2 cache */
  838. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  839. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  840. EFFECTIVE_L2_QUEUE_SIZE(7));
  841. WREG32(VM_L2_CNTL2, 0);
  842. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  843. /* Setup TLB control */
  844. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  845. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  846. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  847. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  848. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  849. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  850. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  851. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  852. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  853. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  854. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  855. WREG32(VM_CONTEXT0_CNTL, 0);
  856. WREG32(VM_CONTEXT1_CNTL, 0);
  857. }
  858. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  859. {
  860. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  861. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  862. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  863. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  864. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  865. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  866. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  867. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  868. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  869. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  870. if (!(rdev->flags & RADEON_IS_IGP)) {
  871. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  872. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  873. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  874. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  875. }
  876. /* Stop all video */
  877. WREG32(VGA_RENDER_CONTROL, 0);
  878. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  879. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  880. if (!(rdev->flags & RADEON_IS_IGP)) {
  881. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  882. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  883. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  884. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  885. }
  886. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  887. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  888. if (!(rdev->flags & RADEON_IS_IGP)) {
  889. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  890. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  891. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  892. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  893. }
  894. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  895. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  896. if (!(rdev->flags & RADEON_IS_IGP)) {
  897. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  898. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  899. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  900. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  901. }
  902. WREG32(D1VGA_CONTROL, 0);
  903. WREG32(D2VGA_CONTROL, 0);
  904. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  905. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  906. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  907. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  908. }
  909. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  910. {
  911. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  912. upper_32_bits(rdev->mc.vram_start));
  913. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  914. upper_32_bits(rdev->mc.vram_start));
  915. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  916. (u32)rdev->mc.vram_start);
  917. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  918. (u32)rdev->mc.vram_start);
  919. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  920. upper_32_bits(rdev->mc.vram_start));
  921. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  922. upper_32_bits(rdev->mc.vram_start));
  923. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  924. (u32)rdev->mc.vram_start);
  925. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  926. (u32)rdev->mc.vram_start);
  927. if (!(rdev->flags & RADEON_IS_IGP)) {
  928. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  929. upper_32_bits(rdev->mc.vram_start));
  930. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  931. upper_32_bits(rdev->mc.vram_start));
  932. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  933. (u32)rdev->mc.vram_start);
  934. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  935. (u32)rdev->mc.vram_start);
  936. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  937. upper_32_bits(rdev->mc.vram_start));
  938. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  939. upper_32_bits(rdev->mc.vram_start));
  940. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  941. (u32)rdev->mc.vram_start);
  942. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  943. (u32)rdev->mc.vram_start);
  944. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  945. upper_32_bits(rdev->mc.vram_start));
  946. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  947. upper_32_bits(rdev->mc.vram_start));
  948. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  949. (u32)rdev->mc.vram_start);
  950. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  951. (u32)rdev->mc.vram_start);
  952. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  953. upper_32_bits(rdev->mc.vram_start));
  954. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  955. upper_32_bits(rdev->mc.vram_start));
  956. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  957. (u32)rdev->mc.vram_start);
  958. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  959. (u32)rdev->mc.vram_start);
  960. }
  961. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  962. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  963. /* Unlock host access */
  964. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  965. mdelay(1);
  966. /* Restore video state */
  967. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  968. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  969. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  970. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  971. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  972. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  973. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  974. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  975. if (!(rdev->flags & RADEON_IS_IGP)) {
  976. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  977. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  978. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  979. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  980. }
  981. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  982. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  983. if (!(rdev->flags & RADEON_IS_IGP)) {
  984. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  985. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  986. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  987. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  988. }
  989. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  990. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  991. if (!(rdev->flags & RADEON_IS_IGP)) {
  992. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  993. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  994. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  995. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  996. }
  997. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  998. }
  999. void evergreen_mc_program(struct radeon_device *rdev)
  1000. {
  1001. struct evergreen_mc_save save;
  1002. u32 tmp;
  1003. int i, j;
  1004. /* Initialize HDP */
  1005. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1006. WREG32((0x2c14 + j), 0x00000000);
  1007. WREG32((0x2c18 + j), 0x00000000);
  1008. WREG32((0x2c1c + j), 0x00000000);
  1009. WREG32((0x2c20 + j), 0x00000000);
  1010. WREG32((0x2c24 + j), 0x00000000);
  1011. }
  1012. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1013. evergreen_mc_stop(rdev, &save);
  1014. if (evergreen_mc_wait_for_idle(rdev)) {
  1015. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1016. }
  1017. /* Lockout access through VGA aperture*/
  1018. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1019. /* Update configuration */
  1020. if (rdev->flags & RADEON_IS_AGP) {
  1021. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1022. /* VRAM before AGP */
  1023. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1024. rdev->mc.vram_start >> 12);
  1025. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1026. rdev->mc.gtt_end >> 12);
  1027. } else {
  1028. /* VRAM after AGP */
  1029. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1030. rdev->mc.gtt_start >> 12);
  1031. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1032. rdev->mc.vram_end >> 12);
  1033. }
  1034. } else {
  1035. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1036. rdev->mc.vram_start >> 12);
  1037. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1038. rdev->mc.vram_end >> 12);
  1039. }
  1040. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1041. if (rdev->flags & RADEON_IS_IGP) {
  1042. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1043. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1044. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1045. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1046. }
  1047. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1048. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1049. WREG32(MC_VM_FB_LOCATION, tmp);
  1050. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1051. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1052. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1053. if (rdev->flags & RADEON_IS_AGP) {
  1054. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1055. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1056. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1057. } else {
  1058. WREG32(MC_VM_AGP_BASE, 0);
  1059. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1060. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1061. }
  1062. if (evergreen_mc_wait_for_idle(rdev)) {
  1063. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1064. }
  1065. evergreen_mc_resume(rdev, &save);
  1066. /* we need to own VRAM, so turn off the VGA renderer here
  1067. * to stop it overwriting our objects */
  1068. rv515_vga_render_disable(rdev);
  1069. }
  1070. /*
  1071. * CP.
  1072. */
  1073. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1074. {
  1075. /* set to DX10/11 mode */
  1076. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  1077. radeon_ring_write(rdev, 1);
  1078. /* FIXME: implement */
  1079. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1080. radeon_ring_write(rdev,
  1081. #ifdef __BIG_ENDIAN
  1082. (2 << 0) |
  1083. #endif
  1084. (ib->gpu_addr & 0xFFFFFFFC));
  1085. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1086. radeon_ring_write(rdev, ib->length_dw);
  1087. }
  1088. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1089. {
  1090. const __be32 *fw_data;
  1091. int i;
  1092. if (!rdev->me_fw || !rdev->pfp_fw)
  1093. return -EINVAL;
  1094. r700_cp_stop(rdev);
  1095. WREG32(CP_RB_CNTL,
  1096. #ifdef __BIG_ENDIAN
  1097. BUF_SWAP_32BIT |
  1098. #endif
  1099. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1100. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1101. WREG32(CP_PFP_UCODE_ADDR, 0);
  1102. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1103. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1104. WREG32(CP_PFP_UCODE_ADDR, 0);
  1105. fw_data = (const __be32 *)rdev->me_fw->data;
  1106. WREG32(CP_ME_RAM_WADDR, 0);
  1107. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1108. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1109. WREG32(CP_PFP_UCODE_ADDR, 0);
  1110. WREG32(CP_ME_RAM_WADDR, 0);
  1111. WREG32(CP_ME_RAM_RADDR, 0);
  1112. return 0;
  1113. }
  1114. static int evergreen_cp_start(struct radeon_device *rdev)
  1115. {
  1116. int r, i;
  1117. uint32_t cp_me;
  1118. r = radeon_ring_lock(rdev, 7);
  1119. if (r) {
  1120. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1121. return r;
  1122. }
  1123. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1124. radeon_ring_write(rdev, 0x1);
  1125. radeon_ring_write(rdev, 0x0);
  1126. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1127. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1128. radeon_ring_write(rdev, 0);
  1129. radeon_ring_write(rdev, 0);
  1130. radeon_ring_unlock_commit(rdev);
  1131. cp_me = 0xff;
  1132. WREG32(CP_ME_CNTL, cp_me);
  1133. r = radeon_ring_lock(rdev, evergreen_default_size + 19);
  1134. if (r) {
  1135. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1136. return r;
  1137. }
  1138. /* setup clear context state */
  1139. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1140. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1141. for (i = 0; i < evergreen_default_size; i++)
  1142. radeon_ring_write(rdev, evergreen_default_state[i]);
  1143. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1144. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1145. /* set clear context state */
  1146. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1147. radeon_ring_write(rdev, 0);
  1148. /* SQ_VTX_BASE_VTX_LOC */
  1149. radeon_ring_write(rdev, 0xc0026f00);
  1150. radeon_ring_write(rdev, 0x00000000);
  1151. radeon_ring_write(rdev, 0x00000000);
  1152. radeon_ring_write(rdev, 0x00000000);
  1153. /* Clear consts */
  1154. radeon_ring_write(rdev, 0xc0036f00);
  1155. radeon_ring_write(rdev, 0x00000bc4);
  1156. radeon_ring_write(rdev, 0xffffffff);
  1157. radeon_ring_write(rdev, 0xffffffff);
  1158. radeon_ring_write(rdev, 0xffffffff);
  1159. radeon_ring_write(rdev, 0xc0026900);
  1160. radeon_ring_write(rdev, 0x00000316);
  1161. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1162. radeon_ring_write(rdev, 0x00000010); /* */
  1163. radeon_ring_unlock_commit(rdev);
  1164. return 0;
  1165. }
  1166. int evergreen_cp_resume(struct radeon_device *rdev)
  1167. {
  1168. u32 tmp;
  1169. u32 rb_bufsz;
  1170. int r;
  1171. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1172. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1173. SOFT_RESET_PA |
  1174. SOFT_RESET_SH |
  1175. SOFT_RESET_VGT |
  1176. SOFT_RESET_SX));
  1177. RREG32(GRBM_SOFT_RESET);
  1178. mdelay(15);
  1179. WREG32(GRBM_SOFT_RESET, 0);
  1180. RREG32(GRBM_SOFT_RESET);
  1181. /* Set ring buffer size */
  1182. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1183. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1184. #ifdef __BIG_ENDIAN
  1185. tmp |= BUF_SWAP_32BIT;
  1186. #endif
  1187. WREG32(CP_RB_CNTL, tmp);
  1188. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1189. /* Set the write pointer delay */
  1190. WREG32(CP_RB_WPTR_DELAY, 0);
  1191. /* Initialize the ring buffer's read and write pointers */
  1192. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1193. WREG32(CP_RB_RPTR_WR, 0);
  1194. WREG32(CP_RB_WPTR, 0);
  1195. /* set the wb address wether it's enabled or not */
  1196. WREG32(CP_RB_RPTR_ADDR,
  1197. #ifdef __BIG_ENDIAN
  1198. RB_RPTR_SWAP(2) |
  1199. #endif
  1200. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1201. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1202. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1203. if (rdev->wb.enabled)
  1204. WREG32(SCRATCH_UMSK, 0xff);
  1205. else {
  1206. tmp |= RB_NO_UPDATE;
  1207. WREG32(SCRATCH_UMSK, 0);
  1208. }
  1209. mdelay(1);
  1210. WREG32(CP_RB_CNTL, tmp);
  1211. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1212. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1213. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1214. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1215. evergreen_cp_start(rdev);
  1216. rdev->cp.ready = true;
  1217. r = radeon_ring_test(rdev);
  1218. if (r) {
  1219. rdev->cp.ready = false;
  1220. return r;
  1221. }
  1222. return 0;
  1223. }
  1224. /*
  1225. * Core functions
  1226. */
  1227. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1228. u32 num_tile_pipes,
  1229. u32 num_backends,
  1230. u32 backend_disable_mask)
  1231. {
  1232. u32 backend_map = 0;
  1233. u32 enabled_backends_mask = 0;
  1234. u32 enabled_backends_count = 0;
  1235. u32 cur_pipe;
  1236. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1237. u32 cur_backend = 0;
  1238. u32 i;
  1239. bool force_no_swizzle;
  1240. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1241. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1242. if (num_tile_pipes < 1)
  1243. num_tile_pipes = 1;
  1244. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1245. num_backends = EVERGREEN_MAX_BACKENDS;
  1246. if (num_backends < 1)
  1247. num_backends = 1;
  1248. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1249. if (((backend_disable_mask >> i) & 1) == 0) {
  1250. enabled_backends_mask |= (1 << i);
  1251. ++enabled_backends_count;
  1252. }
  1253. if (enabled_backends_count == num_backends)
  1254. break;
  1255. }
  1256. if (enabled_backends_count == 0) {
  1257. enabled_backends_mask = 1;
  1258. enabled_backends_count = 1;
  1259. }
  1260. if (enabled_backends_count != num_backends)
  1261. num_backends = enabled_backends_count;
  1262. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1263. switch (rdev->family) {
  1264. case CHIP_CEDAR:
  1265. case CHIP_REDWOOD:
  1266. case CHIP_PALM:
  1267. case CHIP_TURKS:
  1268. case CHIP_CAICOS:
  1269. force_no_swizzle = false;
  1270. break;
  1271. case CHIP_CYPRESS:
  1272. case CHIP_HEMLOCK:
  1273. case CHIP_JUNIPER:
  1274. case CHIP_BARTS:
  1275. default:
  1276. force_no_swizzle = true;
  1277. break;
  1278. }
  1279. if (force_no_swizzle) {
  1280. bool last_backend_enabled = false;
  1281. force_no_swizzle = false;
  1282. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1283. if (((enabled_backends_mask >> i) & 1) == 1) {
  1284. if (last_backend_enabled)
  1285. force_no_swizzle = true;
  1286. last_backend_enabled = true;
  1287. } else
  1288. last_backend_enabled = false;
  1289. }
  1290. }
  1291. switch (num_tile_pipes) {
  1292. case 1:
  1293. case 3:
  1294. case 5:
  1295. case 7:
  1296. DRM_ERROR("odd number of pipes!\n");
  1297. break;
  1298. case 2:
  1299. swizzle_pipe[0] = 0;
  1300. swizzle_pipe[1] = 1;
  1301. break;
  1302. case 4:
  1303. if (force_no_swizzle) {
  1304. swizzle_pipe[0] = 0;
  1305. swizzle_pipe[1] = 1;
  1306. swizzle_pipe[2] = 2;
  1307. swizzle_pipe[3] = 3;
  1308. } else {
  1309. swizzle_pipe[0] = 0;
  1310. swizzle_pipe[1] = 2;
  1311. swizzle_pipe[2] = 1;
  1312. swizzle_pipe[3] = 3;
  1313. }
  1314. break;
  1315. case 6:
  1316. if (force_no_swizzle) {
  1317. swizzle_pipe[0] = 0;
  1318. swizzle_pipe[1] = 1;
  1319. swizzle_pipe[2] = 2;
  1320. swizzle_pipe[3] = 3;
  1321. swizzle_pipe[4] = 4;
  1322. swizzle_pipe[5] = 5;
  1323. } else {
  1324. swizzle_pipe[0] = 0;
  1325. swizzle_pipe[1] = 2;
  1326. swizzle_pipe[2] = 4;
  1327. swizzle_pipe[3] = 1;
  1328. swizzle_pipe[4] = 3;
  1329. swizzle_pipe[5] = 5;
  1330. }
  1331. break;
  1332. case 8:
  1333. if (force_no_swizzle) {
  1334. swizzle_pipe[0] = 0;
  1335. swizzle_pipe[1] = 1;
  1336. swizzle_pipe[2] = 2;
  1337. swizzle_pipe[3] = 3;
  1338. swizzle_pipe[4] = 4;
  1339. swizzle_pipe[5] = 5;
  1340. swizzle_pipe[6] = 6;
  1341. swizzle_pipe[7] = 7;
  1342. } else {
  1343. swizzle_pipe[0] = 0;
  1344. swizzle_pipe[1] = 2;
  1345. swizzle_pipe[2] = 4;
  1346. swizzle_pipe[3] = 6;
  1347. swizzle_pipe[4] = 1;
  1348. swizzle_pipe[5] = 3;
  1349. swizzle_pipe[6] = 5;
  1350. swizzle_pipe[7] = 7;
  1351. }
  1352. break;
  1353. }
  1354. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1355. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1356. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1357. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1358. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1359. }
  1360. return backend_map;
  1361. }
  1362. static void evergreen_program_channel_remap(struct radeon_device *rdev)
  1363. {
  1364. u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
  1365. tmp = RREG32(MC_SHARED_CHMAP);
  1366. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1367. case 0:
  1368. case 1:
  1369. case 2:
  1370. case 3:
  1371. default:
  1372. /* default mapping */
  1373. mc_shared_chremap = 0x00fac688;
  1374. break;
  1375. }
  1376. switch (rdev->family) {
  1377. case CHIP_HEMLOCK:
  1378. case CHIP_CYPRESS:
  1379. case CHIP_BARTS:
  1380. tcp_chan_steer_lo = 0x54763210;
  1381. tcp_chan_steer_hi = 0x0000ba98;
  1382. break;
  1383. case CHIP_JUNIPER:
  1384. case CHIP_REDWOOD:
  1385. case CHIP_CEDAR:
  1386. case CHIP_PALM:
  1387. case CHIP_TURKS:
  1388. case CHIP_CAICOS:
  1389. default:
  1390. tcp_chan_steer_lo = 0x76543210;
  1391. tcp_chan_steer_hi = 0x0000ba98;
  1392. break;
  1393. }
  1394. WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
  1395. WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
  1396. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  1397. }
  1398. static void evergreen_gpu_init(struct radeon_device *rdev)
  1399. {
  1400. u32 cc_rb_backend_disable = 0;
  1401. u32 cc_gc_shader_pipe_config;
  1402. u32 gb_addr_config = 0;
  1403. u32 mc_shared_chmap, mc_arb_ramcfg;
  1404. u32 gb_backend_map;
  1405. u32 grbm_gfx_index;
  1406. u32 sx_debug_1;
  1407. u32 smx_dc_ctl0;
  1408. u32 sq_config;
  1409. u32 sq_lds_resource_mgmt;
  1410. u32 sq_gpr_resource_mgmt_1;
  1411. u32 sq_gpr_resource_mgmt_2;
  1412. u32 sq_gpr_resource_mgmt_3;
  1413. u32 sq_thread_resource_mgmt;
  1414. u32 sq_thread_resource_mgmt_2;
  1415. u32 sq_stack_resource_mgmt_1;
  1416. u32 sq_stack_resource_mgmt_2;
  1417. u32 sq_stack_resource_mgmt_3;
  1418. u32 vgt_cache_invalidation;
  1419. u32 hdp_host_path_cntl;
  1420. int i, j, num_shader_engines, ps_thread_count;
  1421. switch (rdev->family) {
  1422. case CHIP_CYPRESS:
  1423. case CHIP_HEMLOCK:
  1424. rdev->config.evergreen.num_ses = 2;
  1425. rdev->config.evergreen.max_pipes = 4;
  1426. rdev->config.evergreen.max_tile_pipes = 8;
  1427. rdev->config.evergreen.max_simds = 10;
  1428. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1429. rdev->config.evergreen.max_gprs = 256;
  1430. rdev->config.evergreen.max_threads = 248;
  1431. rdev->config.evergreen.max_gs_threads = 32;
  1432. rdev->config.evergreen.max_stack_entries = 512;
  1433. rdev->config.evergreen.sx_num_of_sets = 4;
  1434. rdev->config.evergreen.sx_max_export_size = 256;
  1435. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1436. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1437. rdev->config.evergreen.max_hw_contexts = 8;
  1438. rdev->config.evergreen.sq_num_cf_insts = 2;
  1439. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1440. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1441. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1442. break;
  1443. case CHIP_JUNIPER:
  1444. rdev->config.evergreen.num_ses = 1;
  1445. rdev->config.evergreen.max_pipes = 4;
  1446. rdev->config.evergreen.max_tile_pipes = 4;
  1447. rdev->config.evergreen.max_simds = 10;
  1448. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1449. rdev->config.evergreen.max_gprs = 256;
  1450. rdev->config.evergreen.max_threads = 248;
  1451. rdev->config.evergreen.max_gs_threads = 32;
  1452. rdev->config.evergreen.max_stack_entries = 512;
  1453. rdev->config.evergreen.sx_num_of_sets = 4;
  1454. rdev->config.evergreen.sx_max_export_size = 256;
  1455. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1456. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1457. rdev->config.evergreen.max_hw_contexts = 8;
  1458. rdev->config.evergreen.sq_num_cf_insts = 2;
  1459. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1460. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1461. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1462. break;
  1463. case CHIP_REDWOOD:
  1464. rdev->config.evergreen.num_ses = 1;
  1465. rdev->config.evergreen.max_pipes = 4;
  1466. rdev->config.evergreen.max_tile_pipes = 4;
  1467. rdev->config.evergreen.max_simds = 5;
  1468. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1469. rdev->config.evergreen.max_gprs = 256;
  1470. rdev->config.evergreen.max_threads = 248;
  1471. rdev->config.evergreen.max_gs_threads = 32;
  1472. rdev->config.evergreen.max_stack_entries = 256;
  1473. rdev->config.evergreen.sx_num_of_sets = 4;
  1474. rdev->config.evergreen.sx_max_export_size = 256;
  1475. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1476. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1477. rdev->config.evergreen.max_hw_contexts = 8;
  1478. rdev->config.evergreen.sq_num_cf_insts = 2;
  1479. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1480. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1481. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1482. break;
  1483. case CHIP_CEDAR:
  1484. default:
  1485. rdev->config.evergreen.num_ses = 1;
  1486. rdev->config.evergreen.max_pipes = 2;
  1487. rdev->config.evergreen.max_tile_pipes = 2;
  1488. rdev->config.evergreen.max_simds = 2;
  1489. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1490. rdev->config.evergreen.max_gprs = 256;
  1491. rdev->config.evergreen.max_threads = 192;
  1492. rdev->config.evergreen.max_gs_threads = 16;
  1493. rdev->config.evergreen.max_stack_entries = 256;
  1494. rdev->config.evergreen.sx_num_of_sets = 4;
  1495. rdev->config.evergreen.sx_max_export_size = 128;
  1496. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1497. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1498. rdev->config.evergreen.max_hw_contexts = 4;
  1499. rdev->config.evergreen.sq_num_cf_insts = 1;
  1500. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1501. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1502. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1503. break;
  1504. case CHIP_PALM:
  1505. rdev->config.evergreen.num_ses = 1;
  1506. rdev->config.evergreen.max_pipes = 2;
  1507. rdev->config.evergreen.max_tile_pipes = 2;
  1508. rdev->config.evergreen.max_simds = 2;
  1509. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1510. rdev->config.evergreen.max_gprs = 256;
  1511. rdev->config.evergreen.max_threads = 192;
  1512. rdev->config.evergreen.max_gs_threads = 16;
  1513. rdev->config.evergreen.max_stack_entries = 256;
  1514. rdev->config.evergreen.sx_num_of_sets = 4;
  1515. rdev->config.evergreen.sx_max_export_size = 128;
  1516. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1517. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1518. rdev->config.evergreen.max_hw_contexts = 4;
  1519. rdev->config.evergreen.sq_num_cf_insts = 1;
  1520. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1521. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1522. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1523. break;
  1524. case CHIP_BARTS:
  1525. rdev->config.evergreen.num_ses = 2;
  1526. rdev->config.evergreen.max_pipes = 4;
  1527. rdev->config.evergreen.max_tile_pipes = 8;
  1528. rdev->config.evergreen.max_simds = 7;
  1529. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1530. rdev->config.evergreen.max_gprs = 256;
  1531. rdev->config.evergreen.max_threads = 248;
  1532. rdev->config.evergreen.max_gs_threads = 32;
  1533. rdev->config.evergreen.max_stack_entries = 512;
  1534. rdev->config.evergreen.sx_num_of_sets = 4;
  1535. rdev->config.evergreen.sx_max_export_size = 256;
  1536. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1537. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1538. rdev->config.evergreen.max_hw_contexts = 8;
  1539. rdev->config.evergreen.sq_num_cf_insts = 2;
  1540. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1541. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1542. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1543. break;
  1544. case CHIP_TURKS:
  1545. rdev->config.evergreen.num_ses = 1;
  1546. rdev->config.evergreen.max_pipes = 4;
  1547. rdev->config.evergreen.max_tile_pipes = 4;
  1548. rdev->config.evergreen.max_simds = 6;
  1549. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1550. rdev->config.evergreen.max_gprs = 256;
  1551. rdev->config.evergreen.max_threads = 248;
  1552. rdev->config.evergreen.max_gs_threads = 32;
  1553. rdev->config.evergreen.max_stack_entries = 256;
  1554. rdev->config.evergreen.sx_num_of_sets = 4;
  1555. rdev->config.evergreen.sx_max_export_size = 256;
  1556. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1557. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1558. rdev->config.evergreen.max_hw_contexts = 8;
  1559. rdev->config.evergreen.sq_num_cf_insts = 2;
  1560. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1561. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1562. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1563. break;
  1564. case CHIP_CAICOS:
  1565. rdev->config.evergreen.num_ses = 1;
  1566. rdev->config.evergreen.max_pipes = 4;
  1567. rdev->config.evergreen.max_tile_pipes = 2;
  1568. rdev->config.evergreen.max_simds = 2;
  1569. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1570. rdev->config.evergreen.max_gprs = 256;
  1571. rdev->config.evergreen.max_threads = 192;
  1572. rdev->config.evergreen.max_gs_threads = 16;
  1573. rdev->config.evergreen.max_stack_entries = 256;
  1574. rdev->config.evergreen.sx_num_of_sets = 4;
  1575. rdev->config.evergreen.sx_max_export_size = 128;
  1576. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1577. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1578. rdev->config.evergreen.max_hw_contexts = 4;
  1579. rdev->config.evergreen.sq_num_cf_insts = 1;
  1580. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1581. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1582. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1583. break;
  1584. }
  1585. /* Initialize HDP */
  1586. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1587. WREG32((0x2c14 + j), 0x00000000);
  1588. WREG32((0x2c18 + j), 0x00000000);
  1589. WREG32((0x2c1c + j), 0x00000000);
  1590. WREG32((0x2c20 + j), 0x00000000);
  1591. WREG32((0x2c24 + j), 0x00000000);
  1592. }
  1593. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1594. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1595. cc_gc_shader_pipe_config |=
  1596. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1597. & EVERGREEN_MAX_PIPES_MASK);
  1598. cc_gc_shader_pipe_config |=
  1599. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1600. & EVERGREEN_MAX_SIMDS_MASK);
  1601. cc_rb_backend_disable =
  1602. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1603. & EVERGREEN_MAX_BACKENDS_MASK);
  1604. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1605. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1606. switch (rdev->config.evergreen.max_tile_pipes) {
  1607. case 1:
  1608. default:
  1609. gb_addr_config |= NUM_PIPES(0);
  1610. break;
  1611. case 2:
  1612. gb_addr_config |= NUM_PIPES(1);
  1613. break;
  1614. case 4:
  1615. gb_addr_config |= NUM_PIPES(2);
  1616. break;
  1617. case 8:
  1618. gb_addr_config |= NUM_PIPES(3);
  1619. break;
  1620. }
  1621. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1622. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1623. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1624. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1625. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1626. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1627. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1628. gb_addr_config |= ROW_SIZE(2);
  1629. else
  1630. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1631. if (rdev->ddev->pdev->device == 0x689e) {
  1632. u32 efuse_straps_4;
  1633. u32 efuse_straps_3;
  1634. u8 efuse_box_bit_131_124;
  1635. WREG32(RCU_IND_INDEX, 0x204);
  1636. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1637. WREG32(RCU_IND_INDEX, 0x203);
  1638. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1639. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1640. switch(efuse_box_bit_131_124) {
  1641. case 0x00:
  1642. gb_backend_map = 0x76543210;
  1643. break;
  1644. case 0x55:
  1645. gb_backend_map = 0x77553311;
  1646. break;
  1647. case 0x56:
  1648. gb_backend_map = 0x77553300;
  1649. break;
  1650. case 0x59:
  1651. gb_backend_map = 0x77552211;
  1652. break;
  1653. case 0x66:
  1654. gb_backend_map = 0x77443300;
  1655. break;
  1656. case 0x99:
  1657. gb_backend_map = 0x66552211;
  1658. break;
  1659. case 0x5a:
  1660. gb_backend_map = 0x77552200;
  1661. break;
  1662. case 0xaa:
  1663. gb_backend_map = 0x66442200;
  1664. break;
  1665. case 0x95:
  1666. gb_backend_map = 0x66553311;
  1667. break;
  1668. default:
  1669. DRM_ERROR("bad backend map, using default\n");
  1670. gb_backend_map =
  1671. evergreen_get_tile_pipe_to_backend_map(rdev,
  1672. rdev->config.evergreen.max_tile_pipes,
  1673. rdev->config.evergreen.max_backends,
  1674. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1675. rdev->config.evergreen.max_backends) &
  1676. EVERGREEN_MAX_BACKENDS_MASK));
  1677. break;
  1678. }
  1679. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1680. u32 efuse_straps_3;
  1681. u8 efuse_box_bit_127_124;
  1682. WREG32(RCU_IND_INDEX, 0x203);
  1683. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1684. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1685. switch(efuse_box_bit_127_124) {
  1686. case 0x0:
  1687. gb_backend_map = 0x00003210;
  1688. break;
  1689. case 0x5:
  1690. case 0x6:
  1691. case 0x9:
  1692. case 0xa:
  1693. gb_backend_map = 0x00003311;
  1694. break;
  1695. default:
  1696. DRM_ERROR("bad backend map, using default\n");
  1697. gb_backend_map =
  1698. evergreen_get_tile_pipe_to_backend_map(rdev,
  1699. rdev->config.evergreen.max_tile_pipes,
  1700. rdev->config.evergreen.max_backends,
  1701. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1702. rdev->config.evergreen.max_backends) &
  1703. EVERGREEN_MAX_BACKENDS_MASK));
  1704. break;
  1705. }
  1706. } else {
  1707. switch (rdev->family) {
  1708. case CHIP_CYPRESS:
  1709. case CHIP_HEMLOCK:
  1710. case CHIP_BARTS:
  1711. gb_backend_map = 0x66442200;
  1712. break;
  1713. case CHIP_JUNIPER:
  1714. gb_backend_map = 0x00006420;
  1715. break;
  1716. default:
  1717. gb_backend_map =
  1718. evergreen_get_tile_pipe_to_backend_map(rdev,
  1719. rdev->config.evergreen.max_tile_pipes,
  1720. rdev->config.evergreen.max_backends,
  1721. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1722. rdev->config.evergreen.max_backends) &
  1723. EVERGREEN_MAX_BACKENDS_MASK));
  1724. }
  1725. }
  1726. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1727. * not have bank info, so create a custom tiling dword.
  1728. * bits 3:0 num_pipes
  1729. * bits 7:4 num_banks
  1730. * bits 11:8 group_size
  1731. * bits 15:12 row_size
  1732. */
  1733. rdev->config.evergreen.tile_config = 0;
  1734. switch (rdev->config.evergreen.max_tile_pipes) {
  1735. case 1:
  1736. default:
  1737. rdev->config.evergreen.tile_config |= (0 << 0);
  1738. break;
  1739. case 2:
  1740. rdev->config.evergreen.tile_config |= (1 << 0);
  1741. break;
  1742. case 4:
  1743. rdev->config.evergreen.tile_config |= (2 << 0);
  1744. break;
  1745. case 8:
  1746. rdev->config.evergreen.tile_config |= (3 << 0);
  1747. break;
  1748. }
  1749. rdev->config.evergreen.tile_config |=
  1750. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1751. rdev->config.evergreen.tile_config |=
  1752. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1753. rdev->config.evergreen.tile_config |=
  1754. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1755. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1756. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1757. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1758. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1759. evergreen_program_channel_remap(rdev);
  1760. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1761. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1762. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1763. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1764. u32 sp = cc_gc_shader_pipe_config;
  1765. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1766. if (i == num_shader_engines) {
  1767. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1768. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1769. }
  1770. WREG32(GRBM_GFX_INDEX, gfx);
  1771. WREG32(RLC_GFX_INDEX, gfx);
  1772. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1773. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1774. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1775. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1776. }
  1777. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1778. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1779. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1780. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1781. WREG32(CGTS_TCC_DISABLE, 0);
  1782. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1783. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1784. /* set HW defaults for 3D engine */
  1785. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1786. ROQ_IB2_START(0x2b)));
  1787. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1788. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1789. SYNC_GRADIENT |
  1790. SYNC_WALKER |
  1791. SYNC_ALIGNER));
  1792. sx_debug_1 = RREG32(SX_DEBUG_1);
  1793. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1794. WREG32(SX_DEBUG_1, sx_debug_1);
  1795. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1796. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1797. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1798. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1799. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1800. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1801. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1802. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1803. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1804. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1805. WREG32(VGT_NUM_INSTANCES, 1);
  1806. WREG32(SPI_CONFIG_CNTL, 0);
  1807. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1808. WREG32(CP_PERFMON_CNTL, 0);
  1809. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1810. FETCH_FIFO_HIWATER(0x4) |
  1811. DONE_FIFO_HIWATER(0xe0) |
  1812. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1813. sq_config = RREG32(SQ_CONFIG);
  1814. sq_config &= ~(PS_PRIO(3) |
  1815. VS_PRIO(3) |
  1816. GS_PRIO(3) |
  1817. ES_PRIO(3));
  1818. sq_config |= (VC_ENABLE |
  1819. EXPORT_SRC_C |
  1820. PS_PRIO(0) |
  1821. VS_PRIO(1) |
  1822. GS_PRIO(2) |
  1823. ES_PRIO(3));
  1824. switch (rdev->family) {
  1825. case CHIP_CEDAR:
  1826. case CHIP_PALM:
  1827. case CHIP_CAICOS:
  1828. /* no vertex cache */
  1829. sq_config &= ~VC_ENABLE;
  1830. break;
  1831. default:
  1832. break;
  1833. }
  1834. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1835. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1836. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1837. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1838. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1839. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1840. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1841. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1842. switch (rdev->family) {
  1843. case CHIP_CEDAR:
  1844. case CHIP_PALM:
  1845. ps_thread_count = 96;
  1846. break;
  1847. default:
  1848. ps_thread_count = 128;
  1849. break;
  1850. }
  1851. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1852. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1853. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1854. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1855. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1856. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1857. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1858. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1859. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1860. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1861. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1862. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1863. WREG32(SQ_CONFIG, sq_config);
  1864. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1865. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1866. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1867. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1868. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1869. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1870. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1871. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1872. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1873. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1874. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1875. FORCE_EOV_MAX_REZ_CNT(255)));
  1876. switch (rdev->family) {
  1877. case CHIP_CEDAR:
  1878. case CHIP_PALM:
  1879. case CHIP_CAICOS:
  1880. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1881. break;
  1882. default:
  1883. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1884. break;
  1885. }
  1886. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1887. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1888. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1889. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  1890. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1891. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1892. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1893. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1894. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1895. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1896. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1897. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1898. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1899. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1900. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1901. /* clear render buffer base addresses */
  1902. WREG32(CB_COLOR0_BASE, 0);
  1903. WREG32(CB_COLOR1_BASE, 0);
  1904. WREG32(CB_COLOR2_BASE, 0);
  1905. WREG32(CB_COLOR3_BASE, 0);
  1906. WREG32(CB_COLOR4_BASE, 0);
  1907. WREG32(CB_COLOR5_BASE, 0);
  1908. WREG32(CB_COLOR6_BASE, 0);
  1909. WREG32(CB_COLOR7_BASE, 0);
  1910. WREG32(CB_COLOR8_BASE, 0);
  1911. WREG32(CB_COLOR9_BASE, 0);
  1912. WREG32(CB_COLOR10_BASE, 0);
  1913. WREG32(CB_COLOR11_BASE, 0);
  1914. /* set the shader const cache sizes to 0 */
  1915. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1916. WREG32(i, 0);
  1917. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1918. WREG32(i, 0);
  1919. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1920. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1921. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1922. udelay(50);
  1923. }
  1924. int evergreen_mc_init(struct radeon_device *rdev)
  1925. {
  1926. u32 tmp;
  1927. int chansize, numchan;
  1928. /* Get VRAM informations */
  1929. rdev->mc.vram_is_ddr = true;
  1930. tmp = RREG32(MC_ARB_RAMCFG);
  1931. if (tmp & CHANSIZE_OVERRIDE) {
  1932. chansize = 16;
  1933. } else if (tmp & CHANSIZE_MASK) {
  1934. chansize = 64;
  1935. } else {
  1936. chansize = 32;
  1937. }
  1938. tmp = RREG32(MC_SHARED_CHMAP);
  1939. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1940. case 0:
  1941. default:
  1942. numchan = 1;
  1943. break;
  1944. case 1:
  1945. numchan = 2;
  1946. break;
  1947. case 2:
  1948. numchan = 4;
  1949. break;
  1950. case 3:
  1951. numchan = 8;
  1952. break;
  1953. }
  1954. rdev->mc.vram_width = numchan * chansize;
  1955. /* Could aper size report 0 ? */
  1956. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1957. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1958. /* Setup GPU memory space */
  1959. if (rdev->flags & RADEON_IS_IGP) {
  1960. /* size in bytes on fusion */
  1961. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1962. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1963. } else {
  1964. /* size in MB on evergreen */
  1965. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1966. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1967. }
  1968. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1969. r700_vram_gtt_location(rdev, &rdev->mc);
  1970. radeon_update_bandwidth_info(rdev);
  1971. return 0;
  1972. }
  1973. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1974. {
  1975. u32 srbm_status;
  1976. u32 grbm_status;
  1977. u32 grbm_status_se0, grbm_status_se1;
  1978. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  1979. int r;
  1980. srbm_status = RREG32(SRBM_STATUS);
  1981. grbm_status = RREG32(GRBM_STATUS);
  1982. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1983. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1984. if (!(grbm_status & GUI_ACTIVE)) {
  1985. r100_gpu_lockup_update(lockup, &rdev->cp);
  1986. return false;
  1987. }
  1988. /* force CP activities */
  1989. r = radeon_ring_lock(rdev, 2);
  1990. if (!r) {
  1991. /* PACKET2 NOP */
  1992. radeon_ring_write(rdev, 0x80000000);
  1993. radeon_ring_write(rdev, 0x80000000);
  1994. radeon_ring_unlock_commit(rdev);
  1995. }
  1996. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1997. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1998. }
  1999. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2000. {
  2001. struct evergreen_mc_save save;
  2002. u32 grbm_reset = 0;
  2003. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2004. return 0;
  2005. dev_info(rdev->dev, "GPU softreset \n");
  2006. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2007. RREG32(GRBM_STATUS));
  2008. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2009. RREG32(GRBM_STATUS_SE0));
  2010. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2011. RREG32(GRBM_STATUS_SE1));
  2012. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2013. RREG32(SRBM_STATUS));
  2014. evergreen_mc_stop(rdev, &save);
  2015. if (evergreen_mc_wait_for_idle(rdev)) {
  2016. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2017. }
  2018. /* Disable CP parsing/prefetching */
  2019. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2020. /* reset all the gfx blocks */
  2021. grbm_reset = (SOFT_RESET_CP |
  2022. SOFT_RESET_CB |
  2023. SOFT_RESET_DB |
  2024. SOFT_RESET_PA |
  2025. SOFT_RESET_SC |
  2026. SOFT_RESET_SPI |
  2027. SOFT_RESET_SH |
  2028. SOFT_RESET_SX |
  2029. SOFT_RESET_TC |
  2030. SOFT_RESET_TA |
  2031. SOFT_RESET_VC |
  2032. SOFT_RESET_VGT);
  2033. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2034. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2035. (void)RREG32(GRBM_SOFT_RESET);
  2036. udelay(50);
  2037. WREG32(GRBM_SOFT_RESET, 0);
  2038. (void)RREG32(GRBM_SOFT_RESET);
  2039. /* Wait a little for things to settle down */
  2040. udelay(50);
  2041. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2042. RREG32(GRBM_STATUS));
  2043. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2044. RREG32(GRBM_STATUS_SE0));
  2045. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2046. RREG32(GRBM_STATUS_SE1));
  2047. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2048. RREG32(SRBM_STATUS));
  2049. evergreen_mc_resume(rdev, &save);
  2050. return 0;
  2051. }
  2052. int evergreen_asic_reset(struct radeon_device *rdev)
  2053. {
  2054. return evergreen_gpu_soft_reset(rdev);
  2055. }
  2056. /* Interrupts */
  2057. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2058. {
  2059. switch (crtc) {
  2060. case 0:
  2061. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2062. case 1:
  2063. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2064. case 2:
  2065. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2066. case 3:
  2067. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2068. case 4:
  2069. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2070. case 5:
  2071. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2072. default:
  2073. return 0;
  2074. }
  2075. }
  2076. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2077. {
  2078. u32 tmp;
  2079. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2080. WREG32(GRBM_INT_CNTL, 0);
  2081. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2082. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2083. if (!(rdev->flags & RADEON_IS_IGP)) {
  2084. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2085. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2086. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2087. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2088. }
  2089. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2090. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2091. if (!(rdev->flags & RADEON_IS_IGP)) {
  2092. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2093. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2094. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2095. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2096. }
  2097. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2098. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2099. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2100. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2101. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2102. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2103. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2104. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2105. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2106. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2107. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2108. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2109. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2110. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2111. }
  2112. int evergreen_irq_set(struct radeon_device *rdev)
  2113. {
  2114. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2115. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2116. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2117. u32 grbm_int_cntl = 0;
  2118. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2119. if (!rdev->irq.installed) {
  2120. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2121. return -EINVAL;
  2122. }
  2123. /* don't enable anything if the ih is disabled */
  2124. if (!rdev->ih.enabled) {
  2125. r600_disable_interrupts(rdev);
  2126. /* force the active interrupt state to all disabled */
  2127. evergreen_disable_interrupt_state(rdev);
  2128. return 0;
  2129. }
  2130. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2131. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2132. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2133. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2134. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2135. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2136. if (rdev->irq.sw_int) {
  2137. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2138. cp_int_cntl |= RB_INT_ENABLE;
  2139. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2140. }
  2141. if (rdev->irq.crtc_vblank_int[0] ||
  2142. rdev->irq.pflip[0]) {
  2143. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2144. crtc1 |= VBLANK_INT_MASK;
  2145. }
  2146. if (rdev->irq.crtc_vblank_int[1] ||
  2147. rdev->irq.pflip[1]) {
  2148. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2149. crtc2 |= VBLANK_INT_MASK;
  2150. }
  2151. if (rdev->irq.crtc_vblank_int[2] ||
  2152. rdev->irq.pflip[2]) {
  2153. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2154. crtc3 |= VBLANK_INT_MASK;
  2155. }
  2156. if (rdev->irq.crtc_vblank_int[3] ||
  2157. rdev->irq.pflip[3]) {
  2158. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2159. crtc4 |= VBLANK_INT_MASK;
  2160. }
  2161. if (rdev->irq.crtc_vblank_int[4] ||
  2162. rdev->irq.pflip[4]) {
  2163. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2164. crtc5 |= VBLANK_INT_MASK;
  2165. }
  2166. if (rdev->irq.crtc_vblank_int[5] ||
  2167. rdev->irq.pflip[5]) {
  2168. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2169. crtc6 |= VBLANK_INT_MASK;
  2170. }
  2171. if (rdev->irq.hpd[0]) {
  2172. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2173. hpd1 |= DC_HPDx_INT_EN;
  2174. }
  2175. if (rdev->irq.hpd[1]) {
  2176. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2177. hpd2 |= DC_HPDx_INT_EN;
  2178. }
  2179. if (rdev->irq.hpd[2]) {
  2180. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2181. hpd3 |= DC_HPDx_INT_EN;
  2182. }
  2183. if (rdev->irq.hpd[3]) {
  2184. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2185. hpd4 |= DC_HPDx_INT_EN;
  2186. }
  2187. if (rdev->irq.hpd[4]) {
  2188. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2189. hpd5 |= DC_HPDx_INT_EN;
  2190. }
  2191. if (rdev->irq.hpd[5]) {
  2192. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2193. hpd6 |= DC_HPDx_INT_EN;
  2194. }
  2195. if (rdev->irq.gui_idle) {
  2196. DRM_DEBUG("gui idle\n");
  2197. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2198. }
  2199. WREG32(CP_INT_CNTL, cp_int_cntl);
  2200. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2201. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2202. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2203. if (!(rdev->flags & RADEON_IS_IGP)) {
  2204. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2205. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2206. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2207. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2208. }
  2209. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2210. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2211. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2212. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2213. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2214. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2215. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2216. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2217. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2218. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2219. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2220. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2221. return 0;
  2222. }
  2223. static inline void evergreen_irq_ack(struct radeon_device *rdev)
  2224. {
  2225. u32 tmp;
  2226. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2227. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2228. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2229. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2230. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2231. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2232. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2233. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2234. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2235. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2236. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2237. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2238. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2239. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2240. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2241. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2242. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2243. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2244. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2245. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2246. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2247. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2248. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2249. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2250. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2251. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2252. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2253. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2254. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2255. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2256. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2257. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2258. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2259. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2260. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2261. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2262. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2263. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2264. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2265. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2266. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2267. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2268. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2269. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2270. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2271. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2272. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2273. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2274. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2275. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2276. tmp |= DC_HPDx_INT_ACK;
  2277. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2278. }
  2279. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2280. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2281. tmp |= DC_HPDx_INT_ACK;
  2282. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2283. }
  2284. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2285. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2286. tmp |= DC_HPDx_INT_ACK;
  2287. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2288. }
  2289. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2290. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2291. tmp |= DC_HPDx_INT_ACK;
  2292. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2293. }
  2294. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2295. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2296. tmp |= DC_HPDx_INT_ACK;
  2297. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2298. }
  2299. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2300. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2301. tmp |= DC_HPDx_INT_ACK;
  2302. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2303. }
  2304. }
  2305. void evergreen_irq_disable(struct radeon_device *rdev)
  2306. {
  2307. r600_disable_interrupts(rdev);
  2308. /* Wait and acknowledge irq */
  2309. mdelay(1);
  2310. evergreen_irq_ack(rdev);
  2311. evergreen_disable_interrupt_state(rdev);
  2312. }
  2313. void evergreen_irq_suspend(struct radeon_device *rdev)
  2314. {
  2315. evergreen_irq_disable(rdev);
  2316. r600_rlc_stop(rdev);
  2317. }
  2318. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2319. {
  2320. u32 wptr, tmp;
  2321. if (rdev->wb.enabled)
  2322. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2323. else
  2324. wptr = RREG32(IH_RB_WPTR);
  2325. if (wptr & RB_OVERFLOW) {
  2326. /* When a ring buffer overflow happen start parsing interrupt
  2327. * from the last not overwritten vector (wptr + 16). Hopefully
  2328. * this should allow us to catchup.
  2329. */
  2330. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2331. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2332. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2333. tmp = RREG32(IH_RB_CNTL);
  2334. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2335. WREG32(IH_RB_CNTL, tmp);
  2336. }
  2337. return (wptr & rdev->ih.ptr_mask);
  2338. }
  2339. int evergreen_irq_process(struct radeon_device *rdev)
  2340. {
  2341. u32 wptr = evergreen_get_ih_wptr(rdev);
  2342. u32 rptr = rdev->ih.rptr;
  2343. u32 src_id, src_data;
  2344. u32 ring_index;
  2345. unsigned long flags;
  2346. bool queue_hotplug = false;
  2347. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2348. if (!rdev->ih.enabled)
  2349. return IRQ_NONE;
  2350. spin_lock_irqsave(&rdev->ih.lock, flags);
  2351. if (rptr == wptr) {
  2352. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2353. return IRQ_NONE;
  2354. }
  2355. if (rdev->shutdown) {
  2356. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2357. return IRQ_NONE;
  2358. }
  2359. restart_ih:
  2360. /* display interrupts */
  2361. evergreen_irq_ack(rdev);
  2362. rdev->ih.wptr = wptr;
  2363. while (rptr != wptr) {
  2364. /* wptr/rptr are in bytes! */
  2365. ring_index = rptr / 4;
  2366. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2367. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2368. switch (src_id) {
  2369. case 1: /* D1 vblank/vline */
  2370. switch (src_data) {
  2371. case 0: /* D1 vblank */
  2372. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2373. if (rdev->irq.crtc_vblank_int[0]) {
  2374. drm_handle_vblank(rdev->ddev, 0);
  2375. rdev->pm.vblank_sync = true;
  2376. wake_up(&rdev->irq.vblank_queue);
  2377. }
  2378. if (rdev->irq.pflip[0])
  2379. radeon_crtc_handle_flip(rdev, 0);
  2380. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2381. DRM_DEBUG("IH: D1 vblank\n");
  2382. }
  2383. break;
  2384. case 1: /* D1 vline */
  2385. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2386. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2387. DRM_DEBUG("IH: D1 vline\n");
  2388. }
  2389. break;
  2390. default:
  2391. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2392. break;
  2393. }
  2394. break;
  2395. case 2: /* D2 vblank/vline */
  2396. switch (src_data) {
  2397. case 0: /* D2 vblank */
  2398. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2399. if (rdev->irq.crtc_vblank_int[1]) {
  2400. drm_handle_vblank(rdev->ddev, 1);
  2401. rdev->pm.vblank_sync = true;
  2402. wake_up(&rdev->irq.vblank_queue);
  2403. }
  2404. if (rdev->irq.pflip[1])
  2405. radeon_crtc_handle_flip(rdev, 1);
  2406. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2407. DRM_DEBUG("IH: D2 vblank\n");
  2408. }
  2409. break;
  2410. case 1: /* D2 vline */
  2411. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2412. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2413. DRM_DEBUG("IH: D2 vline\n");
  2414. }
  2415. break;
  2416. default:
  2417. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2418. break;
  2419. }
  2420. break;
  2421. case 3: /* D3 vblank/vline */
  2422. switch (src_data) {
  2423. case 0: /* D3 vblank */
  2424. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2425. if (rdev->irq.crtc_vblank_int[2]) {
  2426. drm_handle_vblank(rdev->ddev, 2);
  2427. rdev->pm.vblank_sync = true;
  2428. wake_up(&rdev->irq.vblank_queue);
  2429. }
  2430. if (rdev->irq.pflip[2])
  2431. radeon_crtc_handle_flip(rdev, 2);
  2432. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2433. DRM_DEBUG("IH: D3 vblank\n");
  2434. }
  2435. break;
  2436. case 1: /* D3 vline */
  2437. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2438. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2439. DRM_DEBUG("IH: D3 vline\n");
  2440. }
  2441. break;
  2442. default:
  2443. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2444. break;
  2445. }
  2446. break;
  2447. case 4: /* D4 vblank/vline */
  2448. switch (src_data) {
  2449. case 0: /* D4 vblank */
  2450. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2451. if (rdev->irq.crtc_vblank_int[3]) {
  2452. drm_handle_vblank(rdev->ddev, 3);
  2453. rdev->pm.vblank_sync = true;
  2454. wake_up(&rdev->irq.vblank_queue);
  2455. }
  2456. if (rdev->irq.pflip[3])
  2457. radeon_crtc_handle_flip(rdev, 3);
  2458. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2459. DRM_DEBUG("IH: D4 vblank\n");
  2460. }
  2461. break;
  2462. case 1: /* D4 vline */
  2463. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2464. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2465. DRM_DEBUG("IH: D4 vline\n");
  2466. }
  2467. break;
  2468. default:
  2469. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2470. break;
  2471. }
  2472. break;
  2473. case 5: /* D5 vblank/vline */
  2474. switch (src_data) {
  2475. case 0: /* D5 vblank */
  2476. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2477. if (rdev->irq.crtc_vblank_int[4]) {
  2478. drm_handle_vblank(rdev->ddev, 4);
  2479. rdev->pm.vblank_sync = true;
  2480. wake_up(&rdev->irq.vblank_queue);
  2481. }
  2482. if (rdev->irq.pflip[4])
  2483. radeon_crtc_handle_flip(rdev, 4);
  2484. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2485. DRM_DEBUG("IH: D5 vblank\n");
  2486. }
  2487. break;
  2488. case 1: /* D5 vline */
  2489. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2490. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2491. DRM_DEBUG("IH: D5 vline\n");
  2492. }
  2493. break;
  2494. default:
  2495. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2496. break;
  2497. }
  2498. break;
  2499. case 6: /* D6 vblank/vline */
  2500. switch (src_data) {
  2501. case 0: /* D6 vblank */
  2502. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2503. if (rdev->irq.crtc_vblank_int[5]) {
  2504. drm_handle_vblank(rdev->ddev, 5);
  2505. rdev->pm.vblank_sync = true;
  2506. wake_up(&rdev->irq.vblank_queue);
  2507. }
  2508. if (rdev->irq.pflip[5])
  2509. radeon_crtc_handle_flip(rdev, 5);
  2510. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2511. DRM_DEBUG("IH: D6 vblank\n");
  2512. }
  2513. break;
  2514. case 1: /* D6 vline */
  2515. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2516. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2517. DRM_DEBUG("IH: D6 vline\n");
  2518. }
  2519. break;
  2520. default:
  2521. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2522. break;
  2523. }
  2524. break;
  2525. case 42: /* HPD hotplug */
  2526. switch (src_data) {
  2527. case 0:
  2528. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2529. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2530. queue_hotplug = true;
  2531. DRM_DEBUG("IH: HPD1\n");
  2532. }
  2533. break;
  2534. case 1:
  2535. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2536. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2537. queue_hotplug = true;
  2538. DRM_DEBUG("IH: HPD2\n");
  2539. }
  2540. break;
  2541. case 2:
  2542. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2543. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2544. queue_hotplug = true;
  2545. DRM_DEBUG("IH: HPD3\n");
  2546. }
  2547. break;
  2548. case 3:
  2549. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2550. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2551. queue_hotplug = true;
  2552. DRM_DEBUG("IH: HPD4\n");
  2553. }
  2554. break;
  2555. case 4:
  2556. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2557. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2558. queue_hotplug = true;
  2559. DRM_DEBUG("IH: HPD5\n");
  2560. }
  2561. break;
  2562. case 5:
  2563. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2564. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2565. queue_hotplug = true;
  2566. DRM_DEBUG("IH: HPD6\n");
  2567. }
  2568. break;
  2569. default:
  2570. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2571. break;
  2572. }
  2573. break;
  2574. case 176: /* CP_INT in ring buffer */
  2575. case 177: /* CP_INT in IB1 */
  2576. case 178: /* CP_INT in IB2 */
  2577. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2578. radeon_fence_process(rdev);
  2579. break;
  2580. case 181: /* CP EOP event */
  2581. DRM_DEBUG("IH: CP EOP\n");
  2582. radeon_fence_process(rdev);
  2583. break;
  2584. case 233: /* GUI IDLE */
  2585. DRM_DEBUG("IH: CP EOP\n");
  2586. rdev->pm.gui_idle = true;
  2587. wake_up(&rdev->irq.idle_queue);
  2588. break;
  2589. default:
  2590. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2591. break;
  2592. }
  2593. /* wptr/rptr are in bytes! */
  2594. rptr += 16;
  2595. rptr &= rdev->ih.ptr_mask;
  2596. }
  2597. /* make sure wptr hasn't changed while processing */
  2598. wptr = evergreen_get_ih_wptr(rdev);
  2599. if (wptr != rdev->ih.wptr)
  2600. goto restart_ih;
  2601. if (queue_hotplug)
  2602. schedule_work(&rdev->hotplug_work);
  2603. rdev->ih.rptr = rptr;
  2604. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2605. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2606. return IRQ_HANDLED;
  2607. }
  2608. static int evergreen_startup(struct radeon_device *rdev)
  2609. {
  2610. int r;
  2611. /* enable pcie gen2 link */
  2612. if (!ASIC_IS_DCE5(rdev))
  2613. evergreen_pcie_gen2_enable(rdev);
  2614. if (ASIC_IS_DCE5(rdev)) {
  2615. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2616. r = ni_init_microcode(rdev);
  2617. if (r) {
  2618. DRM_ERROR("Failed to load firmware!\n");
  2619. return r;
  2620. }
  2621. }
  2622. r = ni_mc_load_microcode(rdev);
  2623. if (r) {
  2624. DRM_ERROR("Failed to load MC firmware!\n");
  2625. return r;
  2626. }
  2627. } else {
  2628. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2629. r = r600_init_microcode(rdev);
  2630. if (r) {
  2631. DRM_ERROR("Failed to load firmware!\n");
  2632. return r;
  2633. }
  2634. }
  2635. }
  2636. evergreen_mc_program(rdev);
  2637. if (rdev->flags & RADEON_IS_AGP) {
  2638. evergreen_agp_enable(rdev);
  2639. } else {
  2640. r = evergreen_pcie_gart_enable(rdev);
  2641. if (r)
  2642. return r;
  2643. }
  2644. evergreen_gpu_init(rdev);
  2645. r = evergreen_blit_init(rdev);
  2646. if (r) {
  2647. evergreen_blit_fini(rdev);
  2648. rdev->asic->copy = NULL;
  2649. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2650. }
  2651. /* XXX: ontario has problems blitting to gart at the moment */
  2652. if (rdev->family == CHIP_PALM) {
  2653. rdev->asic->copy = NULL;
  2654. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2655. }
  2656. /* allocate wb buffer */
  2657. r = radeon_wb_init(rdev);
  2658. if (r)
  2659. return r;
  2660. /* Enable IRQ */
  2661. r = r600_irq_init(rdev);
  2662. if (r) {
  2663. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2664. radeon_irq_kms_fini(rdev);
  2665. return r;
  2666. }
  2667. evergreen_irq_set(rdev);
  2668. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2669. if (r)
  2670. return r;
  2671. r = evergreen_cp_load_microcode(rdev);
  2672. if (r)
  2673. return r;
  2674. r = evergreen_cp_resume(rdev);
  2675. if (r)
  2676. return r;
  2677. return 0;
  2678. }
  2679. int evergreen_resume(struct radeon_device *rdev)
  2680. {
  2681. int r;
  2682. /* reset the asic, the gfx blocks are often in a bad state
  2683. * after the driver is unloaded or after a resume
  2684. */
  2685. if (radeon_asic_reset(rdev))
  2686. dev_warn(rdev->dev, "GPU reset failed !\n");
  2687. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2688. * posting will perform necessary task to bring back GPU into good
  2689. * shape.
  2690. */
  2691. /* post card */
  2692. atom_asic_init(rdev->mode_info.atom_context);
  2693. r = evergreen_startup(rdev);
  2694. if (r) {
  2695. DRM_ERROR("evergreen startup failed on resume\n");
  2696. return r;
  2697. }
  2698. r = r600_ib_test(rdev);
  2699. if (r) {
  2700. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2701. return r;
  2702. }
  2703. return r;
  2704. }
  2705. int evergreen_suspend(struct radeon_device *rdev)
  2706. {
  2707. int r;
  2708. /* FIXME: we should wait for ring to be empty */
  2709. r700_cp_stop(rdev);
  2710. rdev->cp.ready = false;
  2711. evergreen_irq_suspend(rdev);
  2712. radeon_wb_disable(rdev);
  2713. evergreen_pcie_gart_disable(rdev);
  2714. /* unpin shaders bo */
  2715. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2716. if (likely(r == 0)) {
  2717. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2718. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2719. }
  2720. return 0;
  2721. }
  2722. int evergreen_copy_blit(struct radeon_device *rdev,
  2723. uint64_t src_offset, uint64_t dst_offset,
  2724. unsigned num_pages, struct radeon_fence *fence)
  2725. {
  2726. int r;
  2727. mutex_lock(&rdev->r600_blit.mutex);
  2728. rdev->r600_blit.vb_ib = NULL;
  2729. r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2730. if (r) {
  2731. if (rdev->r600_blit.vb_ib)
  2732. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2733. mutex_unlock(&rdev->r600_blit.mutex);
  2734. return r;
  2735. }
  2736. evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2737. evergreen_blit_done_copy(rdev, fence);
  2738. mutex_unlock(&rdev->r600_blit.mutex);
  2739. return 0;
  2740. }
  2741. /* Plan is to move initialization in that function and use
  2742. * helper function so that radeon_device_init pretty much
  2743. * do nothing more than calling asic specific function. This
  2744. * should also allow to remove a bunch of callback function
  2745. * like vram_info.
  2746. */
  2747. int evergreen_init(struct radeon_device *rdev)
  2748. {
  2749. int r;
  2750. r = radeon_dummy_page_init(rdev);
  2751. if (r)
  2752. return r;
  2753. /* This don't do much */
  2754. r = radeon_gem_init(rdev);
  2755. if (r)
  2756. return r;
  2757. /* Read BIOS */
  2758. if (!radeon_get_bios(rdev)) {
  2759. if (ASIC_IS_AVIVO(rdev))
  2760. return -EINVAL;
  2761. }
  2762. /* Must be an ATOMBIOS */
  2763. if (!rdev->is_atom_bios) {
  2764. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2765. return -EINVAL;
  2766. }
  2767. r = radeon_atombios_init(rdev);
  2768. if (r)
  2769. return r;
  2770. /* reset the asic, the gfx blocks are often in a bad state
  2771. * after the driver is unloaded or after a resume
  2772. */
  2773. if (radeon_asic_reset(rdev))
  2774. dev_warn(rdev->dev, "GPU reset failed !\n");
  2775. /* Post card if necessary */
  2776. if (!radeon_card_posted(rdev)) {
  2777. if (!rdev->bios) {
  2778. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2779. return -EINVAL;
  2780. }
  2781. DRM_INFO("GPU not posted. posting now...\n");
  2782. atom_asic_init(rdev->mode_info.atom_context);
  2783. }
  2784. /* Initialize scratch registers */
  2785. r600_scratch_init(rdev);
  2786. /* Initialize surface registers */
  2787. radeon_surface_init(rdev);
  2788. /* Initialize clocks */
  2789. radeon_get_clock_info(rdev->ddev);
  2790. /* Fence driver */
  2791. r = radeon_fence_driver_init(rdev);
  2792. if (r)
  2793. return r;
  2794. /* initialize AGP */
  2795. if (rdev->flags & RADEON_IS_AGP) {
  2796. r = radeon_agp_init(rdev);
  2797. if (r)
  2798. radeon_agp_disable(rdev);
  2799. }
  2800. /* initialize memory controller */
  2801. r = evergreen_mc_init(rdev);
  2802. if (r)
  2803. return r;
  2804. /* Memory manager */
  2805. r = radeon_bo_init(rdev);
  2806. if (r)
  2807. return r;
  2808. r = radeon_irq_kms_init(rdev);
  2809. if (r)
  2810. return r;
  2811. rdev->cp.ring_obj = NULL;
  2812. r600_ring_init(rdev, 1024 * 1024);
  2813. rdev->ih.ring_obj = NULL;
  2814. r600_ih_ring_init(rdev, 64 * 1024);
  2815. r = r600_pcie_gart_init(rdev);
  2816. if (r)
  2817. return r;
  2818. rdev->accel_working = true;
  2819. r = evergreen_startup(rdev);
  2820. if (r) {
  2821. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2822. r700_cp_fini(rdev);
  2823. r600_irq_fini(rdev);
  2824. radeon_wb_fini(rdev);
  2825. radeon_irq_kms_fini(rdev);
  2826. evergreen_pcie_gart_fini(rdev);
  2827. rdev->accel_working = false;
  2828. }
  2829. if (rdev->accel_working) {
  2830. r = radeon_ib_pool_init(rdev);
  2831. if (r) {
  2832. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2833. rdev->accel_working = false;
  2834. }
  2835. r = r600_ib_test(rdev);
  2836. if (r) {
  2837. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2838. rdev->accel_working = false;
  2839. }
  2840. }
  2841. return 0;
  2842. }
  2843. void evergreen_fini(struct radeon_device *rdev)
  2844. {
  2845. evergreen_blit_fini(rdev);
  2846. r700_cp_fini(rdev);
  2847. r600_irq_fini(rdev);
  2848. radeon_wb_fini(rdev);
  2849. radeon_irq_kms_fini(rdev);
  2850. evergreen_pcie_gart_fini(rdev);
  2851. radeon_gem_fini(rdev);
  2852. radeon_fence_driver_fini(rdev);
  2853. radeon_agp_fini(rdev);
  2854. radeon_bo_fini(rdev);
  2855. radeon_atombios_fini(rdev);
  2856. kfree(rdev->bios);
  2857. rdev->bios = NULL;
  2858. radeon_dummy_page_fini(rdev);
  2859. }
  2860. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  2861. {
  2862. u32 link_width_cntl, speed_cntl;
  2863. if (radeon_pcie_gen2 == 0)
  2864. return;
  2865. if (rdev->flags & RADEON_IS_IGP)
  2866. return;
  2867. if (!(rdev->flags & RADEON_IS_PCIE))
  2868. return;
  2869. /* x2 cards have a special sequence */
  2870. if (ASIC_IS_X2(rdev))
  2871. return;
  2872. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2873. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  2874. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2875. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2876. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2877. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2878. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2879. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  2880. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2881. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2882. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2883. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2884. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2885. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2886. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2887. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2888. speed_cntl |= LC_GEN2_EN_STRAP;
  2889. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2890. } else {
  2891. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2892. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  2893. if (1)
  2894. link_width_cntl |= LC_UPCONFIGURE_DIS;
  2895. else
  2896. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2897. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2898. }
  2899. }