cciss.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426
  1. #ifndef CCISS_H
  2. #define CCISS_H
  3. #include <linux/genhd.h>
  4. #include <linux/mutex.h>
  5. #include "cciss_cmd.h"
  6. #define NWD_SHIFT 4
  7. #define MAX_PART (1 << NWD_SHIFT)
  8. #define IO_OK 0
  9. #define IO_ERROR 1
  10. #define IO_NEEDS_RETRY 3
  11. #define VENDOR_LEN 8
  12. #define MODEL_LEN 16
  13. #define REV_LEN 4
  14. struct ctlr_info;
  15. typedef struct ctlr_info ctlr_info_t;
  16. struct access_method {
  17. void (*submit_command)(ctlr_info_t *h, CommandList_struct *c);
  18. void (*set_intr_mask)(ctlr_info_t *h, unsigned long val);
  19. unsigned long (*fifo_full)(ctlr_info_t *h);
  20. bool (*intr_pending)(ctlr_info_t *h);
  21. unsigned long (*command_completed)(ctlr_info_t *h);
  22. };
  23. typedef struct _drive_info_struct
  24. {
  25. unsigned char LunID[8];
  26. int usage_count;
  27. struct request_queue *queue;
  28. sector_t nr_blocks;
  29. int block_size;
  30. int heads;
  31. int sectors;
  32. int cylinders;
  33. int raid_level; /* set to -1 to indicate that
  34. * the drive is not in use/configured
  35. */
  36. int busy_configuring; /* This is set when a drive is being removed
  37. * to prevent it from being opened or it's
  38. * queue from being started.
  39. */
  40. struct device dev;
  41. __u8 serial_no[16]; /* from inquiry page 0x83,
  42. * not necc. null terminated.
  43. */
  44. char vendor[VENDOR_LEN + 1]; /* SCSI vendor string */
  45. char model[MODEL_LEN + 1]; /* SCSI model string */
  46. char rev[REV_LEN + 1]; /* SCSI revision string */
  47. char device_initialized; /* indicates whether dev is initialized */
  48. } drive_info_struct;
  49. struct ctlr_info
  50. {
  51. int ctlr;
  52. char devname[8];
  53. char *product_name;
  54. char firm_ver[4]; /* Firmware version */
  55. struct pci_dev *pdev;
  56. __u32 board_id;
  57. void __iomem *vaddr;
  58. unsigned long paddr;
  59. int nr_cmds; /* Number of commands allowed on this controller */
  60. CfgTable_struct __iomem *cfgtable;
  61. int interrupts_enabled;
  62. int major;
  63. int max_commands;
  64. int commands_outstanding;
  65. int max_outstanding; /* Debug */
  66. int num_luns;
  67. int highest_lun;
  68. int usage_count; /* number of opens all all minor devices */
  69. /* Need space for temp sg list
  70. * number of scatter/gathers supported
  71. * number of scatter/gathers in chained block
  72. */
  73. struct scatterlist **scatter_list;
  74. int maxsgentries;
  75. int chainsize;
  76. int max_cmd_sgentries;
  77. SGDescriptor_struct **cmd_sg_list;
  78. # define PERF_MODE_INT 0
  79. # define DOORBELL_INT 1
  80. # define SIMPLE_MODE_INT 2
  81. # define MEMQ_MODE_INT 3
  82. unsigned int intr[4];
  83. unsigned int msix_vector;
  84. unsigned int msi_vector;
  85. int cciss_max_sectors;
  86. BYTE cciss_read;
  87. BYTE cciss_write;
  88. BYTE cciss_read_capacity;
  89. /* information about each logical volume */
  90. drive_info_struct *drv[CISS_MAX_LUN];
  91. struct access_method access;
  92. /* queue and queue Info */
  93. struct list_head reqQ;
  94. struct list_head cmpQ;
  95. unsigned int Qdepth;
  96. unsigned int maxQsinceinit;
  97. unsigned int maxSG;
  98. spinlock_t lock;
  99. /* pointers to command and error info pool */
  100. CommandList_struct *cmd_pool;
  101. dma_addr_t cmd_pool_dhandle;
  102. ErrorInfo_struct *errinfo_pool;
  103. dma_addr_t errinfo_pool_dhandle;
  104. unsigned long *cmd_pool_bits;
  105. int nr_allocs;
  106. int nr_frees;
  107. int busy_configuring;
  108. int busy_initializing;
  109. int busy_scanning;
  110. struct mutex busy_shutting_down;
  111. /* This element holds the zero based queue number of the last
  112. * queue to be started. It is used for fairness.
  113. */
  114. int next_to_run;
  115. /* Disk structures we need to pass back */
  116. struct gendisk *gendisk[CISS_MAX_LUN];
  117. #ifdef CONFIG_CISS_SCSI_TAPE
  118. struct cciss_scsi_adapter_data_t *scsi_ctlr;
  119. #endif
  120. unsigned char alive;
  121. struct list_head scan_list;
  122. struct completion scan_wait;
  123. struct device dev;
  124. /*
  125. * Performant mode tables.
  126. */
  127. u32 trans_support;
  128. u32 trans_offset;
  129. struct TransTable_struct *transtable;
  130. unsigned long transMethod;
  131. /*
  132. * Performant mode completion buffer
  133. */
  134. u64 *reply_pool;
  135. dma_addr_t reply_pool_dhandle;
  136. u64 *reply_pool_head;
  137. size_t reply_pool_size;
  138. unsigned char reply_pool_wraparound;
  139. u32 *blockFetchTable;
  140. };
  141. /* Defining the diffent access_methods
  142. *
  143. * Memory mapped FIFO interface (SMART 53xx cards)
  144. */
  145. #define SA5_DOORBELL 0x20
  146. #define SA5_REQUEST_PORT_OFFSET 0x40
  147. #define SA5_REPLY_INTR_MASK_OFFSET 0x34
  148. #define SA5_REPLY_PORT_OFFSET 0x44
  149. #define SA5_INTR_STATUS 0x30
  150. #define SA5_SCRATCHPAD_OFFSET 0xB0
  151. #define SA5_CTCFG_OFFSET 0xB4
  152. #define SA5_CTMEM_OFFSET 0xB8
  153. #define SA5_INTR_OFF 0x08
  154. #define SA5B_INTR_OFF 0x04
  155. #define SA5_INTR_PENDING 0x08
  156. #define SA5B_INTR_PENDING 0x04
  157. #define FIFO_EMPTY 0xffffffff
  158. #define CCISS_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
  159. /* Perf. mode flags */
  160. #define SA5_PERF_INTR_PENDING 0x04
  161. #define SA5_PERF_INTR_OFF 0x05
  162. #define SA5_OUTDB_STATUS_PERF_BIT 0x01
  163. #define SA5_OUTDB_CLEAR_PERF_BIT 0x01
  164. #define SA5_OUTDB_CLEAR 0xA0
  165. #define SA5_OUTDB_CLEAR_PERF_BIT 0x01
  166. #define SA5_OUTDB_STATUS 0x9C
  167. #define CISS_ERROR_BIT 0x02
  168. #define CCISS_INTR_ON 1
  169. #define CCISS_INTR_OFF 0
  170. /* CCISS_BOARD_READY_WAIT_SECS is how long to wait for a board
  171. * to become ready, in seconds, before giving up on it.
  172. * CCISS_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
  173. * between polling the board to see if it is ready, in
  174. * milliseconds. CCISS_BOARD_READY_ITERATIONS is derived
  175. * the above.
  176. */
  177. #define CCISS_BOARD_READY_WAIT_SECS (120)
  178. #define CCISS_BOARD_NOT_READY_WAIT_SECS (10)
  179. #define CCISS_BOARD_READY_POLL_INTERVAL_MSECS (100)
  180. #define CCISS_BOARD_READY_ITERATIONS \
  181. ((CCISS_BOARD_READY_WAIT_SECS * 1000) / \
  182. CCISS_BOARD_READY_POLL_INTERVAL_MSECS)
  183. #define CCISS_BOARD_NOT_READY_ITERATIONS \
  184. ((CCISS_BOARD_NOT_READY_WAIT_SECS * 1000) / \
  185. CCISS_BOARD_READY_POLL_INTERVAL_MSECS)
  186. #define CCISS_POST_RESET_PAUSE_MSECS (3000)
  187. #define CCISS_POST_RESET_NOOP_INTERVAL_MSECS (1000)
  188. #define CCISS_POST_RESET_NOOP_RETRIES (12)
  189. /*
  190. Send the command to the hardware
  191. */
  192. static void SA5_submit_command( ctlr_info_t *h, CommandList_struct *c)
  193. {
  194. #ifdef CCISS_DEBUG
  195. printk(KERN_WARNING "cciss%d: Sending %08x - down to controller\n",
  196. h->ctlr, c->busaddr);
  197. #endif /* CCISS_DEBUG */
  198. writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
  199. h->commands_outstanding++;
  200. if ( h->commands_outstanding > h->max_outstanding)
  201. h->max_outstanding = h->commands_outstanding;
  202. }
  203. /*
  204. * This card is the opposite of the other cards.
  205. * 0 turns interrupts on...
  206. * 0x08 turns them off...
  207. */
  208. static void SA5_intr_mask(ctlr_info_t *h, unsigned long val)
  209. {
  210. if (val)
  211. { /* Turn interrupts on */
  212. h->interrupts_enabled = 1;
  213. writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  214. } else /* Turn them off */
  215. {
  216. h->interrupts_enabled = 0;
  217. writel( SA5_INTR_OFF,
  218. h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  219. }
  220. }
  221. /*
  222. * This card is the opposite of the other cards.
  223. * 0 turns interrupts on...
  224. * 0x04 turns them off...
  225. */
  226. static void SA5B_intr_mask(ctlr_info_t *h, unsigned long val)
  227. {
  228. if (val)
  229. { /* Turn interrupts on */
  230. h->interrupts_enabled = 1;
  231. writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  232. } else /* Turn them off */
  233. {
  234. h->interrupts_enabled = 0;
  235. writel( SA5B_INTR_OFF,
  236. h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  237. }
  238. }
  239. /* Performant mode intr_mask */
  240. static void SA5_performant_intr_mask(ctlr_info_t *h, unsigned long val)
  241. {
  242. if (val) { /* turn on interrupts */
  243. h->interrupts_enabled = 1;
  244. writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  245. } else {
  246. h->interrupts_enabled = 0;
  247. writel(SA5_PERF_INTR_OFF,
  248. h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
  249. }
  250. }
  251. /*
  252. * Returns true if fifo is full.
  253. *
  254. */
  255. static unsigned long SA5_fifo_full(ctlr_info_t *h)
  256. {
  257. if( h->commands_outstanding >= h->max_commands)
  258. return(1);
  259. else
  260. return(0);
  261. }
  262. /*
  263. * returns value read from hardware.
  264. * returns FIFO_EMPTY if there is nothing to read
  265. */
  266. static unsigned long SA5_completed(ctlr_info_t *h)
  267. {
  268. unsigned long register_value
  269. = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
  270. if(register_value != FIFO_EMPTY)
  271. {
  272. h->commands_outstanding--;
  273. #ifdef CCISS_DEBUG
  274. printk("cciss: Read %lx back from board\n", register_value);
  275. #endif /* CCISS_DEBUG */
  276. }
  277. #ifdef CCISS_DEBUG
  278. else
  279. {
  280. printk("cciss: FIFO Empty read\n");
  281. }
  282. #endif
  283. return ( register_value);
  284. }
  285. /* Performant mode command completed */
  286. static unsigned long SA5_performant_completed(ctlr_info_t *h)
  287. {
  288. unsigned long register_value = FIFO_EMPTY;
  289. /* flush the controller write of the reply queue by reading
  290. * outbound doorbell status register.
  291. */
  292. register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
  293. /* msi auto clears the interrupt pending bit. */
  294. if (!(h->msi_vector || h->msix_vector)) {
  295. writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
  296. /* Do a read in order to flush the write to the controller
  297. * (as per spec.)
  298. */
  299. register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
  300. }
  301. if ((*(h->reply_pool_head) & 1) == (h->reply_pool_wraparound)) {
  302. register_value = *(h->reply_pool_head);
  303. (h->reply_pool_head)++;
  304. h->commands_outstanding--;
  305. } else {
  306. register_value = FIFO_EMPTY;
  307. }
  308. /* Check for wraparound */
  309. if (h->reply_pool_head == (h->reply_pool + h->max_commands)) {
  310. h->reply_pool_head = h->reply_pool;
  311. h->reply_pool_wraparound ^= 1;
  312. }
  313. return register_value;
  314. }
  315. /*
  316. * Returns true if an interrupt is pending..
  317. */
  318. static bool SA5_intr_pending(ctlr_info_t *h)
  319. {
  320. unsigned long register_value =
  321. readl(h->vaddr + SA5_INTR_STATUS);
  322. #ifdef CCISS_DEBUG
  323. printk("cciss: intr_pending %lx\n", register_value);
  324. #endif /* CCISS_DEBUG */
  325. if( register_value & SA5_INTR_PENDING)
  326. return 1;
  327. return 0 ;
  328. }
  329. /*
  330. * Returns true if an interrupt is pending..
  331. */
  332. static bool SA5B_intr_pending(ctlr_info_t *h)
  333. {
  334. unsigned long register_value =
  335. readl(h->vaddr + SA5_INTR_STATUS);
  336. #ifdef CCISS_DEBUG
  337. printk("cciss: intr_pending %lx\n", register_value);
  338. #endif /* CCISS_DEBUG */
  339. if( register_value & SA5B_INTR_PENDING)
  340. return 1;
  341. return 0 ;
  342. }
  343. static bool SA5_performant_intr_pending(ctlr_info_t *h)
  344. {
  345. unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
  346. if (!register_value)
  347. return false;
  348. if (h->msi_vector || h->msix_vector)
  349. return true;
  350. /* Read outbound doorbell to flush */
  351. register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
  352. return register_value & SA5_OUTDB_STATUS_PERF_BIT;
  353. }
  354. static struct access_method SA5_access = {
  355. SA5_submit_command,
  356. SA5_intr_mask,
  357. SA5_fifo_full,
  358. SA5_intr_pending,
  359. SA5_completed,
  360. };
  361. static struct access_method SA5B_access = {
  362. SA5_submit_command,
  363. SA5B_intr_mask,
  364. SA5_fifo_full,
  365. SA5B_intr_pending,
  366. SA5_completed,
  367. };
  368. static struct access_method SA5_performant_access = {
  369. SA5_submit_command,
  370. SA5_performant_intr_mask,
  371. SA5_fifo_full,
  372. SA5_performant_intr_pending,
  373. SA5_performant_completed,
  374. };
  375. struct board_type {
  376. __u32 board_id;
  377. char *product_name;
  378. struct access_method *access;
  379. int nr_cmds; /* Max cmds this kind of ctlr can handle. */
  380. };
  381. #endif /* CCISS_H */